blob: 4cce35552ec2a279b4cf853488bcef79eca26dda [file] [log] [blame]
Simon Pilgrim9961c552019-01-13 21:21:46 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse2 | FileCheck %s --check-prefixes=CHECK,SSE,SSE2
3; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.1 | FileCheck %s --check-prefixes=CHECK,SSE,SSE41
4; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+sse4.2 | FileCheck %s --check-prefixes=CHECK,SSE,SSE42
5; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx | FileCheck %s --check-prefixes=CHECK,AVX,AVX1
6; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx2 | FileCheck %s --check-prefixes=CHECK,AVX,AVX2
7; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512f | FileCheck %s --check-prefixes=CHECK,AVX,AVX512,AVX512F
8; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx512bw | FileCheck %s --check-prefixes=CHECK,AVX,AVX512,AVX512BW
9
10declare i32 @llvm.ssub.sat.i32 (i32, i32)
11declare i64 @llvm.ssub.sat.i64 (i64, i64)
12declare <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16>, <8 x i16>)
13
Simon Pilgrima3672852019-01-14 13:47:07 +000014; fold (ssub_sat x, undef) -> 0
15define i32 @combine_undef_i32(i32 %a0) {
16; CHECK-LABEL: combine_undef_i32:
17; CHECK: # %bb.0:
18; CHECK-NEXT: xorl %eax, %eax
Simon Pilgrima3672852019-01-14 13:47:07 +000019; CHECK-NEXT: retq
20 %res = call i32 @llvm.ssub.sat.i32(i32 %a0, i32 undef)
21 ret i32 %res
22}
23
24define <8 x i16> @combine_undef_v8i16(<8 x i16> %a0) {
25; SSE-LABEL: combine_undef_v8i16:
26; SSE: # %bb.0:
Simon Pilgrim7fc68822019-01-14 14:16:24 +000027; SSE-NEXT: xorps %xmm0, %xmm0
Simon Pilgrima3672852019-01-14 13:47:07 +000028; SSE-NEXT: retq
29;
30; AVX-LABEL: combine_undef_v8i16:
31; AVX: # %bb.0:
Simon Pilgrim7fc68822019-01-14 14:16:24 +000032; AVX-NEXT: vxorps %xmm0, %xmm0, %xmm0
Simon Pilgrima3672852019-01-14 13:47:07 +000033; AVX-NEXT: retq
34 %res = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> undef, <8 x i16> %a0)
35 ret <8 x i16> %res
36}
37
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +000038; fold (ssub_sat c1, c2) -> c3
39define i32 @combine_constfold_i32() {
40; CHECK-LABEL: combine_constfold_i32:
41; CHECK: # %bb.0:
Simon Pilgrimfa1f5182019-01-14 15:28:53 +000042; CHECK-NEXT: movl $-2147483547, %eax # imm = 0x80000065
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +000043; CHECK-NEXT: retq
44 %res = call i32 @llvm.ssub.sat.i32(i32 100, i32 2147483647)
45 ret i32 %res
46}
47
48define <8 x i16> @combine_constfold_v8i16() {
49; SSE-LABEL: combine_constfold_v8i16:
50; SSE: # %bb.0:
Simon Pilgrimfa1f5182019-01-14 15:28:53 +000051; SSE-NEXT: movaps {{.*#+}} xmm0 = [65535,2,254,0,65534,65282,32786,2]
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +000052; SSE-NEXT: retq
53;
54; AVX-LABEL: combine_constfold_v8i16:
55; AVX: # %bb.0:
Simon Pilgrimfa1f5182019-01-14 15:28:53 +000056; AVX-NEXT: vmovaps {{.*#+}} xmm0 = [65535,2,254,0,65534,65282,32786,2]
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +000057; AVX-NEXT: retq
58 %res = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> <i16 0, i16 1, i16 255, i16 65535, i16 -1, i16 -255, i16 -32760, i16 1>, <8 x i16> <i16 1, i16 65535, i16 1, i16 65535, i16 1, i16 65535, i16 -10, i16 65535>)
59 ret <8 x i16> %res
60}
61
62define <8 x i16> @combine_constfold_undef_v8i16() {
63; SSE-LABEL: combine_constfold_undef_v8i16:
64; SSE: # %bb.0:
Simon Pilgrimfa1f5182019-01-14 15:28:53 +000065; SSE-NEXT: movaps {{.*#+}} xmm0 = [0,0,0,0,65534,65282,32786,2]
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +000066; SSE-NEXT: retq
67;
68; AVX-LABEL: combine_constfold_undef_v8i16:
69; AVX: # %bb.0:
Simon Pilgrimfa1f5182019-01-14 15:28:53 +000070; AVX-NEXT: vmovaps {{.*#+}} xmm0 = [0,0,0,0,65534,65282,32786,2]
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +000071; AVX-NEXT: retq
72 %res = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> <i16 undef, i16 1, i16 undef, i16 65535, i16 -1, i16 -255, i16 -32760, i16 1>, <8 x i16> <i16 1, i16 undef, i16 undef, i16 65535, i16 1, i16 65535, i16 -10, i16 65535>)
73 ret <8 x i16> %res
74}
75
76; fold (ssub_sat x, 0) -> x
Simon Pilgrim9961c552019-01-13 21:21:46 +000077define i32 @combine_zero_i32(i32 %a0) {
78; CHECK-LABEL: combine_zero_i32:
79; CHECK: # %bb.0:
Simon Pilgrim897d4c62019-01-13 21:50:24 +000080; CHECK-NEXT: movl %edi, %eax
Simon Pilgrim9961c552019-01-13 21:21:46 +000081; CHECK-NEXT: retq
Simon Pilgrima3672852019-01-14 13:47:07 +000082 %1 = call i32 @llvm.ssub.sat.i32(i32 %a0, i32 0)
Simon Pilgrim9961c552019-01-13 21:21:46 +000083 ret i32 %1
84}
85
86define <8 x i16> @combine_zero_v8i16(<8 x i16> %a0) {
Simon Pilgrim897d4c62019-01-13 21:50:24 +000087; CHECK-LABEL: combine_zero_v8i16:
88; CHECK: # %bb.0:
89; CHECK-NEXT: retq
Simon Pilgrima3672852019-01-14 13:47:07 +000090 %1 = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> %a0, <8 x i16> zeroinitializer)
Simon Pilgrim9961c552019-01-13 21:21:46 +000091 ret <8 x i16> %1
92}
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +000093
94; fold (ssub_sat x, x) -> 0
95define i32 @combine_self_i32(i32 %a0) {
96; CHECK-LABEL: combine_self_i32:
97; CHECK: # %bb.0:
98; CHECK-NEXT: xorl %eax, %eax
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +000099; CHECK-NEXT: retq
100 %1 = call i32 @llvm.ssub.sat.i32(i32 %a0, i32 %a0)
101 ret i32 %1
102}
103
104define <8 x i16> @combine_self_v8i16(<8 x i16> %a0) {
105; SSE-LABEL: combine_self_v8i16:
106; SSE: # %bb.0:
Simon Pilgrima1bd4a62019-01-14 15:43:34 +0000107; SSE-NEXT: xorps %xmm0, %xmm0
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +0000108; SSE-NEXT: retq
109;
110; AVX-LABEL: combine_self_v8i16:
111; AVX: # %bb.0:
Simon Pilgrima1bd4a62019-01-14 15:43:34 +0000112; AVX-NEXT: vxorps %xmm0, %xmm0, %xmm0
Simon Pilgrim8c2e9e12019-01-14 15:08:51 +0000113; AVX-NEXT: retq
114 %1 = call <8 x i16> @llvm.ssub.sat.v8i16(<8 x i16> %a0, <8 x i16> %a0)
115 ret <8 x i16> %1
116}