blob: 7e59710a427aaf68667eb65b89327baf8d05279d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Tom Stellard75aadc22012-12-11 21:25:42 +000014#include "llvm/Support/TargetRegistry.h"
15#include "llvm/Target/TargetMachine.h"
16
17namespace llvm {
18
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class AMDGPUInstrPrinter;
Tom Stellard880a80a2014-06-17 16:53:14 +000020class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000021class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000022class FunctionPass;
Hans Wennborg81efb6b2016-01-13 18:59:45 +000023struct MachineSchedContext;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000024class MCAsmInfo;
25class raw_ostream;
Nicolai Haehnle02c32912016-01-13 16:10:10 +000026class ScheduleDAGInstrs;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000027class Target;
28class TargetMachine;
Tom Stellard75aadc22012-12-11 21:25:42 +000029
30// R600 Passes
Vincent Lejeunedec18752013-06-05 21:38:04 +000031FunctionPass *createR600VectorRegMerger(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000032FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm);
Tom Stellard1de55822013-12-11 17:51:41 +000033FunctionPass *createR600EmitClauseMarkers();
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000034FunctionPass *createR600ClauseMergePass(TargetMachine &tm);
Vincent Lejeune147700b2013-04-30 00:14:27 +000035FunctionPass *createR600Packetizer(TargetMachine &tm);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000036FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm);
Tom Stellardf2ba9722013-12-11 17:51:47 +000037FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000038
39// SI Passes
Tom Stellard9fa17912013-08-14 23:24:45 +000040FunctionPass *createSITypeRewriter();
Tom Stellardf8794352012-12-19 22:10:31 +000041FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000042FunctionPass *createSIFoldOperandsPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000043FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000044FunctionPass *createSIShrinkInstructionsPass();
Matt Arsenault41033282014-10-10 22:01:59 +000045FunctionPass *createSILoadStoreOptimizerPass(TargetMachine &tm);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000046FunctionPass *createSIWholeQuadModePass();
Matt Arsenault55d49cf2016-02-12 02:16:10 +000047FunctionPass *createSILowerControlFlowPass();
Tom Stellard28d13a42015-05-12 17:13:02 +000048FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000049FunctionPass *createSIFixSGPRCopiesPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000050FunctionPass *createSICodeEmitterPass(formatted_raw_ostream &OS);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000051FunctionPass *createSIDebuggerInsertNopsPass();
Tom Stellard6e1967e2016-02-05 17:42:38 +000052FunctionPass *createSIInsertWaitsPass();
Matt Arsenault86de4862016-06-24 07:07:55 +000053FunctionPass *createAMDGPUCodeGenPreparePass(const TargetMachine *TM = nullptr);
Tom Stellard75aadc22012-12-11 21:25:42 +000054
Nicolai Haehnle02c32912016-01-13 16:10:10 +000055ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C);
56
Matt Arsenault39319482015-11-06 18:01:57 +000057ModulePass *createAMDGPUAnnotateKernelFeaturesPass();
58void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
59extern char &AMDGPUAnnotateKernelFeaturesID;
60
Tom Stellard6596ba72014-11-21 22:06:37 +000061void initializeSIFoldOperandsPass(PassRegistry &);
62extern char &SIFoldOperandsID;
63
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000064void initializeSIShrinkInstructionsPass(PassRegistry&);
65extern char &SIShrinkInstructionsID;
66
Matt Arsenault782c03b2015-11-03 22:30:13 +000067void initializeSIFixSGPRCopiesPass(PassRegistry &);
68extern char &SIFixSGPRCopiesID;
69
Tom Stellard1bd80722014-04-30 15:31:33 +000070void initializeSILowerI1CopiesPass(PassRegistry &);
71extern char &SILowerI1CopiesID;
72
Matt Arsenault41033282014-10-10 22:01:59 +000073void initializeSILoadStoreOptimizerPass(PassRegistry &);
74extern char &SILoadStoreOptimizerID;
75
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000076void initializeSIWholeQuadModePass(PassRegistry &);
77extern char &SIWholeQuadModeID;
78
Matt Arsenault55d49cf2016-02-12 02:16:10 +000079void initializeSILowerControlFlowPass(PassRegistry &);
80extern char &SILowerControlFlowPassID;
81
82
Tom Stellard75aadc22012-12-11 21:25:42 +000083// Passes common to R600 and SI
Matt Arsenaulte0132462016-01-30 05:19:45 +000084FunctionPass *createAMDGPUPromoteAlloca(const TargetMachine *TM = nullptr);
85void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
86extern char &AMDGPUPromoteAllocaID;
87
Tom Stellardbc4497b2016-02-12 23:45:29 +000088FunctionPass *createAMDGPUAddDivergenceMetadata(const AMDGPUSubtarget &ST);
Tom Stellardf8794352012-12-19 22:10:31 +000089Pass *createAMDGPUStructurizeCFGPass();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000090FunctionPass *createAMDGPUISelDag(TargetMachine &tm);
Tom Stellard5cbb53c2014-11-03 19:49:05 +000091ModulePass *createAMDGPUAlwaysInlinePass();
Tom Stellardfd253952015-08-07 23:19:30 +000092ModulePass *createAMDGPUOpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +000093FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000094
Tom Stellard28d13a42015-05-12 17:13:02 +000095void initializeSIFixControlFlowLiveIntervalsPass(PassRegistry&);
96extern char &SIFixControlFlowLiveIntervalsID;
97
Tom Stellarda6f24c62015-12-15 20:55:55 +000098void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
99extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000100
Matt Arsenault86de4862016-06-24 07:07:55 +0000101void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
102extern char &AMDGPUCodeGenPrepareID;
103
Tom Stellard77a17772016-01-20 15:48:27 +0000104void initializeSIAnnotateControlFlowPass(PassRegistry&);
105extern char &SIAnnotateControlFlowPassID;
106
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000107void initializeSIDebuggerInsertNopsPass(PassRegistry&);
108extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000109
Tom Stellard6e1967e2016-02-05 17:42:38 +0000110void initializeSIInsertWaitsPass(PassRegistry&);
111extern char &SIInsertWaitsID;
112
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000113extern Target TheAMDGPUTarget;
Tom Stellard49f8bfd2015-01-06 18:00:21 +0000114extern Target TheGCNTarget;
Tom Stellard75aadc22012-12-11 21:25:42 +0000115
Tom Stellard067c8152014-07-21 14:01:14 +0000116namespace AMDGPU {
117enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000118 TI_CONSTDATA_START,
119 TI_SCRATCH_RSRC_DWORD0,
120 TI_SCRATCH_RSRC_DWORD1,
121 TI_SCRATCH_RSRC_DWORD2,
122 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000123};
124}
125
Tom Stellard75aadc22012-12-11 21:25:42 +0000126} // End namespace llvm
127
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000128/// OpenCL uses address spaces to differentiate between
129/// various memory regions on the hardware. On the CPU
130/// all of the address spaces point to the same memory,
131/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000132/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000133/// memory locations.
134namespace AMDGPUAS {
Reid Kleckner218a9592015-06-08 21:57:57 +0000135enum AddressSpaces : unsigned {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000136 PRIVATE_ADDRESS = 0, ///< Address space for private memory.
137 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Jan Vesely81f1b302016-05-13 20:39:16 +0000138 CONSTANT_ADDRESS = 2, ///< Address space for constant memory (VTX2)
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000139 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault46b51b72014-05-22 18:27:07 +0000140 FLAT_ADDRESS = 4, ///< Address space for flat memory.
141 REGION_ADDRESS = 5, ///< Address space for region memory.
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000142 PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0)
143 PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +0000144
145 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
146 // order to be able to dynamically index a constant buffer, for example:
147 //
148 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
149
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000150 CONSTANT_BUFFER_0 = 8,
151 CONSTANT_BUFFER_1 = 9,
152 CONSTANT_BUFFER_2 = 10,
153 CONSTANT_BUFFER_3 = 11,
154 CONSTANT_BUFFER_4 = 12,
155 CONSTANT_BUFFER_5 = 13,
156 CONSTANT_BUFFER_6 = 14,
157 CONSTANT_BUFFER_7 = 15,
158 CONSTANT_BUFFER_8 = 16,
159 CONSTANT_BUFFER_9 = 17,
160 CONSTANT_BUFFER_10 = 18,
161 CONSTANT_BUFFER_11 = 19,
162 CONSTANT_BUFFER_12 = 20,
163 CONSTANT_BUFFER_13 = 21,
164 CONSTANT_BUFFER_14 = 22,
165 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000166
167 // Some places use this if the address space can't be determined.
168 UNKNOWN_ADDRESS_SPACE = ~0u
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000169};
170
171} // namespace AMDGPUAS
172
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000173#endif