blob: a34ba3bd0ee8d1a42cb7d97164a1781bf4ac2f8f [file] [log] [blame]
Akira Hatanaka71928e62012-04-17 18:03:21 +00001//===- MipsDisassembler.cpp - Disassembler for Mips -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the Mips Disassembler.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Mips.h"
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000015#include "MipsRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MipsSubtarget.h"
Lang Hamesa1bc0f52014-04-15 04:40:56 +000017#include "llvm/MC/MCContext.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000018#include "llvm/MC/MCDisassembler.h"
Jim Grosbachecaef492012-08-14 19:06:05 +000019#include "llvm/MC/MCFixedLenDisassembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCSubtargetInfo.h"
22#include "llvm/Support/MathExtras.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000023#include "llvm/Support/TargetRegistry.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000024
Akira Hatanaka71928e62012-04-17 18:03:21 +000025using namespace llvm;
26
Chandler Carruthe96dd892014-04-21 22:55:11 +000027#define DEBUG_TYPE "mips-disassembler"
28
Akira Hatanaka71928e62012-04-17 18:03:21 +000029typedef MCDisassembler::DecodeStatus DecodeStatus;
30
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000031namespace {
32
Daniel Sandersa19216c2015-02-11 11:28:56 +000033class MipsDisassembler : public MCDisassembler {
Vladimir Medicdde3d582013-09-06 12:30:36 +000034 bool IsMicroMips;
Daniel Sandersa19216c2015-02-11 11:28:56 +000035 bool IsBigEndian;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000036public:
Daniel Sandersa19216c2015-02-11 11:28:56 +000037 MipsDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx, bool IsBigEndian)
38 : MCDisassembler(STI, Ctx),
Michael Kupersteindb0712f2015-05-26 10:47:10 +000039 IsMicroMips(STI.getFeatureBits()[Mips::FeatureMicroMips]),
Daniel Sandersa19216c2015-02-11 11:28:56 +000040 IsBigEndian(IsBigEndian) {}
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000041
Michael Kupersteindb0712f2015-05-26 10:47:10 +000042 bool hasMips3() const { return STI.getFeatureBits()[Mips::FeatureMips3]; }
43 bool hasMips32() const { return STI.getFeatureBits()[Mips::FeatureMips32]; }
Daniel Sandersc171f652014-06-13 13:15:59 +000044 bool hasMips32r6() const {
Michael Kupersteindb0712f2015-05-26 10:47:10 +000045 return STI.getFeatureBits()[Mips::FeatureMips32r6];
Daniel Sanders5c582b22014-05-22 11:23:21 +000046 }
47
Michael Kupersteindb0712f2015-05-26 10:47:10 +000048 bool isGP64() const { return STI.getFeatureBits()[Mips::FeatureGP64Bit]; }
Daniel Sanders0fa60412014-06-12 13:39:06 +000049
Kai Nacke3adf9b82015-05-28 16:23:16 +000050 bool hasCnMips() const { return STI.getFeatureBits()[Mips::FeatureCnMips]; }
51
Daniel Sandersc171f652014-06-13 13:15:59 +000052 bool hasCOP3() const {
53 // Only present in MIPS-I and MIPS-II
54 return !hasMips32() && !hasMips3();
55 }
56
Rafael Espindola4aa6bea2014-11-10 18:11:10 +000057 DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
Rafael Espindola7fc5b872014-11-12 02:04:27 +000058 ArrayRef<uint8_t> Bytes, uint64_t Address,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +000059 raw_ostream &VStream,
60 raw_ostream &CStream) const override;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000061};
62
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000063} // end anonymous namespace
64
Akira Hatanaka71928e62012-04-17 18:03:21 +000065// Forward declare these because the autogenerated code will reference them.
66// Definitions are further down.
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000067static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
68 unsigned RegNo,
69 uint64_t Address,
70 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +000071
Reed Kotlerec8a5492013-02-14 03:05:25 +000072static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
73 unsigned RegNo,
74 uint64_t Address,
75 const void *Decoder);
76
Zoran Jovanovicb0852e52014-10-21 08:23:11 +000077static DecodeStatus DecodeGPRMM16RegisterClass(MCInst &Inst,
78 unsigned RegNo,
79 uint64_t Address,
80 const void *Decoder);
81
Jozef Kolek1904fa22014-11-24 14:25:53 +000082static DecodeStatus DecodeGPRMM16ZeroRegisterClass(MCInst &Inst,
83 unsigned RegNo,
84 uint64_t Address,
85 const void *Decoder);
86
Zoran Jovanovic41688672015-02-10 16:36:20 +000087static DecodeStatus DecodeGPRMM16MovePRegisterClass(MCInst &Inst,
88 unsigned RegNo,
89 uint64_t Address,
90 const void *Decoder);
91
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000092static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
93 unsigned RegNo,
94 uint64_t Address,
95 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +000096
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +000097static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
98 unsigned Insn,
99 uint64_t Address,
100 const void *Decoder);
101
Akira Hatanaka654655f2013-08-14 00:53:38 +0000102static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
103 unsigned RegNo,
104 uint64_t Address,
105 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000106
Akira Hatanaka71928e62012-04-17 18:03:21 +0000107static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
108 unsigned RegNo,
109 uint64_t Address,
110 const void *Decoder);
111
112static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
113 unsigned RegNo,
114 uint64_t Address,
115 const void *Decoder);
116
117static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
118 unsigned RegNo,
119 uint64_t Address,
120 const void *Decoder);
121
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000122static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
123 unsigned RegNo,
124 uint64_t Address,
125 const void *Decoder);
126
Daniel Sanders0fa60412014-06-12 13:39:06 +0000127static DecodeStatus DecodeFGRCCRegisterClass(MCInst &Inst, unsigned RegNo,
128 uint64_t Address,
129 const void *Decoder);
130
Akira Hatanaka71928e62012-04-17 18:03:21 +0000131static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
132 unsigned Insn,
133 uint64_t Address,
134 const void *Decoder);
135
136static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
137 unsigned RegNo,
138 uint64_t Address,
139 const void *Decoder);
140
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000141static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
142 unsigned RegNo,
143 uint64_t Address,
144 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000145
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000146static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
147 unsigned RegNo,
148 uint64_t Address,
149 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000150
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000151static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
152 unsigned RegNo,
153 uint64_t Address,
154 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000155
Jack Carter3eb663b2013-09-26 00:09:46 +0000156static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
157 unsigned RegNo,
158 uint64_t Address,
159 const void *Decoder);
160
Jack Carter5dc8ac92013-09-25 23:50:44 +0000161static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
162 unsigned RegNo,
163 uint64_t Address,
164 const void *Decoder);
165
166static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
167 unsigned RegNo,
168 uint64_t Address,
169 const void *Decoder);
170
171static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
172 unsigned RegNo,
173 uint64_t Address,
174 const void *Decoder);
175
Matheus Almeidaa591fdc2013-10-21 12:26:50 +0000176static DecodeStatus DecodeMSACtrlRegisterClass(MCInst &Inst,
177 unsigned RegNo,
178 uint64_t Address,
179 const void *Decoder);
180
Daniel Sandersa3134fa2015-06-27 15:39:19 +0000181static DecodeStatus DecodeCOP0RegisterClass(MCInst &Inst,
182 unsigned RegNo,
183 uint64_t Address,
184 const void *Decoder);
185
Daniel Sanders2a83d682014-05-21 12:56:39 +0000186static DecodeStatus DecodeCOP2RegisterClass(MCInst &Inst,
187 unsigned RegNo,
188 uint64_t Address,
189 const void *Decoder);
190
Akira Hatanaka71928e62012-04-17 18:03:21 +0000191static DecodeStatus DecodeBranchTarget(MCInst &Inst,
192 unsigned Offset,
193 uint64_t Address,
194 const void *Decoder);
195
Akira Hatanaka71928e62012-04-17 18:03:21 +0000196static DecodeStatus DecodeJumpTarget(MCInst &Inst,
197 unsigned Insn,
198 uint64_t Address,
199 const void *Decoder);
200
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +0000201static DecodeStatus DecodeBranchTarget21(MCInst &Inst,
202 unsigned Offset,
203 uint64_t Address,
204 const void *Decoder);
205
206static DecodeStatus DecodeBranchTarget26(MCInst &Inst,
207 unsigned Offset,
208 uint64_t Address,
209 const void *Decoder);
210
Jozef Kolek9761e962015-01-12 12:03:34 +0000211// DecodeBranchTarget7MM - Decode microMIPS branch offset, which is
212// shifted left by 1 bit.
213static DecodeStatus DecodeBranchTarget7MM(MCInst &Inst,
214 unsigned Offset,
215 uint64_t Address,
216 const void *Decoder);
217
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000218// DecodeBranchTarget10MM - Decode microMIPS branch offset, which is
219// shifted left by 1 bit.
220static DecodeStatus DecodeBranchTarget10MM(MCInst &Inst,
221 unsigned Offset,
222 uint64_t Address,
223 const void *Decoder);
224
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000225// DecodeBranchTargetMM - Decode microMIPS branch offset, which is
226// shifted left by 1 bit.
227static DecodeStatus DecodeBranchTargetMM(MCInst &Inst,
228 unsigned Offset,
229 uint64_t Address,
230 const void *Decoder);
231
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000232// DecodeJumpTargetMM - Decode microMIPS jump target, which is
233// shifted left by 1 bit.
234static DecodeStatus DecodeJumpTargetMM(MCInst &Inst,
235 unsigned Insn,
236 uint64_t Address,
237 const void *Decoder);
238
Akira Hatanaka71928e62012-04-17 18:03:21 +0000239static DecodeStatus DecodeMem(MCInst &Inst,
240 unsigned Insn,
241 uint64_t Address,
242 const void *Decoder);
243
Daniel Sanders92db6b72014-10-01 08:26:55 +0000244static DecodeStatus DecodeCacheOp(MCInst &Inst,
245 unsigned Insn,
246 uint64_t Address,
247 const void *Decoder);
248
Vladimir Medicdf464ae2015-01-29 11:33:41 +0000249static DecodeStatus DecodeCacheOpR6(MCInst &Inst,
250 unsigned Insn,
251 uint64_t Address,
252 const void *Decoder);
253
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000254static DecodeStatus DecodeCacheOpMM(MCInst &Inst,
255 unsigned Insn,
256 uint64_t Address,
257 const void *Decoder);
258
Daniel Sandersb4484d62014-11-27 17:28:10 +0000259static DecodeStatus DecodeSyncI(MCInst &Inst,
260 unsigned Insn,
261 uint64_t Address,
262 const void *Decoder);
263
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +0000264static DecodeStatus DecodeMSA128Mem(MCInst &Inst, unsigned Insn,
265 uint64_t Address, const void *Decoder);
266
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000267static DecodeStatus DecodeMemMMImm4(MCInst &Inst,
268 unsigned Insn,
269 uint64_t Address,
270 const void *Decoder);
271
Jozef Kolek12c69822014-12-23 16:16:33 +0000272static DecodeStatus DecodeMemMMSPImm5Lsl2(MCInst &Inst,
273 unsigned Insn,
274 uint64_t Address,
275 const void *Decoder);
276
Jozef Koleke10a02e2015-01-28 17:27:26 +0000277static DecodeStatus DecodeMemMMGPImm7Lsl2(MCInst &Inst,
278 unsigned Insn,
279 uint64_t Address,
280 const void *Decoder);
281
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000282static DecodeStatus DecodeMemMMReglistImm4Lsl2(MCInst &Inst,
283 unsigned Insn,
284 uint64_t Address,
285 const void *Decoder);
286
Vladimir Medicdde3d582013-09-06 12:30:36 +0000287static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
288 unsigned Insn,
289 uint64_t Address,
290 const void *Decoder);
291
292static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
293 unsigned Insn,
294 uint64_t Address,
295 const void *Decoder);
296
Akira Hatanaka71928e62012-04-17 18:03:21 +0000297static DecodeStatus DecodeFMem(MCInst &Inst, unsigned Insn,
298 uint64_t Address,
299 const void *Decoder);
300
Daniel Sanders92db6b72014-10-01 08:26:55 +0000301static DecodeStatus DecodeFMem2(MCInst &Inst, unsigned Insn,
302 uint64_t Address,
303 const void *Decoder);
304
305static DecodeStatus DecodeFMem3(MCInst &Inst, unsigned Insn,
306 uint64_t Address,
307 const void *Decoder);
308
Vladimir Medic435cf8a2015-01-21 10:47:36 +0000309static DecodeStatus DecodeFMemCop2R6(MCInst &Inst, unsigned Insn,
310 uint64_t Address,
311 const void *Decoder);
312
Daniel Sanders6a803f62014-06-16 13:13:03 +0000313static DecodeStatus DecodeSpecial3LlSc(MCInst &Inst,
314 unsigned Insn,
315 uint64_t Address,
316 const void *Decoder);
317
Jozef Kolekaa2b9272014-11-27 14:41:44 +0000318static DecodeStatus DecodeAddiur2Simm7(MCInst &Inst,
319 unsigned Value,
320 uint64_t Address,
321 const void *Decoder);
322
323static DecodeStatus DecodeUImm6Lsl2(MCInst &Inst,
324 unsigned Value,
325 uint64_t Address,
326 const void *Decoder);
327
328static DecodeStatus DecodeLiSimm7(MCInst &Inst,
329 unsigned Value,
330 uint64_t Address,
331 const void *Decoder);
332
333static DecodeStatus DecodeSimm4(MCInst &Inst,
334 unsigned Value,
335 uint64_t Address,
336 const void *Decoder);
337
Akira Hatanaka71928e62012-04-17 18:03:21 +0000338static DecodeStatus DecodeSimm16(MCInst &Inst,
339 unsigned Insn,
340 uint64_t Address,
341 const void *Decoder);
342
Matheus Almeida779c5932013-11-18 12:32:49 +0000343// Decode the immediate field of an LSA instruction which
344// is off by one.
345static DecodeStatus DecodeLSAImm(MCInst &Inst,
346 unsigned Insn,
347 uint64_t Address,
348 const void *Decoder);
349
Akira Hatanaka71928e62012-04-17 18:03:21 +0000350static DecodeStatus DecodeInsSize(MCInst &Inst,
351 unsigned Insn,
352 uint64_t Address,
353 const void *Decoder);
354
355static DecodeStatus DecodeExtSize(MCInst &Inst,
356 unsigned Insn,
357 uint64_t Address,
358 const void *Decoder);
359
Daniel Sandersb59e1a42014-05-15 10:45:58 +0000360static DecodeStatus DecodeSimm19Lsl2(MCInst &Inst, unsigned Insn,
361 uint64_t Address, const void *Decoder);
362
Zoran Jovanovic28551422014-06-09 09:49:51 +0000363static DecodeStatus DecodeSimm18Lsl3(MCInst &Inst, unsigned Insn,
364 uint64_t Address, const void *Decoder);
365
Vladimir Medicb682ddf2014-12-01 11:12:04 +0000366static DecodeStatus DecodeSimm9SP(MCInst &Inst, unsigned Insn,
367 uint64_t Address, const void *Decoder);
368
369static DecodeStatus DecodeANDI16Imm(MCInst &Inst, unsigned Insn,
370 uint64_t Address, const void *Decoder);
371
372static DecodeStatus DecodeUImm5lsl2(MCInst &Inst, unsigned Insn,
373 uint64_t Address, const void *Decoder);
374
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000375static DecodeStatus DecodeSimm23Lsl2(MCInst &Inst, unsigned Insn,
376 uint64_t Address, const void *Decoder);
377
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000378/// INSVE_[BHWD] have an implicit operand that the generated decoder doesn't
379/// handle.
380template <typename InsnType>
381static DecodeStatus DecodeINSVE_DF(MCInst &MI, InsnType insn, uint64_t Address,
382 const void *Decoder);
Daniel Sanders5c582b22014-05-22 11:23:21 +0000383
384template <typename InsnType>
385static DecodeStatus
386DecodeAddiGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
387 const void *Decoder);
388
389template <typename InsnType>
390static DecodeStatus
391DecodeDaddiGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
392 const void *Decoder);
393
394template <typename InsnType>
395static DecodeStatus
396DecodeBlezlGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
397 const void *Decoder);
398
399template <typename InsnType>
400static DecodeStatus
401DecodeBgtzlGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
402 const void *Decoder);
403
404template <typename InsnType>
405static DecodeStatus
406DecodeBgtzGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
407 const void *Decoder);
408
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000409template <typename InsnType>
410static DecodeStatus
411DecodeBlezGroupBranch(MCInst &MI, InsnType insn, uint64_t Address,
412 const void *Decoder);
413
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000414static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Insn,
415 uint64_t Address,
416 const void *Decoder);
417
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000418static DecodeStatus DecodeRegListOperand16(MCInst &Inst, unsigned Insn,
419 uint64_t Address,
420 const void *Decoder);
421
Zoran Jovanovic41688672015-02-10 16:36:20 +0000422static DecodeStatus DecodeMovePRegPair(MCInst &Inst, unsigned Insn,
423 uint64_t Address,
424 const void *Decoder);
425
Akira Hatanaka71928e62012-04-17 18:03:21 +0000426namespace llvm {
427extern Target TheMipselTarget, TheMipsTarget, TheMips64Target,
428 TheMips64elTarget;
429}
430
431static MCDisassembler *createMipsDisassembler(
432 const Target &T,
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000433 const MCSubtargetInfo &STI,
434 MCContext &Ctx) {
435 return new MipsDisassembler(STI, Ctx, true);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000436}
437
438static MCDisassembler *createMipselDisassembler(
439 const Target &T,
Lang Hamesa1bc0f52014-04-15 04:40:56 +0000440 const MCSubtargetInfo &STI,
441 MCContext &Ctx) {
442 return new MipsDisassembler(STI, Ctx, false);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000443}
444
Akira Hatanaka71928e62012-04-17 18:03:21 +0000445extern "C" void LLVMInitializeMipsDisassembler() {
446 // Register the disassembler.
447 TargetRegistry::RegisterMCDisassembler(TheMipsTarget,
448 createMipsDisassembler);
449 TargetRegistry::RegisterMCDisassembler(TheMipselTarget,
450 createMipselDisassembler);
451 TargetRegistry::RegisterMCDisassembler(TheMips64Target,
Daniel Sandersa19216c2015-02-11 11:28:56 +0000452 createMipsDisassembler);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000453 TargetRegistry::RegisterMCDisassembler(TheMips64elTarget,
Daniel Sandersa19216c2015-02-11 11:28:56 +0000454 createMipselDisassembler);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000455}
456
Akira Hatanaka71928e62012-04-17 18:03:21 +0000457#include "MipsGenDisassemblerTables.inc"
458
Daniel Sanders5c582b22014-05-22 11:23:21 +0000459static unsigned getReg(const void *D, unsigned RC, unsigned RegNo) {
Daniel Sandersa19216c2015-02-11 11:28:56 +0000460 const MipsDisassembler *Dis = static_cast<const MipsDisassembler*>(D);
Daniel Sanders5c582b22014-05-22 11:23:21 +0000461 const MCRegisterInfo *RegInfo = Dis->getContext().getRegisterInfo();
462 return *(RegInfo->getRegClass(RC).begin() + RegNo);
463}
464
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000465template <typename InsnType>
466static DecodeStatus DecodeINSVE_DF(MCInst &MI, InsnType insn, uint64_t Address,
467 const void *Decoder) {
468 typedef DecodeStatus (*DecodeFN)(MCInst &, unsigned, uint64_t, const void *);
469 // The size of the n field depends on the element size
470 // The register class also depends on this.
471 InsnType tmp = fieldFromInstruction(insn, 17, 5);
472 unsigned NSize = 0;
473 DecodeFN RegDecoder = nullptr;
474 if ((tmp & 0x18) == 0x00) { // INSVE_B
475 NSize = 4;
476 RegDecoder = DecodeMSA128BRegisterClass;
477 } else if ((tmp & 0x1c) == 0x10) { // INSVE_H
478 NSize = 3;
479 RegDecoder = DecodeMSA128HRegisterClass;
480 } else if ((tmp & 0x1e) == 0x18) { // INSVE_W
481 NSize = 2;
482 RegDecoder = DecodeMSA128WRegisterClass;
483 } else if ((tmp & 0x1f) == 0x1c) { // INSVE_D
484 NSize = 1;
485 RegDecoder = DecodeMSA128DRegisterClass;
486 } else
487 llvm_unreachable("Invalid encoding");
488
489 assert(NSize != 0 && RegDecoder != nullptr);
490
491 // $wd
492 tmp = fieldFromInstruction(insn, 6, 5);
493 if (RegDecoder(MI, tmp, Address, Decoder) == MCDisassembler::Fail)
494 return MCDisassembler::Fail;
495 // $wd_in
496 if (RegDecoder(MI, tmp, Address, Decoder) == MCDisassembler::Fail)
497 return MCDisassembler::Fail;
498 // $n
499 tmp = fieldFromInstruction(insn, 16, NSize);
Jim Grosbache9119e42015-05-13 18:37:00 +0000500 MI.addOperand(MCOperand::createImm(tmp));
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000501 // $ws
502 tmp = fieldFromInstruction(insn, 11, 5);
503 if (RegDecoder(MI, tmp, Address, Decoder) == MCDisassembler::Fail)
504 return MCDisassembler::Fail;
505 // $n2
Jim Grosbache9119e42015-05-13 18:37:00 +0000506 MI.addOperand(MCOperand::createImm(0));
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000507
508 return MCDisassembler::Success;
509}
510
Daniel Sanders5c582b22014-05-22 11:23:21 +0000511template <typename InsnType>
512static DecodeStatus DecodeAddiGroupBranch(MCInst &MI, InsnType insn,
513 uint64_t Address,
514 const void *Decoder) {
515 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
516 // (otherwise we would have matched the ADDI instruction from the earlier
517 // ISA's instead).
518 //
519 // We have:
520 // 0b001000 sssss ttttt iiiiiiiiiiiiiiii
521 // BOVC if rs >= rt
522 // BEQZALC if rs == 0 && rt != 0
523 // BEQC if rs < rt && rs != 0
524
525 InsnType Rs = fieldFromInstruction(insn, 21, 5);
526 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000527 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000528 bool HasRs = false;
529
530 if (Rs >= Rt) {
531 MI.setOpcode(Mips::BOVC);
532 HasRs = true;
533 } else if (Rs != 0 && Rs < Rt) {
534 MI.setOpcode(Mips::BEQC);
535 HasRs = true;
536 } else
537 MI.setOpcode(Mips::BEQZALC);
538
539 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000540 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000541 Rs)));
542
Jim Grosbache9119e42015-05-13 18:37:00 +0000543 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000544 Rt)));
Jim Grosbache9119e42015-05-13 18:37:00 +0000545 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000546
547 return MCDisassembler::Success;
548}
549
550template <typename InsnType>
551static DecodeStatus DecodeDaddiGroupBranch(MCInst &MI, InsnType insn,
552 uint64_t Address,
553 const void *Decoder) {
554 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
555 // (otherwise we would have matched the ADDI instruction from the earlier
556 // ISA's instead).
557 //
558 // We have:
559 // 0b011000 sssss ttttt iiiiiiiiiiiiiiii
560 // BNVC if rs >= rt
561 // BNEZALC if rs == 0 && rt != 0
562 // BNEC if rs < rt && rs != 0
563
564 InsnType Rs = fieldFromInstruction(insn, 21, 5);
565 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000566 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000567 bool HasRs = false;
568
569 if (Rs >= Rt) {
570 MI.setOpcode(Mips::BNVC);
571 HasRs = true;
572 } else if (Rs != 0 && Rs < Rt) {
573 MI.setOpcode(Mips::BNEC);
574 HasRs = true;
575 } else
576 MI.setOpcode(Mips::BNEZALC);
577
578 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000579 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000580 Rs)));
581
Jim Grosbache9119e42015-05-13 18:37:00 +0000582 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000583 Rt)));
Jim Grosbache9119e42015-05-13 18:37:00 +0000584 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000585
586 return MCDisassembler::Success;
587}
588
589template <typename InsnType>
590static DecodeStatus DecodeBlezlGroupBranch(MCInst &MI, InsnType insn,
591 uint64_t Address,
592 const void *Decoder) {
593 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
594 // (otherwise we would have matched the BLEZL instruction from the earlier
595 // ISA's instead).
596 //
597 // We have:
598 // 0b010110 sssss ttttt iiiiiiiiiiiiiiii
599 // Invalid if rs == 0
600 // BLEZC if rs == 0 && rt != 0
601 // BGEZC if rs == rt && rt != 0
602 // BGEC if rs != rt && rs != 0 && rt != 0
603
604 InsnType Rs = fieldFromInstruction(insn, 21, 5);
605 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000606 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000607 bool HasRs = false;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000608
609 if (Rt == 0)
610 return MCDisassembler::Fail;
611 else if (Rs == 0)
612 MI.setOpcode(Mips::BLEZC);
613 else if (Rs == Rt)
614 MI.setOpcode(Mips::BGEZC);
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000615 else {
616 HasRs = true;
617 MI.setOpcode(Mips::BGEC);
618 }
619
620 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000621 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000622 Rs)));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000623
Jim Grosbache9119e42015-05-13 18:37:00 +0000624 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000625 Rt)));
626
Jim Grosbache9119e42015-05-13 18:37:00 +0000627 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000628
629 return MCDisassembler::Success;
630}
631
632template <typename InsnType>
633static DecodeStatus DecodeBgtzlGroupBranch(MCInst &MI, InsnType insn,
634 uint64_t Address,
635 const void *Decoder) {
636 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
637 // (otherwise we would have matched the BGTZL instruction from the earlier
638 // ISA's instead).
639 //
640 // We have:
641 // 0b010111 sssss ttttt iiiiiiiiiiiiiiii
642 // Invalid if rs == 0
643 // BGTZC if rs == 0 && rt != 0
644 // BLTZC if rs == rt && rt != 0
645 // BLTC if rs != rt && rs != 0 && rt != 0
646
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000647 bool HasRs = false;
648
Daniel Sanders5c582b22014-05-22 11:23:21 +0000649 InsnType Rs = fieldFromInstruction(insn, 21, 5);
650 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000651 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000652
653 if (Rt == 0)
654 return MCDisassembler::Fail;
655 else if (Rs == 0)
656 MI.setOpcode(Mips::BGTZC);
657 else if (Rs == Rt)
658 MI.setOpcode(Mips::BLTZC);
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000659 else {
660 MI.setOpcode(Mips::BLTC);
661 HasRs = true;
662 }
663
664 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000665 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000666 Rs)));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000667
Jim Grosbache9119e42015-05-13 18:37:00 +0000668 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000669 Rt)));
670
Jim Grosbache9119e42015-05-13 18:37:00 +0000671 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000672
673 return MCDisassembler::Success;
674}
675
676template <typename InsnType>
677static DecodeStatus DecodeBgtzGroupBranch(MCInst &MI, InsnType insn,
678 uint64_t Address,
679 const void *Decoder) {
680 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
681 // (otherwise we would have matched the BGTZ instruction from the earlier
682 // ISA's instead).
683 //
684 // We have:
685 // 0b000111 sssss ttttt iiiiiiiiiiiiiiii
686 // BGTZ if rt == 0
687 // BGTZALC if rs == 0 && rt != 0
688 // BLTZALC if rs != 0 && rs == rt
689 // BLTUC if rs != 0 && rs != rt
690
691 InsnType Rs = fieldFromInstruction(insn, 21, 5);
692 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000693 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Daniel Sanders5c582b22014-05-22 11:23:21 +0000694 bool HasRs = false;
695 bool HasRt = false;
696
697 if (Rt == 0) {
698 MI.setOpcode(Mips::BGTZ);
699 HasRs = true;
700 } else if (Rs == 0) {
701 MI.setOpcode(Mips::BGTZALC);
702 HasRt = true;
703 } else if (Rs == Rt) {
704 MI.setOpcode(Mips::BLTZALC);
705 HasRs = true;
Zoran Jovanovic5c14b062014-06-18 14:36:00 +0000706 } else {
707 MI.setOpcode(Mips::BLTUC);
708 HasRs = true;
709 HasRt = true;
710 }
Daniel Sanders5c582b22014-05-22 11:23:21 +0000711
712 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000713 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000714 Rs)));
715
716 if (HasRt)
Jim Grosbache9119e42015-05-13 18:37:00 +0000717 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000718 Rt)));
719
Jim Grosbache9119e42015-05-13 18:37:00 +0000720 MI.addOperand(MCOperand::createImm(Imm));
Daniel Sanders5c582b22014-05-22 11:23:21 +0000721
722 return MCDisassembler::Success;
723}
724
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000725template <typename InsnType>
726static DecodeStatus DecodeBlezGroupBranch(MCInst &MI, InsnType insn,
727 uint64_t Address,
728 const void *Decoder) {
729 // If we are called then we can assume that MIPS32r6/MIPS64r6 is enabled
730 // (otherwise we would have matched the BLEZL instruction from the earlier
731 // ISA's instead).
732 //
733 // We have:
734 // 0b000110 sssss ttttt iiiiiiiiiiiiiiii
735 // Invalid if rs == 0
736 // BLEZALC if rs == 0 && rt != 0
737 // BGEZALC if rs == rt && rt != 0
738 // BGEUC if rs != rt && rs != 0 && rt != 0
739
740 InsnType Rs = fieldFromInstruction(insn, 21, 5);
741 InsnType Rt = fieldFromInstruction(insn, 16, 5);
Alexey Samsonovd37bab62014-09-02 17:49:16 +0000742 InsnType Imm = SignExtend64(fieldFromInstruction(insn, 0, 16), 16) * 4;
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000743 bool HasRs = false;
744
745 if (Rt == 0)
746 return MCDisassembler::Fail;
747 else if (Rs == 0)
748 MI.setOpcode(Mips::BLEZALC);
749 else if (Rs == Rt)
750 MI.setOpcode(Mips::BGEZALC);
751 else {
752 HasRs = true;
753 MI.setOpcode(Mips::BGEUC);
754 }
755
756 if (HasRs)
Jim Grosbache9119e42015-05-13 18:37:00 +0000757 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000758 Rs)));
Jim Grosbache9119e42015-05-13 18:37:00 +0000759 MI.addOperand(MCOperand::createReg(getReg(Decoder, Mips::GPR32RegClassID,
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000760 Rt)));
761
Jim Grosbache9119e42015-05-13 18:37:00 +0000762 MI.addOperand(MCOperand::createImm(Imm));
Zoran Jovanovic28a0ca02014-06-12 11:47:44 +0000763
764 return MCDisassembler::Success;
765}
766
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000767/// Read two bytes from the ArrayRef and return 16 bit halfword sorted
768/// according to the given endianess.
769static DecodeStatus readInstruction16(ArrayRef<uint8_t> Bytes, uint64_t Address,
770 uint64_t &Size, uint32_t &Insn,
771 bool IsBigEndian) {
772 // We want to read exactly 2 Bytes of data.
773 if (Bytes.size() < 2) {
774 Size = 0;
775 return MCDisassembler::Fail;
776 }
777
778 if (IsBigEndian) {
779 Insn = (Bytes[0] << 8) | Bytes[1];
780 } else {
781 Insn = (Bytes[1] << 8) | Bytes[0];
782 }
783
784 return MCDisassembler::Success;
785}
786
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000787/// Read four bytes from the ArrayRef and return 32 bit word sorted
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000788/// according to the given endianess
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000789static DecodeStatus readInstruction32(ArrayRef<uint8_t> Bytes, uint64_t Address,
790 uint64_t &Size, uint32_t &Insn,
791 bool IsBigEndian, bool IsMicroMips) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000792 // We want to read exactly 4 Bytes of data.
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000793 if (Bytes.size() < 4) {
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000794 Size = 0;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000795 return MCDisassembler::Fail;
796 }
797
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000798 // High 16 bits of a 32-bit microMIPS instruction (where the opcode is)
799 // always precede the low 16 bits in the instruction stream (that is, they
800 // are placed at lower addresses in the instruction stream).
801 //
802 // microMIPS byte ordering:
803 // Big-endian: 0 | 1 | 2 | 3
804 // Little-endian: 1 | 0 | 3 | 2
805
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000806 if (IsBigEndian) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000807 // Encoded as a big-endian 32-bit word in the stream.
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000808 Insn =
809 (Bytes[3] << 0) | (Bytes[2] << 8) | (Bytes[1] << 16) | (Bytes[0] << 24);
810 } else {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000811 if (IsMicroMips) {
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000812 Insn = (Bytes[2] << 0) | (Bytes[3] << 8) | (Bytes[0] << 16) |
Vladimir Medicdde3d582013-09-06 12:30:36 +0000813 (Bytes[1] << 24);
814 } else {
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000815 Insn = (Bytes[0] << 0) | (Bytes[1] << 8) | (Bytes[2] << 16) |
Vladimir Medicdde3d582013-09-06 12:30:36 +0000816 (Bytes[3] << 24);
817 }
Akira Hatanaka71928e62012-04-17 18:03:21 +0000818 }
819
820 return MCDisassembler::Success;
821}
822
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000823DecodeStatus MipsDisassembler::getInstruction(MCInst &Instr, uint64_t &Size,
Rafael Espindola7fc5b872014-11-12 02:04:27 +0000824 ArrayRef<uint8_t> Bytes,
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000825 uint64_t Address,
826 raw_ostream &VStream,
827 raw_ostream &CStream) const {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000828 uint32_t Insn;
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000829 DecodeStatus Result;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000830
Vladimir Medicdde3d582013-09-06 12:30:36 +0000831 if (IsMicroMips) {
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000832 Result = readInstruction16(Bytes, Address, Size, Insn, IsBigEndian);
833
834 DEBUG(dbgs() << "Trying MicroMips16 table (16-bit instructions):\n");
835 // Calling the auto-generated decoder function.
836 Result = decodeInstruction(DecoderTableMicroMips16, Instr, Insn, Address,
837 this, STI);
838 if (Result != MCDisassembler::Fail) {
839 Size = 2;
840 return Result;
841 }
842
843 Result = readInstruction32(Bytes, Address, Size, Insn, IsBigEndian, true);
844 if (Result == MCDisassembler::Fail)
845 return MCDisassembler::Fail;
846
Jozef Kolek676d6012015-04-20 14:40:38 +0000847 if (hasMips32r6()) {
848 DEBUG(dbgs() << "Trying MicroMips32r632 table (32-bit instructions):\n");
849 // Calling the auto-generated decoder function.
850 Result = decodeInstruction(DecoderTableMicroMips32r632, Instr, Insn, Address,
851 this, STI);
852 } else {
853 DEBUG(dbgs() << "Trying MicroMips32 table (32-bit instructions):\n");
854 // Calling the auto-generated decoder function.
855 Result = decodeInstruction(DecoderTableMicroMips32, Instr, Insn, Address,
856 this, STI);
857 }
Vladimir Medicdde3d582013-09-06 12:30:36 +0000858 if (Result != MCDisassembler::Fail) {
859 Size = 4;
860 return Result;
861 }
862 return MCDisassembler::Fail;
863 }
864
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000865 Result = readInstruction32(Bytes, Address, Size, Insn, IsBigEndian, false);
866 if (Result == MCDisassembler::Fail)
867 return MCDisassembler::Fail;
868
Daniel Sandersc171f652014-06-13 13:15:59 +0000869 if (hasCOP3()) {
870 DEBUG(dbgs() << "Trying COP3_ table (32-bit opcodes):\n");
871 Result =
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000872 decodeInstruction(DecoderTableCOP3_32, Instr, Insn, Address, this, STI);
Daniel Sandersc171f652014-06-13 13:15:59 +0000873 if (Result != MCDisassembler::Fail) {
874 Size = 4;
875 return Result;
876 }
877 }
878
879 if (hasMips32r6() && isGP64()) {
Daniel Sanders0fa60412014-06-12 13:39:06 +0000880 DEBUG(dbgs() << "Trying Mips32r6_64r6 (GPR64) table (32-bit opcodes):\n");
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000881 Result = decodeInstruction(DecoderTableMips32r6_64r6_GP6432, Instr, Insn,
Daniel Sanders0fa60412014-06-12 13:39:06 +0000882 Address, this, STI);
883 if (Result != MCDisassembler::Fail) {
884 Size = 4;
885 return Result;
886 }
887 }
888
Daniel Sandersc171f652014-06-13 13:15:59 +0000889 if (hasMips32r6()) {
Daniel Sanders0fa60412014-06-12 13:39:06 +0000890 DEBUG(dbgs() << "Trying Mips32r6_64r6 table (32-bit opcodes):\n");
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000891 Result = decodeInstruction(DecoderTableMips32r6_64r632, Instr, Insn,
Daniel Sanders5c582b22014-05-22 11:23:21 +0000892 Address, this, STI);
893 if (Result != MCDisassembler::Fail) {
894 Size = 4;
895 return Result;
896 }
897 }
898
Kai Nacke3adf9b82015-05-28 16:23:16 +0000899 if (hasCnMips()) {
900 DEBUG(dbgs() << "Trying CnMips table (32-bit opcodes):\n");
901 Result = decodeInstruction(DecoderTableCnMips32, Instr, Insn,
902 Address, this, STI);
903 if (Result != MCDisassembler::Fail) {
904 Size = 4;
905 return Result;
906 }
907 }
908
Daniel Sandersa19216c2015-02-11 11:28:56 +0000909 if (isGP64()) {
910 DEBUG(dbgs() << "Trying Mips64 (GPR64) table (32-bit opcodes):\n");
911 Result = decodeInstruction(DecoderTableMips6432, Instr, Insn,
912 Address, this, STI);
913 if (Result != MCDisassembler::Fail) {
914 Size = 4;
915 return Result;
916 }
917 }
918
Daniel Sanders0fa60412014-06-12 13:39:06 +0000919 DEBUG(dbgs() << "Trying Mips table (32-bit opcodes):\n");
Akira Hatanaka71928e62012-04-17 18:03:21 +0000920 // Calling the auto-generated decoder function.
Rafael Espindola4aa6bea2014-11-10 18:11:10 +0000921 Result =
922 decodeInstruction(DecoderTableMips32, Instr, Insn, Address, this, STI);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000923 if (Result != MCDisassembler::Fail) {
924 Size = 4;
925 return Result;
926 }
927
928 return MCDisassembler::Fail;
929}
930
Reed Kotlerec8a5492013-02-14 03:05:25 +0000931static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
932 unsigned RegNo,
933 uint64_t Address,
934 const void *Decoder) {
935
936 return MCDisassembler::Fail;
937
938}
939
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000940static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
941 unsigned RegNo,
942 uint64_t Address,
943 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000944
945 if (RegNo > 31)
946 return MCDisassembler::Fail;
947
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000948 unsigned Reg = getReg(Decoder, Mips::GPR64RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +0000949 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000950 return MCDisassembler::Success;
951}
952
Zoran Jovanovicb0852e52014-10-21 08:23:11 +0000953static DecodeStatus DecodeGPRMM16RegisterClass(MCInst &Inst,
954 unsigned RegNo,
955 uint64_t Address,
956 const void *Decoder) {
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000957 if (RegNo > 7)
958 return MCDisassembler::Fail;
959 unsigned Reg = getReg(Decoder, Mips::GPRMM16RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +0000960 Inst.addOperand(MCOperand::createReg(Reg));
Jozef Kolekea22c4c2014-11-24 13:29:59 +0000961 return MCDisassembler::Success;
Zoran Jovanovicb0852e52014-10-21 08:23:11 +0000962}
963
Jozef Kolek1904fa22014-11-24 14:25:53 +0000964static DecodeStatus DecodeGPRMM16ZeroRegisterClass(MCInst &Inst,
965 unsigned RegNo,
966 uint64_t Address,
967 const void *Decoder) {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000968 if (RegNo > 7)
969 return MCDisassembler::Fail;
970 unsigned Reg = getReg(Decoder, Mips::GPRMM16ZeroRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +0000971 Inst.addOperand(MCOperand::createReg(Reg));
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000972 return MCDisassembler::Success;
Jozef Kolek1904fa22014-11-24 14:25:53 +0000973}
974
Zoran Jovanovic41688672015-02-10 16:36:20 +0000975static DecodeStatus DecodeGPRMM16MovePRegisterClass(MCInst &Inst,
976 unsigned RegNo,
977 uint64_t Address,
978 const void *Decoder) {
979 if (RegNo > 7)
980 return MCDisassembler::Fail;
981 unsigned Reg = getReg(Decoder, Mips::GPRMM16MovePRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +0000982 Inst.addOperand(MCOperand::createReg(Reg));
Zoran Jovanovic41688672015-02-10 16:36:20 +0000983 return MCDisassembler::Success;
984}
985
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000986static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
987 unsigned RegNo,
988 uint64_t Address,
989 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000990 if (RegNo > 31)
991 return MCDisassembler::Fail;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000992 unsigned Reg = getReg(Decoder, Mips::GPR32RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +0000993 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000994 return MCDisassembler::Success;
995}
996
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000997static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
998 unsigned RegNo,
999 uint64_t Address,
1000 const void *Decoder) {
Daniel Sandersa19216c2015-02-11 11:28:56 +00001001 if (static_cast<const MipsDisassembler *>(Decoder)->isGP64())
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +00001002 return DecodeGPR64RegisterClass(Inst, RegNo, Address, Decoder);
1003
1004 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
1005}
1006
Akira Hatanaka654655f2013-08-14 00:53:38 +00001007static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
1008 unsigned RegNo,
1009 uint64_t Address,
1010 const void *Decoder) {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001011 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +00001012}
1013
Akira Hatanaka71928e62012-04-17 18:03:21 +00001014static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
1015 unsigned RegNo,
1016 uint64_t Address,
1017 const void *Decoder) {
1018 if (RegNo > 31)
1019 return MCDisassembler::Fail;
1020
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001021 unsigned Reg = getReg(Decoder, Mips::FGR64RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001022 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001023 return MCDisassembler::Success;
1024}
1025
1026static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
1027 unsigned RegNo,
1028 uint64_t Address,
1029 const void *Decoder) {
1030 if (RegNo > 31)
1031 return MCDisassembler::Fail;
1032
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001033 unsigned Reg = getReg(Decoder, Mips::FGR32RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001034 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001035 return MCDisassembler::Success;
1036}
1037
1038static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
1039 unsigned RegNo,
1040 uint64_t Address,
1041 const void *Decoder) {
Chad Rosier253777f2013-06-26 22:23:32 +00001042 if (RegNo > 31)
1043 return MCDisassembler::Fail;
1044 unsigned Reg = getReg(Decoder, Mips::CCRRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001045 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001046 return MCDisassembler::Success;
1047}
1048
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001049static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
1050 unsigned RegNo,
1051 uint64_t Address,
1052 const void *Decoder) {
1053 if (RegNo > 7)
1054 return MCDisassembler::Fail;
1055 unsigned Reg = getReg(Decoder, Mips::FCCRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001056 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001057 return MCDisassembler::Success;
1058}
1059
Daniel Sanders0fa60412014-06-12 13:39:06 +00001060static DecodeStatus DecodeFGRCCRegisterClass(MCInst &Inst, unsigned RegNo,
1061 uint64_t Address,
1062 const void *Decoder) {
1063 if (RegNo > 31)
1064 return MCDisassembler::Fail;
1065
1066 unsigned Reg = getReg(Decoder, Mips::FGRCCRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001067 Inst.addOperand(MCOperand::createReg(Reg));
Daniel Sanders0fa60412014-06-12 13:39:06 +00001068 return MCDisassembler::Success;
1069}
1070
Akira Hatanaka71928e62012-04-17 18:03:21 +00001071static DecodeStatus DecodeMem(MCInst &Inst,
1072 unsigned Insn,
1073 uint64_t Address,
1074 const void *Decoder) {
1075 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +00001076 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1077 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001078
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001079 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1080 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka71928e62012-04-17 18:03:21 +00001081
Vladimir Medicd7ecf492014-12-15 16:19:34 +00001082 if(Inst.getOpcode() == Mips::SC ||
1083 Inst.getOpcode() == Mips::SCD){
Jim Grosbache9119e42015-05-13 18:37:00 +00001084 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001085 }
1086
Jim Grosbache9119e42015-05-13 18:37:00 +00001087 Inst.addOperand(MCOperand::createReg(Reg));
1088 Inst.addOperand(MCOperand::createReg(Base));
1089 Inst.addOperand(MCOperand::createImm(Offset));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001090
1091 return MCDisassembler::Success;
1092}
1093
Daniel Sanders92db6b72014-10-01 08:26:55 +00001094static DecodeStatus DecodeCacheOp(MCInst &Inst,
1095 unsigned Insn,
1096 uint64_t Address,
1097 const void *Decoder) {
1098 int Offset = SignExtend32<16>(Insn & 0xffff);
1099 unsigned Hint = fieldFromInstruction(Insn, 16, 5);
1100 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1101
1102 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1103
Jim Grosbache9119e42015-05-13 18:37:00 +00001104 Inst.addOperand(MCOperand::createReg(Base));
1105 Inst.addOperand(MCOperand::createImm(Offset));
1106 Inst.addOperand(MCOperand::createImm(Hint));
Daniel Sanders92db6b72014-10-01 08:26:55 +00001107
1108 return MCDisassembler::Success;
1109}
1110
Jozef Kolekab6d1cc2014-12-23 19:55:34 +00001111static DecodeStatus DecodeCacheOpMM(MCInst &Inst,
1112 unsigned Insn,
1113 uint64_t Address,
1114 const void *Decoder) {
1115 int Offset = SignExtend32<12>(Insn & 0xfff);
1116 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1117 unsigned Hint = fieldFromInstruction(Insn, 21, 5);
1118
1119 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1120
Jim Grosbache9119e42015-05-13 18:37:00 +00001121 Inst.addOperand(MCOperand::createReg(Base));
1122 Inst.addOperand(MCOperand::createImm(Offset));
1123 Inst.addOperand(MCOperand::createImm(Hint));
Jozef Kolekab6d1cc2014-12-23 19:55:34 +00001124
1125 return MCDisassembler::Success;
1126}
1127
Vladimir Medicdf464ae2015-01-29 11:33:41 +00001128static DecodeStatus DecodeCacheOpR6(MCInst &Inst,
1129 unsigned Insn,
1130 uint64_t Address,
1131 const void *Decoder) {
1132 int Offset = fieldFromInstruction(Insn, 7, 9);
1133 unsigned Hint = fieldFromInstruction(Insn, 16, 5);
1134 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1135
1136 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1137
Jim Grosbache9119e42015-05-13 18:37:00 +00001138 Inst.addOperand(MCOperand::createReg(Base));
1139 Inst.addOperand(MCOperand::createImm(Offset));
1140 Inst.addOperand(MCOperand::createImm(Hint));
Vladimir Medicdf464ae2015-01-29 11:33:41 +00001141
1142 return MCDisassembler::Success;
1143}
1144
Daniel Sandersb4484d62014-11-27 17:28:10 +00001145static DecodeStatus DecodeSyncI(MCInst &Inst,
1146 unsigned Insn,
1147 uint64_t Address,
1148 const void *Decoder) {
1149 int Offset = SignExtend32<16>(Insn & 0xffff);
1150 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1151
1152 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1153
Jim Grosbache9119e42015-05-13 18:37:00 +00001154 Inst.addOperand(MCOperand::createReg(Base));
1155 Inst.addOperand(MCOperand::createImm(Offset));
Daniel Sandersb4484d62014-11-27 17:28:10 +00001156
1157 return MCDisassembler::Success;
1158}
1159
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +00001160static DecodeStatus DecodeMSA128Mem(MCInst &Inst, unsigned Insn,
1161 uint64_t Address, const void *Decoder) {
1162 int Offset = SignExtend32<10>(fieldFromInstruction(Insn, 16, 10));
1163 unsigned Reg = fieldFromInstruction(Insn, 6, 5);
1164 unsigned Base = fieldFromInstruction(Insn, 11, 5);
1165
1166 Reg = getReg(Decoder, Mips::MSA128BRegClassID, Reg);
1167 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1168
Jim Grosbache9119e42015-05-13 18:37:00 +00001169 Inst.addOperand(MCOperand::createReg(Reg));
1170 Inst.addOperand(MCOperand::createReg(Base));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001171
1172 // The immediate field of an LD/ST instruction is scaled which means it must
1173 // be multiplied (when decoding) by the size (in bytes) of the instructions'
1174 // data format.
1175 // .b - 1 byte
1176 // .h - 2 bytes
1177 // .w - 4 bytes
1178 // .d - 8 bytes
1179 switch(Inst.getOpcode())
1180 {
1181 default:
1182 assert (0 && "Unexpected instruction");
1183 return MCDisassembler::Fail;
1184 break;
1185 case Mips::LD_B:
1186 case Mips::ST_B:
Jim Grosbache9119e42015-05-13 18:37:00 +00001187 Inst.addOperand(MCOperand::createImm(Offset));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001188 break;
1189 case Mips::LD_H:
1190 case Mips::ST_H:
Jim Grosbache9119e42015-05-13 18:37:00 +00001191 Inst.addOperand(MCOperand::createImm(Offset * 2));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001192 break;
1193 case Mips::LD_W:
1194 case Mips::ST_W:
Jim Grosbache9119e42015-05-13 18:37:00 +00001195 Inst.addOperand(MCOperand::createImm(Offset * 4));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001196 break;
1197 case Mips::LD_D:
1198 case Mips::ST_D:
Jim Grosbache9119e42015-05-13 18:37:00 +00001199 Inst.addOperand(MCOperand::createImm(Offset * 8));
Matheus Almeida6b59c442013-12-05 11:06:22 +00001200 break;
1201 }
Matheus Almeidafe0bf9f2013-10-21 13:07:13 +00001202
1203 return MCDisassembler::Success;
1204}
1205
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001206static DecodeStatus DecodeMemMMImm4(MCInst &Inst,
1207 unsigned Insn,
1208 uint64_t Address,
1209 const void *Decoder) {
1210 unsigned Offset = Insn & 0xf;
1211 unsigned Reg = fieldFromInstruction(Insn, 7, 3);
1212 unsigned Base = fieldFromInstruction(Insn, 4, 3);
1213
1214 switch (Inst.getOpcode()) {
1215 case Mips::LBU16_MM:
1216 case Mips::LHU16_MM:
1217 case Mips::LW16_MM:
1218 if (DecodeGPRMM16RegisterClass(Inst, Reg, Address, Decoder)
1219 == MCDisassembler::Fail)
1220 return MCDisassembler::Fail;
1221 break;
1222 case Mips::SB16_MM:
1223 case Mips::SH16_MM:
1224 case Mips::SW16_MM:
1225 if (DecodeGPRMM16ZeroRegisterClass(Inst, Reg, Address, Decoder)
1226 == MCDisassembler::Fail)
1227 return MCDisassembler::Fail;
1228 break;
1229 }
1230
1231 if (DecodeGPRMM16RegisterClass(Inst, Base, Address, Decoder)
1232 == MCDisassembler::Fail)
1233 return MCDisassembler::Fail;
1234
1235 switch (Inst.getOpcode()) {
1236 case Mips::LBU16_MM:
1237 if (Offset == 0xf)
Jim Grosbache9119e42015-05-13 18:37:00 +00001238 Inst.addOperand(MCOperand::createImm(-1));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001239 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001240 Inst.addOperand(MCOperand::createImm(Offset));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001241 break;
1242 case Mips::SB16_MM:
Jim Grosbache9119e42015-05-13 18:37:00 +00001243 Inst.addOperand(MCOperand::createImm(Offset));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001244 break;
1245 case Mips::LHU16_MM:
1246 case Mips::SH16_MM:
Jim Grosbache9119e42015-05-13 18:37:00 +00001247 Inst.addOperand(MCOperand::createImm(Offset << 1));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001248 break;
1249 case Mips::LW16_MM:
1250 case Mips::SW16_MM:
Jim Grosbache9119e42015-05-13 18:37:00 +00001251 Inst.addOperand(MCOperand::createImm(Offset << 2));
Jozef Kolek315e7ec2014-11-26 18:56:38 +00001252 break;
1253 }
1254
1255 return MCDisassembler::Success;
1256}
1257
Jozef Kolek12c69822014-12-23 16:16:33 +00001258static DecodeStatus DecodeMemMMSPImm5Lsl2(MCInst &Inst,
1259 unsigned Insn,
1260 uint64_t Address,
1261 const void *Decoder) {
1262 unsigned Offset = Insn & 0x1F;
1263 unsigned Reg = fieldFromInstruction(Insn, 5, 5);
1264
1265 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1266
Jim Grosbache9119e42015-05-13 18:37:00 +00001267 Inst.addOperand(MCOperand::createReg(Reg));
1268 Inst.addOperand(MCOperand::createReg(Mips::SP));
1269 Inst.addOperand(MCOperand::createImm(Offset << 2));
Jozef Kolek12c69822014-12-23 16:16:33 +00001270
1271 return MCDisassembler::Success;
1272}
1273
Jozef Koleke10a02e2015-01-28 17:27:26 +00001274static DecodeStatus DecodeMemMMGPImm7Lsl2(MCInst &Inst,
1275 unsigned Insn,
1276 uint64_t Address,
1277 const void *Decoder) {
1278 unsigned Offset = Insn & 0x7F;
1279 unsigned Reg = fieldFromInstruction(Insn, 7, 3);
1280
1281 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1282
Jim Grosbache9119e42015-05-13 18:37:00 +00001283 Inst.addOperand(MCOperand::createReg(Reg));
1284 Inst.addOperand(MCOperand::createReg(Mips::GP));
1285 Inst.addOperand(MCOperand::createImm(Offset << 2));
Jozef Koleke10a02e2015-01-28 17:27:26 +00001286
1287 return MCDisassembler::Success;
1288}
1289
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001290static DecodeStatus DecodeMemMMReglistImm4Lsl2(MCInst &Inst,
1291 unsigned Insn,
1292 uint64_t Address,
1293 const void *Decoder) {
1294 int Offset = SignExtend32<4>(Insn & 0xf);
1295
1296 if (DecodeRegListOperand16(Inst, Insn, Address, Decoder)
1297 == MCDisassembler::Fail)
1298 return MCDisassembler::Fail;
1299
Jim Grosbache9119e42015-05-13 18:37:00 +00001300 Inst.addOperand(MCOperand::createReg(Mips::SP));
1301 Inst.addOperand(MCOperand::createImm(Offset << 2));
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001302
1303 return MCDisassembler::Success;
1304}
1305
Vladimir Medicdde3d582013-09-06 12:30:36 +00001306static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
1307 unsigned Insn,
1308 uint64_t Address,
1309 const void *Decoder) {
1310 int Offset = SignExtend32<12>(Insn & 0x0fff);
1311 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
1312 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1313
1314 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1315 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1316
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001317 switch (Inst.getOpcode()) {
1318 case Mips::SWM32_MM:
1319 case Mips::LWM32_MM:
1320 if (DecodeRegListOperand(Inst, Insn, Address, Decoder)
1321 == MCDisassembler::Fail)
1322 return MCDisassembler::Fail;
Jim Grosbache9119e42015-05-13 18:37:00 +00001323 Inst.addOperand(MCOperand::createReg(Base));
1324 Inst.addOperand(MCOperand::createImm(Offset));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001325 break;
1326 case Mips::SC_MM:
Jim Grosbache9119e42015-05-13 18:37:00 +00001327 Inst.addOperand(MCOperand::createReg(Reg));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001328 // fallthrough
1329 default:
Jim Grosbache9119e42015-05-13 18:37:00 +00001330 Inst.addOperand(MCOperand::createReg(Reg));
Zoran Jovanovic2deca342014-12-16 14:59:10 +00001331 if (Inst.getOpcode() == Mips::LWP_MM || Inst.getOpcode() == Mips::SWP_MM)
Jim Grosbache9119e42015-05-13 18:37:00 +00001332 Inst.addOperand(MCOperand::createReg(Reg+1));
Zoran Jovanovic2deca342014-12-16 14:59:10 +00001333
Jim Grosbache9119e42015-05-13 18:37:00 +00001334 Inst.addOperand(MCOperand::createReg(Base));
1335 Inst.addOperand(MCOperand::createImm(Offset));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001336 }
Vladimir Medicdde3d582013-09-06 12:30:36 +00001337
1338 return MCDisassembler::Success;
1339}
1340
1341static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
1342 unsigned Insn,
1343 uint64_t Address,
1344 const void *Decoder) {
1345 int Offset = SignExtend32<16>(Insn & 0xffff);
1346 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
1347 unsigned Base = fieldFromInstruction(Insn, 16, 5);
1348
1349 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
1350 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1351
Jim Grosbache9119e42015-05-13 18:37:00 +00001352 Inst.addOperand(MCOperand::createReg(Reg));
1353 Inst.addOperand(MCOperand::createReg(Base));
1354 Inst.addOperand(MCOperand::createImm(Offset));
Vladimir Medicdde3d582013-09-06 12:30:36 +00001355
1356 return MCDisassembler::Success;
1357}
1358
Akira Hatanaka71928e62012-04-17 18:03:21 +00001359static DecodeStatus DecodeFMem(MCInst &Inst,
1360 unsigned Insn,
1361 uint64_t Address,
1362 const void *Decoder) {
1363 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +00001364 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1365 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka71928e62012-04-17 18:03:21 +00001366
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001367 Reg = getReg(Decoder, Mips::FGR64RegClassID, Reg);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00001368 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001369
Jim Grosbache9119e42015-05-13 18:37:00 +00001370 Inst.addOperand(MCOperand::createReg(Reg));
1371 Inst.addOperand(MCOperand::createReg(Base));
1372 Inst.addOperand(MCOperand::createImm(Offset));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001373
1374 return MCDisassembler::Success;
1375}
1376
Daniel Sanders92db6b72014-10-01 08:26:55 +00001377static DecodeStatus DecodeFMem2(MCInst &Inst,
1378 unsigned Insn,
1379 uint64_t Address,
1380 const void *Decoder) {
1381 int Offset = SignExtend32<16>(Insn & 0xffff);
1382 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1383 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1384
1385 Reg = getReg(Decoder, Mips::COP2RegClassID, Reg);
1386 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1387
Jim Grosbache9119e42015-05-13 18:37:00 +00001388 Inst.addOperand(MCOperand::createReg(Reg));
1389 Inst.addOperand(MCOperand::createReg(Base));
1390 Inst.addOperand(MCOperand::createImm(Offset));
Daniel Sanders92db6b72014-10-01 08:26:55 +00001391
1392 return MCDisassembler::Success;
1393}
1394
1395static DecodeStatus DecodeFMem3(MCInst &Inst,
1396 unsigned Insn,
1397 uint64_t Address,
1398 const void *Decoder) {
1399 int Offset = SignExtend32<16>(Insn & 0xffff);
1400 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1401 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1402
1403 Reg = getReg(Decoder, Mips::COP3RegClassID, Reg);
1404 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1405
Jim Grosbache9119e42015-05-13 18:37:00 +00001406 Inst.addOperand(MCOperand::createReg(Reg));
1407 Inst.addOperand(MCOperand::createReg(Base));
1408 Inst.addOperand(MCOperand::createImm(Offset));
Daniel Sanders92db6b72014-10-01 08:26:55 +00001409
1410 return MCDisassembler::Success;
1411}
1412
Vladimir Medic435cf8a2015-01-21 10:47:36 +00001413static DecodeStatus DecodeFMemCop2R6(MCInst &Inst,
1414 unsigned Insn,
1415 uint64_t Address,
1416 const void *Decoder) {
1417 int Offset = SignExtend32<11>(Insn & 0x07ff);
1418 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
1419 unsigned Base = fieldFromInstruction(Insn, 11, 5);
1420
1421 Reg = getReg(Decoder, Mips::COP2RegClassID, Reg);
1422 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1423
Jim Grosbache9119e42015-05-13 18:37:00 +00001424 Inst.addOperand(MCOperand::createReg(Reg));
1425 Inst.addOperand(MCOperand::createReg(Base));
1426 Inst.addOperand(MCOperand::createImm(Offset));
Vladimir Medic435cf8a2015-01-21 10:47:36 +00001427
1428 return MCDisassembler::Success;
1429}
Daniel Sanders6a803f62014-06-16 13:13:03 +00001430static DecodeStatus DecodeSpecial3LlSc(MCInst &Inst,
1431 unsigned Insn,
1432 uint64_t Address,
1433 const void *Decoder) {
1434 int64_t Offset = SignExtend64<9>((Insn >> 7) & 0x1ff);
1435 unsigned Rt = fieldFromInstruction(Insn, 16, 5);
1436 unsigned Base = fieldFromInstruction(Insn, 21, 5);
1437
1438 Rt = getReg(Decoder, Mips::GPR32RegClassID, Rt);
1439 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
1440
1441 if(Inst.getOpcode() == Mips::SC_R6 || Inst.getOpcode() == Mips::SCD_R6){
Jim Grosbache9119e42015-05-13 18:37:00 +00001442 Inst.addOperand(MCOperand::createReg(Rt));
Daniel Sanders6a803f62014-06-16 13:13:03 +00001443 }
1444
Jim Grosbache9119e42015-05-13 18:37:00 +00001445 Inst.addOperand(MCOperand::createReg(Rt));
1446 Inst.addOperand(MCOperand::createReg(Base));
1447 Inst.addOperand(MCOperand::createImm(Offset));
Daniel Sanders6a803f62014-06-16 13:13:03 +00001448
1449 return MCDisassembler::Success;
1450}
Akira Hatanaka71928e62012-04-17 18:03:21 +00001451
1452static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
1453 unsigned RegNo,
1454 uint64_t Address,
1455 const void *Decoder) {
1456 // Currently only hardware register 29 is supported.
1457 if (RegNo != 29)
1458 return MCDisassembler::Fail;
Jim Grosbache9119e42015-05-13 18:37:00 +00001459 Inst.addOperand(MCOperand::createReg(Mips::HWR29));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001460 return MCDisassembler::Success;
1461}
1462
Akira Hatanaka71928e62012-04-17 18:03:21 +00001463static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
1464 unsigned RegNo,
1465 uint64_t Address,
1466 const void *Decoder) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001467 if (RegNo > 30 || RegNo %2)
Akira Hatanaka71928e62012-04-17 18:03:21 +00001468 return MCDisassembler::Fail;
1469
Akira Hatanaka9bf2b562012-07-09 18:46:47 +00001470 ;
1471 unsigned Reg = getReg(Decoder, Mips::AFGR64RegClassID, RegNo /2);
Jim Grosbache9119e42015-05-13 18:37:00 +00001472 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001473 return MCDisassembler::Success;
1474}
1475
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +00001476static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
1477 unsigned RegNo,
1478 uint64_t Address,
1479 const void *Decoder) {
Akira Hatanakaecabd1a2012-09-27 02:01:10 +00001480 if (RegNo >= 4)
1481 return MCDisassembler::Fail;
1482
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +00001483 unsigned Reg = getReg(Decoder, Mips::ACC64DSPRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001484 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanakaecabd1a2012-09-27 02:01:10 +00001485 return MCDisassembler::Success;
1486}
1487
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001488static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
1489 unsigned RegNo,
1490 uint64_t Address,
1491 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001492 if (RegNo >= 4)
1493 return MCDisassembler::Fail;
1494
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001495 unsigned Reg = getReg(Decoder, Mips::HI32DSPRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001496 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001497 return MCDisassembler::Success;
1498}
1499
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001500static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
1501 unsigned RegNo,
1502 uint64_t Address,
1503 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001504 if (RegNo >= 4)
1505 return MCDisassembler::Fail;
1506
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00001507 unsigned Reg = getReg(Decoder, Mips::LO32DSPRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001508 Inst.addOperand(MCOperand::createReg(Reg));
Akira Hatanaka59bfaf72013-04-18 00:52:44 +00001509 return MCDisassembler::Success;
1510}
1511
Jack Carter3eb663b2013-09-26 00:09:46 +00001512static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
1513 unsigned RegNo,
1514 uint64_t Address,
1515 const void *Decoder) {
1516 if (RegNo > 31)
1517 return MCDisassembler::Fail;
1518
1519 unsigned Reg = getReg(Decoder, Mips::MSA128BRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001520 Inst.addOperand(MCOperand::createReg(Reg));
Jack Carter3eb663b2013-09-26 00:09:46 +00001521 return MCDisassembler::Success;
1522}
1523
Jack Carter5dc8ac92013-09-25 23:50:44 +00001524static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
1525 unsigned RegNo,
1526 uint64_t Address,
1527 const void *Decoder) {
1528 if (RegNo > 31)
1529 return MCDisassembler::Fail;
1530
1531 unsigned Reg = getReg(Decoder, Mips::MSA128HRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001532 Inst.addOperand(MCOperand::createReg(Reg));
Jack Carter5dc8ac92013-09-25 23:50:44 +00001533 return MCDisassembler::Success;
1534}
1535
1536static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
1537 unsigned RegNo,
1538 uint64_t Address,
1539 const void *Decoder) {
1540 if (RegNo > 31)
1541 return MCDisassembler::Fail;
1542
1543 unsigned Reg = getReg(Decoder, Mips::MSA128WRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001544 Inst.addOperand(MCOperand::createReg(Reg));
Jack Carter5dc8ac92013-09-25 23:50:44 +00001545 return MCDisassembler::Success;
1546}
1547
1548static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
1549 unsigned RegNo,
1550 uint64_t Address,
1551 const void *Decoder) {
1552 if (RegNo > 31)
1553 return MCDisassembler::Fail;
1554
1555 unsigned Reg = getReg(Decoder, Mips::MSA128DRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001556 Inst.addOperand(MCOperand::createReg(Reg));
Jack Carter5dc8ac92013-09-25 23:50:44 +00001557 return MCDisassembler::Success;
1558}
1559
Matheus Almeidaa591fdc2013-10-21 12:26:50 +00001560static DecodeStatus DecodeMSACtrlRegisterClass(MCInst &Inst,
1561 unsigned RegNo,
1562 uint64_t Address,
1563 const void *Decoder) {
1564 if (RegNo > 7)
1565 return MCDisassembler::Fail;
1566
1567 unsigned Reg = getReg(Decoder, Mips::MSACtrlRegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001568 Inst.addOperand(MCOperand::createReg(Reg));
Matheus Almeidaa591fdc2013-10-21 12:26:50 +00001569 return MCDisassembler::Success;
1570}
1571
Daniel Sandersa3134fa2015-06-27 15:39:19 +00001572static DecodeStatus DecodeCOP0RegisterClass(MCInst &Inst,
1573 unsigned RegNo,
1574 uint64_t Address,
1575 const void *Decoder) {
1576 if (RegNo > 31)
1577 return MCDisassembler::Fail;
1578
1579 unsigned Reg = getReg(Decoder, Mips::COP0RegClassID, RegNo);
1580 Inst.addOperand(MCOperand::createReg(Reg));
1581 return MCDisassembler::Success;
1582}
1583
Daniel Sanders2a83d682014-05-21 12:56:39 +00001584static DecodeStatus DecodeCOP2RegisterClass(MCInst &Inst,
1585 unsigned RegNo,
1586 uint64_t Address,
1587 const void *Decoder) {
1588 if (RegNo > 31)
1589 return MCDisassembler::Fail;
1590
1591 unsigned Reg = getReg(Decoder, Mips::COP2RegClassID, RegNo);
Jim Grosbache9119e42015-05-13 18:37:00 +00001592 Inst.addOperand(MCOperand::createReg(Reg));
Daniel Sanders2a83d682014-05-21 12:56:39 +00001593 return MCDisassembler::Success;
1594}
1595
Akira Hatanaka71928e62012-04-17 18:03:21 +00001596static DecodeStatus DecodeBranchTarget(MCInst &Inst,
1597 unsigned Offset,
1598 uint64_t Address,
1599 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001600 int32_t BranchOffset = (SignExtend32<16>(Offset) * 4) + 4;
Jim Grosbache9119e42015-05-13 18:37:00 +00001601 Inst.addOperand(MCOperand::createImm(BranchOffset));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001602 return MCDisassembler::Success;
1603}
1604
Akira Hatanaka71928e62012-04-17 18:03:21 +00001605static DecodeStatus DecodeJumpTarget(MCInst &Inst,
1606 unsigned Insn,
1607 uint64_t Address,
1608 const void *Decoder) {
1609
Jim Grosbachecaef492012-08-14 19:06:05 +00001610 unsigned JumpOffset = fieldFromInstruction(Insn, 0, 26) << 2;
Jim Grosbache9119e42015-05-13 18:37:00 +00001611 Inst.addOperand(MCOperand::createImm(JumpOffset));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001612 return MCDisassembler::Success;
1613}
1614
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001615static DecodeStatus DecodeBranchTarget21(MCInst &Inst,
1616 unsigned Offset,
1617 uint64_t Address,
1618 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001619 int32_t BranchOffset = SignExtend32<21>(Offset) * 4;
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001620
Jim Grosbache9119e42015-05-13 18:37:00 +00001621 Inst.addOperand(MCOperand::createImm(BranchOffset));
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001622 return MCDisassembler::Success;
1623}
1624
1625static DecodeStatus DecodeBranchTarget26(MCInst &Inst,
1626 unsigned Offset,
1627 uint64_t Address,
1628 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001629 int32_t BranchOffset = SignExtend32<26>(Offset) * 4;
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001630
Jim Grosbache9119e42015-05-13 18:37:00 +00001631 Inst.addOperand(MCOperand::createImm(BranchOffset));
Zoran Jovanovic3c8869d2014-05-16 11:03:45 +00001632 return MCDisassembler::Success;
1633}
1634
Jozef Kolek9761e962015-01-12 12:03:34 +00001635static DecodeStatus DecodeBranchTarget7MM(MCInst &Inst,
1636 unsigned Offset,
1637 uint64_t Address,
1638 const void *Decoder) {
1639 int32_t BranchOffset = SignExtend32<7>(Offset) << 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001640 Inst.addOperand(MCOperand::createImm(BranchOffset));
Jozef Kolek9761e962015-01-12 12:03:34 +00001641 return MCDisassembler::Success;
1642}
1643
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001644static DecodeStatus DecodeBranchTarget10MM(MCInst &Inst,
1645 unsigned Offset,
1646 uint64_t Address,
1647 const void *Decoder) {
1648 int32_t BranchOffset = SignExtend32<10>(Offset) << 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001649 Inst.addOperand(MCOperand::createImm(BranchOffset));
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001650 return MCDisassembler::Success;
1651}
1652
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +00001653static DecodeStatus DecodeBranchTargetMM(MCInst &Inst,
1654 unsigned Offset,
1655 uint64_t Address,
1656 const void *Decoder) {
Alexey Samsonovd37bab62014-09-02 17:49:16 +00001657 int32_t BranchOffset = SignExtend32<16>(Offset) * 2;
Jim Grosbache9119e42015-05-13 18:37:00 +00001658 Inst.addOperand(MCOperand::createImm(BranchOffset));
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +00001659 return MCDisassembler::Success;
1660}
1661
Zoran Jovanovic507e0842013-10-29 16:38:59 +00001662static DecodeStatus DecodeJumpTargetMM(MCInst &Inst,
1663 unsigned Insn,
1664 uint64_t Address,
1665 const void *Decoder) {
1666 unsigned JumpOffset = fieldFromInstruction(Insn, 0, 26) << 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001667 Inst.addOperand(MCOperand::createImm(JumpOffset));
Zoran Jovanovic507e0842013-10-29 16:38:59 +00001668 return MCDisassembler::Success;
1669}
Akira Hatanaka71928e62012-04-17 18:03:21 +00001670
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001671static DecodeStatus DecodeAddiur2Simm7(MCInst &Inst,
1672 unsigned Value,
1673 uint64_t Address,
1674 const void *Decoder) {
1675 if (Value == 0)
Jim Grosbache9119e42015-05-13 18:37:00 +00001676 Inst.addOperand(MCOperand::createImm(1));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001677 else if (Value == 0x7)
Jim Grosbache9119e42015-05-13 18:37:00 +00001678 Inst.addOperand(MCOperand::createImm(-1));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001679 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001680 Inst.addOperand(MCOperand::createImm(Value << 2));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001681 return MCDisassembler::Success;
1682}
1683
1684static DecodeStatus DecodeUImm6Lsl2(MCInst &Inst,
1685 unsigned Value,
1686 uint64_t Address,
1687 const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001688 Inst.addOperand(MCOperand::createImm(Value << 2));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001689 return MCDisassembler::Success;
1690}
1691
1692static DecodeStatus DecodeLiSimm7(MCInst &Inst,
1693 unsigned Value,
1694 uint64_t Address,
1695 const void *Decoder) {
1696 if (Value == 0x7F)
Jim Grosbache9119e42015-05-13 18:37:00 +00001697 Inst.addOperand(MCOperand::createImm(-1));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001698 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001699 Inst.addOperand(MCOperand::createImm(Value));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001700 return MCDisassembler::Success;
1701}
1702
1703static DecodeStatus DecodeSimm4(MCInst &Inst,
1704 unsigned Value,
1705 uint64_t Address,
1706 const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001707 Inst.addOperand(MCOperand::createImm(SignExtend32<4>(Value)));
Jozef Kolekaa2b9272014-11-27 14:41:44 +00001708 return MCDisassembler::Success;
1709}
1710
Akira Hatanaka71928e62012-04-17 18:03:21 +00001711static DecodeStatus DecodeSimm16(MCInst &Inst,
1712 unsigned Insn,
1713 uint64_t Address,
1714 const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001715 Inst.addOperand(MCOperand::createImm(SignExtend32<16>(Insn)));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001716 return MCDisassembler::Success;
1717}
1718
Matheus Almeida779c5932013-11-18 12:32:49 +00001719static DecodeStatus DecodeLSAImm(MCInst &Inst,
1720 unsigned Insn,
1721 uint64_t Address,
1722 const void *Decoder) {
1723 // We add one to the immediate field as it was encoded as 'imm - 1'.
Jim Grosbache9119e42015-05-13 18:37:00 +00001724 Inst.addOperand(MCOperand::createImm(Insn + 1));
Matheus Almeida779c5932013-11-18 12:32:49 +00001725 return MCDisassembler::Success;
1726}
1727
Akira Hatanaka71928e62012-04-17 18:03:21 +00001728static DecodeStatus DecodeInsSize(MCInst &Inst,
1729 unsigned Insn,
1730 uint64_t Address,
1731 const void *Decoder) {
1732 // First we need to grab the pos(lsb) from MCInst.
1733 int Pos = Inst.getOperand(2).getImm();
1734 int Size = (int) Insn - Pos + 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001735 Inst.addOperand(MCOperand::createImm(SignExtend32<16>(Size)));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001736 return MCDisassembler::Success;
1737}
1738
1739static DecodeStatus DecodeExtSize(MCInst &Inst,
1740 unsigned Insn,
1741 uint64_t Address,
1742 const void *Decoder) {
1743 int Size = (int) Insn + 1;
Jim Grosbache9119e42015-05-13 18:37:00 +00001744 Inst.addOperand(MCOperand::createImm(SignExtend32<16>(Size)));
Akira Hatanaka71928e62012-04-17 18:03:21 +00001745 return MCDisassembler::Success;
1746}
Daniel Sandersb59e1a42014-05-15 10:45:58 +00001747
1748static DecodeStatus DecodeSimm19Lsl2(MCInst &Inst, unsigned Insn,
1749 uint64_t Address, const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001750 Inst.addOperand(MCOperand::createImm(SignExtend32<19>(Insn) * 4));
Daniel Sandersb59e1a42014-05-15 10:45:58 +00001751 return MCDisassembler::Success;
1752}
Zoran Jovanovic28551422014-06-09 09:49:51 +00001753
1754static DecodeStatus DecodeSimm18Lsl3(MCInst &Inst, unsigned Insn,
1755 uint64_t Address, const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001756 Inst.addOperand(MCOperand::createImm(SignExtend32<18>(Insn) * 8));
Zoran Jovanovic28551422014-06-09 09:49:51 +00001757 return MCDisassembler::Success;
1758}
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001759
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001760static DecodeStatus DecodeSimm9SP(MCInst &Inst, unsigned Insn,
1761 uint64_t Address, const void *Decoder) {
1762 int32_t DecodedValue;
1763 switch (Insn) {
1764 case 0: DecodedValue = 256; break;
1765 case 1: DecodedValue = 257; break;
1766 case 510: DecodedValue = -258; break;
1767 case 511: DecodedValue = -257; break;
1768 default: DecodedValue = SignExtend32<9>(Insn); break;
1769 }
Jim Grosbache9119e42015-05-13 18:37:00 +00001770 Inst.addOperand(MCOperand::createImm(DecodedValue * 4));
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001771 return MCDisassembler::Success;
1772}
1773
1774static DecodeStatus DecodeANDI16Imm(MCInst &Inst, unsigned Insn,
1775 uint64_t Address, const void *Decoder) {
1776 // Insn must be >= 0, since it is unsigned that condition is always true.
1777 assert(Insn < 16);
1778 int32_t DecodedValues[] = {128, 1, 2, 3, 4, 7, 8, 15, 16, 31, 32, 63, 64,
1779 255, 32768, 65535};
Jim Grosbache9119e42015-05-13 18:37:00 +00001780 Inst.addOperand(MCOperand::createImm(DecodedValues[Insn]));
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001781 return MCDisassembler::Success;
1782}
1783
1784static DecodeStatus DecodeUImm5lsl2(MCInst &Inst, unsigned Insn,
1785 uint64_t Address, const void *Decoder) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001786 Inst.addOperand(MCOperand::createImm(Insn << 2));
Vladimir Medicb682ddf2014-12-01 11:12:04 +00001787 return MCDisassembler::Success;
1788}
1789
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001790static DecodeStatus DecodeRegListOperand(MCInst &Inst,
1791 unsigned Insn,
1792 uint64_t Address,
1793 const void *Decoder) {
1794 unsigned Regs[] = {Mips::S0, Mips::S1, Mips::S2, Mips::S3, Mips::S4, Mips::S5,
1795 Mips::S6, Mips::FP};
1796 unsigned RegNum;
1797
1798 unsigned RegLst = fieldFromInstruction(Insn, 21, 5);
1799 // Empty register lists are not allowed.
1800 if (RegLst == 0)
1801 return MCDisassembler::Fail;
1802
1803 RegNum = RegLst & 0xf;
1804 for (unsigned i = 0; i < RegNum; i++)
Jim Grosbache9119e42015-05-13 18:37:00 +00001805 Inst.addOperand(MCOperand::createReg(Regs[i]));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001806
1807 if (RegLst & 0x10)
Jim Grosbache9119e42015-05-13 18:37:00 +00001808 Inst.addOperand(MCOperand::createReg(Mips::RA));
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +00001809
1810 return MCDisassembler::Success;
1811}
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001812
1813static DecodeStatus DecodeRegListOperand16(MCInst &Inst, unsigned Insn,
1814 uint64_t Address,
1815 const void *Decoder) {
1816 unsigned Regs[] = {Mips::S0, Mips::S1, Mips::S2, Mips::S3};
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001817 unsigned RegLst = fieldFromInstruction(Insn, 4, 2);
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001818 unsigned RegNum = RegLst & 0x3;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001819
Jozef Kolekd68d424a2015-02-10 12:41:13 +00001820 for (unsigned i = 0; i <= RegNum; i++)
Jim Grosbache9119e42015-05-13 18:37:00 +00001821 Inst.addOperand(MCOperand::createReg(Regs[i]));
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001822
Jim Grosbache9119e42015-05-13 18:37:00 +00001823 Inst.addOperand(MCOperand::createReg(Mips::RA));
Zoran Jovanovicf9a02502014-11-27 18:28:59 +00001824
1825 return MCDisassembler::Success;
1826}
Jozef Kolek2c6d7322015-01-21 12:10:11 +00001827
Zoran Jovanovic41688672015-02-10 16:36:20 +00001828static DecodeStatus DecodeMovePRegPair(MCInst &Inst, unsigned Insn,
1829 uint64_t Address, const void *Decoder) {
1830
1831 unsigned RegPair = fieldFromInstruction(Insn, 7, 3);
1832
1833 switch (RegPair) {
1834 default:
1835 return MCDisassembler::Fail;
1836 case 0:
Jim Grosbache9119e42015-05-13 18:37:00 +00001837 Inst.addOperand(MCOperand::createReg(Mips::A1));
1838 Inst.addOperand(MCOperand::createReg(Mips::A2));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001839 break;
1840 case 1:
Jim Grosbache9119e42015-05-13 18:37:00 +00001841 Inst.addOperand(MCOperand::createReg(Mips::A1));
1842 Inst.addOperand(MCOperand::createReg(Mips::A3));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001843 break;
1844 case 2:
Jim Grosbache9119e42015-05-13 18:37:00 +00001845 Inst.addOperand(MCOperand::createReg(Mips::A2));
1846 Inst.addOperand(MCOperand::createReg(Mips::A3));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001847 break;
1848 case 3:
Jim Grosbache9119e42015-05-13 18:37:00 +00001849 Inst.addOperand(MCOperand::createReg(Mips::A0));
1850 Inst.addOperand(MCOperand::createReg(Mips::S5));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001851 break;
1852 case 4:
Jim Grosbache9119e42015-05-13 18:37:00 +00001853 Inst.addOperand(MCOperand::createReg(Mips::A0));
1854 Inst.addOperand(MCOperand::createReg(Mips::S6));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001855 break;
1856 case 5:
Jim Grosbache9119e42015-05-13 18:37:00 +00001857 Inst.addOperand(MCOperand::createReg(Mips::A0));
1858 Inst.addOperand(MCOperand::createReg(Mips::A1));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001859 break;
1860 case 6:
Jim Grosbache9119e42015-05-13 18:37:00 +00001861 Inst.addOperand(MCOperand::createReg(Mips::A0));
1862 Inst.addOperand(MCOperand::createReg(Mips::A2));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001863 break;
1864 case 7:
Jim Grosbache9119e42015-05-13 18:37:00 +00001865 Inst.addOperand(MCOperand::createReg(Mips::A0));
1866 Inst.addOperand(MCOperand::createReg(Mips::A3));
Zoran Jovanovic41688672015-02-10 16:36:20 +00001867 break;
1868 }
1869
1870 return MCDisassembler::Success;
1871}
1872
Jozef Kolek2c6d7322015-01-21 12:10:11 +00001873static DecodeStatus DecodeSimm23Lsl2(MCInst &Inst, unsigned Insn,
1874 uint64_t Address, const void *Decoder) {
Justin Bogner6499b5f2015-06-23 07:28:57 +00001875 Inst.addOperand(MCOperand::createImm(SignExtend32<25>(Insn << 2)));
Jozef Kolek2c6d7322015-01-21 12:10:11 +00001876 return MCDisassembler::Success;
1877}