Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 1 | def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>; |
| 2 | |
| 3 | def simm12 : Operand<i32> { |
| 4 | let DecoderMethod = "DecodeSimm12"; |
| 5 | } |
| 6 | |
| 7 | def mem_mm_12 : Operand<i32> { |
| 8 | let PrintMethod = "printMemOperand"; |
| 9 | let MIOperandInfo = (ops GPR32, simm12); |
| 10 | let EncoderMethod = "getMemEncodingMMImm12"; |
| 11 | let ParserMatchClass = MipsMemAsmOperand; |
| 12 | let OperandType = "OPERAND_MEMORY"; |
| 13 | } |
| 14 | |
| 15 | let canFoldAsLoad = 1 in |
| 16 | class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO, |
| 17 | Operand MemOpnd> : |
| 18 | InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src), |
| 19 | !strconcat(opstr, "\t$rt, $addr"), |
| 20 | [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))], |
| 21 | NoItinerary, FrmI> { |
| 22 | string Constraints = "$src = $rt"; |
| 23 | } |
| 24 | |
| 25 | class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO, |
| 26 | Operand MemOpnd>: |
| 27 | InstSE<(outs), (ins RO:$rt, MemOpnd:$addr), |
| 28 | !strconcat(opstr, "\t$rt, $addr"), |
| 29 | [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI>; |
| 30 | |
Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame^] | 31 | let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in { |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 32 | /// Arithmetic Instructions (ALU Immediate) |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 33 | def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 34 | ADDI_FM_MM<0xc>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 35 | def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 36 | ADDI_FM_MM<0x4>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 37 | def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 38 | SLTI_FM_MM<0x24>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 39 | def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 40 | SLTI_FM_MM<0x2c>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 41 | def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 42 | ADDI_FM_MM<0x34>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 43 | def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 44 | ADDI_FM_MM<0x14>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 45 | def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 46 | ADDI_FM_MM<0x1c>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 47 | def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM; |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 48 | |
| 49 | /// Arithmetic Instructions (3-Operand, R-Type) |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 50 | def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>; |
| 51 | def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>; |
| 52 | def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>; |
| 53 | def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>; |
| 54 | def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>; |
| 55 | def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>; |
| 56 | def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 57 | ADD_FM_MM<0, 0x390>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 58 | def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, IIAlu, and>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 59 | ADD_FM_MM<0, 0x250>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 60 | def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, IIAlu, or>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 61 | ADD_FM_MM<0, 0x290>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 62 | def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, IIAlu, xor>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 63 | ADD_FM_MM<0, 0x310>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 64 | def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 65 | def MULT_MM : MMRel, Mult<"mult", IIImul, GPR32Opnd, [HI0, LO0]>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 66 | MULT_FM_MM<0x22c>; |
Akira Hatanaka | 8002a3f | 2013-08-14 00:47:08 +0000 | [diff] [blame] | 67 | def MULTu_MM : MMRel, Mult<"multu", IIImul, GPR32Opnd, [HI0, LO0]>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 68 | MULT_FM_MM<0x26c>; |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 69 | |
| 70 | /// Shift Instructions |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 71 | def SLL_MM : MMRel, shift_rotate_imm<"sll", shamt, GPR32Opnd>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 72 | SRA_FM_MM<0, 0>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 73 | def SRL_MM : MMRel, shift_rotate_imm<"srl", shamt, GPR32Opnd>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 74 | SRA_FM_MM<0x40, 0>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 75 | def SRA_MM : MMRel, shift_rotate_imm<"sra", shamt, GPR32Opnd>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 76 | SRA_FM_MM<0x80, 0>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 77 | def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 78 | SRLV_FM_MM<0x10, 0>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 79 | def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 80 | SRLV_FM_MM<0x50, 0>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 81 | def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 82 | SRLV_FM_MM<0x90, 0>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 83 | def ROTR_MM : MMRel, shift_rotate_imm<"rotr", shamt, GPR32Opnd>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 84 | SRA_FM_MM<0xc0, 0>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 85 | def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 86 | SRLV_FM_MM<0xd0, 0>; |
Akira Hatanaka | f0aa6c9 | 2013-04-25 01:21:25 +0000 | [diff] [blame] | 87 | |
| 88 | /// Load and Store Instructions - aligned |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 89 | defm LB_MM : LoadM<"lb", GPR32Opnd, sextloadi8>, MMRel, LW_FM_MM<0x7>; |
| 90 | defm LBu_MM : LoadM<"lbu", GPR32Opnd, zextloadi8>, MMRel, LW_FM_MM<0x5>; |
| 91 | defm LH_MM : LoadM<"lh", GPR32Opnd, sextloadi16>, MMRel, LW_FM_MM<0xf>; |
| 92 | defm LHu_MM : LoadM<"lhu", GPR32Opnd, zextloadi16>, MMRel, LW_FM_MM<0xd>; |
| 93 | defm LW_MM : LoadM<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>; |
| 94 | defm SB_MM : StoreM<"sb", GPR32Opnd, truncstorei8>, MMRel, LW_FM_MM<0x6>; |
| 95 | defm SH_MM : StoreM<"sh", GPR32Opnd, truncstorei16>, MMRel, LW_FM_MM<0xe>; |
| 96 | defm SW_MM : StoreM<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>; |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 97 | |
| 98 | /// Load and Store Instructions - unaligned |
Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame^] | 99 | def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>, |
| 100 | LWL_FM_MM<0x0>; |
| 101 | def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>, |
| 102 | LWL_FM_MM<0x1>; |
| 103 | def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>, |
| 104 | LWL_FM_MM<0x8>; |
| 105 | def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>, |
| 106 | LWL_FM_MM<0x9>; |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 107 | } |