blob: cbb987f49063f2b47537384e79a1cf1ac8df88ac [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
3def simm12 : Operand<i32> {
4 let DecoderMethod = "DecodeSimm12";
5}
6
7def mem_mm_12 : Operand<i32> {
8 let PrintMethod = "printMemOperand";
9 let MIOperandInfo = (ops GPR32, simm12);
10 let EncoderMethod = "getMemEncodingMMImm12";
11 let ParserMatchClass = MipsMemAsmOperand;
12 let OperandType = "OPERAND_MEMORY";
13}
14
15let canFoldAsLoad = 1 in
16class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
17 Operand MemOpnd> :
18 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
19 !strconcat(opstr, "\t$rt, $addr"),
20 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
21 NoItinerary, FrmI> {
22 string Constraints = "$src = $rt";
23}
24
25class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
26 Operand MemOpnd>:
27 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
28 !strconcat(opstr, "\t$rt, $addr"),
29 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI>;
30
Akira Hatanakaa43b56d2013-08-20 20:46:51 +000031let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Akira Hatanakabe6a8182013-04-19 19:03:11 +000032 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000033 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000034 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000035 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000036 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000037 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000038 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000039 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000040 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000041 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000042 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000043 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000044 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000045 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000046 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000047 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +000048
49 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000050 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
51 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
52 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
53 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
54 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
55 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
56 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000057 ADD_FM_MM<0, 0x390>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000058 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, IIAlu, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000059 ADD_FM_MM<0, 0x250>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000060 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, IIAlu, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000061 ADD_FM_MM<0, 0x290>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000062 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, IIAlu, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000063 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000064 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000065 def MULT_MM : MMRel, Mult<"mult", IIImul, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000066 MULT_FM_MM<0x22c>;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000067 def MULTu_MM : MMRel, Mult<"multu", IIImul, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +000068 MULT_FM_MM<0x26c>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +000069
70 /// Shift Instructions
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000071 def SLL_MM : MMRel, shift_rotate_imm<"sll", shamt, GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +000072 SRA_FM_MM<0, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000073 def SRL_MM : MMRel, shift_rotate_imm<"srl", shamt, GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +000074 SRA_FM_MM<0x40, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000075 def SRA_MM : MMRel, shift_rotate_imm<"sra", shamt, GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +000076 SRA_FM_MM<0x80, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000077 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +000078 SRLV_FM_MM<0x10, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000079 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +000080 SRLV_FM_MM<0x50, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000081 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +000082 SRLV_FM_MM<0x90, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000083 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", shamt, GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +000084 SRA_FM_MM<0xc0, 0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000085 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +000086 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +000087
88 /// Load and Store Instructions - aligned
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000089 defm LB_MM : LoadM<"lb", GPR32Opnd, sextloadi8>, MMRel, LW_FM_MM<0x7>;
90 defm LBu_MM : LoadM<"lbu", GPR32Opnd, zextloadi8>, MMRel, LW_FM_MM<0x5>;
91 defm LH_MM : LoadM<"lh", GPR32Opnd, sextloadi16>, MMRel, LW_FM_MM<0xf>;
92 defm LHu_MM : LoadM<"lhu", GPR32Opnd, zextloadi16>, MMRel, LW_FM_MM<0xd>;
93 defm LW_MM : LoadM<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
94 defm SB_MM : StoreM<"sb", GPR32Opnd, truncstorei8>, MMRel, LW_FM_MM<0x6>;
95 defm SH_MM : StoreM<"sh", GPR32Opnd, truncstorei16>, MMRel, LW_FM_MM<0xe>;
96 defm SW_MM : StoreM<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
Jack Carter97700972013-08-13 20:19:16 +000097
98 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +000099 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
100 LWL_FM_MM<0x0>;
101 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
102 LWL_FM_MM<0x1>;
103 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
104 LWL_FM_MM<0x8>;
105 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
106 LWL_FM_MM<0x9>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000107}