blob: 820d9f12fd60fcc4ad4060b725bb901d4052b658 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef ARMSUBTARGET_H
15#define ARMSUBTARGET_H
16
Evan Cheng2bd65362011-07-07 00:08:19 +000017#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chenge45d6852011-01-11 21:46:47 +000018#include "llvm/ADT/Triple.h"
Eric Christophera47f6802014-06-13 00:20:35 +000019#include "llvm/IR/DataLayout.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000020#include "llvm/MC/MCInstrItineraries.h"
21#include "llvm/Target/TargetSubtargetInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000022#include <string>
23
Evan Cheng54b68e32011-07-01 20:45:01 +000024#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000025#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000026
Evan Cheng10043e22007-01-19 07:51:42 +000027namespace llvm {
Evan Cheng43b9ca62009-08-28 23:18:09 +000028class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000029class StringRef;
Renato Golinb4dd6c52013-03-21 18:47:47 +000030class TargetOptions;
Evan Cheng10043e22007-01-19 07:51:42 +000031
Evan Cheng54b68e32011-07-01 20:45:01 +000032class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000033protected:
Evan Chengbf407072010-09-10 01:29:16 +000034 enum ARMProcFamilyEnum {
Jim Grosbach1a597112014-04-03 23:43:18 +000035 Others, CortexA5, CortexA7, CortexA8, CortexA9, CortexA12, CortexA15,
Ana Pazos93a07c22013-12-06 22:48:17 +000036 CortexR5, Swift, CortexA53, CortexA57, Krait
Evan Chengbf407072010-09-10 01:29:16 +000037 };
Amara Emerson330afb52013-09-23 14:26:15 +000038 enum ARMProcClassEnum {
39 None, AClass, RClass, MClass
40 };
Evan Chengbf407072010-09-10 01:29:16 +000041
Evan Chengbf407072010-09-10 01:29:16 +000042 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
43 ARMProcFamilyEnum ARMProcFamily;
44
Amara Emerson330afb52013-09-23 14:26:15 +000045 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
46 ARMProcClassEnum ARMProcClass;
47
Joey Goulyb3f550e2013-06-26 16:58:26 +000048 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Tim Northoverf86d1f02013-10-07 11:10:47 +000049 /// HasV6Ops, HasV6MOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +000050 /// Specify whether target support specific ARM ISA variants.
51 bool HasV4TOps;
52 bool HasV5TOps;
53 bool HasV5TEOps;
54 bool HasV6Ops;
Tim Northoverf86d1f02013-10-07 11:10:47 +000055 bool HasV6MOps;
Evan Cheng8b2bda02011-07-07 03:55:05 +000056 bool HasV6T2Ops;
57 bool HasV7Ops;
Joey Goulyb3f550e2013-06-26 16:58:26 +000058 bool HasV8Ops;
Evan Cheng8b2bda02011-07-07 03:55:05 +000059
Joey Goulyccd04892013-09-13 13:46:57 +000060 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000061 /// floating point ISAs are supported.
Evan Cheng8b2bda02011-07-07 03:55:05 +000062 bool HasVFPv2;
63 bool HasVFPv3;
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000064 bool HasVFPv4;
Joey Goulyccd04892013-09-13 13:46:57 +000065 bool HasFPARMv8;
Evan Cheng8b2bda02011-07-07 03:55:05 +000066 bool HasNEON;
Evan Cheng10043e22007-01-19 07:51:42 +000067
Tim Northoverdee86042013-12-02 14:46:26 +000068 /// MinSize - True if the function being compiled has the "minsize" attribute
69 /// and should be optimised for size at the expense of speed.
70 bool MinSize;
71
David Goodwina307edb2009-08-05 16:01:19 +000072 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
73 /// specified. Use the method useNEONForSinglePrecisionFP() to
74 /// determine if NEON should actually be used.
David Goodwin3b9c52c2009-08-04 17:53:06 +000075 bool UseNEONForSinglePrecisionFP;
76
Bob Wilsone8a549c2012-09-29 21:43:49 +000077 /// UseMulOps - True if non-microcoded fused integer multiply-add and
78 /// multiply-subtract instructions should be used.
79 bool UseMulOps;
80
Evan Cheng62c7b5b2010-12-05 22:04:16 +000081 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
82 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
83 bool SlowFPVMLx;
Jim Grosbach34de7762010-03-24 22:31:46 +000084
Evan Cheng38bf5ad2011-03-31 19:38:48 +000085 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
86 /// forwarding to allow mul + mla being issued back to back.
87 bool HasVMLxForwarding;
88
Evan Cheng58066e32010-07-13 19:21:50 +000089 /// SlowFPBrcc - True if floating point compare + branch is slow.
90 bool SlowFPBrcc;
91
Evan Cheng6dbe7132011-07-07 19:09:06 +000092 /// InThumbMode - True if compiling for Thumb, false for ARM.
Evan Cheng1834f5d2011-07-07 19:05:12 +000093 bool InThumbMode;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +000094
Evan Cheng2bd65362011-07-07 00:08:19 +000095 /// HasThumb2 - True if Thumb2 instructions are supported.
96 bool HasThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000097
Evan Cheng5190f092010-08-11 07:17:46 +000098 /// NoARM - True if subtarget does not support ARM mode execution.
99 bool NoARM;
100
David Goodwin17199b52009-09-30 00:10:16 +0000101 /// PostRAScheduler - True if using post-register-allocation scheduler.
102 bool PostRAScheduler;
103
Evan Cheng10043e22007-01-19 07:51:42 +0000104 /// IsR9Reserved - True if R9 is a not available as general purpose register.
105 bool IsR9Reserved;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000106
Anton Korobeynikov25229082009-11-24 00:44:37 +0000107 /// UseMovt - True if MOVT / MOVW pairs are used for materialization of 32-bit
108 /// imms (including global addresses).
109 bool UseMovt;
110
Bob Wilson8decdc42011-10-07 17:17:49 +0000111 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
112 /// must be able to synthesize call stubs for interworking between ARM and
113 /// Thumb.
114 bool SupportsTailCall;
115
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000116 /// HasFP16 - True if subtarget supports half-precision FP (We support VFP+HF
117 /// only so far)
118 bool HasFP16;
119
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000120 /// HasD16 - True if subtarget is limited to 16 double precision
121 /// FP registers for VFPv3.
122 bool HasD16;
123
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000124 /// HasHardwareDivide - True if subtarget supports [su]div
125 bool HasHardwareDivide;
126
Bob Wilsone8a549c2012-09-29 21:43:49 +0000127 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
128 bool HasHardwareDivideInARM;
129
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000130 /// HasT2ExtractPack - True if subtarget supports thumb2 extract/pack
131 /// instructions.
132 bool HasT2ExtractPack;
133
Evan Cheng6e809de2010-08-11 06:22:01 +0000134 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
135 /// instructions.
136 bool HasDataBarrier;
137
Evan Chengce8fb682010-08-09 18:35:19 +0000138 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
139 /// over 16-bit ones.
140 bool Pref32BitThumb;
141
Bob Wilsona2881ee2011-04-19 18:11:49 +0000142 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
143 /// that partially update CPSR and add false dependency on the previous
144 /// CPSR setting instruction.
145 bool AvoidCPSRPartialUpdate;
146
Evan Chengddc0cb62012-12-20 19:59:30 +0000147 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
148 /// movs with shifter operand (i.e. asr, lsl, lsr).
149 bool AvoidMOVsShifterOperand;
150
Evan Cheng65f9d192012-02-28 18:51:51 +0000151 /// HasRAS - Some processors perform return stack prediction. CodeGen should
152 /// avoid issue "normal" call instructions to callees which do not return.
153 bool HasRAS;
154
Evan Cheng8740ee32010-11-03 06:34:55 +0000155 /// HasMPExtension - True if the subtarget supports Multiprocessing
156 /// extension (ARMv7 only).
157 bool HasMPExtension;
158
Bradley Smith25219752013-11-01 13:27:35 +0000159 /// HasVirtualization - True if the subtarget supports the Virtualization
160 /// extension.
161 bool HasVirtualization;
162
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000163 /// FPOnlySP - If true, the floating point unit only supports single
164 /// precision.
165 bool FPOnlySP;
166
Tim Northovercedd4812013-05-23 19:11:14 +0000167 /// If true, the processor supports the Performance Monitor Extensions. These
168 /// include a generic cycle-counter as well as more fine-grained (often
169 /// implementation-specific) events.
170 bool HasPerfMon;
171
Tim Northoverc6047652013-04-10 12:08:35 +0000172 /// HasTrustZone - if true, processor supports TrustZone security extensions
173 bool HasTrustZone;
174
Amara Emerson33089092013-09-19 11:59:01 +0000175 /// HasCrypto - if true, processor supports Cryptography extensions
176 bool HasCrypto;
177
Bernard Ogdenee87e852013-10-29 09:47:35 +0000178 /// HasCRC - if true, processor supports CRC instructions
179 bool HasCRC;
180
Tim Northover13510302014-04-01 13:22:02 +0000181 /// If true, the instructions "vmov.i32 d0, #0" and "vmov.i32 q0, #0" are
182 /// particularly effective at zeroing a VFP register.
183 bool HasZeroCycleZeroing;
184
Bob Wilson3dc97322010-09-28 04:09:35 +0000185 /// AllowsUnalignedMem - If true, the subtarget allows unaligned memory
186 /// accesses for some types. For details, see
187 /// ARMTargetLowering::allowsUnalignedMemoryAccesses().
188 bool AllowsUnalignedMem;
189
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000190 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
191 /// blocks to conform to ARMv8 rule.
192 bool RestrictIT;
193
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000194 /// Thumb2DSP - If true, the subtarget supports the v7 DSP (saturating arith
195 /// and such) instructions in Thumb2 code.
196 bool Thumb2DSP;
197
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000198 /// NaCl TRAP instruction is generated instead of the regular TRAP.
199 bool UseNaClTrap;
200
Renato Golinb4dd6c52013-03-21 18:47:47 +0000201 /// Target machine allowed unsafe FP math (such as use of NEON fp)
202 bool UnsafeFPMath;
203
Evan Cheng10043e22007-01-19 07:51:42 +0000204 /// stackAlignment - The minimum alignment known to hold of the stack frame on
205 /// entry to the function and which must be maintained by every function.
206 unsigned stackAlignment;
207
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000208 /// CPUString - String name of used CPU.
209 std::string CPUString;
210
Christian Pirker2a111602014-03-28 14:35:30 +0000211 /// IsLittle - The target is Little Endian
212 bool IsLittle;
213
Evan Chenge45d6852011-01-11 21:46:47 +0000214 /// TargetTriple - What processor and OS we're targeting.
215 Triple TargetTriple;
216
Andrew Trick352abc12012-08-08 02:44:16 +0000217 /// SchedModel - Processor specific instruction costs.
218 const MCSchedModel *SchedModel;
219
Evan Cheng4e712de2009-06-19 01:51:50 +0000220 /// Selected instruction itineraries (one entry per itinerary class.)
221 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000222
Renato Golinb4dd6c52013-03-21 18:47:47 +0000223 /// Options passed via command line that could influence the target
224 const TargetOptions &Options;
225
Evan Cheng10043e22007-01-19 07:51:42 +0000226 public:
Evan Cheng181fe362007-01-19 19:22:40 +0000227 enum {
Rafael Espindolad89b16d2014-01-02 13:40:08 +0000228 ARM_ABI_UNKNOWN,
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000229 ARM_ABI_APCS,
230 ARM_ABI_AAPCS // ARM EABI
231 } TargetABI;
232
Evan Cheng10043e22007-01-19 07:51:42 +0000233 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000234 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000235 ///
Evan Chengfe6e4052011-06-30 01:53:36 +0000236 ARMSubtarget(const std::string &TT, const std::string &CPU,
Christian Pirker2a111602014-03-28 14:35:30 +0000237 const std::string &FS, bool IsLittle,
238 const TargetOptions &Options);
Evan Cheng10043e22007-01-19 07:51:42 +0000239
Dan Gohman544ab2c2008-04-12 04:36:06 +0000240 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
241 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000242 unsigned getMaxInlineSizeThreshold() const {
James Molloya70697e2014-05-16 14:24:22 +0000243 return 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000244 }
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000245 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000246 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000247 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000248
Renato Golinb2603ed2013-02-16 19:14:59 +0000249 /// \brief Reset the features for the ARM target.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000250 void resetSubtargetFeatures(const MachineFunction *MF) override;
Eric Christophera47f6802014-06-13 00:20:35 +0000251
252 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
253 /// so that we can use initializer lists for subtarget initialization.
254 ARMSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
255
256 const DataLayout *getDataLayout() const { return &DL; }
257
Bill Wendling61375d82013-02-16 01:36:26 +0000258private:
Eric Christophera47f6802014-06-13 00:20:35 +0000259 const DataLayout DL;
260
Bill Wendling61375d82013-02-16 01:36:26 +0000261 void initializeEnvironment();
Bill Wendling5a92eec2013-02-15 22:41:25 +0000262 void resetSubtargetFeatures(StringRef CPU, StringRef FS);
Bill Wendling61375d82013-02-16 01:36:26 +0000263public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000264 void computeIssueWidth();
265
Evan Cheng8b2bda02011-07-07 03:55:05 +0000266 bool hasV4TOps() const { return HasV4TOps; }
267 bool hasV5TOps() const { return HasV5TOps; }
268 bool hasV5TEOps() const { return HasV5TEOps; }
269 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000270 bool hasV6MOps() const { return HasV6MOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000271 bool hasV6T2Ops() const { return HasV6T2Ops; }
272 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000273 bool hasV8Ops() const { return HasV8Ops; }
Evan Cheng10043e22007-01-19 07:51:42 +0000274
Quentin Colombet13cd5212012-11-29 19:48:01 +0000275 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Tim Northover0feb91e2014-04-01 14:10:07 +0000276 bool isCortexA7() const { return ARMProcFamily == CortexA7; }
Evan Chengbf407072010-09-10 01:29:16 +0000277 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
278 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000279 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000280 bool isSwift() const { return ARMProcFamily == Swift; }
Evan Cheng94307f62011-11-09 01:57:03 +0000281 bool isCortexM3() const { return CPUString == "cortex-m3"; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000282 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000283 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000284 bool isKrait() const { return ARMProcFamily == Krait; }
Evan Chengbf407072010-09-10 01:29:16 +0000285
Evan Cheng5190f092010-08-11 07:17:46 +0000286 bool hasARMOps() const { return !NoARM; }
287
Evan Cheng8b2bda02011-07-07 03:55:05 +0000288 bool hasVFP2() const { return HasVFPv2; }
289 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000290 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000291 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000292 bool hasNEON() const { return HasNEON; }
Amara Emerson33089092013-09-19 11:59:01 +0000293 bool hasCrypto() const { return HasCrypto; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000294 bool hasCRC() const { return HasCRC; }
Bradley Smith25219752013-11-01 13:27:35 +0000295 bool hasVirtualization() const { return HasVirtualization; }
Tim Northoverdee86042013-12-02 14:46:26 +0000296 bool isMinSize() const { return MinSize; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000297 bool useNEONForSinglePrecisionFP() const {
David Goodwin3b9c52c2009-08-04 17:53:06 +0000298 return hasNEON() && UseNEONForSinglePrecisionFP; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000299
Shantonu Sen94231ee2010-05-06 14:57:47 +0000300 bool hasDivide() const { return HasHardwareDivide; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000301 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Shantonu Sen94231ee2010-05-06 14:57:47 +0000302 bool hasT2ExtractPack() const { return HasT2ExtractPack; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000303 bool hasDataBarrier() const { return HasDataBarrier; }
Tim Northoverc7ea8042013-10-25 09:30:24 +0000304 bool hasAnyDataBarrier() const {
305 return HasDataBarrier || (hasV6Ops() && !isThumb());
306 }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000307 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000308 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000309 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000310 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000311 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000312 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000313 bool hasTrustZone() const { return HasTrustZone; }
Tim Northover13510302014-04-01 13:22:02 +0000314 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
Evan Chengce8fb682010-08-09 18:35:19 +0000315 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000316 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000317 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Evan Cheng65f9d192012-02-28 18:51:51 +0000318 bool hasRAS() const { return HasRAS; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000319 bool hasMPExtension() const { return HasMPExtension; }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000320 bool hasThumb2DSP() const { return Thumb2DSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000321 bool useNaClTrap() const { return UseNaClTrap; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000322
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000323 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000324 bool hasD16() const { return HasD16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000325
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000326 const Triple &getTargetTriple() const { return TargetTriple; }
327
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000328 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000329 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000330 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000331 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
332 bool isTargetNetBSD() const { return TargetTriple.getOS() == Triple::NetBSD; }
333 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000334
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000335 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000336 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000337 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
338
Renato Golin87610692013-07-16 09:32:17 +0000339 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
340 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
341 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
342 // even for GNUEABI, so we can make a distinction here and still conform to
343 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
Tim Northover7649eba2014-01-06 12:00:44 +0000344 // FIXME: The Darwin exception is temporary, while we move users to
345 // "*-*-*-macho" triples as quickly as possible.
Renato Golin87610692013-07-16 09:32:17 +0000346 bool isTargetAEABI() const {
Tim Northover7649eba2014-01-06 12:00:44 +0000347 return (TargetTriple.getEnvironment() == Triple::EABI ||
348 TargetTriple.getEnvironment() == Triple::EABIHF) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000349 !isTargetDarwin() && !isTargetWindows();
Renato Golin87610692013-07-16 09:32:17 +0000350 }
Evan Cheng181fe362007-01-19 19:22:40 +0000351
Renato Golin8cea6e82014-01-29 11:50:56 +0000352 // ARM Targets that support EHABI exception handling standard
353 // Darwin uses SjLj. Other targets might need more checks.
354 bool isTargetEHABICompatible() const {
355 return (TargetTriple.getEnvironment() == Triple::EABI ||
356 TargetTriple.getEnvironment() == Triple::GNUEABI ||
357 TargetTriple.getEnvironment() == Triple::EABIHF ||
Evgeniy Stepanov02bc78b2014-01-30 14:18:25 +0000358 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
359 TargetTriple.getEnvironment() == Triple::Android) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000360 !isTargetDarwin() && !isTargetWindows();
Renato Golin8cea6e82014-01-29 11:50:56 +0000361 }
362
Tim Northover44594ad2013-12-18 09:27:33 +0000363 bool isTargetHardFloat() const {
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000364 // FIXME: this is invalid for WindowsCE
Tim Northover44594ad2013-12-18 09:27:33 +0000365 return TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000366 TargetTriple.getEnvironment() == Triple::EABIHF ||
367 isTargetWindows();
Tim Northover44594ad2013-12-18 09:27:33 +0000368 }
Oliver Stannardb14c6252014-04-02 16:10:33 +0000369 bool isTargetAndroid() const {
370 return TargetTriple.getEnvironment() == Triple::Android;
371 }
Tim Northover44594ad2013-12-18 09:27:33 +0000372
Rafael Espindolad89b16d2014-01-02 13:40:08 +0000373 bool isAPCS_ABI() const {
374 assert(TargetABI != ARM_ABI_UNKNOWN);
375 return TargetABI == ARM_ABI_APCS;
376 }
377 bool isAAPCS_ABI() const {
378 assert(TargetABI != ARM_ABI_UNKNOWN);
379 return TargetABI == ARM_ABI_AAPCS;
380 }
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000381
Evan Cheng1834f5d2011-07-07 19:05:12 +0000382 bool isThumb() const { return InThumbMode; }
383 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
384 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000385 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000386 bool isMClass() const { return ARMProcClass == MClass; }
387 bool isRClass() const { return ARMProcClass == RClass; }
388 bool isAClass() const { return ARMProcClass == AClass; }
Evan Cheng10043e22007-01-19 07:51:42 +0000389
Evan Cheng10043e22007-01-19 07:51:42 +0000390 bool isR9Reserved() const { return IsR9Reserved; }
391
Saleem Abdulrasool65ca57a2014-06-12 20:06:33 +0000392 bool useMovt() const {
393 // NOTE Windows on ARM needs to use mov.w/mov.t pairs to materialise 32-bit
394 // immediates as it is inherently position independent, and may be out of
395 // range otherwise.
396 return UseMovt && (isTargetWindows() || !isMinSize());
397 }
Bob Wilson8decdc42011-10-07 17:17:49 +0000398 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000399
Bob Wilson3dc97322010-09-28 04:09:35 +0000400 bool allowsUnalignedMem() const { return AllowsUnalignedMem; }
401
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000402 bool restrictIT() const { return RestrictIT; }
403
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000404 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000405
Christian Pirker2a111602014-03-28 14:35:30 +0000406 bool isLittle() const { return IsLittle; }
407
Owen Andersona3181e22010-09-28 21:57:50 +0000408 unsigned getMispredictionPenalty() const;
Jim Grosbach1a597112014-04-03 23:43:18 +0000409
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000410 /// This function returns true if the target has sincos() routine in its
411 /// compiler runtime or math libraries.
412 bool hasSinCos() const;
Andrew Trickc416ba62010-12-24 04:28:06 +0000413
Andrew Trick8d2ee372014-06-04 07:06:27 +0000414 /// True for some subtargets at > -O0.
415 bool enablePostMachineScheduler() const;
416
David Goodwin0d412c22009-11-10 00:48:55 +0000417 /// enablePostRAScheduler - True at 'More' optimization.
David Goodwin02ad4cb2009-10-22 23:19:17 +0000418 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000419 TargetSubtargetInfo::AntiDepBreakMode& Mode,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000420 RegClassVector& CriticalPathRCs) const override;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000421
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000422 /// getInstrItins - Return the instruction itineraies based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000423 /// selection.
424 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
425
Evan Cheng10043e22007-01-19 07:51:42 +0000426 /// getStackAlignment - Returns the minimum alignment known to hold of the
427 /// stack frame on entry to the function and which must be maintained by every
428 /// function for this subtarget.
429 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000430
431 /// GVIsIndirectSymbol - true if the GV will be accessed via an indirect
432 /// symbol.
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000433 bool GVIsIndirectSymbol(const GlobalValue *GV, Reloc::Model RelocM) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000434};
435} // End llvm namespace
436
437#endif // ARMSUBTARGET_H