Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 1 | //===-- RISCVMCTargetDesc.cpp - RISCV Target Descriptions -----------------===// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | /// |
| 9 | /// This file provides RISCV-specific target descriptions. |
| 10 | /// |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "RISCVMCTargetDesc.h" |
Shiva Chen | 056d835 | 2018-01-26 07:53:07 +0000 | [diff] [blame] | 14 | #include "RISCVELFStreamer.h" |
Richard Trieu | 00ecf67 | 2019-05-11 02:43:58 +0000 | [diff] [blame] | 15 | #include "RISCVInstPrinter.h" |
Alex Bradbury | 4f7f0da | 2017-09-06 09:21:21 +0000 | [diff] [blame] | 16 | #include "RISCVMCAsmInfo.h" |
Shiva Chen | 056d835 | 2018-01-26 07:53:07 +0000 | [diff] [blame] | 17 | #include "RISCVTargetStreamer.h" |
Richard Trieu | 51fc56d | 2019-05-15 00:24:15 +0000 | [diff] [blame] | 18 | #include "TargetInfo/RISCVTargetInfo.h" |
Luis Marques | 1893f9a | 2019-10-16 15:06:02 +0000 | [diff] [blame] | 19 | #include "Utils/RISCVBaseInfo.h" |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/STLExtras.h" |
Luis Marques | fa06e95 | 2019-08-16 14:27:50 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/Register.h" |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCAsmInfo.h" |
| 23 | #include "llvm/MC/MCInstrInfo.h" |
| 24 | #include "llvm/MC/MCRegisterInfo.h" |
| 25 | #include "llvm/MC/MCStreamer.h" |
| 26 | #include "llvm/MC/MCSubtargetInfo.h" |
| 27 | #include "llvm/Support/ErrorHandling.h" |
| 28 | #include "llvm/Support/TargetRegistry.h" |
| 29 | |
| 30 | #define GET_INSTRINFO_MC_DESC |
| 31 | #include "RISCVGenInstrInfo.inc" |
| 32 | |
| 33 | #define GET_REGINFO_MC_DESC |
| 34 | #include "RISCVGenRegisterInfo.inc" |
| 35 | |
Alex Bradbury | 8ab4a96 | 2017-09-17 14:36:28 +0000 | [diff] [blame] | 36 | #define GET_SUBTARGETINFO_MC_DESC |
| 37 | #include "RISCVGenSubtargetInfo.inc" |
| 38 | |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 39 | using namespace llvm; |
| 40 | |
| 41 | static MCInstrInfo *createRISCVMCInstrInfo() { |
| 42 | MCInstrInfo *X = new MCInstrInfo(); |
| 43 | InitRISCVMCInstrInfo(X); |
| 44 | return X; |
| 45 | } |
| 46 | |
| 47 | static MCRegisterInfo *createRISCVMCRegisterInfo(const Triple &TT) { |
| 48 | MCRegisterInfo *X = new MCRegisterInfo(); |
Alex Bradbury | ee7c7ec | 2017-10-19 14:29:03 +0000 | [diff] [blame] | 49 | InitRISCVMCRegisterInfo(X, RISCV::X1); |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 50 | return X; |
| 51 | } |
| 52 | |
| 53 | static MCAsmInfo *createRISCVMCAsmInfo(const MCRegisterInfo &MRI, |
Mirko Brkusanin | 4b63ca1 | 2019-10-23 12:24:35 +0200 | [diff] [blame] | 54 | const Triple &TT, |
| 55 | const MCTargetOptions &Options) { |
Hsiangkai Wang | 04ddf39 | 2019-06-12 03:04:22 +0000 | [diff] [blame] | 56 | MCAsmInfo *MAI = new RISCVMCAsmInfo(TT); |
| 57 | |
Luis Marques | fa06e95 | 2019-08-16 14:27:50 +0000 | [diff] [blame] | 58 | Register SP = MRI.getDwarfRegNum(RISCV::X2, true); |
Hsiangkai Wang | 04ddf39 | 2019-06-12 03:04:22 +0000 | [diff] [blame] | 59 | MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(nullptr, SP, 0); |
| 60 | MAI->addInitialFrameState(Inst); |
| 61 | |
| 62 | return MAI; |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 63 | } |
| 64 | |
Alex Bradbury | ee7c7ec | 2017-10-19 14:29:03 +0000 | [diff] [blame] | 65 | static MCSubtargetInfo *createRISCVMCSubtargetInfo(const Triple &TT, |
| 66 | StringRef CPU, StringRef FS) { |
| 67 | std::string CPUName = CPU; |
| 68 | if (CPUName.empty()) |
| 69 | CPUName = TT.isArch64Bit() ? "generic-rv64" : "generic-rv32"; |
| 70 | return createRISCVMCSubtargetInfoImpl(TT, CPUName, FS); |
| 71 | } |
| 72 | |
Alex Bradbury | 2fee9ea | 2017-08-15 13:08:29 +0000 | [diff] [blame] | 73 | static MCInstPrinter *createRISCVMCInstPrinter(const Triple &T, |
| 74 | unsigned SyntaxVariant, |
| 75 | const MCAsmInfo &MAI, |
| 76 | const MCInstrInfo &MII, |
| 77 | const MCRegisterInfo &MRI) { |
| 78 | return new RISCVInstPrinter(MAI, MII, MRI); |
| 79 | } |
| 80 | |
Shiva Chen | 056d835 | 2018-01-26 07:53:07 +0000 | [diff] [blame] | 81 | static MCTargetStreamer * |
| 82 | createRISCVObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) { |
| 83 | const Triple &TT = STI.getTargetTriple(); |
| 84 | if (TT.isOSBinFormatELF()) |
| 85 | return new RISCVTargetELFStreamer(S, STI); |
Alex Bradbury | bca0c3c | 2018-05-11 17:30:28 +0000 | [diff] [blame] | 86 | return nullptr; |
| 87 | } |
| 88 | |
| 89 | static MCTargetStreamer *createRISCVAsmTargetStreamer(MCStreamer &S, |
| 90 | formatted_raw_ostream &OS, |
| 91 | MCInstPrinter *InstPrint, |
| 92 | bool isVerboseAsm) { |
| 93 | return new RISCVTargetAsmStreamer(S, OS); |
Shiva Chen | 056d835 | 2018-01-26 07:53:07 +0000 | [diff] [blame] | 94 | } |
| 95 | |
Tom Stellard | 4b0b261 | 2019-06-11 03:21:13 +0000 | [diff] [blame] | 96 | extern "C" void LLVMInitializeRISCVTargetMC() { |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 97 | for (Target *T : {&getTheRISCV32Target(), &getTheRISCV64Target()}) { |
Alex Bradbury | d36e04c | 2017-02-14 05:15:24 +0000 | [diff] [blame] | 98 | TargetRegistry::RegisterMCAsmInfo(*T, createRISCVMCAsmInfo); |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 99 | TargetRegistry::RegisterMCInstrInfo(*T, createRISCVMCInstrInfo); |
| 100 | TargetRegistry::RegisterMCRegInfo(*T, createRISCVMCRegisterInfo); |
| 101 | TargetRegistry::RegisterMCAsmBackend(*T, createRISCVAsmBackend); |
| 102 | TargetRegistry::RegisterMCCodeEmitter(*T, createRISCVMCCodeEmitter); |
Alex Bradbury | 2fee9ea | 2017-08-15 13:08:29 +0000 | [diff] [blame] | 103 | TargetRegistry::RegisterMCInstPrinter(*T, createRISCVMCInstPrinter); |
Alex Bradbury | ee7c7ec | 2017-10-19 14:29:03 +0000 | [diff] [blame] | 104 | TargetRegistry::RegisterMCSubtargetInfo(*T, createRISCVMCSubtargetInfo); |
Shiva Chen | 056d835 | 2018-01-26 07:53:07 +0000 | [diff] [blame] | 105 | TargetRegistry::RegisterObjectTargetStreamer( |
| 106 | *T, createRISCVObjectTargetStreamer); |
Alex Bradbury | bca0c3c | 2018-05-11 17:30:28 +0000 | [diff] [blame] | 107 | |
| 108 | // Register the asm target streamer. |
| 109 | TargetRegistry::RegisterAsmTargetStreamer(*T, createRISCVAsmTargetStreamer); |
Alex Bradbury | 6b2cca7 | 2016-11-01 23:47:30 +0000 | [diff] [blame] | 110 | } |
| 111 | } |