blob: 2e44b5ebb5bcc24886f3d18e78aa82462ebb6fde [file] [log] [blame]
Alex Bradbury6b2cca72016-11-01 23:47:30 +00001//===-- RISCVMCTargetDesc.cpp - RISCV Target Descriptions -----------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury6b2cca72016-11-01 23:47:30 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// This file provides RISCV-specific target descriptions.
10///
11//===----------------------------------------------------------------------===//
12
13#include "RISCVMCTargetDesc.h"
Shiva Chen056d8352018-01-26 07:53:07 +000014#include "RISCVELFStreamer.h"
Richard Trieu00ecf672019-05-11 02:43:58 +000015#include "RISCVInstPrinter.h"
Alex Bradbury4f7f0da2017-09-06 09:21:21 +000016#include "RISCVMCAsmInfo.h"
Shiva Chen056d8352018-01-26 07:53:07 +000017#include "RISCVTargetStreamer.h"
Richard Trieu51fc56d2019-05-15 00:24:15 +000018#include "TargetInfo/RISCVTargetInfo.h"
Luis Marques1893f9a2019-10-16 15:06:02 +000019#include "Utils/RISCVBaseInfo.h"
Alex Bradbury6b2cca72016-11-01 23:47:30 +000020#include "llvm/ADT/STLExtras.h"
Luis Marquesfa06e952019-08-16 14:27:50 +000021#include "llvm/CodeGen/Register.h"
Alex Bradbury6b2cca72016-11-01 23:47:30 +000022#include "llvm/MC/MCAsmInfo.h"
23#include "llvm/MC/MCInstrInfo.h"
24#include "llvm/MC/MCRegisterInfo.h"
25#include "llvm/MC/MCStreamer.h"
26#include "llvm/MC/MCSubtargetInfo.h"
27#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/TargetRegistry.h"
29
30#define GET_INSTRINFO_MC_DESC
31#include "RISCVGenInstrInfo.inc"
32
33#define GET_REGINFO_MC_DESC
34#include "RISCVGenRegisterInfo.inc"
35
Alex Bradbury8ab4a962017-09-17 14:36:28 +000036#define GET_SUBTARGETINFO_MC_DESC
37#include "RISCVGenSubtargetInfo.inc"
38
Alex Bradbury6b2cca72016-11-01 23:47:30 +000039using namespace llvm;
40
41static MCInstrInfo *createRISCVMCInstrInfo() {
42 MCInstrInfo *X = new MCInstrInfo();
43 InitRISCVMCInstrInfo(X);
44 return X;
45}
46
47static MCRegisterInfo *createRISCVMCRegisterInfo(const Triple &TT) {
48 MCRegisterInfo *X = new MCRegisterInfo();
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000049 InitRISCVMCRegisterInfo(X, RISCV::X1);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000050 return X;
51}
52
53static MCAsmInfo *createRISCVMCAsmInfo(const MCRegisterInfo &MRI,
Mirko Brkusanin4b63ca12019-10-23 12:24:35 +020054 const Triple &TT,
55 const MCTargetOptions &Options) {
Hsiangkai Wang04ddf392019-06-12 03:04:22 +000056 MCAsmInfo *MAI = new RISCVMCAsmInfo(TT);
57
Luis Marquesfa06e952019-08-16 14:27:50 +000058 Register SP = MRI.getDwarfRegNum(RISCV::X2, true);
Hsiangkai Wang04ddf392019-06-12 03:04:22 +000059 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(nullptr, SP, 0);
60 MAI->addInitialFrameState(Inst);
61
62 return MAI;
Alex Bradbury6b2cca72016-11-01 23:47:30 +000063}
64
Alex Bradburyee7c7ec2017-10-19 14:29:03 +000065static MCSubtargetInfo *createRISCVMCSubtargetInfo(const Triple &TT,
66 StringRef CPU, StringRef FS) {
67 std::string CPUName = CPU;
68 if (CPUName.empty())
69 CPUName = TT.isArch64Bit() ? "generic-rv64" : "generic-rv32";
70 return createRISCVMCSubtargetInfoImpl(TT, CPUName, FS);
71}
72
Alex Bradbury2fee9ea2017-08-15 13:08:29 +000073static MCInstPrinter *createRISCVMCInstPrinter(const Triple &T,
74 unsigned SyntaxVariant,
75 const MCAsmInfo &MAI,
76 const MCInstrInfo &MII,
77 const MCRegisterInfo &MRI) {
78 return new RISCVInstPrinter(MAI, MII, MRI);
79}
80
Shiva Chen056d8352018-01-26 07:53:07 +000081static MCTargetStreamer *
82createRISCVObjectTargetStreamer(MCStreamer &S, const MCSubtargetInfo &STI) {
83 const Triple &TT = STI.getTargetTriple();
84 if (TT.isOSBinFormatELF())
85 return new RISCVTargetELFStreamer(S, STI);
Alex Bradburybca0c3c2018-05-11 17:30:28 +000086 return nullptr;
87}
88
89static MCTargetStreamer *createRISCVAsmTargetStreamer(MCStreamer &S,
90 formatted_raw_ostream &OS,
91 MCInstPrinter *InstPrint,
92 bool isVerboseAsm) {
93 return new RISCVTargetAsmStreamer(S, OS);
Shiva Chen056d8352018-01-26 07:53:07 +000094}
95
Tom Stellard4b0b2612019-06-11 03:21:13 +000096extern "C" void LLVMInitializeRISCVTargetMC() {
Alex Bradbury6b2cca72016-11-01 23:47:30 +000097 for (Target *T : {&getTheRISCV32Target(), &getTheRISCV64Target()}) {
Alex Bradburyd36e04c2017-02-14 05:15:24 +000098 TargetRegistry::RegisterMCAsmInfo(*T, createRISCVMCAsmInfo);
Alex Bradbury6b2cca72016-11-01 23:47:30 +000099 TargetRegistry::RegisterMCInstrInfo(*T, createRISCVMCInstrInfo);
100 TargetRegistry::RegisterMCRegInfo(*T, createRISCVMCRegisterInfo);
101 TargetRegistry::RegisterMCAsmBackend(*T, createRISCVAsmBackend);
102 TargetRegistry::RegisterMCCodeEmitter(*T, createRISCVMCCodeEmitter);
Alex Bradbury2fee9ea2017-08-15 13:08:29 +0000103 TargetRegistry::RegisterMCInstPrinter(*T, createRISCVMCInstPrinter);
Alex Bradburyee7c7ec2017-10-19 14:29:03 +0000104 TargetRegistry::RegisterMCSubtargetInfo(*T, createRISCVMCSubtargetInfo);
Shiva Chen056d8352018-01-26 07:53:07 +0000105 TargetRegistry::RegisterObjectTargetStreamer(
106 *T, createRISCVObjectTargetStreamer);
Alex Bradburybca0c3c2018-05-11 17:30:28 +0000107
108 // Register the asm target streamer.
109 TargetRegistry::RegisterAsmTargetStreamer(*T, createRISCVAsmTargetStreamer);
Alex Bradbury6b2cca72016-11-01 23:47:30 +0000110 }
111}