blob: 9f28547d47f2ccaf169d3d9f39714518e8daa0f1 [file] [log] [blame]
Chandler Carruth664e3542013-01-07 01:37:14 +00001//===-- X86TargetTransformInfo.cpp - X86 specific TTI pass ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements a TargetTransformInfo analysis pass specific to the
11/// X86 target machine. It uses the target's detailed information to provide
12/// more precise answers to certain TTI queries, while letting the target
13/// independent and default TTI implementations handle the rest.
14///
15//===----------------------------------------------------------------------===//
Alexey Bataevb271a582016-10-12 13:24:13 +000016/// About Cost Model numbers used below it's necessary to say the following:
17/// the numbers correspond to some "generic" X86 CPU instead of usage of
18/// concrete CPU model. Usually the numbers correspond to CPU where the feature
19/// apeared at the first time. For example, if we do Subtarget.hasSSE42() in
20/// the lookups below the cost is based on Nehalem as that was the first CPU
21/// to support that feature level and thus has most likely the worst case cost.
22/// Some examples of other technologies/CPUs:
23/// SSE 3 - Pentium4 / Athlon64
24/// SSE 4.1 - Penryn
25/// SSE 4.2 - Nehalem
26/// AVX - Sandy Bridge
27/// AVX2 - Haswell
28/// AVX-512 - Xeon Phi / Skylake
29/// And some examples of instruction target dependent costs (latency)
30/// divss sqrtss rsqrtss
31/// AMD K7 11-16 19 3
32/// Piledriver 9-24 13-15 5
33/// Jaguar 14 16 2
34/// Pentium II,III 18 30 2
35/// Nehalem 7-14 7-18 3
36/// Haswell 10-13 11 5
37/// TODO: Develop and implement the target dependent cost model and
38/// specialize cost numbers for different Cost Model Targets such as throughput,
39/// code size, latency and uop count.
40//===----------------------------------------------------------------------===//
Chandler Carruth664e3542013-01-07 01:37:14 +000041
Chandler Carruth93dcdc42015-01-31 11:17:59 +000042#include "X86TargetTransformInfo.h"
Chandler Carruthd3e73552013-01-07 03:08:10 +000043#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth705b1852015-01-31 03:43:40 +000044#include "llvm/CodeGen/BasicTTIImpl.h"
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000045#include "llvm/IR/IntrinsicInst.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000046#include "llvm/Support/Debug.h"
Renato Golind4c392e2013-01-24 23:01:00 +000047#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000048#include "llvm/Target/TargetLowering.h"
Hans Wennborg083ca9b2015-10-06 23:24:35 +000049
Chandler Carruth664e3542013-01-07 01:37:14 +000050using namespace llvm;
51
Chandler Carruth84e68b22014-04-22 02:41:26 +000052#define DEBUG_TYPE "x86tti"
53
Chandler Carruth664e3542013-01-07 01:37:14 +000054//===----------------------------------------------------------------------===//
55//
56// X86 cost model.
57//
58//===----------------------------------------------------------------------===//
59
Chandler Carruth705b1852015-01-31 03:43:40 +000060TargetTransformInfo::PopcntSupportKind
61X86TTIImpl::getPopcntSupport(unsigned TyWidth) {
Chandler Carruth664e3542013-01-07 01:37:14 +000062 assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
63 // TODO: Currently the __builtin_popcount() implementation using SSE3
64 // instructions is inefficient. Once the problem is fixed, we should
Craig Topper0a63e1d2013-09-08 00:47:31 +000065 // call ST->hasSSE3() instead of ST->hasPOPCNT().
Chandler Carruth705b1852015-01-31 03:43:40 +000066 return ST->hasPOPCNT() ? TTI::PSK_FastHardware : TTI::PSK_Software;
Chandler Carruth664e3542013-01-07 01:37:14 +000067}
68
Chandler Carruth705b1852015-01-31 03:43:40 +000069unsigned X86TTIImpl::getNumberOfRegisters(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000070 if (Vector && !ST->hasSSE1())
71 return 0;
72
Adam Nemet2820a5b2014-07-09 18:22:33 +000073 if (ST->is64Bit()) {
74 if (Vector && ST->hasAVX512())
75 return 32;
Chandler Carruth664e3542013-01-07 01:37:14 +000076 return 16;
Adam Nemet2820a5b2014-07-09 18:22:33 +000077 }
Chandler Carruth664e3542013-01-07 01:37:14 +000078 return 8;
79}
80
Chandler Carruth705b1852015-01-31 03:43:40 +000081unsigned X86TTIImpl::getRegisterBitWidth(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000082 if (Vector) {
Mohammed Agabaria189e2d22017-01-05 09:51:02 +000083 if (ST->hasAVX512())
84 return 512;
85 if (ST->hasAVX())
86 return 256;
87 if (ST->hasSSE1())
88 return 128;
Nadav Rotemb1791a72013-01-09 22:29:00 +000089 return 0;
90 }
91
92 if (ST->is64Bit())
93 return 64;
Nadav Rotemb1791a72013-01-09 22:29:00 +000094
Hans Wennborg083ca9b2015-10-06 23:24:35 +000095 return 32;
Nadav Rotemb1791a72013-01-09 22:29:00 +000096}
97
Wei Mi062c7442015-05-06 17:12:25 +000098unsigned X86TTIImpl::getMaxInterleaveFactor(unsigned VF) {
99 // If the loop will not be vectorized, don't interleave the loop.
100 // Let regular unroll to unroll the loop, which saves the overflow
101 // check and memory check cost.
102 if (VF == 1)
103 return 1;
104
Nadav Rotemb696c362013-01-09 01:15:42 +0000105 if (ST->isAtom())
106 return 1;
107
108 // Sandybridge and Haswell have multiple execution ports and pipelined
109 // vector units.
110 if (ST->hasAVX())
111 return 4;
112
113 return 2;
114}
115
Chandler Carruth93205eb2015-08-05 18:08:10 +0000116int X86TTIImpl::getArithmeticInstrCost(
Chandler Carruth705b1852015-01-31 03:43:40 +0000117 unsigned Opcode, Type *Ty, TTI::OperandValueKind Op1Info,
118 TTI::OperandValueKind Op2Info, TTI::OperandValueProperties Opd1PropInfo,
119 TTI::OperandValueProperties Opd2PropInfo) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000120 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000121 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Ty);
Chandler Carruth664e3542013-01-07 01:37:14 +0000122
123 int ISD = TLI->InstructionOpcodeToISD(Opcode);
124 assert(ISD && "Invalid opcode");
125
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000126 if (ISD == ISD::SDIV &&
127 Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
128 Opd2PropInfo == TargetTransformInfo::OP_PowerOf2) {
129 // On X86, vector signed division by constants power-of-two are
130 // normally expanded to the sequence SRA + SRL + ADD + SRA.
131 // The OperandValue properties many not be same as that of previous
132 // operation;conservatively assume OP_None.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000133 int Cost = 2 * getArithmeticInstrCost(Instruction::AShr, Ty, Op1Info,
134 Op2Info, TargetTransformInfo::OP_None,
135 TargetTransformInfo::OP_None);
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000136 Cost += getArithmeticInstrCost(Instruction::LShr, Ty, Op1Info, Op2Info,
137 TargetTransformInfo::OP_None,
138 TargetTransformInfo::OP_None);
139 Cost += getArithmeticInstrCost(Instruction::Add, Ty, Op1Info, Op2Info,
140 TargetTransformInfo::OP_None,
141 TargetTransformInfo::OP_None);
142
143 return Cost;
144 }
145
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000146 static const CostTblEntry AVX512BWUniformConstCostTable[] = {
147 { ISD::SDIV, MVT::v32i16, 6 }, // vpmulhw sequence
148 { ISD::UDIV, MVT::v32i16, 6 }, // vpmulhuw sequence
149 };
150
151 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
152 ST->hasBWI()) {
153 if (const auto *Entry = CostTableLookup(AVX512BWUniformConstCostTable, ISD,
154 LT.second))
155 return LT.first * Entry->Cost;
156 }
157
158 static const CostTblEntry AVX512UniformConstCostTable[] = {
159 { ISD::SDIV, MVT::v16i32, 15 }, // vpmuldq sequence
160 { ISD::UDIV, MVT::v16i32, 15 }, // vpmuludq sequence
161 };
162
163 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
164 ST->hasAVX512()) {
165 if (const auto *Entry = CostTableLookup(AVX512UniformConstCostTable, ISD,
166 LT.second))
167 return LT.first * Entry->Cost;
168 }
169
Craig Topper4b275762015-10-28 04:02:12 +0000170 static const CostTblEntry AVX2UniformConstCostTable[] = {
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000171 { ISD::SRA, MVT::v4i64, 4 }, // 2 x psrad + shuffle.
172
Benjamin Kramer7c372272014-04-26 14:53:05 +0000173 { ISD::SDIV, MVT::v16i16, 6 }, // vpmulhw sequence
174 { ISD::UDIV, MVT::v16i16, 6 }, // vpmulhuw sequence
175 { ISD::SDIV, MVT::v8i32, 15 }, // vpmuldq sequence
176 { ISD::UDIV, MVT::v8i32, 15 }, // vpmuludq sequence
177 };
178
179 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
180 ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000181 if (const auto *Entry = CostTableLookup(AVX2UniformConstCostTable, ISD,
182 LT.second))
183 return LT.first * Entry->Cost;
Benjamin Kramer7c372272014-04-26 14:53:05 +0000184 }
185
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000186 static const CostTblEntry SSE2UniformConstCostTable[] = {
187 { ISD::SDIV, MVT::v16i16, 12 }, // pmulhw sequence
188 { ISD::SDIV, MVT::v8i16, 6 }, // pmulhw sequence
189 { ISD::UDIV, MVT::v16i16, 12 }, // pmulhuw sequence
190 { ISD::UDIV, MVT::v8i16, 6 }, // pmulhuw sequence
191 { ISD::SDIV, MVT::v8i32, 38 }, // pmuludq sequence
192 { ISD::SDIV, MVT::v4i32, 19 }, // pmuludq sequence
193 { ISD::UDIV, MVT::v8i32, 30 }, // pmuludq sequence
194 { ISD::UDIV, MVT::v4i32, 15 }, // pmuludq sequence
195 };
196
197 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
198 ST->hasSSE2()) {
199 // pmuldq sequence.
200 if (ISD == ISD::SDIV && LT.second == MVT::v8i32 && ST->hasAVX())
201 return LT.first * 30;
202 if (ISD == ISD::SDIV && LT.second == MVT::v4i32 && ST->hasSSE41())
203 return LT.first * 15;
204
205 if (const auto *Entry = CostTableLookup(SSE2UniformConstCostTable, ISD,
206 LT.second))
207 return LT.first * Entry->Cost;
208 }
209
Simon Pilgrim820e1322016-10-27 15:27:00 +0000210 static const CostTblEntry AVX512DQCostTable[] = {
211 { ISD::MUL, MVT::v2i64, 1 },
212 { ISD::MUL, MVT::v4i64, 1 },
213 { ISD::MUL, MVT::v8i64, 1 }
214 };
215
216 // Look for AVX512DQ lowering tricks for custom cases.
217 if (ST->hasDQI()) {
218 if (const auto *Entry = CostTableLookup(AVX512DQCostTable, ISD,
219 LT.second))
220 return LT.first * Entry->Cost;
221 }
222
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000223 static const CostTblEntry AVX512BWCostTable[] = {
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000224 { ISD::MUL, MVT::v64i8, 11 }, // extend/pmullw/trunc sequence.
225 { ISD::MUL, MVT::v32i8, 4 }, // extend/pmullw/trunc sequence.
226 { ISD::MUL, MVT::v16i8, 4 }, // extend/pmullw/trunc sequence.
227
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000228 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
229 { ISD::SDIV, MVT::v64i8, 64*20 },
230 { ISD::SDIV, MVT::v32i16, 32*20 },
231 { ISD::SDIV, MVT::v16i32, 16*20 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000232 { ISD::SDIV, MVT::v8i64, 8*20 },
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000233 { ISD::UDIV, MVT::v64i8, 64*20 },
234 { ISD::UDIV, MVT::v32i16, 32*20 },
235 { ISD::UDIV, MVT::v16i32, 16*20 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000236 { ISD::UDIV, MVT::v8i64, 8*20 },
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000237 };
238
239 // Look for AVX512BW lowering tricks for custom cases.
240 if (ST->hasBWI()) {
241 if (const auto *Entry = CostTableLookup(AVX512BWCostTable, ISD,
242 LT.second))
243 return LT.first * Entry->Cost;
244 }
245
Craig Topper4b275762015-10-28 04:02:12 +0000246 static const CostTblEntry AVX512CostTable[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000247 { ISD::SHL, MVT::v16i32, 1 },
248 { ISD::SRL, MVT::v16i32, 1 },
249 { ISD::SRA, MVT::v16i32, 1 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000250 { ISD::SHL, MVT::v8i64, 1 },
251 { ISD::SRL, MVT::v8i64, 1 },
252 { ISD::SRA, MVT::v8i64, 1 },
253
254 { ISD::MUL, MVT::v32i8, 13 }, // extend/pmullw/trunc sequence.
255 { ISD::MUL, MVT::v16i8, 5 }, // extend/pmullw/trunc sequence.
Elena Demikhovsky27012472014-09-16 07:57:37 +0000256 };
257
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000258 if (ST->hasAVX512()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000259 if (const auto *Entry = CostTableLookup(AVX512CostTable, ISD, LT.second))
260 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000261 }
262
Craig Topper4b275762015-10-28 04:02:12 +0000263 static const CostTblEntry AVX2CostTable[] = {
Michael Liao70dd7f92013-03-20 22:01:10 +0000264 // Shifts on v4i64/v8i32 on AVX2 is legal even though we declare to
265 // customize them to detect the cases where shift amount is a scalar one.
266 { ISD::SHL, MVT::v4i32, 1 },
267 { ISD::SRL, MVT::v4i32, 1 },
268 { ISD::SRA, MVT::v4i32, 1 },
269 { ISD::SHL, MVT::v8i32, 1 },
270 { ISD::SRL, MVT::v8i32, 1 },
271 { ISD::SRA, MVT::v8i32, 1 },
272 { ISD::SHL, MVT::v2i64, 1 },
273 { ISD::SRL, MVT::v2i64, 1 },
274 { ISD::SHL, MVT::v4i64, 1 },
275 { ISD::SRL, MVT::v4i64, 1 },
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000276 };
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000277
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000278 // Look for AVX2 lowering tricks.
279 if (ST->hasAVX2()) {
280 if (ISD == ISD::SHL && LT.second == MVT::v16i16 &&
281 (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
282 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue))
283 // On AVX2, a packed v16i16 shift left by a constant build_vector
284 // is lowered into a vector multiply (vpmullw).
285 return LT.first;
286
Craig Topperee0c8592015-10-27 04:14:24 +0000287 if (const auto *Entry = CostTableLookup(AVX2CostTable, ISD, LT.second))
288 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000289 }
290
Craig Topper4b275762015-10-28 04:02:12 +0000291 static const CostTblEntry XOPCostTable[] = {
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000292 // 128bit shifts take 1cy, but right shifts require negation beforehand.
293 { ISD::SHL, MVT::v16i8, 1 },
294 { ISD::SRL, MVT::v16i8, 2 },
295 { ISD::SRA, MVT::v16i8, 2 },
296 { ISD::SHL, MVT::v8i16, 1 },
297 { ISD::SRL, MVT::v8i16, 2 },
298 { ISD::SRA, MVT::v8i16, 2 },
299 { ISD::SHL, MVT::v4i32, 1 },
300 { ISD::SRL, MVT::v4i32, 2 },
301 { ISD::SRA, MVT::v4i32, 2 },
302 { ISD::SHL, MVT::v2i64, 1 },
303 { ISD::SRL, MVT::v2i64, 2 },
304 { ISD::SRA, MVT::v2i64, 2 },
305 // 256bit shifts require splitting if AVX2 didn't catch them above.
306 { ISD::SHL, MVT::v32i8, 2 },
307 { ISD::SRL, MVT::v32i8, 4 },
308 { ISD::SRA, MVT::v32i8, 4 },
309 { ISD::SHL, MVT::v16i16, 2 },
310 { ISD::SRL, MVT::v16i16, 4 },
311 { ISD::SRA, MVT::v16i16, 4 },
312 { ISD::SHL, MVT::v8i32, 2 },
313 { ISD::SRL, MVT::v8i32, 4 },
314 { ISD::SRA, MVT::v8i32, 4 },
315 { ISD::SHL, MVT::v4i64, 2 },
316 { ISD::SRL, MVT::v4i64, 4 },
317 { ISD::SRA, MVT::v4i64, 4 },
318 };
319
320 // Look for XOP lowering tricks.
321 if (ST->hasXOP()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000322 if (const auto *Entry = CostTableLookup(XOPCostTable, ISD, LT.second))
323 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000324 }
325
Craig Topper4b275762015-10-28 04:02:12 +0000326 static const CostTblEntry AVX2CustomCostTable[] = {
Simon Pilgrim59656802015-06-11 07:46:37 +0000327 { ISD::SHL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000328 { ISD::SHL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000329
Simon Pilgrim59656802015-06-11 07:46:37 +0000330 { ISD::SRL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000331 { ISD::SRL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000332
Simon Pilgrim59656802015-06-11 07:46:37 +0000333 { ISD::SRA, MVT::v32i8, 24 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000334 { ISD::SRA, MVT::v16i16, 10 }, // extend/vpsravd/pack sequence.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000335 { ISD::SRA, MVT::v2i64, 4 }, // srl/xor/sub sequence.
336 { ISD::SRA, MVT::v4i64, 4 }, // srl/xor/sub sequence.
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000337
338 { ISD::MUL, MVT::v32i8, 17 }, // extend/pmullw/trunc sequence.
339 { ISD::MUL, MVT::v16i8, 7 }, // extend/pmullw/trunc sequence.
340
Alexey Bataevd07c7312016-10-31 12:10:53 +0000341 { ISD::FDIV, MVT::f32, 7 }, // Haswell from http://www.agner.org/
342 { ISD::FDIV, MVT::v4f32, 7 }, // Haswell from http://www.agner.org/
343 { ISD::FDIV, MVT::v8f32, 14 }, // Haswell from http://www.agner.org/
344 { ISD::FDIV, MVT::f64, 14 }, // Haswell from http://www.agner.org/
345 { ISD::FDIV, MVT::v2f64, 14 }, // Haswell from http://www.agner.org/
346 { ISD::FDIV, MVT::v4f64, 28 }, // Haswell from http://www.agner.org/
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000347 };
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000348
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000349 // Look for AVX2 lowering tricks for custom cases.
350 if (ST->hasAVX2()) {
351 if (const auto *Entry = CostTableLookup(AVX2CustomCostTable, ISD,
352 LT.second))
353 return LT.first * Entry->Cost;
354 }
355
356 static const CostTblEntry AVXCustomCostTable[] = {
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000357 { ISD::MUL, MVT::v32i8, 26 }, // extend/pmullw/trunc sequence.
358
Alexey Bataevd07c7312016-10-31 12:10:53 +0000359 { ISD::FDIV, MVT::f32, 14 }, // SNB from http://www.agner.org/
360 { ISD::FDIV, MVT::v4f32, 14 }, // SNB from http://www.agner.org/
361 { ISD::FDIV, MVT::v8f32, 28 }, // SNB from http://www.agner.org/
362 { ISD::FDIV, MVT::f64, 22 }, // SNB from http://www.agner.org/
363 { ISD::FDIV, MVT::v2f64, 22 }, // SNB from http://www.agner.org/
364 { ISD::FDIV, MVT::v4f64, 44 }, // SNB from http://www.agner.org/
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000365
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000366 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
367 { ISD::SDIV, MVT::v32i8, 32*20 },
368 { ISD::SDIV, MVT::v16i16, 16*20 },
369 { ISD::SDIV, MVT::v8i32, 8*20 },
370 { ISD::SDIV, MVT::v4i64, 4*20 },
371 { ISD::UDIV, MVT::v32i8, 32*20 },
372 { ISD::UDIV, MVT::v16i16, 16*20 },
373 { ISD::UDIV, MVT::v8i32, 8*20 },
374 { ISD::UDIV, MVT::v4i64, 4*20 },
Michael Liao70dd7f92013-03-20 22:01:10 +0000375 };
376
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000377 // Look for AVX2 lowering tricks for custom cases.
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000378 if (ST->hasAVX()) {
379 if (const auto *Entry = CostTableLookup(AVXCustomCostTable, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +0000380 LT.second))
381 return LT.first * Entry->Cost;
Michael Liao70dd7f92013-03-20 22:01:10 +0000382 }
383
Alexey Bataevd07c7312016-10-31 12:10:53 +0000384 static const CostTblEntry SSE42FloatCostTable[] = {
385 { ISD::FDIV, MVT::f32, 14 }, // Nehalem from http://www.agner.org/
386 { ISD::FDIV, MVT::v4f32, 14 }, // Nehalem from http://www.agner.org/
387 { ISD::FDIV, MVT::f64, 22 }, // Nehalem from http://www.agner.org/
388 { ISD::FDIV, MVT::v2f64, 22 }, // Nehalem from http://www.agner.org/
389 };
390
391 if (ST->hasSSE42()) {
392 if (const auto *Entry = CostTableLookup(SSE42FloatCostTable, ISD,
393 LT.second))
394 return LT.first * Entry->Cost;
395 }
396
Craig Topper4b275762015-10-28 04:02:12 +0000397 static const CostTblEntry
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000398 SSE2UniformCostTable[] = {
399 // Uniform splats are cheaper for the following instructions.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000400 { ISD::SHL, MVT::v16i8, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000401 { ISD::SHL, MVT::v32i8, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000402 { ISD::SHL, MVT::v8i16, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000403 { ISD::SHL, MVT::v16i16, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000404 { ISD::SHL, MVT::v4i32, 1 }, // pslld
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000405 { ISD::SHL, MVT::v8i32, 2 }, // pslld
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000406 { ISD::SHL, MVT::v2i64, 1 }, // psllq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000407 { ISD::SHL, MVT::v4i64, 2 }, // psllq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000408
409 { ISD::SRL, MVT::v16i8, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000410 { ISD::SRL, MVT::v32i8, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000411 { ISD::SRL, MVT::v8i16, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000412 { ISD::SRL, MVT::v16i16, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000413 { ISD::SRL, MVT::v4i32, 1 }, // psrld.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000414 { ISD::SRL, MVT::v8i32, 2 }, // psrld.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000415 { ISD::SRL, MVT::v2i64, 1 }, // psrlq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000416 { ISD::SRL, MVT::v4i64, 2 }, // psrlq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000417
418 { ISD::SRA, MVT::v16i8, 4 }, // psrlw, pand, pxor, psubb.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000419 { ISD::SRA, MVT::v32i8, 8 }, // psrlw, pand, pxor, psubb.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000420 { ISD::SRA, MVT::v8i16, 1 }, // psraw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000421 { ISD::SRA, MVT::v16i16, 2 }, // psraw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000422 { ISD::SRA, MVT::v4i32, 1 }, // psrad.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000423 { ISD::SRA, MVT::v8i32, 2 }, // psrad.
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000424 { ISD::SRA, MVT::v2i64, 4 }, // 2 x psrad + shuffle.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000425 { ISD::SRA, MVT::v4i64, 8 }, // 2 x psrad + shuffle.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000426 };
427
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000428 if (ST->hasSSE2() &&
429 ((Op2Info == TargetTransformInfo::OK_UniformConstantValue) ||
430 (Op2Info == TargetTransformInfo::OK_UniformValue))) {
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000431 if (const auto *Entry =
432 CostTableLookup(SSE2UniformCostTable, ISD, LT.second))
Craig Topperee0c8592015-10-27 04:14:24 +0000433 return LT.first * Entry->Cost;
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000434 }
435
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000436 if (ISD == ISD::SHL &&
437 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) {
Craig Toppereda02a92015-10-25 03:15:29 +0000438 MVT VT = LT.second;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000439 // Vector shift left by non uniform constant can be lowered
440 // into vector multiply (pmullw/pmulld).
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000441 if ((VT == MVT::v8i16 && ST->hasSSE2()) ||
442 (VT == MVT::v4i32 && ST->hasSSE41()))
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000443 return LT.first;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000444
445 // v16i16 and v8i32 shifts by non-uniform constants are lowered into a
446 // sequence of extract + two vector multiply + insert.
447 if ((VT == MVT::v8i32 || VT == MVT::v16i16) &&
448 (ST->hasAVX() && !ST->hasAVX2()))
449 ISD = ISD::MUL;
450
451 // A vector shift left by non uniform constant is converted
452 // into a vector multiply; the new multiply is eventually
453 // lowered into a sequence of shuffles and 2 x pmuludq.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000454 if (VT == MVT::v4i32 && ST->hasSSE2())
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000455 ISD = ISD::MUL;
456 }
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000457
Simon Pilgrim6ac1e982016-10-23 16:49:04 +0000458 static const CostTblEntry SSE41CostTable[] = {
459 { ISD::SHL, MVT::v16i8, 11 }, // pblendvb sequence.
460 { ISD::SHL, MVT::v32i8, 2*11 }, // pblendvb sequence.
461 { ISD::SHL, MVT::v8i16, 14 }, // pblendvb sequence.
462 { ISD::SHL, MVT::v16i16, 2*14 }, // pblendvb sequence.
463
464 { ISD::SRL, MVT::v16i8, 12 }, // pblendvb sequence.
465 { ISD::SRL, MVT::v32i8, 2*12 }, // pblendvb sequence.
466 { ISD::SRL, MVT::v8i16, 14 }, // pblendvb sequence.
467 { ISD::SRL, MVT::v16i16, 2*14 }, // pblendvb sequence.
468 { ISD::SRL, MVT::v4i32, 11 }, // Shift each lane + blend.
469 { ISD::SRL, MVT::v8i32, 2*11 }, // Shift each lane + blend.
470
471 { ISD::SRA, MVT::v16i8, 24 }, // pblendvb sequence.
472 { ISD::SRA, MVT::v32i8, 2*24 }, // pblendvb sequence.
473 { ISD::SRA, MVT::v8i16, 14 }, // pblendvb sequence.
474 { ISD::SRA, MVT::v16i16, 2*14 }, // pblendvb sequence.
475 { ISD::SRA, MVT::v4i32, 12 }, // Shift each lane + blend.
476 { ISD::SRA, MVT::v8i32, 2*12 }, // Shift each lane + blend.
477 };
478
479 if (ST->hasSSE41()) {
480 if (const auto *Entry = CostTableLookup(SSE41CostTable, ISD, LT.second))
481 return LT.first * Entry->Cost;
482 }
483
Craig Topper4b275762015-10-28 04:02:12 +0000484 static const CostTblEntry SSE2CostTable[] = {
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000485 // We don't correctly identify costs of casts because they are marked as
486 // custom.
Simon Pilgrim59656802015-06-11 07:46:37 +0000487 { ISD::SHL, MVT::v16i8, 26 }, // cmpgtb sequence.
488 { ISD::SHL, MVT::v8i16, 32 }, // cmpgtb sequence.
489 { ISD::SHL, MVT::v4i32, 2*5 }, // We optimized this using mul.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000490 { ISD::SHL, MVT::v8i32, 2*2*5 }, // We optimized this using mul.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000491 { ISD::SHL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000492 { ISD::SHL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000493
494 { ISD::SRL, MVT::v16i8, 26 }, // cmpgtb sequence.
495 { ISD::SRL, MVT::v8i16, 32 }, // cmpgtb sequence.
496 { ISD::SRL, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000497 { ISD::SRL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000498 { ISD::SRL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000499
500 { ISD::SRA, MVT::v16i8, 54 }, // unpacked cmpgtb sequence.
501 { ISD::SRA, MVT::v8i16, 32 }, // cmpgtb sequence.
502 { ISD::SRA, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000503 { ISD::SRA, MVT::v2i64, 12 }, // srl/xor/sub sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000504 { ISD::SRA, MVT::v4i64, 2*12 }, // srl/xor/sub sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000505
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000506 { ISD::MUL, MVT::v16i8, 12 }, // extend/pmullw/trunc sequence.
507
Alexey Bataevd07c7312016-10-31 12:10:53 +0000508 { ISD::FDIV, MVT::f32, 23 }, // Pentium IV from http://www.agner.org/
509 { ISD::FDIV, MVT::v4f32, 39 }, // Pentium IV from http://www.agner.org/
510 { ISD::FDIV, MVT::f64, 38 }, // Pentium IV from http://www.agner.org/
511 { ISD::FDIV, MVT::v2f64, 69 }, // Pentium IV from http://www.agner.org/
512
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000513 // It is not a good idea to vectorize division. We have to scalarize it and
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000514 // in the process we will often end up having to spilling regular
515 // registers. The overhead of division is going to dominate most kernels
516 // anyways so try hard to prevent vectorization of division - it is
517 // generally a bad idea. Assume somewhat arbitrarily that we have to be able
518 // to hide "20 cycles" for each lane.
519 { ISD::SDIV, MVT::v16i8, 16*20 },
520 { ISD::SDIV, MVT::v8i16, 8*20 },
521 { ISD::SDIV, MVT::v4i32, 4*20 },
522 { ISD::SDIV, MVT::v2i64, 2*20 },
523 { ISD::UDIV, MVT::v16i8, 16*20 },
524 { ISD::UDIV, MVT::v8i16, 8*20 },
525 { ISD::UDIV, MVT::v4i32, 4*20 },
526 { ISD::UDIV, MVT::v2i64, 2*20 },
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000527 };
528
529 if (ST->hasSSE2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000530 if (const auto *Entry = CostTableLookup(SSE2CostTable, ISD, LT.second))
531 return LT.first * Entry->Cost;
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000532 }
533
Craig Topper4b275762015-10-28 04:02:12 +0000534 static const CostTblEntry AVX1CostTable[] = {
Renato Goline1fb0592013-01-20 20:57:20 +0000535 // We don't have to scalarize unsupported ops. We can issue two half-sized
536 // operations and we only need to extract the upper YMM half.
537 // Two ops + 1 extract + 1 insert = 4.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000538 { ISD::MUL, MVT::v16i16, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000539 { ISD::MUL, MVT::v8i32, 4 },
Simon Pilgrim27fed8e2016-11-14 14:45:16 +0000540 { ISD::SUB, MVT::v32i8, 4 },
541 { ISD::ADD, MVT::v32i8, 4 },
542 { ISD::SUB, MVT::v16i16, 4 },
543 { ISD::ADD, MVT::v16i16, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000544 { ISD::SUB, MVT::v8i32, 4 },
545 { ISD::ADD, MVT::v8i32, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000546 { ISD::SUB, MVT::v4i64, 4 },
547 { ISD::ADD, MVT::v4i64, 4 },
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000548 // A v4i64 multiply is custom lowered as two split v2i64 vectors that then
Simon Pilgrim081abbb2016-12-21 20:00:10 +0000549 // are lowered as a series of long multiplies(3), shifts(3) and adds(2)
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000550 // Because we believe v4i64 to be a legal type, we must also include the
Simon Pilgrimb01e8442017-01-05 18:20:25 +0000551 // extract+insert in the cost table. Therefore, the cost here is 18
Simon Pilgrim081abbb2016-12-21 20:00:10 +0000552 // instead of 8.
Simon Pilgrimb01e8442017-01-05 18:20:25 +0000553 { ISD::MUL, MVT::v4i64, 18 },
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000554 };
Chandler Carruth664e3542013-01-07 01:37:14 +0000555
556 // Look for AVX1 lowering tricks.
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000557 if (ST->hasAVX() && !ST->hasAVX2()) {
Craig Toppereda02a92015-10-25 03:15:29 +0000558 MVT VT = LT.second;
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000559
Craig Topperee0c8592015-10-27 04:14:24 +0000560 if (const auto *Entry = CostTableLookup(AVX1CostTable, ISD, VT))
561 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000562 }
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000563
564 // Custom lowering of vectors.
Craig Topper4b275762015-10-28 04:02:12 +0000565 static const CostTblEntry CustomLowered[] = {
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000566 // A v2i64/v4i64 and multiply is custom lowered as a series of long
Simon Pilgrim081abbb2016-12-21 20:00:10 +0000567 // multiplies(3), shifts(3) and adds(2).
568 { ISD::MUL, MVT::v2i64, 8 },
569 { ISD::MUL, MVT::v4i64, 8 },
570 { ISD::MUL, MVT::v8i64, 8 }
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000571 };
Craig Topperee0c8592015-10-27 04:14:24 +0000572 if (const auto *Entry = CostTableLookup(CustomLowered, ISD, LT.second))
573 return LT.first * Entry->Cost;
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000574
575 // Special lowering of v4i32 mul on sse2, sse3: Lower v4i32 mul as 2x shuffle,
576 // 2x pmuludq, 2x shuffle.
577 if (ISD == ISD::MUL && LT.second == MVT::v4i32 && ST->hasSSE2() &&
578 !ST->hasSSE41())
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000579 return LT.first * 6;
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000580
Alexey Bataevd07c7312016-10-31 12:10:53 +0000581 static const CostTblEntry SSE1FloatCostTable[] = {
582 { ISD::FDIV, MVT::f32, 17 }, // Pentium III from http://www.agner.org/
583 { ISD::FDIV, MVT::v4f32, 34 }, // Pentium III from http://www.agner.org/
584 };
585
586 if (ST->hasSSE1())
587 if (const auto *Entry = CostTableLookup(SSE1FloatCostTable, ISD,
588 LT.second))
589 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000590 // Fallback to the default implementation.
Chandler Carruth705b1852015-01-31 03:43:40 +0000591 return BaseT::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info);
Chandler Carruth664e3542013-01-07 01:37:14 +0000592}
593
Chandler Carruth93205eb2015-08-05 18:08:10 +0000594int X86TTIImpl::getShuffleCost(TTI::ShuffleKind Kind, Type *Tp, int Index,
595 Type *SubTp) {
Simon Pilgrima62395a2017-01-05 14:33:32 +0000596 // 64-bit packed float vectors (v2f32) are widened to type v4f32.
597 // 64-bit packed integer vectors (v2i32) are promoted to type v2i64.
598 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000599
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000600 // For Broadcasts we are splatting the first element from the first input
601 // register, so only need to reference that input and all the output
602 // registers are the same.
603 if (Kind == TTI::SK_Broadcast)
604 LT.first = 1;
Simon Pilgrimbca02f92017-01-05 15:56:08 +0000605
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000606 // We are going to permute multiple sources and the result will be in multiple
607 // destinations. Providing an accurate cost only for splits where the element
608 // type remains the same.
609 if (Kind == TTI::SK_PermuteSingleSrc && LT.first != 1) {
610 MVT LegalVT = LT.second;
611 if (LegalVT.getVectorElementType().getSizeInBits() ==
612 Tp->getVectorElementType()->getPrimitiveSizeInBits() &&
613 LegalVT.getVectorNumElements() < Tp->getVectorNumElements()) {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000614
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000615 unsigned VecTySize = DL.getTypeStoreSize(Tp);
616 unsigned LegalVTSize = LegalVT.getStoreSize();
617 // Number of source vectors after legalization:
618 unsigned NumOfSrcs = (VecTySize + LegalVTSize - 1) / LegalVTSize;
619 // Number of destination vectors after legalization:
620 unsigned NumOfDests = LT.first;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000621
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000622 Type *SingleOpTy = VectorType::get(Tp->getVectorElementType(),
623 LegalVT.getVectorNumElements());
Simon Pilgrimbca02f92017-01-05 15:56:08 +0000624
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000625 unsigned NumOfShuffles = (NumOfSrcs - 1) * NumOfDests;
626 return NumOfShuffles *
627 getShuffleCost(TTI::SK_PermuteTwoSrc, SingleOpTy, 0, nullptr);
628 }
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000629
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000630 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
631 }
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000632
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000633 // For 2-input shuffles, we must account for splitting the 2 inputs into many.
634 if (Kind == TTI::SK_PermuteTwoSrc && LT.first != 1) {
Elena Demikhovsky21706cb2017-01-02 10:37:52 +0000635 // We assume that source and destination have the same vector type.
Elena Demikhovsky21706cb2017-01-02 10:37:52 +0000636 int NumOfDests = LT.first;
637 int NumOfShufflesPerDest = LT.first * 2 - 1;
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000638 LT.first = NumOfDests * NumOfShufflesPerDest;
Karthik Bhate03a25d2014-06-20 04:32:48 +0000639 }
640
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000641 static const CostTblEntry AVX512VBMIShuffleTbl[] = {
642 { TTI::SK_Reverse, MVT::v64i8, 1 }, // vpermb
643 { TTI::SK_Reverse, MVT::v32i8, 1 }, // vpermb
644
645 { TTI::SK_PermuteSingleSrc, MVT::v64i8, 1 }, // vpermb
646 { TTI::SK_PermuteSingleSrc, MVT::v32i8, 1 }, // vpermb
647
648 { TTI::SK_PermuteTwoSrc, MVT::v64i8, 1 }, // vpermt2b
649 { TTI::SK_PermuteTwoSrc, MVT::v32i8, 1 }, // vpermt2b
650 { TTI::SK_PermuteTwoSrc, MVT::v16i8, 1 } // vpermt2b
651 };
652
653 if (ST->hasVBMI())
654 if (const auto *Entry =
655 CostTableLookup(AVX512VBMIShuffleTbl, Kind, LT.second))
656 return LT.first * Entry->Cost;
657
658 static const CostTblEntry AVX512BWShuffleTbl[] = {
659 { TTI::SK_Broadcast, MVT::v32i16, 1 }, // vpbroadcastw
660 { TTI::SK_Broadcast, MVT::v64i8, 1 }, // vpbroadcastb
661
662 { TTI::SK_Reverse, MVT::v32i16, 1 }, // vpermw
663 { TTI::SK_Reverse, MVT::v16i16, 1 }, // vpermw
664 { TTI::SK_Reverse, MVT::v64i8, 6 }, // vextracti64x4 + 2*vperm2i128
665 // + 2*pshufb + vinserti64x4
666
667 { TTI::SK_PermuteSingleSrc, MVT::v32i16, 1 }, // vpermw
668 { TTI::SK_PermuteSingleSrc, MVT::v16i16, 1 }, // vpermw
669 { TTI::SK_PermuteSingleSrc, MVT::v8i16, 1 }, // vpermw
670 { TTI::SK_PermuteSingleSrc, MVT::v64i8, 8 }, // extend to v32i16
671 { TTI::SK_PermuteSingleSrc, MVT::v32i8, 3 }, // vpermw + zext/trunc
672
673 { TTI::SK_PermuteTwoSrc, MVT::v32i16, 1 }, // vpermt2w
674 { TTI::SK_PermuteTwoSrc, MVT::v16i16, 1 }, // vpermt2w
675 { TTI::SK_PermuteTwoSrc, MVT::v8i16, 1 }, // vpermt2w
676 { TTI::SK_PermuteTwoSrc, MVT::v32i8, 3 }, // zext + vpermt2w + trunc
677 { TTI::SK_PermuteTwoSrc, MVT::v64i8, 19 }, // 6 * v32i8 + 1
678 { TTI::SK_PermuteTwoSrc, MVT::v16i8, 3 } // zext + vpermt2w + trunc
679 };
680
681 if (ST->hasBWI())
682 if (const auto *Entry =
683 CostTableLookup(AVX512BWShuffleTbl, Kind, LT.second))
684 return LT.first * Entry->Cost;
685
686 static const CostTblEntry AVX512ShuffleTbl[] = {
687 { TTI::SK_Broadcast, MVT::v8f64, 1 }, // vbroadcastpd
688 { TTI::SK_Broadcast, MVT::v16f32, 1 }, // vbroadcastps
689 { TTI::SK_Broadcast, MVT::v8i64, 1 }, // vpbroadcastq
690 { TTI::SK_Broadcast, MVT::v16i32, 1 }, // vpbroadcastd
691
692 { TTI::SK_Reverse, MVT::v8f64, 1 }, // vpermpd
693 { TTI::SK_Reverse, MVT::v16f32, 1 }, // vpermps
694 { TTI::SK_Reverse, MVT::v8i64, 1 }, // vpermq
695 { TTI::SK_Reverse, MVT::v16i32, 1 }, // vpermd
696
697 { TTI::SK_PermuteSingleSrc, MVT::v8f64, 1 }, // vpermpd
698 { TTI::SK_PermuteSingleSrc, MVT::v4f64, 1 }, // vpermpd
699 { TTI::SK_PermuteSingleSrc, MVT::v2f64, 1 }, // vpermpd
700 { TTI::SK_PermuteSingleSrc, MVT::v16f32, 1 }, // vpermps
701 { TTI::SK_PermuteSingleSrc, MVT::v8f32, 1 }, // vpermps
702 { TTI::SK_PermuteSingleSrc, MVT::v4f32, 1 }, // vpermps
703 { TTI::SK_PermuteSingleSrc, MVT::v8i64, 1 }, // vpermq
704 { TTI::SK_PermuteSingleSrc, MVT::v4i64, 1 }, // vpermq
705 { TTI::SK_PermuteSingleSrc, MVT::v2i64, 1 }, // vpermq
706 { TTI::SK_PermuteSingleSrc, MVT::v16i32, 1 }, // vpermd
707 { TTI::SK_PermuteSingleSrc, MVT::v8i32, 1 }, // vpermd
708 { TTI::SK_PermuteSingleSrc, MVT::v4i32, 1 }, // vpermd
709 { TTI::SK_PermuteSingleSrc, MVT::v16i8, 1 }, // pshufb
710
711 { TTI::SK_PermuteTwoSrc, MVT::v8f64, 1 }, // vpermt2pd
712 { TTI::SK_PermuteTwoSrc, MVT::v16f32, 1 }, // vpermt2ps
713 { TTI::SK_PermuteTwoSrc, MVT::v8i64, 1 }, // vpermt2q
714 { TTI::SK_PermuteTwoSrc, MVT::v16i32, 1 }, // vpermt2d
715 { TTI::SK_PermuteTwoSrc, MVT::v4f64, 1 }, // vpermt2pd
716 { TTI::SK_PermuteTwoSrc, MVT::v8f32, 1 }, // vpermt2ps
717 { TTI::SK_PermuteTwoSrc, MVT::v4i64, 1 }, // vpermt2q
718 { TTI::SK_PermuteTwoSrc, MVT::v8i32, 1 }, // vpermt2d
719 { TTI::SK_PermuteTwoSrc, MVT::v2f64, 1 }, // vpermt2pd
720 { TTI::SK_PermuteTwoSrc, MVT::v4f32, 1 }, // vpermt2ps
721 { TTI::SK_PermuteTwoSrc, MVT::v2i64, 1 }, // vpermt2q
722 { TTI::SK_PermuteTwoSrc, MVT::v4i32, 1 } // vpermt2d
723 };
724
725 if (ST->hasAVX512())
726 if (const auto *Entry = CostTableLookup(AVX512ShuffleTbl, Kind, LT.second))
727 return LT.first * Entry->Cost;
728
729 static const CostTblEntry AVX2ShuffleTbl[] = {
730 { TTI::SK_Broadcast, MVT::v4f64, 1 }, // vbroadcastpd
731 { TTI::SK_Broadcast, MVT::v8f32, 1 }, // vbroadcastps
732 { TTI::SK_Broadcast, MVT::v4i64, 1 }, // vpbroadcastq
733 { TTI::SK_Broadcast, MVT::v8i32, 1 }, // vpbroadcastd
734 { TTI::SK_Broadcast, MVT::v16i16, 1 }, // vpbroadcastw
735 { TTI::SK_Broadcast, MVT::v32i8, 1 }, // vpbroadcastb
736
737 { TTI::SK_Reverse, MVT::v4f64, 1 }, // vpermpd
738 { TTI::SK_Reverse, MVT::v8f32, 1 }, // vpermps
739 { TTI::SK_Reverse, MVT::v4i64, 1 }, // vpermq
740 { TTI::SK_Reverse, MVT::v8i32, 1 }, // vpermd
741 { TTI::SK_Reverse, MVT::v16i16, 2 }, // vperm2i128 + pshufb
742 { TTI::SK_Reverse, MVT::v32i8, 2 }, // vperm2i128 + pshufb
743
744 { TTI::SK_Alternate, MVT::v16i16, 1 }, // vpblendw
745 { TTI::SK_Alternate, MVT::v32i8, 1 } // vpblendvb
746 };
747
748 if (ST->hasAVX2())
749 if (const auto *Entry = CostTableLookup(AVX2ShuffleTbl, Kind, LT.second))
750 return LT.first * Entry->Cost;
751
752 static const CostTblEntry AVX1ShuffleTbl[] = {
753 { TTI::SK_Broadcast, MVT::v4f64, 2 }, // vperm2f128 + vpermilpd
754 { TTI::SK_Broadcast, MVT::v8f32, 2 }, // vperm2f128 + vpermilps
755 { TTI::SK_Broadcast, MVT::v4i64, 2 }, // vperm2f128 + vpermilpd
756 { TTI::SK_Broadcast, MVT::v8i32, 2 }, // vperm2f128 + vpermilps
757 { TTI::SK_Broadcast, MVT::v16i16, 3 }, // vpshuflw + vpshufd + vinsertf128
758 { TTI::SK_Broadcast, MVT::v32i8, 2 }, // vpshufb + vinsertf128
759
760 { TTI::SK_Reverse, MVT::v4f64, 2 }, // vperm2f128 + vpermilpd
761 { TTI::SK_Reverse, MVT::v8f32, 2 }, // vperm2f128 + vpermilps
762 { TTI::SK_Reverse, MVT::v4i64, 2 }, // vperm2f128 + vpermilpd
763 { TTI::SK_Reverse, MVT::v8i32, 2 }, // vperm2f128 + vpermilps
764 { TTI::SK_Reverse, MVT::v16i16, 4 }, // vextractf128 + 2*pshufb
765 // + vinsertf128
766 { TTI::SK_Reverse, MVT::v32i8, 4 }, // vextractf128 + 2*pshufb
767 // + vinsertf128
768
769 { TTI::SK_Alternate, MVT::v4i64, 1 }, // vblendpd
770 { TTI::SK_Alternate, MVT::v4f64, 1 }, // vblendpd
771 { TTI::SK_Alternate, MVT::v8i32, 1 }, // vblendps
772 { TTI::SK_Alternate, MVT::v8f32, 1 }, // vblendps
773 { TTI::SK_Alternate, MVT::v16i16, 3 }, // vpand + vpandn + vpor
774 { TTI::SK_Alternate, MVT::v32i8, 3 } // vpand + vpandn + vpor
775 };
776
777 if (ST->hasAVX())
778 if (const auto *Entry = CostTableLookup(AVX1ShuffleTbl, Kind, LT.second))
779 return LT.first * Entry->Cost;
780
781 static const CostTblEntry SSE41ShuffleTbl[] = {
782 { TTI::SK_Alternate, MVT::v2i64, 1 }, // pblendw
783 { TTI::SK_Alternate, MVT::v2f64, 1 }, // movsd
784 { TTI::SK_Alternate, MVT::v4i32, 1 }, // pblendw
785 { TTI::SK_Alternate, MVT::v4f32, 1 }, // blendps
786 { TTI::SK_Alternate, MVT::v8i16, 1 }, // pblendw
787 { TTI::SK_Alternate, MVT::v16i8, 1 } // pblendvb
788 };
789
790 if (ST->hasSSE41())
791 if (const auto *Entry = CostTableLookup(SSE41ShuffleTbl, Kind, LT.second))
792 return LT.first * Entry->Cost;
793
794 static const CostTblEntry SSSE3ShuffleTbl[] = {
795 { TTI::SK_Broadcast, MVT::v8i16, 1 }, // pshufb
796 { TTI::SK_Broadcast, MVT::v16i8, 1 }, // pshufb
797
798 { TTI::SK_Reverse, MVT::v8i16, 1 }, // pshufb
799 { TTI::SK_Reverse, MVT::v16i8, 1 }, // pshufb
800
801 { TTI::SK_Alternate, MVT::v8i16, 3 }, // pshufb + pshufb + por
802 { TTI::SK_Alternate, MVT::v16i8, 3 } // pshufb + pshufb + por
803 };
804
805 if (ST->hasSSSE3())
806 if (const auto *Entry = CostTableLookup(SSSE3ShuffleTbl, Kind, LT.second))
807 return LT.first * Entry->Cost;
808
809 static const CostTblEntry SSE2ShuffleTbl[] = {
810 { TTI::SK_Broadcast, MVT::v2f64, 1 }, // shufpd
811 { TTI::SK_Broadcast, MVT::v2i64, 1 }, // pshufd
812 { TTI::SK_Broadcast, MVT::v4i32, 1 }, // pshufd
813 { TTI::SK_Broadcast, MVT::v8i16, 2 }, // pshuflw + pshufd
814 { TTI::SK_Broadcast, MVT::v16i8, 3 }, // unpck + pshuflw + pshufd
815
816 { TTI::SK_Reverse, MVT::v2f64, 1 }, // shufpd
817 { TTI::SK_Reverse, MVT::v2i64, 1 }, // pshufd
818 { TTI::SK_Reverse, MVT::v4i32, 1 }, // pshufd
819 { TTI::SK_Reverse, MVT::v8i16, 3 }, // pshuflw + pshufhw + pshufd
820 { TTI::SK_Reverse, MVT::v16i8, 9 }, // 2*pshuflw + 2*pshufhw
821 // + 2*pshufd + 2*unpck + packus
822
823 { TTI::SK_Alternate, MVT::v2i64, 1 }, // movsd
824 { TTI::SK_Alternate, MVT::v2f64, 1 }, // movsd
825 { TTI::SK_Alternate, MVT::v4i32, 2 }, // 2*shufps
826 { TTI::SK_Alternate, MVT::v8i16, 3 }, // pand + pandn + por
827 { TTI::SK_Alternate, MVT::v16i8, 3 } // pand + pandn + por
828 };
829
830 if (ST->hasSSE2())
831 if (const auto *Entry = CostTableLookup(SSE2ShuffleTbl, Kind, LT.second))
832 return LT.first * Entry->Cost;
833
834 static const CostTblEntry SSE1ShuffleTbl[] = {
835 { TTI::SK_Broadcast, MVT::v4f32, 1 }, // shufps
836 { TTI::SK_Reverse, MVT::v4f32, 1 }, // shufps
837 { TTI::SK_Alternate, MVT::v4f32, 2 } // 2*shufps
838 };
839
840 if (ST->hasSSE1())
841 if (const auto *Entry = CostTableLookup(SSE1ShuffleTbl, Kind, LT.second))
842 return LT.first * Entry->Cost;
843
Chandler Carruth705b1852015-01-31 03:43:40 +0000844 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Chandler Carruth664e3542013-01-07 01:37:14 +0000845}
846
Chandler Carruth93205eb2015-08-05 18:08:10 +0000847int X86TTIImpl::getCastInstrCost(unsigned Opcode, Type *Dst, Type *Src) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000848 int ISD = TLI->InstructionOpcodeToISD(Opcode);
849 assert(ISD && "Invalid opcode");
850
Cong Hou59898d82015-12-11 00:31:39 +0000851 // FIXME: Need a better design of the cost table to handle non-simple types of
852 // potential massive combinations (elem_num x src_type x dst_type).
853
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000854 static const TypeConversionCostTblEntry AVX512DQConversionTbl[] = {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +0000855 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i64, 1 },
856 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i64, 1 },
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +0000857 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i64, 1 },
858 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 1 },
Simon Pilgrim03cd8f82016-11-23 13:42:09 +0000859 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i64, 1 },
860 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i64, 1 },
861
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000862 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000863 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000864 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000865 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000866 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000867 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000868
Simon Pilgrim841d7ca2016-11-24 14:46:55 +0000869 { ISD::FP_TO_SINT, MVT::v2i64, MVT::v2f32, 1 },
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +0000870 { ISD::FP_TO_SINT, MVT::v4i64, MVT::v4f32, 1 },
Simon Pilgrim03cd8f82016-11-23 13:42:09 +0000871 { ISD::FP_TO_SINT, MVT::v8i64, MVT::v8f32, 1 },
Simon Pilgrim841d7ca2016-11-24 14:46:55 +0000872 { ISD::FP_TO_SINT, MVT::v2i64, MVT::v2f64, 1 },
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +0000873 { ISD::FP_TO_SINT, MVT::v4i64, MVT::v4f64, 1 },
Simon Pilgrim03cd8f82016-11-23 13:42:09 +0000874 { ISD::FP_TO_SINT, MVT::v8i64, MVT::v8f64, 1 },
875
876 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f32, 1 },
877 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f32, 1 },
878 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f32, 1 },
879 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f64, 1 },
880 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f64, 1 },
881 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000882 };
883
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000884 // TODO: For AVX512DQ + AVX512VL, we also have cheap casts for 128-bit and
885 // 256-bit wide vectors.
886
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000887 static const TypeConversionCostTblEntry AVX512FConversionTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000888 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 1 },
889 { ISD::FP_EXTEND, MVT::v8f64, MVT::v16f32, 3 },
890 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000891
892 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 1 },
893 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 1 },
894 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i64, 1 },
895 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000896
897 // v16i1 -> v16i32 - load + broadcast
898 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
899 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000900 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
901 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
902 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
903 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000904 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
905 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000906 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
907 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000908
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000909 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000910 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000911 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000912 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000913 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000914 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
915 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000916 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000917 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 26 },
918 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000919
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000920 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000921 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000922 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000923 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
924 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 2 },
925 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
926 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000927 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i16, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000928 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
929 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 2 },
930 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
931 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000932 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i32, 2 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000933 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000934 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
935 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
936 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
937 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
938 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000939 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 5 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000940 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 5 },
941 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 12 },
942 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
943
944 { ISD::FP_TO_UINT, MVT::v2i32, MVT::v2f32, 1 },
945 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f32, 1 },
946 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 1 },
947 { ISD::FP_TO_UINT, MVT::v16i32, MVT::v16f32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000948 };
949
Craig Topper4b275762015-10-28 04:02:12 +0000950 static const TypeConversionCostTblEntry AVX2ConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000951 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
952 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000953 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
954 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000955 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
956 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000957 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
958 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
959 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
960 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000961 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
962 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000963 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
964 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000965 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
966 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
967
968 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 2 },
969 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 2 },
970 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 2 },
971 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 2 },
972 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 2 },
973 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 4 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000974
975 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 3 },
976 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 3 },
Quentin Colombet360460b2014-11-11 02:23:47 +0000977
978 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 8 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000979 };
980
Craig Topper4b275762015-10-28 04:02:12 +0000981 static const TypeConversionCostTblEntry AVXConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000982 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 6 },
983 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000984 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 7 },
985 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000986 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 6 },
987 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000988 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 7 },
989 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 4 },
990 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
991 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000992 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 6 },
993 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000994 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
995 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000996 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
997 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
998
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000999 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 4 },
1000 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
1001 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
Tim Northoverf0e21612014-02-06 18:18:36 +00001002 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 4 },
1003 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 4 },
1004 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +00001005 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 9 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001006
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001007 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001008 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001009 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i1, 8 },
1010 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001011 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001012 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i8, 8 },
1013 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i16, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001014 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001015 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
1016 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001017 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001018 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001019
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001020 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i1, 7 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001021 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i1, 7 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001022 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i1, 6 },
1023 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001024 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001025 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 5 },
1026 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001027 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001028 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +00001029 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001030 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 6 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001031 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001032 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 9 },
Quentin Colombet85b904d2014-03-27 22:27:41 +00001033 // The generic code to compute the scalar overhead is currently broken.
1034 // Workaround this limitation by estimating the scalarization overhead
1035 // here. We have roughly 10 instructions per scalar element.
1036 // Multiply that by the vector width.
1037 // FIXME: remove that when PR19268 is fixed.
Michael Kupersteinf0c59332016-07-11 21:39:44 +00001038 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 10 },
1039 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 20 },
1040 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
1041 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +00001042
Renato Goline1fb0592013-01-20 20:57:20 +00001043 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001044 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 7 },
Adam Nemet6dafe972014-03-30 18:07:13 +00001045 // This node is expanded into scalarized operations but BasicTTI is overly
1046 // optimistic estimating its cost. It computes 3 per element (one
1047 // vector-extract, one scalar conversion and one vector-insert). The
1048 // problem is that the inserts form a read-modify-write chain so latency
1049 // should be factored in too. Inflating the cost per element by 1.
1050 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 8*4 },
Adam Nemet10c4ce22014-03-31 21:54:48 +00001051 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f64, 4*4 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +00001052
1053 { ISD::FP_EXTEND, MVT::v4f64, MVT::v4f32, 1 },
1054 { ISD::FP_ROUND, MVT::v4f32, MVT::v4f64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001055 };
1056
Cong Hou59898d82015-12-11 00:31:39 +00001057 static const TypeConversionCostTblEntry SSE41ConversionTbl[] = {
Michael Kuperstein9a0542a2016-06-10 17:01:05 +00001058 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
1059 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001060 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
1061 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
1062 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
1063 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +00001064
Cong Hou59898d82015-12-11 00:31:39 +00001065 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
1066 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001067 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
1068 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
1069 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
1070 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
1071 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
1072 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
1073 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
1074 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
1075 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
1076 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
1077 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
1078 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
1079 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
1080 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
1081 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
1082 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
Cong Hou59898d82015-12-11 00:31:39 +00001083
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001084 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 2 },
1085 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 1 },
1086 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +00001087 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +00001088 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 3 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +00001089 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001090 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 6 },
1091
Cong Hou59898d82015-12-11 00:31:39 +00001092 };
1093
1094 static const TypeConversionCostTblEntry SSE2ConversionTbl[] = {
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001095 // These are somewhat magic numbers justified by looking at the output of
1096 // Intel's IACA, running some kernels and making sure when we take
1097 // legalization into account the throughput will be overestimated.
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001098 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001099 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
1100 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
1101 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
Sanjay Patel04b34962016-07-06 19:15:54 +00001102 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001103 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
1104 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
1105 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
Cong Hou59898d82015-12-11 00:31:39 +00001106
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001107 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
1108 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
1109 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
1110 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
1111 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
1112 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 8 },
1113 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
1114 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +00001115
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00001116 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 3 },
1117
Cong Hou59898d82015-12-11 00:31:39 +00001118 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
1119 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001120 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 2 },
1121 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 3 },
1122 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
1123 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 8 },
1124 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
1125 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 2 },
1126 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
1127 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
1128 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 3 },
1129 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
1130 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 9 },
1131 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 12 },
1132 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
1133 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 2 },
1134 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
1135 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 10 },
1136 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 3 },
1137 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
1138 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 6 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +00001139 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001140 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 3 },
1141 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 5 },
Cong Hou59898d82015-12-11 00:31:39 +00001142
Cong Hou59898d82015-12-11 00:31:39 +00001143 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001144 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 2 },
1145 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 3 },
1146 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 3 },
1147 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 3 },
1148 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
1149 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 7 },
1150 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
1151 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 10 },
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001152 };
1153
Chandler Carruth93205eb2015-08-05 18:08:10 +00001154 std::pair<int, MVT> LTSrc = TLI->getTypeLegalizationCost(DL, Src);
1155 std::pair<int, MVT> LTDest = TLI->getTypeLegalizationCost(DL, Dst);
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001156
1157 if (ST->hasSSE2() && !ST->hasAVX()) {
Cong Hou59898d82015-12-11 00:31:39 +00001158 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +00001159 LTDest.second, LTSrc.second))
1160 return LTSrc.first * Entry->Cost;
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001161 }
1162
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001163 EVT SrcTy = TLI->getValueType(DL, Src);
1164 EVT DstTy = TLI->getValueType(DL, Dst);
1165
1166 // The function getSimpleVT only handles simple value types.
1167 if (!SrcTy.isSimple() || !DstTy.isSimple())
1168 return BaseT::getCastInstrCost(Opcode, Dst, Src);
1169
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +00001170 if (ST->hasDQI())
1171 if (const auto *Entry = ConvertCostTableLookup(AVX512DQConversionTbl, ISD,
1172 DstTy.getSimpleVT(),
1173 SrcTy.getSimpleVT()))
1174 return Entry->Cost;
1175
1176 if (ST->hasAVX512())
1177 if (const auto *Entry = ConvertCostTableLookup(AVX512FConversionTbl, ISD,
1178 DstTy.getSimpleVT(),
1179 SrcTy.getSimpleVT()))
1180 return Entry->Cost;
1181
Tim Northoverf0e21612014-02-06 18:18:36 +00001182 if (ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +00001183 if (const auto *Entry = ConvertCostTableLookup(AVX2ConversionTbl, ISD,
1184 DstTy.getSimpleVT(),
1185 SrcTy.getSimpleVT()))
1186 return Entry->Cost;
Tim Northoverf0e21612014-02-06 18:18:36 +00001187 }
1188
Chandler Carruth664e3542013-01-07 01:37:14 +00001189 if (ST->hasAVX()) {
Craig Topperee0c8592015-10-27 04:14:24 +00001190 if (const auto *Entry = ConvertCostTableLookup(AVXConversionTbl, ISD,
1191 DstTy.getSimpleVT(),
1192 SrcTy.getSimpleVT()))
1193 return Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001194 }
1195
Cong Hou59898d82015-12-11 00:31:39 +00001196 if (ST->hasSSE41()) {
1197 if (const auto *Entry = ConvertCostTableLookup(SSE41ConversionTbl, ISD,
1198 DstTy.getSimpleVT(),
1199 SrcTy.getSimpleVT()))
1200 return Entry->Cost;
1201 }
1202
1203 if (ST->hasSSE2()) {
1204 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
1205 DstTy.getSimpleVT(),
1206 SrcTy.getSimpleVT()))
1207 return Entry->Cost;
1208 }
1209
Chandler Carruth705b1852015-01-31 03:43:40 +00001210 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001211}
1212
Chandler Carruth93205eb2015-08-05 18:08:10 +00001213int X86TTIImpl::getCmpSelInstrCost(unsigned Opcode, Type *ValTy, Type *CondTy) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001214 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001215 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001216
1217 MVT MTy = LT.second;
1218
1219 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1220 assert(ISD && "Invalid opcode");
1221
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001222 static const CostTblEntry SSE2CostTbl[] = {
1223 { ISD::SETCC, MVT::v2i64, 8 },
1224 { ISD::SETCC, MVT::v4i32, 1 },
1225 { ISD::SETCC, MVT::v8i16, 1 },
1226 { ISD::SETCC, MVT::v16i8, 1 },
1227 };
1228
Craig Topper4b275762015-10-28 04:02:12 +00001229 static const CostTblEntry SSE42CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001230 { ISD::SETCC, MVT::v2f64, 1 },
1231 { ISD::SETCC, MVT::v4f32, 1 },
1232 { ISD::SETCC, MVT::v2i64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001233 };
1234
Craig Topper4b275762015-10-28 04:02:12 +00001235 static const CostTblEntry AVX1CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001236 { ISD::SETCC, MVT::v4f64, 1 },
1237 { ISD::SETCC, MVT::v8f32, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001238 // AVX1 does not support 8-wide integer compare.
Renato Goline1fb0592013-01-20 20:57:20 +00001239 { ISD::SETCC, MVT::v4i64, 4 },
1240 { ISD::SETCC, MVT::v8i32, 4 },
1241 { ISD::SETCC, MVT::v16i16, 4 },
1242 { ISD::SETCC, MVT::v32i8, 4 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001243 };
1244
Craig Topper4b275762015-10-28 04:02:12 +00001245 static const CostTblEntry AVX2CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001246 { ISD::SETCC, MVT::v4i64, 1 },
1247 { ISD::SETCC, MVT::v8i32, 1 },
1248 { ISD::SETCC, MVT::v16i16, 1 },
1249 { ISD::SETCC, MVT::v32i8, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001250 };
1251
Craig Topper4b275762015-10-28 04:02:12 +00001252 static const CostTblEntry AVX512CostTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +00001253 { ISD::SETCC, MVT::v8i64, 1 },
1254 { ISD::SETCC, MVT::v16i32, 1 },
1255 { ISD::SETCC, MVT::v8f64, 1 },
1256 { ISD::SETCC, MVT::v16f32, 1 },
1257 };
1258
Craig Topperee0c8592015-10-27 04:14:24 +00001259 if (ST->hasAVX512())
1260 if (const auto *Entry = CostTableLookup(AVX512CostTbl, ISD, MTy))
1261 return LT.first * Entry->Cost;
Elena Demikhovsky27012472014-09-16 07:57:37 +00001262
Craig Topperee0c8592015-10-27 04:14:24 +00001263 if (ST->hasAVX2())
1264 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1265 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001266
Craig Topperee0c8592015-10-27 04:14:24 +00001267 if (ST->hasAVX())
1268 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1269 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001270
Craig Topperee0c8592015-10-27 04:14:24 +00001271 if (ST->hasSSE42())
1272 if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
1273 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001274
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001275 if (ST->hasSSE2())
1276 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1277 return LT.first * Entry->Cost;
1278
Chandler Carruth705b1852015-01-31 03:43:40 +00001279 return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001280}
1281
Simon Pilgrim14000b32016-05-24 08:17:50 +00001282int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1283 ArrayRef<Type *> Tys, FastMathFlags FMF) {
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001284 // Costs should match the codegen from:
1285 // BITREVERSE: llvm\test\CodeGen\X86\vector-bitreverse.ll
1286 // BSWAP: llvm\test\CodeGen\X86\bswap-vector.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001287 // CTLZ: llvm\test\CodeGen\X86\vector-lzcnt-*.ll
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001288 // CTPOP: llvm\test\CodeGen\X86\vector-popcnt-*.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001289 // CTTZ: llvm\test\CodeGen\X86\vector-tzcnt-*.ll
Simon Pilgrim14000b32016-05-24 08:17:50 +00001290 static const CostTblEntry XOPCostTbl[] = {
1291 { ISD::BITREVERSE, MVT::v4i64, 4 },
1292 { ISD::BITREVERSE, MVT::v8i32, 4 },
1293 { ISD::BITREVERSE, MVT::v16i16, 4 },
1294 { ISD::BITREVERSE, MVT::v32i8, 4 },
1295 { ISD::BITREVERSE, MVT::v2i64, 1 },
1296 { ISD::BITREVERSE, MVT::v4i32, 1 },
1297 { ISD::BITREVERSE, MVT::v8i16, 1 },
1298 { ISD::BITREVERSE, MVT::v16i8, 1 },
1299 { ISD::BITREVERSE, MVT::i64, 3 },
1300 { ISD::BITREVERSE, MVT::i32, 3 },
1301 { ISD::BITREVERSE, MVT::i16, 3 },
1302 { ISD::BITREVERSE, MVT::i8, 3 }
1303 };
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001304 static const CostTblEntry AVX2CostTbl[] = {
1305 { ISD::BITREVERSE, MVT::v4i64, 5 },
1306 { ISD::BITREVERSE, MVT::v8i32, 5 },
1307 { ISD::BITREVERSE, MVT::v16i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001308 { ISD::BITREVERSE, MVT::v32i8, 5 },
1309 { ISD::BSWAP, MVT::v4i64, 1 },
1310 { ISD::BSWAP, MVT::v8i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001311 { ISD::BSWAP, MVT::v16i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001312 { ISD::CTLZ, MVT::v4i64, 23 },
1313 { ISD::CTLZ, MVT::v8i32, 18 },
1314 { ISD::CTLZ, MVT::v16i16, 14 },
1315 { ISD::CTLZ, MVT::v32i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001316 { ISD::CTPOP, MVT::v4i64, 7 },
1317 { ISD::CTPOP, MVT::v8i32, 11 },
1318 { ISD::CTPOP, MVT::v16i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001319 { ISD::CTPOP, MVT::v32i8, 6 },
1320 { ISD::CTTZ, MVT::v4i64, 10 },
1321 { ISD::CTTZ, MVT::v8i32, 14 },
1322 { ISD::CTTZ, MVT::v16i16, 12 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001323 { ISD::CTTZ, MVT::v32i8, 9 },
1324 { ISD::FSQRT, MVT::f32, 7 }, // Haswell from http://www.agner.org/
1325 { ISD::FSQRT, MVT::v4f32, 7 }, // Haswell from http://www.agner.org/
1326 { ISD::FSQRT, MVT::v8f32, 14 }, // Haswell from http://www.agner.org/
1327 { ISD::FSQRT, MVT::f64, 14 }, // Haswell from http://www.agner.org/
1328 { ISD::FSQRT, MVT::v2f64, 14 }, // Haswell from http://www.agner.org/
1329 { ISD::FSQRT, MVT::v4f64, 28 }, // Haswell from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001330 };
1331 static const CostTblEntry AVX1CostTbl[] = {
1332 { ISD::BITREVERSE, MVT::v4i64, 10 },
1333 { ISD::BITREVERSE, MVT::v8i32, 10 },
1334 { ISD::BITREVERSE, MVT::v16i16, 10 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001335 { ISD::BITREVERSE, MVT::v32i8, 10 },
1336 { ISD::BSWAP, MVT::v4i64, 4 },
1337 { ISD::BSWAP, MVT::v8i32, 4 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001338 { ISD::BSWAP, MVT::v16i16, 4 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001339 { ISD::CTLZ, MVT::v4i64, 46 },
1340 { ISD::CTLZ, MVT::v8i32, 36 },
1341 { ISD::CTLZ, MVT::v16i16, 28 },
1342 { ISD::CTLZ, MVT::v32i8, 18 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001343 { ISD::CTPOP, MVT::v4i64, 14 },
1344 { ISD::CTPOP, MVT::v8i32, 22 },
1345 { ISD::CTPOP, MVT::v16i16, 18 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001346 { ISD::CTPOP, MVT::v32i8, 12 },
1347 { ISD::CTTZ, MVT::v4i64, 20 },
1348 { ISD::CTTZ, MVT::v8i32, 28 },
1349 { ISD::CTTZ, MVT::v16i16, 24 },
1350 { ISD::CTTZ, MVT::v32i8, 18 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001351 { ISD::FSQRT, MVT::f32, 14 }, // SNB from http://www.agner.org/
1352 { ISD::FSQRT, MVT::v4f32, 14 }, // SNB from http://www.agner.org/
1353 { ISD::FSQRT, MVT::v8f32, 28 }, // SNB from http://www.agner.org/
1354 { ISD::FSQRT, MVT::f64, 21 }, // SNB from http://www.agner.org/
1355 { ISD::FSQRT, MVT::v2f64, 21 }, // SNB from http://www.agner.org/
1356 { ISD::FSQRT, MVT::v4f64, 43 }, // SNB from http://www.agner.org/
1357 };
1358 static const CostTblEntry SSE42CostTbl[] = {
1359 { ISD::FSQRT, MVT::f32, 18 }, // Nehalem from http://www.agner.org/
1360 { ISD::FSQRT, MVT::v4f32, 18 }, // Nehalem from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001361 };
1362 static const CostTblEntry SSSE3CostTbl[] = {
1363 { ISD::BITREVERSE, MVT::v2i64, 5 },
1364 { ISD::BITREVERSE, MVT::v4i32, 5 },
1365 { ISD::BITREVERSE, MVT::v8i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001366 { ISD::BITREVERSE, MVT::v16i8, 5 },
1367 { ISD::BSWAP, MVT::v2i64, 1 },
1368 { ISD::BSWAP, MVT::v4i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001369 { ISD::BSWAP, MVT::v8i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001370 { ISD::CTLZ, MVT::v2i64, 23 },
1371 { ISD::CTLZ, MVT::v4i32, 18 },
1372 { ISD::CTLZ, MVT::v8i16, 14 },
1373 { ISD::CTLZ, MVT::v16i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001374 { ISD::CTPOP, MVT::v2i64, 7 },
1375 { ISD::CTPOP, MVT::v4i32, 11 },
1376 { ISD::CTPOP, MVT::v8i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001377 { ISD::CTPOP, MVT::v16i8, 6 },
1378 { ISD::CTTZ, MVT::v2i64, 10 },
1379 { ISD::CTTZ, MVT::v4i32, 14 },
1380 { ISD::CTTZ, MVT::v8i16, 12 },
1381 { ISD::CTTZ, MVT::v16i8, 9 }
Simon Pilgrim356e8232016-06-20 23:08:21 +00001382 };
1383 static const CostTblEntry SSE2CostTbl[] = {
1384 { ISD::BSWAP, MVT::v2i64, 7 },
1385 { ISD::BSWAP, MVT::v4i32, 7 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001386 { ISD::BSWAP, MVT::v8i16, 7 },
Simon Pilgrimd02c5522016-11-08 14:10:28 +00001387 { ISD::CTLZ, MVT::v2i64, 25 },
1388 { ISD::CTLZ, MVT::v4i32, 26 },
1389 { ISD::CTLZ, MVT::v8i16, 20 },
1390 { ISD::CTLZ, MVT::v16i8, 17 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001391 { ISD::CTPOP, MVT::v2i64, 12 },
1392 { ISD::CTPOP, MVT::v4i32, 15 },
1393 { ISD::CTPOP, MVT::v8i16, 13 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001394 { ISD::CTPOP, MVT::v16i8, 10 },
1395 { ISD::CTTZ, MVT::v2i64, 14 },
1396 { ISD::CTTZ, MVT::v4i32, 18 },
1397 { ISD::CTTZ, MVT::v8i16, 16 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001398 { ISD::CTTZ, MVT::v16i8, 13 },
1399 { ISD::FSQRT, MVT::f64, 32 }, // Nehalem from http://www.agner.org/
1400 { ISD::FSQRT, MVT::v2f64, 32 }, // Nehalem from http://www.agner.org/
1401 };
1402 static const CostTblEntry SSE1CostTbl[] = {
1403 { ISD::FSQRT, MVT::f32, 28 }, // Pentium III from http://www.agner.org/
1404 { ISD::FSQRT, MVT::v4f32, 56 }, // Pentium III from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001405 };
Simon Pilgrim14000b32016-05-24 08:17:50 +00001406
1407 unsigned ISD = ISD::DELETED_NODE;
1408 switch (IID) {
1409 default:
1410 break;
1411 case Intrinsic::bitreverse:
1412 ISD = ISD::BITREVERSE;
1413 break;
Simon Pilgrim356e8232016-06-20 23:08:21 +00001414 case Intrinsic::bswap:
1415 ISD = ISD::BSWAP;
1416 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001417 case Intrinsic::ctlz:
1418 ISD = ISD::CTLZ;
1419 break;
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001420 case Intrinsic::ctpop:
1421 ISD = ISD::CTPOP;
1422 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001423 case Intrinsic::cttz:
1424 ISD = ISD::CTTZ;
1425 break;
Alexey Bataevd07c7312016-10-31 12:10:53 +00001426 case Intrinsic::sqrt:
1427 ISD = ISD::FSQRT;
1428 break;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001429 }
1430
1431 // Legalize the type.
1432 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, RetTy);
1433 MVT MTy = LT.second;
1434
1435 // Attempt to lookup cost.
1436 if (ST->hasXOP())
1437 if (const auto *Entry = CostTableLookup(XOPCostTbl, ISD, MTy))
1438 return LT.first * Entry->Cost;
1439
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001440 if (ST->hasAVX2())
1441 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1442 return LT.first * Entry->Cost;
1443
1444 if (ST->hasAVX())
1445 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1446 return LT.first * Entry->Cost;
1447
Alexey Bataevd07c7312016-10-31 12:10:53 +00001448 if (ST->hasSSE42())
1449 if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
1450 return LT.first * Entry->Cost;
1451
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001452 if (ST->hasSSSE3())
1453 if (const auto *Entry = CostTableLookup(SSSE3CostTbl, ISD, MTy))
1454 return LT.first * Entry->Cost;
1455
Simon Pilgrim356e8232016-06-20 23:08:21 +00001456 if (ST->hasSSE2())
1457 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1458 return LT.first * Entry->Cost;
1459
Alexey Bataevd07c7312016-10-31 12:10:53 +00001460 if (ST->hasSSE1())
1461 if (const auto *Entry = CostTableLookup(SSE1CostTbl, ISD, MTy))
1462 return LT.first * Entry->Cost;
1463
Simon Pilgrim14000b32016-05-24 08:17:50 +00001464 return BaseT::getIntrinsicInstrCost(IID, RetTy, Tys, FMF);
1465}
1466
1467int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1468 ArrayRef<Value *> Args, FastMathFlags FMF) {
1469 return BaseT::getIntrinsicInstrCost(IID, RetTy, Args, FMF);
1470}
1471
Chandler Carruth93205eb2015-08-05 18:08:10 +00001472int X86TTIImpl::getVectorInstrCost(unsigned Opcode, Type *Val, unsigned Index) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001473 assert(Val->isVectorTy() && "This must be a vector type");
1474
Sanjay Patelaedc3472016-05-25 17:27:54 +00001475 Type *ScalarType = Val->getScalarType();
1476
Chandler Carruth664e3542013-01-07 01:37:14 +00001477 if (Index != -1U) {
1478 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001479 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Val);
Chandler Carruth664e3542013-01-07 01:37:14 +00001480
1481 // This type is legalized to a scalar type.
1482 if (!LT.second.isVector())
1483 return 0;
1484
1485 // The type may be split. Normalize the index to the new type.
1486 unsigned Width = LT.second.getVectorNumElements();
1487 Index = Index % Width;
1488
1489 // Floating point scalars are already located in index #0.
Sanjay Patelaedc3472016-05-25 17:27:54 +00001490 if (ScalarType->isFloatingPointTy() && Index == 0)
Chandler Carruth664e3542013-01-07 01:37:14 +00001491 return 0;
1492 }
1493
Sanjay Patelaedc3472016-05-25 17:27:54 +00001494 // Add to the base cost if we know that the extracted element of a vector is
1495 // destined to be moved to and used in the integer register file.
1496 int RegisterFileMoveCost = 0;
1497 if (Opcode == Instruction::ExtractElement && ScalarType->isPointerTy())
1498 RegisterFileMoveCost = 1;
1499
1500 return BaseT::getVectorInstrCost(Opcode, Val, Index) + RegisterFileMoveCost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001501}
1502
Chandler Carruth93205eb2015-08-05 18:08:10 +00001503int X86TTIImpl::getScalarizationOverhead(Type *Ty, bool Insert, bool Extract) {
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001504 assert (Ty->isVectorTy() && "Can only scalarize vectors");
Chandler Carruth93205eb2015-08-05 18:08:10 +00001505 int Cost = 0;
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001506
1507 for (int i = 0, e = Ty->getVectorNumElements(); i < e; ++i) {
1508 if (Insert)
Chandler Carruth705b1852015-01-31 03:43:40 +00001509 Cost += getVectorInstrCost(Instruction::InsertElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001510 if (Extract)
Chandler Carruth705b1852015-01-31 03:43:40 +00001511 Cost += getVectorInstrCost(Instruction::ExtractElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001512 }
1513
1514 return Cost;
1515}
1516
Chandler Carruth93205eb2015-08-05 18:08:10 +00001517int X86TTIImpl::getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
1518 unsigned AddressSpace) {
Alp Tokerf907b892013-12-05 05:44:44 +00001519 // Handle non-power-of-two vectors such as <3 x float>
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001520 if (VectorType *VTy = dyn_cast<VectorType>(Src)) {
1521 unsigned NumElem = VTy->getVectorNumElements();
1522
1523 // Handle a few common cases:
1524 // <3 x float>
1525 if (NumElem == 3 && VTy->getScalarSizeInBits() == 32)
1526 // Cost = 64 bit store + extract + 32 bit store.
1527 return 3;
1528
1529 // <3 x double>
1530 if (NumElem == 3 && VTy->getScalarSizeInBits() == 64)
1531 // Cost = 128 bit store + unpack + 64 bit store.
1532 return 3;
1533
Alp Tokerf907b892013-12-05 05:44:44 +00001534 // Assume that all other non-power-of-two numbers are scalarized.
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001535 if (!isPowerOf2_32(NumElem)) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001536 int Cost = BaseT::getMemoryOpCost(Opcode, VTy->getScalarType(), Alignment,
1537 AddressSpace);
1538 int SplitCost = getScalarizationOverhead(Src, Opcode == Instruction::Load,
1539 Opcode == Instruction::Store);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001540 return NumElem * Cost + SplitCost;
1541 }
1542 }
1543
Chandler Carruth664e3542013-01-07 01:37:14 +00001544 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001545 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001546 assert((Opcode == Instruction::Load || Opcode == Instruction::Store) &&
1547 "Invalid Opcode");
1548
1549 // Each load/store unit costs 1.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001550 int Cost = LT.first * 1;
Chandler Carruth664e3542013-01-07 01:37:14 +00001551
Sanjay Patel9f6c4d52016-03-09 22:23:33 +00001552 // This isn't exactly right. We're using slow unaligned 32-byte accesses as a
1553 // proxy for a double-pumped AVX memory interface such as on Sandybridge.
1554 if (LT.second.getStoreSize() == 32 && ST->isUnalignedMem32Slow())
1555 Cost *= 2;
Chandler Carruth664e3542013-01-07 01:37:14 +00001556
1557 return Cost;
1558}
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001559
Chandler Carruth93205eb2015-08-05 18:08:10 +00001560int X86TTIImpl::getMaskedMemoryOpCost(unsigned Opcode, Type *SrcTy,
1561 unsigned Alignment,
1562 unsigned AddressSpace) {
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001563 VectorType *SrcVTy = dyn_cast<VectorType>(SrcTy);
1564 if (!SrcVTy)
1565 // To calculate scalar take the regular cost, without mask
1566 return getMemoryOpCost(Opcode, SrcTy, Alignment, AddressSpace);
1567
1568 unsigned NumElem = SrcVTy->getVectorNumElements();
1569 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001570 VectorType::get(Type::getInt8Ty(SrcVTy->getContext()), NumElem);
Elena Demikhovsky20662e32015-10-19 07:43:38 +00001571 if ((Opcode == Instruction::Load && !isLegalMaskedLoad(SrcVTy)) ||
1572 (Opcode == Instruction::Store && !isLegalMaskedStore(SrcVTy)) ||
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001573 !isPowerOf2_32(NumElem)) {
1574 // Scalarization
Chandler Carruth93205eb2015-08-05 18:08:10 +00001575 int MaskSplitCost = getScalarizationOverhead(MaskTy, false, true);
1576 int ScalarCompareCost = getCmpSelInstrCost(
Mehdi Amini867e9142016-04-14 04:36:40 +00001577 Instruction::ICmp, Type::getInt8Ty(SrcVTy->getContext()), nullptr);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001578 int BranchCost = getCFInstrCost(Instruction::Br);
1579 int MaskCmpCost = NumElem * (BranchCost + ScalarCompareCost);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001580
Chandler Carruth93205eb2015-08-05 18:08:10 +00001581 int ValueSplitCost = getScalarizationOverhead(
1582 SrcVTy, Opcode == Instruction::Load, Opcode == Instruction::Store);
1583 int MemopCost =
Chandler Carruth705b1852015-01-31 03:43:40 +00001584 NumElem * BaseT::getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1585 Alignment, AddressSpace);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001586 return MemopCost + ValueSplitCost + MaskSplitCost + MaskCmpCost;
1587 }
1588
1589 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001590 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, SrcVTy);
Cong Houda4e8ae2015-10-28 18:15:46 +00001591 auto VT = TLI->getValueType(DL, SrcVTy);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001592 int Cost = 0;
Cong Houda4e8ae2015-10-28 18:15:46 +00001593 if (VT.isSimple() && LT.second != VT.getSimpleVT() &&
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001594 LT.second.getVectorNumElements() == NumElem)
1595 // Promotion requires expand/truncate for data and a shuffle for mask.
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001596 Cost += getShuffleCost(TTI::SK_Alternate, SrcVTy, 0, nullptr) +
1597 getShuffleCost(TTI::SK_Alternate, MaskTy, 0, nullptr);
Chandler Carruth705b1852015-01-31 03:43:40 +00001598
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001599 else if (LT.second.getVectorNumElements() > NumElem) {
1600 VectorType *NewMaskTy = VectorType::get(MaskTy->getVectorElementType(),
1601 LT.second.getVectorNumElements());
1602 // Expanding requires fill mask with zeroes
Chandler Carruth705b1852015-01-31 03:43:40 +00001603 Cost += getShuffleCost(TTI::SK_InsertSubvector, NewMaskTy, 0, MaskTy);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001604 }
1605 if (!ST->hasAVX512())
1606 return Cost + LT.first*4; // Each maskmov costs 4
1607
1608 // AVX-512 masked load/store is cheapper
1609 return Cost+LT.first;
1610}
1611
Mohammed Agabaria23599ba2017-01-05 14:03:41 +00001612int X86TTIImpl::getAddressComputationCost(Type *Ty, ScalarEvolution *SE,
1613 const SCEV *Ptr) {
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001614 // Address computations in vectorized code with non-consecutive addresses will
1615 // likely result in more instructions compared to scalar code where the
1616 // computation can more often be merged into the index mode. The resulting
1617 // extra micro-ops can significantly decrease throughput.
1618 unsigned NumVectorInstToHideOverhead = 10;
1619
Mohammed Agabaria23599ba2017-01-05 14:03:41 +00001620 // Cost modeling of Strided Access Computation is hidden by the indexing
1621 // modes of X86 regardless of the stride value. We dont believe that there
1622 // is a difference between constant strided access in gerenal and constant
1623 // strided value which is less than or equal to 64.
1624 // Even in the case of (loop invariant) stride whose value is not known at
1625 // compile time, the address computation will not incur more than one extra
1626 // ADD instruction.
1627 if (Ty->isVectorTy() && SE) {
1628 if (!BaseT::isStridedAccess(Ptr))
1629 return NumVectorInstToHideOverhead;
1630 if (!BaseT::getConstantStrideStep(SE, Ptr))
1631 return 1;
1632 }
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001633
Mohammed Agabaria23599ba2017-01-05 14:03:41 +00001634 return BaseT::getAddressComputationCost(Ty, SE, Ptr);
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001635}
Yi Jiang5c343de2013-09-19 17:48:48 +00001636
Chandler Carruth93205eb2015-08-05 18:08:10 +00001637int X86TTIImpl::getReductionCost(unsigned Opcode, Type *ValTy,
1638 bool IsPairwise) {
Michael Liao5bf95782014-12-04 05:20:33 +00001639
Chandler Carruth93205eb2015-08-05 18:08:10 +00001640 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Michael Liao5bf95782014-12-04 05:20:33 +00001641
Yi Jiang5c343de2013-09-19 17:48:48 +00001642 MVT MTy = LT.second;
Michael Liao5bf95782014-12-04 05:20:33 +00001643
Yi Jiang5c343de2013-09-19 17:48:48 +00001644 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1645 assert(ISD && "Invalid opcode");
Michael Liao5bf95782014-12-04 05:20:33 +00001646
1647 // We use the Intel Architecture Code Analyzer(IACA) to measure the throughput
1648 // and make it as the cost.
1649
Craig Topper4b275762015-10-28 04:02:12 +00001650 static const CostTblEntry SSE42CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001651 { ISD::FADD, MVT::v2f64, 2 },
1652 { ISD::FADD, MVT::v4f32, 4 },
1653 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1654 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1655 { ISD::ADD, MVT::v8i16, 5 },
1656 };
Michael Liao5bf95782014-12-04 05:20:33 +00001657
Craig Topper4b275762015-10-28 04:02:12 +00001658 static const CostTblEntry AVX1CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001659 { ISD::FADD, MVT::v4f32, 4 },
1660 { ISD::FADD, MVT::v4f64, 5 },
1661 { ISD::FADD, MVT::v8f32, 7 },
1662 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1663 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1664 { ISD::ADD, MVT::v4i64, 5 }, // The data reported by the IACA tool is "4.8".
1665 { ISD::ADD, MVT::v8i16, 5 },
1666 { ISD::ADD, MVT::v8i32, 5 },
1667 };
1668
Craig Topper4b275762015-10-28 04:02:12 +00001669 static const CostTblEntry SSE42CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001670 { ISD::FADD, MVT::v2f64, 2 },
1671 { ISD::FADD, MVT::v4f32, 4 },
1672 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1673 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.3".
1674 { ISD::ADD, MVT::v8i16, 4 }, // The data reported by the IACA tool is "4.3".
1675 };
Michael Liao5bf95782014-12-04 05:20:33 +00001676
Craig Topper4b275762015-10-28 04:02:12 +00001677 static const CostTblEntry AVX1CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001678 { ISD::FADD, MVT::v4f32, 3 },
1679 { ISD::FADD, MVT::v4f64, 3 },
1680 { ISD::FADD, MVT::v8f32, 4 },
1681 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1682 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "2.8".
1683 { ISD::ADD, MVT::v4i64, 3 },
1684 { ISD::ADD, MVT::v8i16, 4 },
1685 { ISD::ADD, MVT::v8i32, 5 },
1686 };
Michael Liao5bf95782014-12-04 05:20:33 +00001687
Yi Jiang5c343de2013-09-19 17:48:48 +00001688 if (IsPairwise) {
Craig Topperee0c8592015-10-27 04:14:24 +00001689 if (ST->hasAVX())
1690 if (const auto *Entry = CostTableLookup(AVX1CostTblPairWise, ISD, MTy))
1691 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001692
Craig Topperee0c8592015-10-27 04:14:24 +00001693 if (ST->hasSSE42())
1694 if (const auto *Entry = CostTableLookup(SSE42CostTblPairWise, ISD, MTy))
1695 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001696 } else {
Craig Topperee0c8592015-10-27 04:14:24 +00001697 if (ST->hasAVX())
1698 if (const auto *Entry = CostTableLookup(AVX1CostTblNoPairWise, ISD, MTy))
1699 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001700
Craig Topperee0c8592015-10-27 04:14:24 +00001701 if (ST->hasSSE42())
1702 if (const auto *Entry = CostTableLookup(SSE42CostTblNoPairWise, ISD, MTy))
1703 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001704 }
1705
Chandler Carruth705b1852015-01-31 03:43:40 +00001706 return BaseT::getReductionCost(Opcode, ValTy, IsPairwise);
Yi Jiang5c343de2013-09-19 17:48:48 +00001707}
1708
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001709/// \brief Calculate the cost of materializing a 64-bit value. This helper
1710/// method might only calculate a fraction of a larger immediate. Therefore it
1711/// is valid to return a cost of ZERO.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001712int X86TTIImpl::getIntImmCost(int64_t Val) {
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001713 if (Val == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001714 return TTI::TCC_Free;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001715
1716 if (isInt<32>(Val))
Chandler Carruth705b1852015-01-31 03:43:40 +00001717 return TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001718
Chandler Carruth705b1852015-01-31 03:43:40 +00001719 return 2 * TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001720}
1721
Chandler Carruth93205eb2015-08-05 18:08:10 +00001722int X86TTIImpl::getIntImmCost(const APInt &Imm, Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001723 assert(Ty->isIntegerTy());
1724
1725 unsigned BitSize = Ty->getPrimitiveSizeInBits();
1726 if (BitSize == 0)
1727 return ~0U;
1728
Juergen Ributzka43176172014-05-19 21:00:53 +00001729 // Never hoist constants larger than 128bit, because this might lead to
1730 // incorrect code generation or assertions in codegen.
1731 // Fixme: Create a cost model for types larger than i128 once the codegen
1732 // issues have been fixed.
1733 if (BitSize > 128)
Chandler Carruth705b1852015-01-31 03:43:40 +00001734 return TTI::TCC_Free;
Juergen Ributzka43176172014-05-19 21:00:53 +00001735
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001736 if (Imm == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001737 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001738
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001739 // Sign-extend all constants to a multiple of 64-bit.
1740 APInt ImmVal = Imm;
1741 if (BitSize & 0x3f)
1742 ImmVal = Imm.sext((BitSize + 63) & ~0x3fU);
1743
1744 // Split the constant into 64-bit chunks and calculate the cost for each
1745 // chunk.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001746 int Cost = 0;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001747 for (unsigned ShiftVal = 0; ShiftVal < BitSize; ShiftVal += 64) {
1748 APInt Tmp = ImmVal.ashr(ShiftVal).sextOrTrunc(64);
1749 int64_t Val = Tmp.getSExtValue();
1750 Cost += getIntImmCost(Val);
1751 }
Sanjay Patel4c7d0942016-04-05 19:27:39 +00001752 // We need at least one instruction to materialize the constant.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001753 return std::max(1, Cost);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001754}
1755
Chandler Carruth93205eb2015-08-05 18:08:10 +00001756int X86TTIImpl::getIntImmCost(unsigned Opcode, unsigned Idx, const APInt &Imm,
1757 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001758 assert(Ty->isIntegerTy());
1759
1760 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001761 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1762 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001763 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001764 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001765
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001766 unsigned ImmIdx = ~0U;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001767 switch (Opcode) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001768 default:
1769 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001770 case Instruction::GetElementPtr:
Juergen Ributzka27435b32014-04-02 21:45:36 +00001771 // Always hoist the base address of a GetElementPtr. This prevents the
1772 // creation of new constants for every base constant that gets constant
1773 // folded with the offset.
Juergen Ributzka631c4912014-03-25 18:01:25 +00001774 if (Idx == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001775 return 2 * TTI::TCC_Basic;
1776 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001777 case Instruction::Store:
1778 ImmIdx = 0;
1779 break;
Craig Topper074e8452015-12-20 18:41:54 +00001780 case Instruction::ICmp:
1781 // This is an imperfect hack to prevent constant hoisting of
1782 // compares that might be trying to check if a 64-bit value fits in
1783 // 32-bits. The backend can optimize these cases using a right shift by 32.
1784 // Ideally we would check the compare predicate here. There also other
1785 // similar immediates the backend can use shifts for.
1786 if (Idx == 1 && Imm.getBitWidth() == 64) {
1787 uint64_t ImmVal = Imm.getZExtValue();
1788 if (ImmVal == 0x100000000ULL || ImmVal == 0xffffffff)
1789 return TTI::TCC_Free;
1790 }
1791 ImmIdx = 1;
1792 break;
Craig Topper79dd1bf2015-10-06 02:50:24 +00001793 case Instruction::And:
1794 // We support 64-bit ANDs with immediates with 32-bits of leading zeroes
1795 // by using a 32-bit operation with implicit zero extension. Detect such
1796 // immediates here as the normal path expects bit 31 to be sign extended.
1797 if (Idx == 1 && Imm.getBitWidth() == 64 && isUInt<32>(Imm.getZExtValue()))
1798 return TTI::TCC_Free;
Justin Bognerb03fd122016-08-17 05:10:15 +00001799 LLVM_FALLTHROUGH;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001800 case Instruction::Add:
1801 case Instruction::Sub:
1802 case Instruction::Mul:
1803 case Instruction::UDiv:
1804 case Instruction::SDiv:
1805 case Instruction::URem:
1806 case Instruction::SRem:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001807 case Instruction::Or:
1808 case Instruction::Xor:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001809 ImmIdx = 1;
1810 break;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001811 // Always return TCC_Free for the shift value of a shift instruction.
1812 case Instruction::Shl:
1813 case Instruction::LShr:
1814 case Instruction::AShr:
1815 if (Idx == 1)
Chandler Carruth705b1852015-01-31 03:43:40 +00001816 return TTI::TCC_Free;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001817 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001818 case Instruction::Trunc:
1819 case Instruction::ZExt:
1820 case Instruction::SExt:
1821 case Instruction::IntToPtr:
1822 case Instruction::PtrToInt:
1823 case Instruction::BitCast:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001824 case Instruction::PHI:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001825 case Instruction::Call:
1826 case Instruction::Select:
1827 case Instruction::Ret:
1828 case Instruction::Load:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001829 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001830 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001831
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001832 if (Idx == ImmIdx) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001833 int NumConstants = (BitSize + 63) / 64;
1834 int Cost = X86TTIImpl::getIntImmCost(Imm, Ty);
Chandler Carruth705b1852015-01-31 03:43:40 +00001835 return (Cost <= NumConstants * TTI::TCC_Basic)
Chandler Carruth93205eb2015-08-05 18:08:10 +00001836 ? static_cast<int>(TTI::TCC_Free)
Chandler Carruth705b1852015-01-31 03:43:40 +00001837 : Cost;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001838 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001839
Chandler Carruth705b1852015-01-31 03:43:40 +00001840 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001841}
1842
Chandler Carruth93205eb2015-08-05 18:08:10 +00001843int X86TTIImpl::getIntImmCost(Intrinsic::ID IID, unsigned Idx, const APInt &Imm,
1844 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001845 assert(Ty->isIntegerTy());
1846
1847 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001848 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1849 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001850 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001851 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001852
1853 switch (IID) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001854 default:
1855 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001856 case Intrinsic::sadd_with_overflow:
1857 case Intrinsic::uadd_with_overflow:
1858 case Intrinsic::ssub_with_overflow:
1859 case Intrinsic::usub_with_overflow:
1860 case Intrinsic::smul_with_overflow:
1861 case Intrinsic::umul_with_overflow:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001862 if ((Idx == 1) && Imm.getBitWidth() <= 64 && isInt<32>(Imm.getSExtValue()))
Chandler Carruth705b1852015-01-31 03:43:40 +00001863 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001864 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001865 case Intrinsic::experimental_stackmap:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001866 if ((Idx < 2) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001867 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001868 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001869 case Intrinsic::experimental_patchpoint_void:
1870 case Intrinsic::experimental_patchpoint_i64:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001871 if ((Idx < 4) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001872 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001873 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001874 }
Chandler Carruth705b1852015-01-31 03:43:40 +00001875 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001876}
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00001877
Elena Demikhovsky54946982015-12-28 20:10:59 +00001878// Return an average cost of Gather / Scatter instruction, maybe improved later
1879int X86TTIImpl::getGSVectorCost(unsigned Opcode, Type *SrcVTy, Value *Ptr,
1880 unsigned Alignment, unsigned AddressSpace) {
1881
1882 assert(isa<VectorType>(SrcVTy) && "Unexpected type in getGSVectorCost");
1883 unsigned VF = SrcVTy->getVectorNumElements();
1884
1885 // Try to reduce index size from 64 bit (default for GEP)
1886 // to 32. It is essential for VF 16. If the index can't be reduced to 32, the
1887 // operation will use 16 x 64 indices which do not fit in a zmm and needs
1888 // to split. Also check that the base pointer is the same for all lanes,
1889 // and that there's at most one variable index.
1890 auto getIndexSizeInBits = [](Value *Ptr, const DataLayout& DL) {
1891 unsigned IndexSize = DL.getPointerSizeInBits();
1892 GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
1893 if (IndexSize < 64 || !GEP)
1894 return IndexSize;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001895
Elena Demikhovsky54946982015-12-28 20:10:59 +00001896 unsigned NumOfVarIndices = 0;
1897 Value *Ptrs = GEP->getPointerOperand();
1898 if (Ptrs->getType()->isVectorTy() && !getSplatValue(Ptrs))
1899 return IndexSize;
1900 for (unsigned i = 1; i < GEP->getNumOperands(); ++i) {
1901 if (isa<Constant>(GEP->getOperand(i)))
1902 continue;
1903 Type *IndxTy = GEP->getOperand(i)->getType();
1904 if (IndxTy->isVectorTy())
1905 IndxTy = IndxTy->getVectorElementType();
1906 if ((IndxTy->getPrimitiveSizeInBits() == 64 &&
1907 !isa<SExtInst>(GEP->getOperand(i))) ||
1908 ++NumOfVarIndices > 1)
1909 return IndexSize; // 64
1910 }
1911 return (unsigned)32;
1912 };
1913
1914
1915 // Trying to reduce IndexSize to 32 bits for vector 16.
1916 // By default the IndexSize is equal to pointer size.
1917 unsigned IndexSize = (VF >= 16) ? getIndexSizeInBits(Ptr, DL) :
1918 DL.getPointerSizeInBits();
1919
Mehdi Amini867e9142016-04-14 04:36:40 +00001920 Type *IndexVTy = VectorType::get(IntegerType::get(SrcVTy->getContext(),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001921 IndexSize), VF);
1922 std::pair<int, MVT> IdxsLT = TLI->getTypeLegalizationCost(DL, IndexVTy);
1923 std::pair<int, MVT> SrcLT = TLI->getTypeLegalizationCost(DL, SrcVTy);
1924 int SplitFactor = std::max(IdxsLT.first, SrcLT.first);
1925 if (SplitFactor > 1) {
1926 // Handle splitting of vector of pointers
1927 Type *SplitSrcTy = VectorType::get(SrcVTy->getScalarType(), VF / SplitFactor);
1928 return SplitFactor * getGSVectorCost(Opcode, SplitSrcTy, Ptr, Alignment,
1929 AddressSpace);
1930 }
1931
1932 // The gather / scatter cost is given by Intel architects. It is a rough
1933 // number since we are looking at one instruction in a time.
1934 const int GSOverhead = 2;
1935 return GSOverhead + VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1936 Alignment, AddressSpace);
1937}
1938
1939/// Return the cost of full scalarization of gather / scatter operation.
1940///
1941/// Opcode - Load or Store instruction.
1942/// SrcVTy - The type of the data vector that should be gathered or scattered.
1943/// VariableMask - The mask is non-constant at compile time.
1944/// Alignment - Alignment for one element.
1945/// AddressSpace - pointer[s] address space.
1946///
1947int X86TTIImpl::getGSScalarCost(unsigned Opcode, Type *SrcVTy,
1948 bool VariableMask, unsigned Alignment,
1949 unsigned AddressSpace) {
1950 unsigned VF = SrcVTy->getVectorNumElements();
1951
1952 int MaskUnpackCost = 0;
1953 if (VariableMask) {
1954 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001955 VectorType::get(Type::getInt1Ty(SrcVTy->getContext()), VF);
Elena Demikhovsky54946982015-12-28 20:10:59 +00001956 MaskUnpackCost = getScalarizationOverhead(MaskTy, false, true);
1957 int ScalarCompareCost =
Mehdi Amini867e9142016-04-14 04:36:40 +00001958 getCmpSelInstrCost(Instruction::ICmp, Type::getInt1Ty(SrcVTy->getContext()),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001959 nullptr);
1960 int BranchCost = getCFInstrCost(Instruction::Br);
1961 MaskUnpackCost += VF * (BranchCost + ScalarCompareCost);
1962 }
1963
1964 // The cost of the scalar loads/stores.
1965 int MemoryOpCost = VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1966 Alignment, AddressSpace);
1967
1968 int InsertExtractCost = 0;
1969 if (Opcode == Instruction::Load)
1970 for (unsigned i = 0; i < VF; ++i)
1971 // Add the cost of inserting each scalar load into the vector
1972 InsertExtractCost +=
1973 getVectorInstrCost(Instruction::InsertElement, SrcVTy, i);
1974 else
1975 for (unsigned i = 0; i < VF; ++i)
1976 // Add the cost of extracting each element out of the data vector
1977 InsertExtractCost +=
1978 getVectorInstrCost(Instruction::ExtractElement, SrcVTy, i);
1979
1980 return MemoryOpCost + MaskUnpackCost + InsertExtractCost;
1981}
1982
1983/// Calculate the cost of Gather / Scatter operation
1984int X86TTIImpl::getGatherScatterOpCost(unsigned Opcode, Type *SrcVTy,
1985 Value *Ptr, bool VariableMask,
1986 unsigned Alignment) {
1987 assert(SrcVTy->isVectorTy() && "Unexpected data type for Gather/Scatter");
1988 unsigned VF = SrcVTy->getVectorNumElements();
1989 PointerType *PtrTy = dyn_cast<PointerType>(Ptr->getType());
1990 if (!PtrTy && Ptr->getType()->isVectorTy())
1991 PtrTy = dyn_cast<PointerType>(Ptr->getType()->getVectorElementType());
1992 assert(PtrTy && "Unexpected type for Ptr argument");
1993 unsigned AddressSpace = PtrTy->getAddressSpace();
1994
1995 bool Scalarize = false;
1996 if ((Opcode == Instruction::Load && !isLegalMaskedGather(SrcVTy)) ||
1997 (Opcode == Instruction::Store && !isLegalMaskedScatter(SrcVTy)))
1998 Scalarize = true;
1999 // Gather / Scatter for vector 2 is not profitable on KNL / SKX
2000 // Vector-4 of gather/scatter instruction does not exist on KNL.
2001 // We can extend it to 8 elements, but zeroing upper bits of
2002 // the mask vector will add more instructions. Right now we give the scalar
Elena Demikhovsky21706cb2017-01-02 10:37:52 +00002003 // cost of vector-4 for KNL. TODO: Check, maybe the gather/scatter instruction
2004 // is better in the VariableMask case.
Elena Demikhovsky54946982015-12-28 20:10:59 +00002005 if (VF == 2 || (VF == 4 && !ST->hasVLX()))
2006 Scalarize = true;
2007
2008 if (Scalarize)
Elena Demikhovsky21706cb2017-01-02 10:37:52 +00002009 return getGSScalarCost(Opcode, SrcVTy, VariableMask, Alignment,
2010 AddressSpace);
Elena Demikhovsky54946982015-12-28 20:10:59 +00002011
2012 return getGSVectorCost(Opcode, SrcVTy, Ptr, Alignment, AddressSpace);
2013}
2014
Elena Demikhovsky20662e32015-10-19 07:43:38 +00002015bool X86TTIImpl::isLegalMaskedLoad(Type *DataTy) {
2016 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00002017 int DataWidth = isa<PointerType>(ScalarTy) ?
2018 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00002019
Igor Bregerf44b79d2016-08-02 09:15:28 +00002020 return ((DataWidth == 32 || DataWidth == 64) && ST->hasAVX()) ||
2021 ((DataWidth == 8 || DataWidth == 16) && ST->hasBWI());
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00002022}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002023
Elena Demikhovsky20662e32015-10-19 07:43:38 +00002024bool X86TTIImpl::isLegalMaskedStore(Type *DataType) {
2025 return isLegalMaskedLoad(DataType);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002026}
2027
Elena Demikhovsky09285852015-10-25 15:37:55 +00002028bool X86TTIImpl::isLegalMaskedGather(Type *DataTy) {
2029 // This function is called now in two cases: from the Loop Vectorizer
2030 // and from the Scalarizer.
2031 // When the Loop Vectorizer asks about legality of the feature,
2032 // the vectorization factor is not calculated yet. The Loop Vectorizer
2033 // sends a scalar type and the decision is based on the width of the
2034 // scalar element.
2035 // Later on, the cost model will estimate usage this intrinsic based on
2036 // the vector type.
2037 // The Scalarizer asks again about legality. It sends a vector type.
2038 // In this case we can reject non-power-of-2 vectors.
2039 if (isa<VectorType>(DataTy) && !isPowerOf2_32(DataTy->getVectorNumElements()))
2040 return false;
2041 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00002042 int DataWidth = isa<PointerType>(ScalarTy) ?
2043 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
Elena Demikhovsky09285852015-10-25 15:37:55 +00002044
2045 // AVX-512 allows gather and scatter
Igor Bregerf44b79d2016-08-02 09:15:28 +00002046 return (DataWidth == 32 || DataWidth == 64) && ST->hasAVX512();
Elena Demikhovsky09285852015-10-25 15:37:55 +00002047}
2048
2049bool X86TTIImpl::isLegalMaskedScatter(Type *DataType) {
2050 return isLegalMaskedGather(DataType);
2051}
2052
Eric Christopherd566fb12015-07-29 22:09:48 +00002053bool X86TTIImpl::areInlineCompatible(const Function *Caller,
2054 const Function *Callee) const {
Eric Christophere1002262015-07-02 01:11:50 +00002055 const TargetMachine &TM = getTLI()->getTargetMachine();
2056
2057 // Work this as a subsetting of subtarget features.
2058 const FeatureBitset &CallerBits =
2059 TM.getSubtargetImpl(*Caller)->getFeatureBits();
2060 const FeatureBitset &CalleeBits =
2061 TM.getSubtargetImpl(*Callee)->getFeatureBits();
2062
2063 // FIXME: This is likely too limiting as it will include subtarget features
2064 // that we might not care about for inlining, but it is conservatively
2065 // correct.
2066 return (CallerBits & CalleeBits) == CalleeBits;
2067}
Michael Kupersteinb2443ed2016-10-20 21:04:31 +00002068
2069bool X86TTIImpl::enableInterleavedAccessVectorization() {
2070 // TODO: We expect this to be beneficial regardless of arch,
2071 // but there are currently some unexplained performance artifacts on Atom.
2072 // As a temporary solution, disable on Atom.
2073 return !(ST->isAtom() || ST->isSLM());
2074}
Elena Demikhovsky21706cb2017-01-02 10:37:52 +00002075
2076// Get estimation for interleaved load/store operations and strided load.
2077// \p Indices contains indices for strided load.
2078// \p Factor - the factor of interleaving.
2079// AVX-512 provides 3-src shuffles that significantly reduces the cost.
2080int X86TTIImpl::getInterleavedMemoryOpCostAVX512(unsigned Opcode, Type *VecTy,
2081 unsigned Factor,
2082 ArrayRef<unsigned> Indices,
2083 unsigned Alignment,
2084 unsigned AddressSpace) {
2085
2086 // VecTy for interleave memop is <VF*Factor x Elt>.
2087 // So, for VF=4, Interleave Factor = 3, Element type = i32 we have
2088 // VecTy = <12 x i32>.
2089
2090 // Calculate the number of memory operations (NumOfMemOps), required
2091 // for load/store the VecTy.
2092 MVT LegalVT = getTLI()->getTypeLegalizationCost(DL, VecTy).second;
2093 unsigned VecTySize = DL.getTypeStoreSize(VecTy);
2094 unsigned LegalVTSize = LegalVT.getStoreSize();
2095 unsigned NumOfMemOps = (VecTySize + LegalVTSize - 1) / LegalVTSize;
2096
2097 // Get the cost of one memory operation.
2098 Type *SingleMemOpTy = VectorType::get(VecTy->getVectorElementType(),
2099 LegalVT.getVectorNumElements());
2100 unsigned MemOpCost =
2101 getMemoryOpCost(Opcode, SingleMemOpTy, Alignment, AddressSpace);
2102
2103 if (Opcode == Instruction::Load) {
2104 // Kind of shuffle depends on number of loaded values.
2105 // If we load the entire data in one register, we can use a 1-src shuffle.
2106 // Otherwise, we'll merge 2 sources in each operation.
2107 TTI::ShuffleKind ShuffleKind =
2108 (NumOfMemOps > 1) ? TTI::SK_PermuteTwoSrc : TTI::SK_PermuteSingleSrc;
2109
2110 unsigned ShuffleCost =
2111 getShuffleCost(ShuffleKind, SingleMemOpTy, 0, nullptr);
2112
2113 unsigned NumOfLoadsInInterleaveGrp =
2114 Indices.size() ? Indices.size() : Factor;
2115 Type *ResultTy = VectorType::get(VecTy->getVectorElementType(),
2116 VecTy->getVectorNumElements() / Factor);
2117 unsigned NumOfResults =
2118 getTLI()->getTypeLegalizationCost(DL, ResultTy).first *
2119 NumOfLoadsInInterleaveGrp;
2120
2121 // About a half of the loads may be folded in shuffles when we have only
2122 // one result. If we have more than one result, we do not fold loads at all.
2123 unsigned NumOfUnfoldedLoads =
2124 NumOfResults > 1 ? NumOfMemOps : NumOfMemOps / 2;
2125
2126 // Get a number of shuffle operations per result.
2127 unsigned NumOfShufflesPerResult =
2128 std::max((unsigned)1, (unsigned)(NumOfMemOps - 1));
2129
2130 // The SK_MergeTwoSrc shuffle clobbers one of src operands.
2131 // When we have more than one destination, we need additional instructions
2132 // to keep sources.
2133 unsigned NumOfMoves = 0;
2134 if (NumOfResults > 1 && ShuffleKind == TTI::SK_PermuteTwoSrc)
2135 NumOfMoves = NumOfResults * NumOfShufflesPerResult / 2;
2136
2137 int Cost = NumOfResults * NumOfShufflesPerResult * ShuffleCost +
2138 NumOfUnfoldedLoads * MemOpCost + NumOfMoves;
2139
2140 return Cost;
2141 }
2142
2143 // Store.
2144 assert(Opcode == Instruction::Store &&
2145 "Expected Store Instruction at this point");
2146
2147 // There is no strided stores meanwhile. And store can't be folded in
2148 // shuffle.
2149 unsigned NumOfSources = Factor; // The number of values to be merged.
2150 unsigned ShuffleCost =
2151 getShuffleCost(TTI::SK_PermuteTwoSrc, SingleMemOpTy, 0, nullptr);
2152 unsigned NumOfShufflesPerStore = NumOfSources - 1;
2153
2154 // The SK_MergeTwoSrc shuffle clobbers one of src operands.
2155 // We need additional instructions to keep sources.
2156 unsigned NumOfMoves = NumOfMemOps * NumOfShufflesPerStore / 2;
2157 int Cost = NumOfMemOps * (MemOpCost + NumOfShufflesPerStore * ShuffleCost) +
2158 NumOfMoves;
2159 return Cost;
2160}
2161
2162int X86TTIImpl::getInterleavedMemoryOpCost(unsigned Opcode, Type *VecTy,
2163 unsigned Factor,
2164 ArrayRef<unsigned> Indices,
2165 unsigned Alignment,
2166 unsigned AddressSpace) {
2167 auto isSupportedOnAVX512 = [](Type *VecTy, bool &RequiresBW) {
2168 RequiresBW = false;
2169 Type *EltTy = VecTy->getVectorElementType();
2170 if (EltTy->isFloatTy() || EltTy->isDoubleTy() || EltTy->isIntegerTy(64) ||
2171 EltTy->isIntegerTy(32) || EltTy->isPointerTy())
2172 return true;
2173 if (EltTy->isIntegerTy(16) || EltTy->isIntegerTy(8)) {
2174 RequiresBW = true;
2175 return true;
2176 }
2177 return false;
2178 };
2179 bool RequiresBW;
2180 bool HasAVX512Solution = isSupportedOnAVX512(VecTy, RequiresBW);
2181 if (ST->hasAVX512() && HasAVX512Solution && (!RequiresBW || ST->hasBWI()))
2182 return getInterleavedMemoryOpCostAVX512(Opcode, VecTy, Factor, Indices,
2183 Alignment, AddressSpace);
2184 return BaseT::getInterleavedMemoryOpCost(Opcode, VecTy, Factor, Indices,
2185 Alignment, AddressSpace);
2186}