blob: 066d39965f765015d99aaf5ce1206dc35fdf0042 [file] [log] [blame]
Akira Hatanakaecfb8282012-09-22 00:07:12 +00001//===- MipsDSPInstrInfo.td - DSP ASE instructions -*- tablegen ------------*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes Mips DSP ASE instructions.
11//
12//===----------------------------------------------------------------------===//
13
14// ImmLeaf
15def immZExt2 : ImmLeaf<i32, [{return isUInt<2>(Imm);}]>;
16def immZExt3 : ImmLeaf<i32, [{return isUInt<3>(Imm);}]>;
17def immZExt4 : ImmLeaf<i32, [{return isUInt<4>(Imm);}]>;
18def immZExt8 : ImmLeaf<i32, [{return isUInt<8>(Imm);}]>;
19def immZExt10 : ImmLeaf<i32, [{return isUInt<10>(Imm);}]>;
20def immSExt6 : ImmLeaf<i32, [{return isInt<6>(Imm);}]>;
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +000021
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000022// Mips-specific dsp nodes
23def SDT_MipsExtr : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>;
Akira Hatanaka9061a462012-09-27 02:11:20 +000024def SDT_MipsShilo : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
25def SDT_MipsDPA : SDTypeProfile<0, 2, [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>]>;
26
27class MipsDSPBase<string Opc, SDTypeProfile Prof> :
28 SDNode<!strconcat("MipsISD::", Opc), Prof,
29 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000030
31class MipsDSPSideEffectBase<string Opc, SDTypeProfile Prof> :
32 SDNode<!strconcat("MipsISD::", Opc), Prof,
33 [SDNPHasChain, SDNPInGlue, SDNPOutGlue, SDNPSideEffect]>;
34
35def MipsEXTP : MipsDSPSideEffectBase<"EXTP", SDT_MipsExtr>;
36def MipsEXTPDP : MipsDSPSideEffectBase<"EXTPDP", SDT_MipsExtr>;
37def MipsEXTR_S_H : MipsDSPSideEffectBase<"EXTR_S_H", SDT_MipsExtr>;
38def MipsEXTR_W : MipsDSPSideEffectBase<"EXTR_W", SDT_MipsExtr>;
39def MipsEXTR_R_W : MipsDSPSideEffectBase<"EXTR_R_W", SDT_MipsExtr>;
40def MipsEXTR_RS_W : MipsDSPSideEffectBase<"EXTR_RS_W", SDT_MipsExtr>;
41
Akira Hatanaka9061a462012-09-27 02:11:20 +000042def MipsSHILO : MipsDSPBase<"SHILO", SDT_MipsShilo>;
43def MipsMTHLIP : MipsDSPBase<"MTHLIP", SDT_MipsShilo>;
44
45def MipsMULSAQ_S_W_PH : MipsDSPSideEffectBase<"MULSAQ_S_W_PH", SDT_MipsDPA>;
46def MipsMAQ_S_W_PHL : MipsDSPSideEffectBase<"MAQ_S_W_PHL", SDT_MipsDPA>;
47def MipsMAQ_S_W_PHR : MipsDSPSideEffectBase<"MAQ_S_W_PHR", SDT_MipsDPA>;
48def MipsMAQ_SA_W_PHL : MipsDSPSideEffectBase<"MAQ_SA_W_PHL", SDT_MipsDPA>;
49def MipsMAQ_SA_W_PHR : MipsDSPSideEffectBase<"MAQ_SA_W_PHR", SDT_MipsDPA>;
50
51def MipsDPAU_H_QBL : MipsDSPBase<"DPAU_H_QBL", SDT_MipsDPA>;
52def MipsDPAU_H_QBR : MipsDSPBase<"DPAU_H_QBR", SDT_MipsDPA>;
53def MipsDPSU_H_QBL : MipsDSPBase<"DPSU_H_QBL", SDT_MipsDPA>;
54def MipsDPSU_H_QBR : MipsDSPBase<"DPSU_H_QBR", SDT_MipsDPA>;
55def MipsDPAQ_S_W_PH : MipsDSPSideEffectBase<"DPAQ_S_W_PH", SDT_MipsDPA>;
56def MipsDPSQ_S_W_PH : MipsDSPSideEffectBase<"DPSQ_S_W_PH", SDT_MipsDPA>;
57def MipsDPAQ_SA_L_W : MipsDSPSideEffectBase<"DPAQ_SA_L_W", SDT_MipsDPA>;
58def MipsDPSQ_SA_L_W : MipsDSPSideEffectBase<"DPSQ_SA_L_W", SDT_MipsDPA>;
59
60def MipsDPA_W_PH : MipsDSPBase<"DPA_W_PH", SDT_MipsDPA>;
61def MipsDPS_W_PH : MipsDSPBase<"DPS_W_PH", SDT_MipsDPA>;
62def MipsDPAQX_S_W_PH : MipsDSPSideEffectBase<"DPAQX_S_W_PH", SDT_MipsDPA>;
63def MipsDPAQX_SA_W_PH : MipsDSPSideEffectBase<"DPAQX_SA_W_PH", SDT_MipsDPA>;
64def MipsDPAX_W_PH : MipsDSPBase<"DPAX_W_PH", SDT_MipsDPA>;
65def MipsDPSX_W_PH : MipsDSPBase<"DPSX_W_PH", SDT_MipsDPA>;
66def MipsDPSQX_S_W_PH : MipsDSPSideEffectBase<"DPSQX_S_W_PH", SDT_MipsDPA>;
67def MipsDPSQX_SA_W_PH : MipsDSPSideEffectBase<"DPSQX_SA_W_PH", SDT_MipsDPA>;
68def MipsMULSA_W_PH : MipsDSPBase<"MULSA_W_PH", SDT_MipsDPA>;
69
70def MipsMULT : MipsDSPBase<"MULT", SDT_MipsDPA>;
71def MipsMULTU : MipsDSPBase<"MULTU", SDT_MipsDPA>;
72def MipsMADD_DSP : MipsDSPBase<"MADD_DSP", SDT_MipsDPA>;
73def MipsMADDU_DSP : MipsDSPBase<"MADDU_DSP", SDT_MipsDPA>;
74def MipsMSUB_DSP : MipsDSPBase<"MSUB_DSP", SDT_MipsDPA>;
75def MipsMSUBU_DSP : MipsDSPBase<"MSUBU_DSP", SDT_MipsDPA>;
76
77// Flags.
78class IsCommutable {
79 bit isCommutable = 1;
80}
81
82class UseAC {
83 list<Register> Uses = [AC0];
84}
85
Akira Hatanakad09642b2012-09-27 03:13:59 +000086class UseDSPCtrl {
87 list<Register> Uses = [DSPCtrl];
88}
89
90class ClearDefs {
91 list<Register> Defs = [];
92}
93
Akira Hatanaka1babeaa2012-09-27 02:05:42 +000094// Instruction encoding.
Akira Hatanakad09642b2012-09-27 03:13:59 +000095class ADDU_QB_ENC : ADDU_QB_FMT<0b00000>;
96class ADDU_S_QB_ENC : ADDU_QB_FMT<0b00100>;
97class SUBU_QB_ENC : ADDU_QB_FMT<0b00001>;
98class SUBU_S_QB_ENC : ADDU_QB_FMT<0b00101>;
99class ADDQ_PH_ENC : ADDU_QB_FMT<0b01010>;
100class ADDQ_S_PH_ENC : ADDU_QB_FMT<0b01110>;
101class SUBQ_PH_ENC : ADDU_QB_FMT<0b01011>;
102class SUBQ_S_PH_ENC : ADDU_QB_FMT<0b01111>;
103class ADDQ_S_W_ENC : ADDU_QB_FMT<0b10110>;
104class SUBQ_S_W_ENC : ADDU_QB_FMT<0b10111>;
105class ADDSC_ENC : ADDU_QB_FMT<0b10000>;
106class ADDWC_ENC : ADDU_QB_FMT<0b10001>;
107class MODSUB_ENC : ADDU_QB_FMT<0b10010>;
108class RADDU_W_QB_ENC : RADDU_W_QB_FMT<0b10100>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000109class ABSQ_S_PH_ENC : ABSQ_S_PH_R2_FMT<0b01001>;
110class ABSQ_S_W_ENC : ABSQ_S_PH_R2_FMT<0b10001>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000111class PRECRQ_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01100>;
112class PRECRQ_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10100>;
113class PRECRQ_RS_PH_W_ENC : CMP_EQ_QB_R3_FMT<0b10101>;
114class PRECRQU_S_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01111>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000115class PRECEQ_W_PHL_ENC : ABSQ_S_PH_R2_FMT<0b01100>;
116class PRECEQ_W_PHR_ENC : ABSQ_S_PH_R2_FMT<0b01101>;
117class PRECEQU_PH_QBL_ENC : ABSQ_S_PH_R2_FMT<0b00100>;
118class PRECEQU_PH_QBR_ENC : ABSQ_S_PH_R2_FMT<0b00101>;
119class PRECEQU_PH_QBLA_ENC : ABSQ_S_PH_R2_FMT<0b00110>;
120class PRECEQU_PH_QBRA_ENC : ABSQ_S_PH_R2_FMT<0b00111>;
121class PRECEU_PH_QBL_ENC : ABSQ_S_PH_R2_FMT<0b11100>;
122class PRECEU_PH_QBR_ENC : ABSQ_S_PH_R2_FMT<0b11101>;
123class PRECEU_PH_QBLA_ENC : ABSQ_S_PH_R2_FMT<0b11110>;
124class PRECEU_PH_QBRA_ENC : ABSQ_S_PH_R2_FMT<0b11111>;
Akira Hatanaka892b1042012-09-27 19:05:08 +0000125class SHLL_QB_ENC : SHLL_QB_FMT<0b00000>;
126class SHLLV_QB_ENC : SHLL_QB_FMT<0b00010>;
127class SHRL_QB_ENC : SHLL_QB_FMT<0b00001>;
128class SHRLV_QB_ENC : SHLL_QB_FMT<0b00011>;
129class SHLL_PH_ENC : SHLL_QB_FMT<0b01000>;
130class SHLLV_PH_ENC : SHLL_QB_FMT<0b01010>;
131class SHLL_S_PH_ENC : SHLL_QB_FMT<0b01100>;
132class SHLLV_S_PH_ENC : SHLL_QB_FMT<0b01110>;
133class SHRA_PH_ENC : SHLL_QB_FMT<0b01001>;
134class SHRAV_PH_ENC : SHLL_QB_FMT<0b01011>;
135class SHRA_R_PH_ENC : SHLL_QB_FMT<0b01101>;
136class SHRAV_R_PH_ENC : SHLL_QB_FMT<0b01111>;
137class SHLL_S_W_ENC : SHLL_QB_FMT<0b10100>;
138class SHLLV_S_W_ENC : SHLL_QB_FMT<0b10110>;
139class SHRA_R_W_ENC : SHLL_QB_FMT<0b10101>;
140class SHRAV_R_W_ENC : SHLL_QB_FMT<0b10111>;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000141class MULEU_S_PH_QBL_ENC : ADDU_QB_FMT<0b00110>;
142class MULEU_S_PH_QBR_ENC : ADDU_QB_FMT<0b00111>;
143class MULEQ_S_W_PHL_ENC : ADDU_QB_FMT<0b11100>;
144class MULEQ_S_W_PHR_ENC : ADDU_QB_FMT<0b11101>;
145class MULQ_RS_PH_ENC : ADDU_QB_FMT<0b11111>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000146class MULSAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00110>;
147class MAQ_S_W_PHL_ENC : DPA_W_PH_FMT<0b10100>;
148class MAQ_S_W_PHR_ENC : DPA_W_PH_FMT<0b10110>;
149class MAQ_SA_W_PHL_ENC : DPA_W_PH_FMT<0b10000>;
150class MAQ_SA_W_PHR_ENC : DPA_W_PH_FMT<0b10010>;
151class DPAU_H_QBL_ENC : DPA_W_PH_FMT<0b00011>;
152class DPAU_H_QBR_ENC : DPA_W_PH_FMT<0b00111>;
153class DPSU_H_QBL_ENC : DPA_W_PH_FMT<0b01011>;
154class DPSU_H_QBR_ENC : DPA_W_PH_FMT<0b01111>;
155class DPAQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00100>;
156class DPSQ_S_W_PH_ENC : DPA_W_PH_FMT<0b00101>;
157class DPAQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01100>;
158class DPSQ_SA_L_W_ENC : DPA_W_PH_FMT<0b01101>;
159class MULT_DSP_ENC : MULT_FMT<0b000000, 0b011000>;
160class MULTU_DSP_ENC : MULT_FMT<0b000000, 0b011001>;
161class MADD_DSP_ENC : MULT_FMT<0b011100, 0b000000>;
162class MADDU_DSP_ENC : MULT_FMT<0b011100, 0b000001>;
163class MSUB_DSP_ENC : MULT_FMT<0b011100, 0b000100>;
164class MSUBU_DSP_ENC : MULT_FMT<0b011100, 0b000101>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000165class CMPU_EQ_QB_ENC : CMP_EQ_QB_R2_FMT<0b00000>;
166class CMPU_LT_QB_ENC : CMP_EQ_QB_R2_FMT<0b00001>;
167class CMPU_LE_QB_ENC : CMP_EQ_QB_R2_FMT<0b00010>;
168class CMPGU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b00100>;
169class CMPGU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b00101>;
170class CMPGU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b00110>;
171class CMP_EQ_PH_ENC : CMP_EQ_QB_R2_FMT<0b01000>;
172class CMP_LT_PH_ENC : CMP_EQ_QB_R2_FMT<0b01001>;
173class CMP_LE_PH_ENC : CMP_EQ_QB_R2_FMT<0b01010>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000174class BITREV_ENC : ABSQ_S_PH_R2_FMT<0b11011>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000175class PACKRL_PH_ENC : CMP_EQ_QB_R3_FMT<0b01110>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000176class REPL_QB_ENC : REPL_FMT<0b00010>;
177class REPL_PH_ENC : REPL_FMT<0b01010>;
178class REPLV_QB_ENC : ABSQ_S_PH_R2_FMT<0b00011>;
179class REPLV_PH_ENC : ABSQ_S_PH_R2_FMT<0b01011>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000180class PICK_QB_ENC : CMP_EQ_QB_R3_FMT<0b00011>;
181class PICK_PH_ENC : CMP_EQ_QB_R3_FMT<0b01011>;
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000182class BPOSGE32_ENC : BPOSGE32_FMT<0b11100>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000183
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000184class EXTP_ENC : EXTR_W_TY1_FMT<0b00010>;
185class EXTPV_ENC : EXTR_W_TY1_FMT<0b00011>;
186class EXTPDP_ENC : EXTR_W_TY1_FMT<0b01010>;
187class EXTPDPV_ENC : EXTR_W_TY1_FMT<0b01011>;
188class EXTR_W_ENC : EXTR_W_TY1_FMT<0b00000>;
189class EXTRV_W_ENC : EXTR_W_TY1_FMT<0b00001>;
190class EXTR_R_W_ENC : EXTR_W_TY1_FMT<0b00100>;
191class EXTRV_R_W_ENC : EXTR_W_TY1_FMT<0b00101>;
192class EXTR_RS_W_ENC : EXTR_W_TY1_FMT<0b00110>;
193class EXTRV_RS_W_ENC : EXTR_W_TY1_FMT<0b00111>;
194class EXTR_S_H_ENC : EXTR_W_TY1_FMT<0b01110>;
195class EXTRV_S_H_ENC : EXTR_W_TY1_FMT<0b01111>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000196class SHILO_ENC : SHILO_R1_FMT<0b11010>;
197class SHILOV_ENC : SHILO_R2_FMT<0b11011>;
198class MTHLIP_ENC : SHILO_R2_FMT<0b11111>;
199
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000200class RDDSP_ENC : RDDSP_FMT<0b10010>;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000201class ADDU_PH_ENC : ADDU_QB_FMT<0b01000>;
202class ADDU_S_PH_ENC : ADDU_QB_FMT<0b01100>;
203class SUBU_PH_ENC : ADDU_QB_FMT<0b01001>;
204class SUBU_S_PH_ENC : ADDU_QB_FMT<0b01101>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000205class CMPGDU_EQ_QB_ENC : CMP_EQ_QB_R3_FMT<0b11000>;
206class CMPGDU_LT_QB_ENC : CMP_EQ_QB_R3_FMT<0b11001>;
207class CMPGDU_LE_QB_ENC : CMP_EQ_QB_R3_FMT<0b11010>;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000208class ABSQ_S_QB_ENC : ABSQ_S_PH_R2_FMT<0b00001>;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000209class MULQ_S_PH_ENC : ADDU_QB_FMT<0b11110>;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000210class DPA_W_PH_ENC : DPA_W_PH_FMT<0b00000>;
211class DPS_W_PH_ENC : DPA_W_PH_FMT<0b00001>;
212class DPAQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11000>;
213class DPAQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11010>;
214class DPAX_W_PH_ENC : DPA_W_PH_FMT<0b01000>;
215class DPSX_W_PH_ENC : DPA_W_PH_FMT<0b01001>;
216class DPSQX_S_W_PH_ENC : DPA_W_PH_FMT<0b11001>;
217class DPSQX_SA_W_PH_ENC : DPA_W_PH_FMT<0b11011>;
218class MULSA_W_PH_ENC : DPA_W_PH_FMT<0b00010>;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000219class PRECR_QB_PH_ENC : CMP_EQ_QB_R3_FMT<0b01101>;
220class PRECR_SRA_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11110>;
221class PRECR_SRA_R_PH_W_ENC : PRECR_SRA_PH_W_FMT<0b11111>;
Akira Hatanaka892b1042012-09-27 19:05:08 +0000222class SHRA_QB_ENC : SHLL_QB_FMT<0b00100>;
223class SHRAV_QB_ENC : SHLL_QB_FMT<0b00110>;
224class SHRA_R_QB_ENC : SHLL_QB_FMT<0b00101>;
225class SHRAV_R_QB_ENC : SHLL_QB_FMT<0b00111>;
226class SHRL_PH_ENC : SHLL_QB_FMT<0b11001>;
227class SHRLV_PH_ENC : SHLL_QB_FMT<0b11011>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000228
229// Instruction desc.
Akira Hatanakad09642b2012-09-27 03:13:59 +0000230class ADDU_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
231 InstrItinClass itin, RegisterClass RCD,
232 RegisterClass RCS, RegisterClass RCT = RCS> {
233 dag OutOperandList = (outs RCD:$rd);
234 dag InOperandList = (ins RCS:$rs, RCT:$rt);
235 string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
236 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs, RCT:$rt))];
237 InstrItinClass Itinerary = itin;
238 list<Register> Defs = [DSPCtrl];
239}
240
241class RADDU_W_QB_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
242 InstrItinClass itin, RegisterClass RCD,
243 RegisterClass RCS = RCD> {
244 dag OutOperandList = (outs RCD:$rd);
245 dag InOperandList = (ins RCS:$rs);
246 string AsmString = !strconcat(instr_asm, "\t$rd, $rs");
247 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs))];
248 InstrItinClass Itinerary = itin;
249 list<Register> Defs = [DSPCtrl];
250}
251
Akira Hatanakab664ae62012-09-27 03:58:34 +0000252class CMP_EQ_QB_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
253 InstrItinClass itin, RegisterClass RCS,
254 RegisterClass RCT = RCS> {
255 dag OutOperandList = (outs);
256 dag InOperandList = (ins RCS:$rs, RCT:$rt);
257 string AsmString = !strconcat(instr_asm, "\t$rs, $rt");
258 list<dag> Pattern = [(OpNode RCS:$rs, RCT:$rt)];
259 InstrItinClass Itinerary = itin;
260 list<Register> Defs = [DSPCtrl];
261}
262
263class CMP_EQ_QB_R3_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
264 InstrItinClass itin, RegisterClass RCD,
265 RegisterClass RCS, RegisterClass RCT = RCS> {
266 dag OutOperandList = (outs RCD:$rd);
267 dag InOperandList = (ins RCS:$rs, RCT:$rt);
268 string AsmString = !strconcat(instr_asm, "\t$rd, $rs, $rt");
269 list<dag> Pattern = [(set RCD:$rd, (OpNode RCS:$rs, RCT:$rt))];
270 InstrItinClass Itinerary = itin;
271 list<Register> Defs = [DSPCtrl];
272}
273
274class PRECR_SRA_PH_W_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
275 InstrItinClass itin, RegisterClass RCT,
276 RegisterClass RCS = RCT> {
277 dag OutOperandList = (outs RCT:$rt);
278 dag InOperandList = (ins RCS:$rs, shamt:$sa, RCS:$src);
279 string AsmString = !strconcat(instr_asm, "\t$rt, $rs, $sa");
280 list<dag> Pattern = [(set RCT:$rt, (OpNode RCS:$src, RCS:$rs, immZExt5:$sa))];
281 InstrItinClass Itinerary = itin;
282 list<Register> Defs = [DSPCtrl];
283 string Constraints = "$src = $rt";
284}
285
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000286class ABSQ_S_PH_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
287 InstrItinClass itin, RegisterClass RCD,
288 RegisterClass RCT = RCD> {
289 dag OutOperandList = (outs RCD:$rd);
290 dag InOperandList = (ins RCT:$rt);
291 string AsmString = !strconcat(instr_asm, "\t$rd, $rt");
292 list<dag> Pattern = [(set RCD:$rd, (OpNode RCT:$rt))];
293 InstrItinClass Itinerary = itin;
294 list<Register> Defs = [DSPCtrl];
295}
296
297class REPL_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
298 ImmLeaf immPat, InstrItinClass itin, RegisterClass RC> {
299 dag OutOperandList = (outs RC:$rd);
300 dag InOperandList = (ins uimm16:$imm);
301 string AsmString = !strconcat(instr_asm, "\t$rd, $imm");
302 list<dag> Pattern = [(set RC:$rd, (OpNode immPat:$imm))];
303 InstrItinClass Itinerary = itin;
304 list<Register> Defs = [DSPCtrl];
305}
306
Akira Hatanaka892b1042012-09-27 19:05:08 +0000307class SHLL_QB_R3_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
308 InstrItinClass itin, RegisterClass RC> {
309 dag OutOperandList = (outs RC:$rd);
310 dag InOperandList = (ins RC:$rt, CPURegs:$rs_sa);
311 string AsmString = !strconcat(instr_asm, "\t$rd, $rt, $rs_sa");
312 list<dag> Pattern = [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs_sa))];
313 InstrItinClass Itinerary = itin;
314 list<Register> Defs = [DSPCtrl];
315}
316
317class SHLL_QB_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
318 SDPatternOperator ImmPat, InstrItinClass itin,
319 RegisterClass RC> {
320 dag OutOperandList = (outs RC:$rd);
321 dag InOperandList = (ins RC:$rt, uimm16:$rs_sa);
322 string AsmString = !strconcat(instr_asm, "\t$rd, $rt, $rs_sa");
323 list<dag> Pattern = [(set RC:$rd, (OpNode RC:$rt, ImmPat:$rs_sa))];
324 InstrItinClass Itinerary = itin;
325 list<Register> Defs = [DSPCtrl];
326}
327
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000328class EXTR_W_TY1_R2_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
329 InstrItinClass itin> {
330 dag OutOperandList = (outs CPURegs:$rt);
331 dag InOperandList = (ins ACRegs:$ac, CPURegs:$shift_rs);
332 string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
333 InstrItinClass Itinerary = itin;
334 list<Register> Defs = [DSPCtrl];
335}
336
337class EXTR_W_TY1_R1_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
338 InstrItinClass itin> {
339 dag OutOperandList = (outs CPURegs:$rt);
340 dag InOperandList = (ins ACRegs:$ac, uimm16:$shift_rs);
341 string AsmString = !strconcat(instr_asm, "\t$rt, $ac, $shift_rs");
342 InstrItinClass Itinerary = itin;
343 list<Register> Defs = [DSPCtrl];
344}
345
Akira Hatanaka9061a462012-09-27 02:11:20 +0000346class SHILO_R1_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
347 Instruction realinst> :
348 PseudoDSP<(outs), (ins simm16:$shift), [(OpNode immSExt6:$shift)]>,
349 PseudoInstExpansion<(realinst AC0, simm16:$shift)> {
350 list<Register> Defs = [DSPCtrl, AC0];
351 list<Register> Uses = [AC0];
352 InstrItinClass Itinerary = itin;
353}
354
355class SHILO_R1_DESC_BASE<string instr_asm> {
356 dag OutOperandList = (outs ACRegs:$ac);
357 dag InOperandList = (ins simm16:$shift);
358 string AsmString = !strconcat(instr_asm, "\t$ac, $shift");
359}
360
361class SHILO_R2_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
362 Instruction realinst> :
363 PseudoDSP<(outs), (ins CPURegs:$rs), [(OpNode CPURegs:$rs)]>,
364 PseudoInstExpansion<(realinst AC0, CPURegs:$rs)> {
365 list<Register> Defs = [DSPCtrl, AC0];
366 list<Register> Uses = [AC0];
367 InstrItinClass Itinerary = itin;
368}
369
370class SHILO_R2_DESC_BASE<string instr_asm> {
371 dag OutOperandList = (outs ACRegs:$ac);
372 dag InOperandList = (ins CPURegs:$rs);
373 string AsmString = !strconcat(instr_asm, "\t$ac, $rs");
374}
375
376class MTHLIP_DESC_BASE<string instr_asm> {
377 dag OutOperandList = (outs ACRegs:$ac);
378 dag InOperandList = (ins CPURegs:$rs);
379 string AsmString = !strconcat(instr_asm, "\t$rs, $ac");
380}
381
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000382class RDDSP_DESC_BASE<string instr_asm, SDPatternOperator OpNode,
383 InstrItinClass itin> {
384 dag OutOperandList = (outs CPURegs:$rd);
385 dag InOperandList = (ins uimm16:$mask);
386 string AsmString = !strconcat(instr_asm, "\t$rd, $mask");
387 list<dag> Pattern = [(set CPURegs:$rd, (OpNode immZExt10:$mask))];
388 InstrItinClass Itinerary = itin;
389 list<Register> Uses = [DSPCtrl];
390}
391
Akira Hatanaka9061a462012-09-27 02:11:20 +0000392class DPA_W_PH_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
393 Instruction realinst> :
394 PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt),
395 [(OpNode CPURegs:$rs, CPURegs:$rt)]>,
396 PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> {
397 list<Register> Defs = [DSPCtrl, AC0];
398 list<Register> Uses = [AC0];
399 InstrItinClass Itinerary = itin;
400}
401
402class DPA_W_PH_DESC_BASE<string instr_asm> {
403 dag OutOperandList = (outs ACRegs:$ac);
404 dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt);
405 string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
406}
407
408class MULT_PSEUDO_BASE<SDPatternOperator OpNode, InstrItinClass itin,
409 Instruction realinst> :
410 PseudoDSP<(outs), (ins CPURegs:$rs, CPURegs:$rt),
411 [(OpNode CPURegs:$rs, CPURegs:$rt)]>,
412 PseudoInstExpansion<(realinst AC0, CPURegs:$rs, CPURegs:$rt)> {
413 list<Register> Defs = [DSPCtrl, AC0];
414 InstrItinClass Itinerary = itin;
415}
416
417class MULT_DESC_BASE<string instr_asm> {
418 dag OutOperandList = (outs ACRegs:$ac);
419 dag InOperandList = (ins CPURegs:$rs, CPURegs:$rt);
420 string AsmString = !strconcat(instr_asm, "\t$ac, $rs, $rt");
421}
422
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000423class BPOSGE32_PSEUDO_DESC_BASE<SDPatternOperator OpNode, InstrItinClass itin> :
424 MipsPseudo<(outs CPURegs:$dst), (ins), "", [(set CPURegs:$dst, (OpNode))]> {
425 list<Register> Uses = [DSPCtrl];
426 bit usesCustomInserter = 1;
427}
428
429class BPOSGE32_DESC_BASE<string instr_asm, InstrItinClass itin> {
430 dag OutOperandList = (outs);
431 dag InOperandList = (ins brtarget:$offset);
432 string AsmString = !strconcat(instr_asm, "\t$offset");
433 InstrItinClass Itinerary = itin;
434 list<Register> Uses = [DSPCtrl];
435 bit isBranch = 1;
436 bit isTerminator = 1;
437 bit hasDelaySlot = 1;
438}
439
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000440//===----------------------------------------------------------------------===//
441// MIPS DSP Rev 1
442//===----------------------------------------------------------------------===//
443
Akira Hatanakad09642b2012-09-27 03:13:59 +0000444// Addition/subtraction
445class ADDU_QB_DESC : ADDU_QB_DESC_BASE<"addu.qb", int_mips_addu_qb, NoItinerary,
446 DSPRegs, DSPRegs>, IsCommutable;
447
448class ADDU_S_QB_DESC : ADDU_QB_DESC_BASE<"addu_s.qb", int_mips_addu_s_qb,
449 NoItinerary, DSPRegs, DSPRegs>,
450 IsCommutable;
451
452class SUBU_QB_DESC : ADDU_QB_DESC_BASE<"subu.qb", int_mips_subu_qb, NoItinerary,
453 DSPRegs, DSPRegs>;
454
455class SUBU_S_QB_DESC : ADDU_QB_DESC_BASE<"subu_s.qb", int_mips_subu_s_qb,
456 NoItinerary, DSPRegs, DSPRegs>;
457
458class ADDQ_PH_DESC : ADDU_QB_DESC_BASE<"addq.ph", int_mips_addq_ph, NoItinerary,
459 DSPRegs, DSPRegs>, IsCommutable;
460
461class ADDQ_S_PH_DESC : ADDU_QB_DESC_BASE<"addq_s.ph", int_mips_addq_s_ph,
462 NoItinerary, DSPRegs, DSPRegs>,
463 IsCommutable;
464
465class SUBQ_PH_DESC : ADDU_QB_DESC_BASE<"subq.ph", int_mips_subq_ph, NoItinerary,
466 DSPRegs, DSPRegs>;
467
468class SUBQ_S_PH_DESC : ADDU_QB_DESC_BASE<"subq_s.ph", int_mips_subq_s_ph,
469 NoItinerary, DSPRegs, DSPRegs>;
470
471class ADDQ_S_W_DESC : ADDU_QB_DESC_BASE<"addq_s.w", int_mips_addq_s_w,
472 NoItinerary, CPURegs, CPURegs>,
473 IsCommutable;
474
475class SUBQ_S_W_DESC : ADDU_QB_DESC_BASE<"subq_s.w", int_mips_subq_s_w,
476 NoItinerary, CPURegs, CPURegs>;
477
478class ADDSC_DESC : ADDU_QB_DESC_BASE<"addsc", int_mips_addsc, NoItinerary,
479 CPURegs, CPURegs>, IsCommutable;
480
481class ADDWC_DESC : ADDU_QB_DESC_BASE<"addwc", int_mips_addwc, NoItinerary,
482 CPURegs, CPURegs>,
483 IsCommutable, UseDSPCtrl;
484
485class MODSUB_DESC : ADDU_QB_DESC_BASE<"modsub", int_mips_modsub, NoItinerary,
486 CPURegs, CPURegs>, ClearDefs;
487
488class RADDU_W_QB_DESC : RADDU_W_QB_DESC_BASE<"raddu.w.qb", int_mips_raddu_w_qb,
489 NoItinerary, CPURegs, DSPRegs>,
490 ClearDefs;
491
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000492// Absolute value
493class ABSQ_S_PH_DESC : ABSQ_S_PH_R2_DESC_BASE<"absq_s.ph", int_mips_absq_s_ph,
494 NoItinerary, DSPRegs>;
495
496class ABSQ_S_W_DESC : ABSQ_S_PH_R2_DESC_BASE<"absq_s.w", int_mips_absq_s_w,
497 NoItinerary, CPURegs>;
498
Akira Hatanakab664ae62012-09-27 03:58:34 +0000499// Precision reduce/expand
500class PRECRQ_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.qb.ph",
501 int_mips_precrq_qb_ph,
502 NoItinerary, DSPRegs, DSPRegs>,
503 ClearDefs;
504
505class PRECRQ_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq.ph.w",
506 int_mips_precrq_ph_w,
507 NoItinerary, DSPRegs, CPURegs>,
508 ClearDefs;
509
510class PRECRQ_RS_PH_W_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrq_rs.ph.w",
511 int_mips_precrq_rs_ph_w,
512 NoItinerary, DSPRegs,
513 CPURegs>;
514
515class PRECRQU_S_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precrqu_s.qb.ph",
516 int_mips_precrqu_s_qb_ph,
517 NoItinerary, DSPRegs,
518 DSPRegs>;
519
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000520class PRECEQ_W_PHL_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceq.w.phl",
521 int_mips_preceq_w_phl,
522 NoItinerary, CPURegs, DSPRegs>,
523 ClearDefs;
524
525class PRECEQ_W_PHR_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceq.w.phr",
526 int_mips_preceq_w_phr,
527 NoItinerary, CPURegs, DSPRegs>,
528 ClearDefs;
529
530class PRECEQU_PH_QBL_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbl",
531 int_mips_precequ_ph_qbl,
532 NoItinerary, DSPRegs>,
533 ClearDefs;
534
535class PRECEQU_PH_QBR_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbr",
536 int_mips_precequ_ph_qbr,
537 NoItinerary, DSPRegs>,
538 ClearDefs;
539
540class PRECEQU_PH_QBLA_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbla",
541 int_mips_precequ_ph_qbla,
542 NoItinerary, DSPRegs>,
543 ClearDefs;
544
545class PRECEQU_PH_QBRA_DESC : ABSQ_S_PH_R2_DESC_BASE<"precequ.ph.qbra",
546 int_mips_precequ_ph_qbra,
547 NoItinerary, DSPRegs>,
548 ClearDefs;
549
550class PRECEU_PH_QBL_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbl",
551 int_mips_preceu_ph_qbl,
552 NoItinerary, DSPRegs>,
553 ClearDefs;
554
555class PRECEU_PH_QBR_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbr",
556 int_mips_preceu_ph_qbr,
557 NoItinerary, DSPRegs>,
558 ClearDefs;
559
560class PRECEU_PH_QBLA_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbla",
561 int_mips_preceu_ph_qbla,
562 NoItinerary, DSPRegs>,
563 ClearDefs;
564
565class PRECEU_PH_QBRA_DESC : ABSQ_S_PH_R2_DESC_BASE<"preceu.ph.qbra",
566 int_mips_preceu_ph_qbra,
567 NoItinerary, DSPRegs>,
568 ClearDefs;
569
Akira Hatanaka892b1042012-09-27 19:05:08 +0000570// Shift
571class SHLL_QB_DESC : SHLL_QB_R2_DESC_BASE<"shll.qb", int_mips_shll_qb, immZExt3,
572 NoItinerary, DSPRegs>;
573
574class SHLLV_QB_DESC : SHLL_QB_R3_DESC_BASE<"shllv.qb", int_mips_shll_qb,
575 NoItinerary, DSPRegs>;
576
577class SHRL_QB_DESC : SHLL_QB_R2_DESC_BASE<"shrl.qb", int_mips_shrl_qb, immZExt3,
578 NoItinerary, DSPRegs>, ClearDefs;
579
580class SHRLV_QB_DESC : SHLL_QB_R3_DESC_BASE<"shrlv.qb", int_mips_shrl_qb,
581 NoItinerary, DSPRegs>, ClearDefs;
582
583class SHLL_PH_DESC : SHLL_QB_R2_DESC_BASE<"shll.ph", int_mips_shll_ph, immZExt4,
584 NoItinerary, DSPRegs>;
585
586class SHLLV_PH_DESC : SHLL_QB_R3_DESC_BASE<"shllv.ph", int_mips_shll_ph,
587 NoItinerary, DSPRegs>;
588
589class SHLL_S_PH_DESC : SHLL_QB_R2_DESC_BASE<"shll_s.ph", int_mips_shll_s_ph,
590 immZExt4, NoItinerary, DSPRegs>;
591
592class SHLLV_S_PH_DESC : SHLL_QB_R3_DESC_BASE<"shllv_s.ph", int_mips_shll_s_ph,
593 NoItinerary, DSPRegs>;
594
595class SHRA_PH_DESC : SHLL_QB_R2_DESC_BASE<"shra.ph", int_mips_shra_ph, immZExt4,
596 NoItinerary, DSPRegs>, ClearDefs;
597
598class SHRAV_PH_DESC : SHLL_QB_R3_DESC_BASE<"shrav.ph", int_mips_shra_ph,
599 NoItinerary, DSPRegs>, ClearDefs;
600
601class SHRA_R_PH_DESC : SHLL_QB_R2_DESC_BASE<"shra_r.ph", int_mips_shra_r_ph,
602 immZExt4, NoItinerary, DSPRegs>,
603 ClearDefs;
604
605class SHRAV_R_PH_DESC : SHLL_QB_R3_DESC_BASE<"shrav_r.ph", int_mips_shra_r_ph,
606 NoItinerary, DSPRegs>, ClearDefs;
607
608class SHLL_S_W_DESC : SHLL_QB_R2_DESC_BASE<"shll_s.w", int_mips_shll_s_w,
609 immZExt5, NoItinerary, CPURegs>;
610
611class SHLLV_S_W_DESC : SHLL_QB_R3_DESC_BASE<"shllv_s.w", int_mips_shll_s_w,
612 NoItinerary, CPURegs>;
613
614class SHRA_R_W_DESC : SHLL_QB_R2_DESC_BASE<"shra_r.w", int_mips_shra_r_w,
615 immZExt5, NoItinerary, CPURegs>,
616 ClearDefs;
617
618class SHRAV_R_W_DESC : SHLL_QB_R3_DESC_BASE<"shrav_r.w", int_mips_shra_r_w,
619 NoItinerary, CPURegs>;
620
Akira Hatanaka9061a462012-09-27 02:11:20 +0000621// Multiplication
Akira Hatanakad09642b2012-09-27 03:13:59 +0000622class MULEU_S_PH_QBL_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbl",
623 int_mips_muleu_s_ph_qbl,
624 NoItinerary, DSPRegs, DSPRegs>;
625
626class MULEU_S_PH_QBR_DESC : ADDU_QB_DESC_BASE<"muleu_s.ph.qbr",
627 int_mips_muleu_s_ph_qbr,
628 NoItinerary, DSPRegs, DSPRegs>;
629
630class MULEQ_S_W_PHL_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phl",
631 int_mips_muleq_s_w_phl,
632 NoItinerary, CPURegs, DSPRegs>,
633 IsCommutable;
634
635class MULEQ_S_W_PHR_DESC : ADDU_QB_DESC_BASE<"muleq_s.w.phr",
636 int_mips_muleq_s_w_phr,
637 NoItinerary, CPURegs, DSPRegs>,
638 IsCommutable;
639
640class MULQ_RS_PH_DESC : ADDU_QB_DESC_BASE<"mulq_rs.ph", int_mips_mulq_rs_ph,
641 NoItinerary, DSPRegs, DSPRegs>,
642 IsCommutable;
643
Akira Hatanaka9061a462012-09-27 02:11:20 +0000644class MULSAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsaq_s.w.ph">;
645
646class MAQ_S_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phl">;
647
648class MAQ_S_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_s.w.phr">;
649
650class MAQ_SA_W_PHL_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phl">;
651
652class MAQ_SA_W_PHR_DESC : DPA_W_PH_DESC_BASE<"maq_sa.w.phr">;
653
654// Dot product with accumulate/subtract
655class DPAU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbl">;
656
657class DPAU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpau.h.qbr">;
658
659class DPSU_H_QBL_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbl">;
660
661class DPSU_H_QBR_DESC : DPA_W_PH_DESC_BASE<"dpsu.h.qbr">;
662
663class DPAQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaq_s.w.ph">;
664
665class DPSQ_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsq_s.w.ph">;
666
667class DPAQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpaq_sa.l.w">;
668
669class DPSQ_SA_L_W_DESC : DPA_W_PH_DESC_BASE<"dpsq_sa.l.w">;
670
671class MULT_DSP_DESC : MULT_DESC_BASE<"mult">;
672
673class MULTU_DSP_DESC : MULT_DESC_BASE<"multu">;
674
675class MADD_DSP_DESC : MULT_DESC_BASE<"madd">;
676
677class MADDU_DSP_DESC : MULT_DESC_BASE<"maddu">;
678
679class MSUB_DSP_DESC : MULT_DESC_BASE<"msub">;
680
681class MSUBU_DSP_DESC : MULT_DESC_BASE<"msubu">;
682
Akira Hatanakab664ae62012-09-27 03:58:34 +0000683// Comparison
684class CMPU_EQ_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.eq.qb",
685 int_mips_cmpu_eq_qb, NoItinerary,
686 DSPRegs>, IsCommutable;
687
688class CMPU_LT_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.lt.qb",
689 int_mips_cmpu_lt_qb, NoItinerary,
690 DSPRegs>, IsCommutable;
691
692class CMPU_LE_QB_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmpu.le.qb",
693 int_mips_cmpu_le_qb, NoItinerary,
694 DSPRegs>, IsCommutable;
695
696class CMPGU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.eq.qb",
697 int_mips_cmpgu_eq_qb,
698 NoItinerary, CPURegs, DSPRegs>,
699 IsCommutable;
700
701class CMPGU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.lt.qb",
702 int_mips_cmpgu_lt_qb,
703 NoItinerary, CPURegs, DSPRegs>,
704 IsCommutable;
705
706class CMPGU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgu.le.qb",
707 int_mips_cmpgu_le_qb,
708 NoItinerary, CPURegs, DSPRegs>,
709 IsCommutable;
710
711class CMP_EQ_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.eq.ph", int_mips_cmp_eq_ph,
712 NoItinerary, DSPRegs>,
713 IsCommutable;
714
715class CMP_LT_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.lt.ph", int_mips_cmp_lt_ph,
716 NoItinerary, DSPRegs>,
717 IsCommutable;
718
719class CMP_LE_PH_DESC : CMP_EQ_QB_R2_DESC_BASE<"cmp.le.ph", int_mips_cmp_le_ph,
720 NoItinerary, DSPRegs>,
721 IsCommutable;
722
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000723// Misc
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000724class BITREV_DESC : ABSQ_S_PH_R2_DESC_BASE<"bitrev", int_mips_bitrev,
725 NoItinerary, CPURegs>, ClearDefs;
726
Akira Hatanakab664ae62012-09-27 03:58:34 +0000727class PACKRL_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"packrl.ph", int_mips_packrl_ph,
728 NoItinerary, DSPRegs, DSPRegs>,
729 ClearDefs;
730
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000731class REPL_QB_DESC : REPL_DESC_BASE<"repl.qb", int_mips_repl_qb, immZExt8,
732 NoItinerary, DSPRegs>, ClearDefs;
733
734class REPL_PH_DESC : REPL_DESC_BASE<"repl.ph", int_mips_repl_ph, immZExt10,
735 NoItinerary, DSPRegs>, ClearDefs;
736
737class REPLV_QB_DESC : ABSQ_S_PH_R2_DESC_BASE<"replv.qb", int_mips_repl_qb,
738 NoItinerary, DSPRegs, CPURegs>,
739 ClearDefs;
740
741class REPLV_PH_DESC : ABSQ_S_PH_R2_DESC_BASE<"replv.ph", int_mips_repl_ph,
742 NoItinerary, DSPRegs, CPURegs>,
743 ClearDefs;
744
Akira Hatanakab664ae62012-09-27 03:58:34 +0000745class PICK_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.qb", int_mips_pick_qb,
746 NoItinerary, DSPRegs, DSPRegs>,
747 ClearDefs, UseDSPCtrl;
748
749class PICK_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"pick.ph", int_mips_pick_ph,
750 NoItinerary, DSPRegs, DSPRegs>,
751 ClearDefs, UseDSPCtrl;
752
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000753class BPOSGE32_DESC : BPOSGE32_DESC_BASE<"bposge32", NoItinerary>;
754
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000755// Extr
756class EXTP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extp", MipsEXTP, NoItinerary>;
757
758class EXTPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpv", MipsEXTP, NoItinerary>;
759
760class EXTPDP_DESC : EXTR_W_TY1_R1_DESC_BASE<"extpdp", MipsEXTPDP, NoItinerary>;
761
762class EXTPDPV_DESC : EXTR_W_TY1_R2_DESC_BASE<"extpdpv", MipsEXTPDP,
763 NoItinerary>;
764
765class EXTR_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr.w", MipsEXTR_W, NoItinerary>;
766
767class EXTRV_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv.w", MipsEXTR_W,
768 NoItinerary>;
769
770class EXTR_R_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_r.w", MipsEXTR_R_W,
771 NoItinerary>;
772
773class EXTRV_R_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_r.w", MipsEXTR_R_W,
774 NoItinerary>;
775
776class EXTR_RS_W_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_rs.w", MipsEXTR_RS_W,
777 NoItinerary>;
778
779class EXTRV_RS_W_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_rs.w", MipsEXTR_RS_W,
780 NoItinerary>;
781
782class EXTR_S_H_DESC : EXTR_W_TY1_R1_DESC_BASE<"extr_s.h", MipsEXTR_S_H,
783 NoItinerary>;
784
785class EXTRV_S_H_DESC : EXTR_W_TY1_R2_DESC_BASE<"extrv_s.h", MipsEXTR_S_H,
786 NoItinerary>;
787
Akira Hatanaka9061a462012-09-27 02:11:20 +0000788class SHILO_DESC : SHILO_R1_DESC_BASE<"shilo">;
789
790class SHILOV_DESC : SHILO_R2_DESC_BASE<"shilov">;
791
792class MTHLIP_DESC : MTHLIP_DESC_BASE<"mthlip">;
793
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000794class RDDSP_DESC : RDDSP_DESC_BASE<"rddsp", int_mips_rddsp, NoItinerary>;
795
Akira Hatanaka9061a462012-09-27 02:11:20 +0000796//===----------------------------------------------------------------------===//
797// MIPS DSP Rev 2
Akira Hatanakad09642b2012-09-27 03:13:59 +0000798// Addition/subtraction
799class ADDU_PH_DESC : ADDU_QB_DESC_BASE<"addu.ph", int_mips_addu_ph, NoItinerary,
800 DSPRegs, DSPRegs>, IsCommutable;
801
802class ADDU_S_PH_DESC : ADDU_QB_DESC_BASE<"addu_s.ph", int_mips_addu_s_ph,
803 NoItinerary, DSPRegs, DSPRegs>,
804 IsCommutable;
805
806class SUBU_PH_DESC : ADDU_QB_DESC_BASE<"subu.ph", int_mips_subu_ph, NoItinerary,
807 DSPRegs, DSPRegs>;
808
809class SUBU_S_PH_DESC : ADDU_QB_DESC_BASE<"subu_s.ph", int_mips_subu_s_ph,
810 NoItinerary, DSPRegs, DSPRegs>;
811
Akira Hatanakab664ae62012-09-27 03:58:34 +0000812// Comparison
813class CMPGDU_EQ_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.eq.qb",
814 int_mips_cmpgdu_eq_qb,
815 NoItinerary, CPURegs, DSPRegs>,
816 IsCommutable;
817
818class CMPGDU_LT_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.lt.qb",
819 int_mips_cmpgdu_lt_qb,
820 NoItinerary, CPURegs, DSPRegs>,
821 IsCommutable;
822
823class CMPGDU_LE_QB_DESC : CMP_EQ_QB_R3_DESC_BASE<"cmpgdu.le.qb",
824 int_mips_cmpgdu_le_qb,
825 NoItinerary, CPURegs, DSPRegs>,
826 IsCommutable;
827
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000828// Absolute
829class ABSQ_S_QB_DESC : ABSQ_S_PH_R2_DESC_BASE<"absq_s.qb", int_mips_absq_s_qb,
830 NoItinerary, DSPRegs>;
831
Akira Hatanakad09642b2012-09-27 03:13:59 +0000832// Multiplication
833class MULQ_S_PH_DESC : ADDU_QB_DESC_BASE<"mulq_s.ph", int_mips_mulq_s_ph,
834 NoItinerary, DSPRegs, DSPRegs>,
835 IsCommutable;
836
Akira Hatanaka9061a462012-09-27 02:11:20 +0000837// Dot product with accumulate/subtract
838class DPA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpa.w.ph">;
839
840class DPS_W_PH_DESC : DPA_W_PH_DESC_BASE<"dps.w.ph">;
841
842class DPAQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_s.w.ph">;
843
844class DPAQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpaqx_sa.w.ph">;
845
846class DPAX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpax.w.ph">;
847
848class DPSX_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsx.w.ph">;
849
850class DPSQX_S_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_s.w.ph">;
851
852class DPSQX_SA_W_PH_DESC : DPA_W_PH_DESC_BASE<"dpsqx_sa.w.ph">;
853
854class MULSA_W_PH_DESC : DPA_W_PH_DESC_BASE<"mulsa.w.ph">;
855
Akira Hatanakab664ae62012-09-27 03:58:34 +0000856// Precision reduce/expand
857class PRECR_QB_PH_DESC : CMP_EQ_QB_R3_DESC_BASE<"precr.qb.ph",
858 int_mips_precr_qb_ph,
859 NoItinerary, DSPRegs, DSPRegs>;
860
861class PRECR_SRA_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra.ph.w",
862 int_mips_precr_sra_ph_w,
863 NoItinerary, DSPRegs,
864 CPURegs>, ClearDefs;
865
866class PRECR_SRA_R_PH_W_DESC : PRECR_SRA_PH_W_DESC_BASE<"precr_sra_r.ph.w",
867 int_mips_precr_sra_r_ph_w,
868 NoItinerary, DSPRegs,
869 CPURegs>, ClearDefs;
870
Akira Hatanaka892b1042012-09-27 19:05:08 +0000871// Shift
872class SHRA_QB_DESC : SHLL_QB_R2_DESC_BASE<"shra.qb", int_mips_shra_qb, immZExt3,
873 NoItinerary, DSPRegs>, ClearDefs;
874
875class SHRAV_QB_DESC : SHLL_QB_R3_DESC_BASE<"shrav.qb", int_mips_shra_qb,
876 NoItinerary, DSPRegs>, ClearDefs;
877
878class SHRA_R_QB_DESC : SHLL_QB_R2_DESC_BASE<"shra_r.qb", int_mips_shra_r_qb,
879 immZExt3, NoItinerary, DSPRegs>,
880 ClearDefs;
881
882class SHRAV_R_QB_DESC : SHLL_QB_R3_DESC_BASE<"shrav_r.qb", int_mips_shra_r_qb,
883 NoItinerary, DSPRegs>, ClearDefs;
884
885class SHRL_PH_DESC : SHLL_QB_R2_DESC_BASE<"shrl.ph", int_mips_shrl_ph, immZExt4,
886 NoItinerary, DSPRegs>, ClearDefs;
887
888class SHRLV_PH_DESC : SHLL_QB_R3_DESC_BASE<"shrlv.ph", int_mips_shrl_ph,
889 NoItinerary, DSPRegs>, ClearDefs;
890
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000891// Pseudos.
892def BPOSGE32_PSEUDO : BPOSGE32_PSEUDO_DESC_BASE<int_mips_bposge32, NoItinerary>;
893
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000894// Instruction defs.
895// MIPS DSP Rev 1
Akira Hatanakad09642b2012-09-27 03:13:59 +0000896def ADDU_QB : ADDU_QB_ENC, ADDU_QB_DESC;
897def ADDU_S_QB : ADDU_S_QB_ENC, ADDU_S_QB_DESC;
898def SUBU_QB : SUBU_QB_ENC, SUBU_QB_DESC;
899def SUBU_S_QB : SUBU_S_QB_ENC, SUBU_S_QB_DESC;
900def ADDQ_PH : ADDQ_PH_ENC, ADDQ_PH_DESC;
901def ADDQ_S_PH : ADDQ_S_PH_ENC, ADDQ_S_PH_DESC;
902def SUBQ_PH : SUBQ_PH_ENC, SUBQ_PH_DESC;
903def SUBQ_S_PH : SUBQ_S_PH_ENC, SUBQ_S_PH_DESC;
904def ADDQ_S_W : ADDQ_S_W_ENC, ADDQ_S_W_DESC;
905def SUBQ_S_W : SUBQ_S_W_ENC, SUBQ_S_W_DESC;
906def ADDSC : ADDSC_ENC, ADDSC_DESC;
907def ADDWC : ADDWC_ENC, ADDWC_DESC;
908def MODSUB : MODSUB_ENC, MODSUB_DESC;
909def RADDU_W_QB : RADDU_W_QB_ENC, RADDU_W_QB_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000910def ABSQ_S_PH : ABSQ_S_PH_ENC, ABSQ_S_PH_DESC;
911def ABSQ_S_W : ABSQ_S_W_ENC, ABSQ_S_W_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000912def PRECRQ_QB_PH : PRECRQ_QB_PH_ENC, PRECRQ_QB_PH_DESC;
913def PRECRQ_PH_W : PRECRQ_PH_W_ENC, PRECRQ_PH_W_DESC;
914def PRECRQ_RS_PH_W : PRECRQ_RS_PH_W_ENC, PRECRQ_RS_PH_W_DESC;
915def PRECRQU_S_QB_PH : PRECRQU_S_QB_PH_ENC, PRECRQU_S_QB_PH_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000916def PRECEQ_W_PHL : PRECEQ_W_PHL_ENC, PRECEQ_W_PHL_DESC;
917def PRECEQ_W_PHR : PRECEQ_W_PHR_ENC, PRECEQ_W_PHR_DESC;
918def PRECEQU_PH_QBL : PRECEQU_PH_QBL_ENC, PRECEQU_PH_QBL_DESC;
919def PRECEQU_PH_QBR : PRECEQU_PH_QBR_ENC, PRECEQU_PH_QBR_DESC;
920def PRECEQU_PH_QBLA : PRECEQU_PH_QBLA_ENC, PRECEQU_PH_QBLA_DESC;
921def PRECEQU_PH_QBRA : PRECEQU_PH_QBRA_ENC, PRECEQU_PH_QBRA_DESC;
922def PRECEU_PH_QBL : PRECEU_PH_QBL_ENC, PRECEU_PH_QBL_DESC;
923def PRECEU_PH_QBR : PRECEU_PH_QBR_ENC, PRECEU_PH_QBR_DESC;
924def PRECEU_PH_QBLA : PRECEU_PH_QBLA_ENC, PRECEU_PH_QBLA_DESC;
925def PRECEU_PH_QBRA : PRECEU_PH_QBRA_ENC, PRECEU_PH_QBRA_DESC;
Akira Hatanaka892b1042012-09-27 19:05:08 +0000926def SHLL_QB : SHLL_QB_ENC, SHLL_QB_DESC;
927def SHLLV_QB : SHLLV_QB_ENC, SHLLV_QB_DESC;
928def SHRL_QB : SHRL_QB_ENC, SHRL_QB_DESC;
929def SHRLV_QB : SHRLV_QB_ENC, SHRLV_QB_DESC;
930def SHLL_PH : SHLL_PH_ENC, SHLL_PH_DESC;
931def SHLLV_PH : SHLLV_PH_ENC, SHLLV_PH_DESC;
932def SHLL_S_PH : SHLL_S_PH_ENC, SHLL_S_PH_DESC;
933def SHLLV_S_PH : SHLLV_S_PH_ENC, SHLLV_S_PH_DESC;
934def SHRA_PH : SHRA_PH_ENC, SHRA_PH_DESC;
935def SHRAV_PH : SHRAV_PH_ENC, SHRAV_PH_DESC;
936def SHRA_R_PH : SHRA_R_PH_ENC, SHRA_R_PH_DESC;
937def SHRAV_R_PH : SHRAV_R_PH_ENC, SHRAV_R_PH_DESC;
938def SHLL_S_W : SHLL_S_W_ENC, SHLL_S_W_DESC;
939def SHLLV_S_W : SHLLV_S_W_ENC, SHLLV_S_W_DESC;
940def SHRA_R_W : SHRA_R_W_ENC, SHRA_R_W_DESC;
941def SHRAV_R_W : SHRAV_R_W_ENC, SHRAV_R_W_DESC;
Akira Hatanakad09642b2012-09-27 03:13:59 +0000942def MULEU_S_PH_QBL : MULEU_S_PH_QBL_ENC, MULEU_S_PH_QBL_DESC;
943def MULEU_S_PH_QBR : MULEU_S_PH_QBR_ENC, MULEU_S_PH_QBR_DESC;
944def MULEQ_S_W_PHL : MULEQ_S_W_PHL_ENC, MULEQ_S_W_PHL_DESC;
945def MULEQ_S_W_PHR : MULEQ_S_W_PHR_ENC, MULEQ_S_W_PHR_DESC;
946def MULQ_RS_PH : MULQ_RS_PH_ENC, MULQ_RS_PH_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000947def MULSAQ_S_W_PH : MULSAQ_S_W_PH_ENC, MULSAQ_S_W_PH_DESC;
948def MAQ_S_W_PHL : MAQ_S_W_PHL_ENC, MAQ_S_W_PHL_DESC;
949def MAQ_S_W_PHR : MAQ_S_W_PHR_ENC, MAQ_S_W_PHR_DESC;
950def MAQ_SA_W_PHL : MAQ_SA_W_PHL_ENC, MAQ_SA_W_PHL_DESC;
951def MAQ_SA_W_PHR : MAQ_SA_W_PHR_ENC, MAQ_SA_W_PHR_DESC;
952def DPAU_H_QBL : DPAU_H_QBL_ENC, DPAU_H_QBL_DESC;
953def DPAU_H_QBR : DPAU_H_QBR_ENC, DPAU_H_QBR_DESC;
954def DPSU_H_QBL : DPSU_H_QBL_ENC, DPSU_H_QBL_DESC;
955def DPSU_H_QBR : DPSU_H_QBR_ENC, DPSU_H_QBR_DESC;
956def DPAQ_S_W_PH : DPAQ_S_W_PH_ENC, DPAQ_S_W_PH_DESC;
957def DPSQ_S_W_PH : DPSQ_S_W_PH_ENC, DPSQ_S_W_PH_DESC;
958def DPAQ_SA_L_W : DPAQ_SA_L_W_ENC, DPAQ_SA_L_W_DESC;
959def DPSQ_SA_L_W : DPSQ_SA_L_W_ENC, DPSQ_SA_L_W_DESC;
960def MULT_DSP : MULT_DSP_ENC, MULT_DSP_DESC;
961def MULTU_DSP : MULTU_DSP_ENC, MULTU_DSP_DESC;
962def MADD_DSP : MADD_DSP_ENC, MADD_DSP_DESC;
963def MADDU_DSP : MADDU_DSP_ENC, MADDU_DSP_DESC;
964def MSUB_DSP : MSUB_DSP_ENC, MSUB_DSP_DESC;
965def MSUBU_DSP : MSUBU_DSP_ENC, MSUBU_DSP_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000966def CMPU_EQ_QB : CMPU_EQ_QB_ENC, CMPU_EQ_QB_DESC;
967def CMPU_LT_QB : CMPU_LT_QB_ENC, CMPU_LT_QB_DESC;
968def CMPU_LE_QB : CMPU_LE_QB_ENC, CMPU_LE_QB_DESC;
969def CMPGU_EQ_QB : CMPGU_EQ_QB_ENC, CMPGU_EQ_QB_DESC;
970def CMPGU_LT_QB : CMPGU_LT_QB_ENC, CMPGU_LT_QB_DESC;
971def CMPGU_LE_QB : CMPGU_LE_QB_ENC, CMPGU_LE_QB_DESC;
972def CMP_EQ_PH : CMP_EQ_PH_ENC, CMP_EQ_PH_DESC;
973def CMP_LT_PH : CMP_LT_PH_ENC, CMP_LT_PH_DESC;
974def CMP_LE_PH : CMP_LE_PH_ENC, CMP_LE_PH_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000975def BITREV : BITREV_ENC, BITREV_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000976def PACKRL_PH : PACKRL_PH_ENC, PACKRL_PH_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +0000977def REPL_QB : REPL_QB_ENC, REPL_QB_DESC;
978def REPL_PH : REPL_PH_ENC, REPL_PH_DESC;
979def REPLV_QB : REPLV_QB_ENC, REPLV_QB_DESC;
980def REPLV_PH : REPLV_PH_ENC, REPLV_PH_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +0000981def PICK_QB : PICK_QB_ENC, PICK_QB_DESC;
982def PICK_PH : PICK_PH_ENC, PICK_PH_DESC;
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000983def BPOSGE32 : BPOSGE32_ENC, BPOSGE32_DESC;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000984def EXTP : EXTP_ENC, EXTP_DESC;
985def EXTPV : EXTPV_ENC, EXTPV_DESC;
986def EXTPDP : EXTPDP_ENC, EXTPDP_DESC;
987def EXTPDPV : EXTPDPV_ENC, EXTPDPV_DESC;
988def EXTR_W : EXTR_W_ENC, EXTR_W_DESC;
989def EXTRV_W : EXTRV_W_ENC, EXTRV_W_DESC;
990def EXTR_R_W : EXTR_R_W_ENC, EXTR_R_W_DESC;
991def EXTRV_R_W : EXTRV_R_W_ENC, EXTRV_R_W_DESC;
992def EXTR_RS_W : EXTR_RS_W_ENC, EXTR_RS_W_DESC;
993def EXTRV_RS_W : EXTRV_RS_W_ENC, EXTRV_RS_W_DESC;
994def EXTR_S_H : EXTR_S_H_ENC, EXTR_S_H_DESC;
995def EXTRV_S_H : EXTRV_S_H_ENC, EXTRV_S_H_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +0000996def SHILO : SHILO_ENC, SHILO_DESC;
997def SHILOV : SHILOV_ENC, SHILOV_DESC;
998def MTHLIP : MTHLIP_ENC, MTHLIP_DESC;
Akira Hatanaka314b43b2012-09-27 04:08:42 +0000999def RDDSP : RDDSP_ENC, RDDSP_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +00001000
1001// MIPS DSP Rev 2
1002let Predicates = [HasDSPR2] in {
1003
Akira Hatanakad09642b2012-09-27 03:13:59 +00001004def ADDU_PH : ADDU_PH_ENC, ADDU_PH_DESC;
1005def ADDU_S_PH : ADDU_S_PH_ENC, ADDU_S_PH_DESC;
1006def SUBU_PH : SUBU_PH_ENC, SUBU_PH_DESC;
1007def SUBU_S_PH : SUBU_S_PH_ENC, SUBU_S_PH_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +00001008def CMPGDU_EQ_QB : CMPGDU_EQ_QB_ENC, CMPGDU_EQ_QB_DESC;
1009def CMPGDU_LT_QB : CMPGDU_LT_QB_ENC, CMPGDU_LT_QB_DESC;
1010def CMPGDU_LE_QB : CMPGDU_LE_QB_ENC, CMPGDU_LE_QB_DESC;
Akira Hatanakaa9183ed2012-09-27 19:09:21 +00001011def ABSQ_S_QB : ABSQ_S_QB_ENC, ABSQ_S_QB_DESC;
Akira Hatanakad09642b2012-09-27 03:13:59 +00001012def MULQ_S_PH : MULQ_S_PH_ENC, MULQ_S_PH_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +00001013def DPA_W_PH : DPA_W_PH_ENC, DPA_W_PH_DESC;
1014def DPS_W_PH : DPS_W_PH_ENC, DPS_W_PH_DESC;
1015def DPAQX_S_W_PH : DPAQX_S_W_PH_ENC, DPAQX_S_W_PH_DESC;
1016def DPAQX_SA_W_PH : DPAQX_SA_W_PH_ENC, DPAQX_SA_W_PH_DESC;
1017def DPAX_W_PH : DPAX_W_PH_ENC, DPAX_W_PH_DESC;
1018def DPSX_W_PH : DPSX_W_PH_ENC, DPSX_W_PH_DESC;
1019def DPSQX_S_W_PH : DPSQX_S_W_PH_ENC, DPSQX_S_W_PH_DESC;
1020def DPSQX_SA_W_PH : DPSQX_SA_W_PH_ENC, DPSQX_SA_W_PH_DESC;
1021def MULSA_W_PH : MULSA_W_PH_ENC, MULSA_W_PH_DESC;
Akira Hatanakab664ae62012-09-27 03:58:34 +00001022def PRECR_QB_PH : PRECR_QB_PH_ENC, PRECR_QB_PH_DESC;
1023def PRECR_SRA_PH_W : PRECR_SRA_PH_W_ENC, PRECR_SRA_PH_W_DESC;
1024def PRECR_SRA_R_PH_W : PRECR_SRA_R_PH_W_ENC, PRECR_SRA_R_PH_W_DESC;
Akira Hatanaka892b1042012-09-27 19:05:08 +00001025def SHRA_QB : SHRA_QB_ENC, SHRA_QB_DESC;
1026def SHRAV_QB : SHRAV_QB_ENC, SHRAV_QB_DESC;
1027def SHRA_R_QB : SHRA_R_QB_ENC, SHRA_R_QB_DESC;
1028def SHRAV_R_QB : SHRAV_R_QB_ENC, SHRAV_R_QB_DESC;
1029def SHRL_PH : SHRL_PH_ENC, SHRL_PH_DESC;
1030def SHRLV_PH : SHRLV_PH_ENC, SHRLV_PH_DESC;
Akira Hatanaka9061a462012-09-27 02:11:20 +00001031
1032}
1033
1034// Pseudos.
1035def MULSAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSAQ_S_W_PH, NoItinerary,
1036 MULSAQ_S_W_PH>;
1037def MAQ_S_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHL, NoItinerary,
1038 MAQ_S_W_PHL>;
1039def MAQ_S_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_S_W_PHR, NoItinerary,
1040 MAQ_S_W_PHR>;
1041def MAQ_SA_W_PHL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHL, NoItinerary,
1042 MAQ_SA_W_PHL>;
1043def MAQ_SA_W_PHR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMAQ_SA_W_PHR, NoItinerary,
1044 MAQ_SA_W_PHR>;
1045def DPAU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBL, NoItinerary,
1046 DPAU_H_QBL>;
1047def DPAU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAU_H_QBR, NoItinerary,
1048 DPAU_H_QBR>;
1049def DPSU_H_QBL_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBL, NoItinerary,
1050 DPSU_H_QBL>;
1051def DPSU_H_QBR_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSU_H_QBR, NoItinerary,
1052 DPSU_H_QBR>;
1053def DPAQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_S_W_PH, NoItinerary,
1054 DPAQ_S_W_PH>;
1055def DPSQ_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_S_W_PH, NoItinerary,
1056 DPSQ_S_W_PH>;
1057def DPAQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQ_SA_L_W, NoItinerary,
1058 DPAQ_SA_L_W>;
1059def DPSQ_SA_L_W_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQ_SA_L_W, NoItinerary,
1060 DPSQ_SA_L_W>;
1061
1062def MULT_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULT, NoItinerary, MULT_DSP>,
1063 IsCommutable;
1064def MULTU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMULTU, NoItinerary, MULTU_DSP>,
1065 IsCommutable;
1066def MADD_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADD_DSP, NoItinerary, MADD_DSP>,
1067 IsCommutable, UseAC;
1068def MADDU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMADDU_DSP, NoItinerary, MADDU_DSP>,
1069 IsCommutable, UseAC;
1070def MSUB_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUB_DSP, NoItinerary, MSUB_DSP>,
1071 UseAC;
1072def MSUBU_DSP_PSEUDO : MULT_PSEUDO_BASE<MipsMSUBU_DSP, NoItinerary, MSUBU_DSP>,
1073 UseAC;
1074
1075def SHILO_PSEUDO : SHILO_R1_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILO>;
1076def SHILOV_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsSHILO, NoItinerary, SHILOV>;
1077def MTHLIP_PSEUDO : SHILO_R2_PSEUDO_BASE<MipsMTHLIP, NoItinerary, MTHLIP>;
1078
1079let Predicates = [HasDSPR2] in {
1080
1081def DPA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPA_W_PH, NoItinerary, DPA_W_PH>;
1082def DPS_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPS_W_PH, NoItinerary, DPS_W_PH>;
1083def DPAQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_S_W_PH, NoItinerary,
1084 DPAQX_S_W_PH>;
1085def DPAQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAQX_SA_W_PH, NoItinerary,
1086 DPAQX_SA_W_PH>;
1087def DPAX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPAX_W_PH, NoItinerary,
1088 DPAX_W_PH>;
1089def DPSX_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSX_W_PH, NoItinerary,
1090 DPSX_W_PH>;
1091def DPSQX_S_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_S_W_PH, NoItinerary,
1092 DPSQX_S_W_PH>;
1093def DPSQX_SA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsDPSQX_SA_W_PH, NoItinerary,
1094 DPSQX_SA_W_PH>;
1095def MULSA_W_PH_PSEUDO : DPA_W_PH_PSEUDO_BASE<MipsMULSA_W_PH, NoItinerary,
1096 MULSA_W_PH>;
1097
1098}
Akira Hatanaka1babeaa2012-09-27 02:05:42 +00001099
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +00001100// Patterns.
1101class DSPPat<dag pattern, dag result, Predicate pred = HasDSP> :
1102 Pat<pattern, result>, Requires<[pred]>;
1103
Akira Hatanakade8231ea2012-09-27 01:56:38 +00001104class BitconvertPat<ValueType DstVT, ValueType SrcVT, RegisterClass DstRC,
1105 RegisterClass SrcRC> :
1106 DSPPat<(DstVT (bitconvert (SrcVT SrcRC:$src))),
1107 (COPY_TO_REGCLASS SrcRC:$src, DstRC)>;
1108
1109def : BitconvertPat<i32, v2i16, CPURegs, DSPRegs>;
1110def : BitconvertPat<i32, v4i8, CPURegs, DSPRegs>;
1111def : BitconvertPat<v2i16, i32, DSPRegs, CPURegs>;
1112def : BitconvertPat<v4i8, i32, DSPRegs, CPURegs>;
1113
Akira Hatanaka5eeac4f2012-09-27 01:50:59 +00001114def : DSPPat<(v2i16 (load addr:$a)),
1115 (v2i16 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>;
1116def : DSPPat<(v4i8 (load addr:$a)),
1117 (v4i8 (COPY_TO_REGCLASS (LW addr:$a), DSPRegs))>;
1118def : DSPPat<(store (v2i16 DSPRegs:$val), addr:$a),
1119 (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>;
1120def : DSPPat<(store (v4i8 DSPRegs:$val), addr:$a),
1121 (SW (COPY_TO_REGCLASS DSPRegs:$val, CPURegs), addr:$a)>;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +00001122
1123// Extr patterns.
1124class EXTR_W_TY1_R2_Pat<SDPatternOperator OpNode, Instruction Instr> :
1125 DSPPat<(i32 (OpNode CPURegs:$rs)), (Instr AC0, CPURegs:$rs)>;
1126
1127class EXTR_W_TY1_R1_Pat<SDPatternOperator OpNode, Instruction Instr> :
1128 DSPPat<(i32 (OpNode immZExt5:$shift)), (Instr AC0, immZExt5:$shift)>;
1129
1130def : EXTR_W_TY1_R1_Pat<MipsEXTP, EXTP>;
1131def : EXTR_W_TY1_R2_Pat<MipsEXTP, EXTPV>;
1132def : EXTR_W_TY1_R1_Pat<MipsEXTPDP, EXTPDP>;
1133def : EXTR_W_TY1_R2_Pat<MipsEXTPDP, EXTPDPV>;
1134def : EXTR_W_TY1_R1_Pat<MipsEXTR_W, EXTR_W>;
1135def : EXTR_W_TY1_R2_Pat<MipsEXTR_W, EXTRV_W>;
1136def : EXTR_W_TY1_R1_Pat<MipsEXTR_R_W, EXTR_R_W>;
1137def : EXTR_W_TY1_R2_Pat<MipsEXTR_R_W, EXTRV_R_W>;
1138def : EXTR_W_TY1_R1_Pat<MipsEXTR_RS_W, EXTR_RS_W>;
1139def : EXTR_W_TY1_R2_Pat<MipsEXTR_RS_W, EXTRV_RS_W>;
1140def : EXTR_W_TY1_R1_Pat<MipsEXTR_S_H, EXTR_S_H>;
1141def : EXTR_W_TY1_R2_Pat<MipsEXTR_S_H, EXTRV_S_H>;