blob: 48e0bd751187d089b7480f434b1768cd591c6f37 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000017#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000018#include "ARMBaseRegisterInfo.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/ADT/DenseMap.h"
23#include "llvm/ADT/STLExtras.h"
24#include "llvm/ADT/SmallPtrSet.h"
25#include "llvm/ADT/SmallSet.h"
26#include "llvm/ADT/SmallVector.h"
27#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengd28de672007-03-06 18:02:41 +000033#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chenga20cde32011-07-20 23:34:39 +000034#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/DataLayout.h"
36#include "llvm/IR/DerivedTypes.h"
37#include "llvm/IR/Function.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/Support/Debug.h"
39#include "llvm/Support/ErrorHandling.h"
Evan Cheng10043e22007-01-19 07:51:42 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000042#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000043using namespace llvm;
44
45STATISTIC(NumLDMGened , "Number of ldm instructions generated");
46STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000047STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
48STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000049STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000050STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
51STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
52STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
53STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
54STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
55STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000056
57/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
58/// load / store instructions to form ldm / stm instructions.
Evan Cheng10043e22007-01-19 07:51:42 +000059
60namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000061 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000062 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000063 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000064
Evan Cheng10043e22007-01-19 07:51:42 +000065 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000066 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000067 const ARMSubtarget *STI;
Evan Chengf030f2d2007-03-07 20:30:36 +000068 ARMFunctionInfo *AFI;
Evan Chengd28de672007-03-06 18:02:41 +000069 RegScavenger *RS;
Evan Cheng4605e8a2009-07-09 23:11:34 +000070 bool isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000071
Craig Topper6bc27bf2014-03-10 02:09:33 +000072 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000073
Craig Topper6bc27bf2014-03-10 02:09:33 +000074 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000075 return "ARM load / store optimization pass";
76 }
77
78 private:
79 struct MemOpQueueEntry {
80 int Offset;
Evan Cheng1fb4de82010-06-21 21:21:14 +000081 unsigned Reg;
82 bool isKill;
Evan Cheng10043e22007-01-19 07:51:42 +000083 unsigned Position;
84 MachineBasicBlock::iterator MBBI;
85 bool Merged;
Owen Andersond6c5a742011-03-29 16:45:53 +000086 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Cheng1fb4de82010-06-21 21:21:14 +000087 MachineBasicBlock::iterator i)
88 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Cheng10043e22007-01-19 07:51:42 +000089 };
90 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
91 typedef MemOpQueue::iterator MemOpQueueIter;
92
Tim Northover569f69d2013-10-10 09:28:20 +000093 void findUsesOfImpDef(SmallVectorImpl<MachineOperand *> &UsesOfImpDefs,
94 const MemOpQueue &MemOps, unsigned DefReg,
95 unsigned RangeBegin, unsigned RangeEnd);
96
Evan Cheng31587902009-06-05 19:08:58 +000097 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng7fce2cf2009-06-05 18:19:23 +000098 int Offset, unsigned Base, bool BaseKill, int Opcode,
99 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000100 DebugLoc dl,
101 ArrayRef<std::pair<unsigned, bool> > Regs,
102 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000103 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000104 MemOpQueue &MemOps,
105 unsigned memOpsBegin,
106 unsigned memOpsEnd,
107 unsigned insertAfter,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000108 int Offset,
109 unsigned Base,
110 bool BaseKill,
111 int Opcode,
112 ARMCC::CondCodes Pred,
113 unsigned PredReg,
114 unsigned Scratch,
115 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000116 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000117 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
118 int Opcode, unsigned Size,
119 ARMCC::CondCodes Pred, unsigned PredReg,
120 unsigned Scratch, MemOpQueue &MemOps,
Craig Topperb94011f2013-07-14 04:42:23 +0000121 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Cheng10043e22007-01-19 07:51:42 +0000122
Evan Cheng977195e2007-03-08 02:55:08 +0000123 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000124 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
125 MachineBasicBlock::iterator &MBBI);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000126 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
127 MachineBasicBlock::iterator MBBI,
128 const TargetInstrInfo *TII,
129 bool &Advance,
130 MachineBasicBlock::iterator &I);
131 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
132 MachineBasicBlock::iterator MBBI,
133 bool &Advance,
134 MachineBasicBlock::iterator &I);
Evan Cheng10043e22007-01-19 07:51:42 +0000135 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
136 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
137 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000138 char ARMLoadStoreOpt::ID = 0;
Evan Cheng10043e22007-01-19 07:51:42 +0000139}
140
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000141static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000142 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000143 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000144 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000145 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000146 switch (Mode) {
147 default: llvm_unreachable("Unhandled submode!");
148 case ARM_AM::ia: return ARM::LDMIA;
149 case ARM_AM::da: return ARM::LDMDA;
150 case ARM_AM::db: return ARM::LDMDB;
151 case ARM_AM::ib: return ARM::LDMIB;
152 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000153 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000154 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000155 switch (Mode) {
156 default: llvm_unreachable("Unhandled submode!");
157 case ARM_AM::ia: return ARM::STMIA;
158 case ARM_AM::da: return ARM::STMDA;
159 case ARM_AM::db: return ARM::STMDB;
160 case ARM_AM::ib: return ARM::STMIB;
161 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000162 case ARM::t2LDRi8:
163 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000164 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000165 switch (Mode) {
166 default: llvm_unreachable("Unhandled submode!");
167 case ARM_AM::ia: return ARM::t2LDMIA;
168 case ARM_AM::db: return ARM::t2LDMDB;
169 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000170 case ARM::t2STRi8:
171 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000172 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000173 switch (Mode) {
174 default: llvm_unreachable("Unhandled submode!");
175 case ARM_AM::ia: return ARM::t2STMIA;
176 case ARM_AM::db: return ARM::t2STMDB;
177 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000178 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000179 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000180 switch (Mode) {
181 default: llvm_unreachable("Unhandled submode!");
182 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000183 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000184 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000185 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000186 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000187 switch (Mode) {
188 default: llvm_unreachable("Unhandled submode!");
189 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000190 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000191 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000192 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000193 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000194 switch (Mode) {
195 default: llvm_unreachable("Unhandled submode!");
196 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000197 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000198 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000199 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000200 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000201 switch (Mode) {
202 default: llvm_unreachable("Unhandled submode!");
203 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000204 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000205 }
Evan Cheng10043e22007-01-19 07:51:42 +0000206 }
Evan Cheng10043e22007-01-19 07:51:42 +0000207}
208
Bill Wendlingb100f912010-11-17 05:31:09 +0000209namespace llvm {
210 namespace ARM_AM {
211
212AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000213 switch (Opcode) {
214 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000215 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000216 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000217 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000218 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000219 case ARM::STMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000220 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000221 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000222 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000223 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000224 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000225 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000226 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000227 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000228 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000229 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000230 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000231 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000232 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000233 return ARM_AM::ia;
234
235 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000236 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000237 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000238 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000239 return ARM_AM::da;
240
241 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000242 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000243 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000244 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000245 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000246 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000247 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000248 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000249 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000250 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000251 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000252 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000253 return ARM_AM::db;
254
255 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000256 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000257 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000258 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000259 return ARM_AM::ib;
260 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000261}
262
Bill Wendlingb100f912010-11-17 05:31:09 +0000263 } // end namespace ARM_AM
264} // end namespace llvm
265
Evan Cheng71756e72009-08-04 01:43:45 +0000266static bool isT2i32Load(unsigned Opc) {
267 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
268}
269
Evan Cheng4605e8a2009-07-09 23:11:34 +0000270static bool isi32Load(unsigned Opc) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000271 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng71756e72009-08-04 01:43:45 +0000272}
273
274static bool isT2i32Store(unsigned Opc) {
275 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000276}
277
278static bool isi32Store(unsigned Opc) {
Jim Grosbach338de3e2010-10-27 23:12:14 +0000279 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000280}
281
Evan Cheng31587902009-06-05 19:08:58 +0000282/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Cheng10043e22007-01-19 07:51:42 +0000283/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000284/// It returns true if the transformation is done.
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000285bool
Evan Cheng31587902009-06-05 19:08:58 +0000286ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000287 MachineBasicBlock::iterator MBBI,
288 int Offset, unsigned Base, bool BaseKill,
289 int Opcode, ARMCC::CondCodes Pred,
290 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000291 ArrayRef<std::pair<unsigned, bool> > Regs,
292 ArrayRef<unsigned> ImpDefs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000293 // Only a single register to load / store. Don't bother.
294 unsigned NumRegs = Regs.size();
295 if (NumRegs <= 1)
296 return false;
297
298 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilsonca5af122010-08-27 23:57:52 +0000299 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000300 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilsonca5af122010-08-27 23:57:52 +0000301 bool haveIBAndDA = isNotVFP && !isThumb2;
302 if (Offset == 4 && haveIBAndDA)
Evan Cheng10043e22007-01-19 07:51:42 +0000303 Mode = ARM_AM::ib;
Bob Wilsonca5af122010-08-27 23:57:52 +0000304 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Cheng10043e22007-01-19 07:51:42 +0000305 Mode = ARM_AM::da;
Bob Wilsonca5af122010-08-27 23:57:52 +0000306 else if (Offset == -4 * (int)NumRegs && isNotVFP)
307 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000308 Mode = ARM_AM::db;
Bob Wilsonca5af122010-08-27 23:57:52 +0000309 else if (Offset != 0) {
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000310 // Check if this is a supported opcode before we insert instructions to
311 // calculate a new base register.
312 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
313
Evan Cheng10043e22007-01-19 07:51:42 +0000314 // If starting offset isn't zero, insert a MI to materialize a new base.
315 // But only do so if it is cost effective, i.e. merging more than two
316 // loads / stores.
317 if (NumRegs <= 2)
318 return false;
319
320 unsigned NewBase;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000321 if (isi32Load(Opcode))
Evan Cheng10043e22007-01-19 07:51:42 +0000322 // If it is a load, then just use one of the destination register to
323 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000324 NewBase = Regs[NumRegs-1].first;
Evan Cheng10043e22007-01-19 07:51:42 +0000325 else {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000326 // Use the scratch register to use as a new base.
327 NewBase = Scratch;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000328 if (NewBase == 0)
329 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000330 }
Jim Grosbacha8a80672011-06-29 23:25:04 +0000331 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Cheng10043e22007-01-19 07:51:42 +0000332 if (Offset < 0) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000333 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000334 Offset = - Offset;
335 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000336 int ImmedOffset = isThumb2
337 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
338 if (ImmedOffset == -1)
339 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Cheng10043e22007-01-19 07:51:42 +0000340 return false; // Probably not worth it then.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000341
Dale Johannesen7647da62009-02-13 02:25:56 +0000342 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge3a53c42009-07-08 21:03:57 +0000343 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng9d41b312007-07-10 18:08:01 +0000344 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Cheng10043e22007-01-19 07:51:42 +0000345 Base = NewBase;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000346 BaseKill = true; // New base is always killed right its use.
Evan Cheng10043e22007-01-19 07:51:42 +0000347 }
348
Bob Wilsonba75e812010-03-16 00:31:15 +0000349 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
350 Opcode == ARM::VLDRD);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000351 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Andersonc48981f2011-03-29 17:42:25 +0000352 if (!Opcode) return false;
Bob Wilson13ce07f2010-08-27 23:18:17 +0000353 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
354 .addReg(Base, getKillRegState(BaseKill))
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000355 .addImm(Pred).addReg(PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +0000356 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000357 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
358 | getKillRegState(Regs[i].second));
Evan Cheng10043e22007-01-19 07:51:42 +0000359
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000360 // Add implicit defs for super-registers.
361 for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i)
362 MIB.addReg(ImpDefs[i], RegState::ImplicitDefine);
363
Evan Cheng10043e22007-01-19 07:51:42 +0000364 return true;
365}
366
Tim Northover569f69d2013-10-10 09:28:20 +0000367/// \brief Find all instructions using a given imp-def within a range.
368///
369/// We are trying to combine a range of instructions, one of which (located at
370/// position RangeBegin) implicitly defines a register. The final LDM/STM will
371/// be placed at RangeEnd, and so any uses of this definition between RangeStart
372/// and RangeEnd must be modified to use an undefined value.
373///
374/// The live range continues until we find a second definition or one of the
375/// uses we find is a kill. Unfortunately MemOps is not sorted by Position, so
376/// we must consider all uses and decide which are relevant in a second pass.
377void ARMLoadStoreOpt::findUsesOfImpDef(
378 SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, const MemOpQueue &MemOps,
379 unsigned DefReg, unsigned RangeBegin, unsigned RangeEnd) {
380 std::map<unsigned, MachineOperand *> Uses;
381 unsigned LastLivePos = RangeEnd;
382
383 // First we find all uses of this register with Position between RangeBegin
384 // and RangeEnd, any or all of these could be uses of a definition at
385 // RangeBegin. We also record the latest position a definition at RangeBegin
386 // would be considered live.
387 for (unsigned i = 0; i < MemOps.size(); ++i) {
388 MachineInstr &MI = *MemOps[i].MBBI;
389 unsigned MIPosition = MemOps[i].Position;
390 if (MIPosition <= RangeBegin || MIPosition > RangeEnd)
391 continue;
392
393 // If this instruction defines the register, then any later use will be of
394 // that definition rather than ours.
395 if (MI.definesRegister(DefReg))
396 LastLivePos = std::min(LastLivePos, MIPosition);
397
398 MachineOperand *UseOp = MI.findRegisterUseOperand(DefReg);
399 if (!UseOp)
400 continue;
401
402 // If this instruction kills the register then (assuming liveness is
403 // correct when we start) we don't need to think about anything after here.
404 if (UseOp->isKill())
405 LastLivePos = std::min(LastLivePos, MIPosition);
406
407 Uses[MIPosition] = UseOp;
408 }
409
410 // Now we traverse the list of all uses, and append the ones that actually use
411 // our definition to the requested list.
412 for (std::map<unsigned, MachineOperand *>::iterator I = Uses.begin(),
413 E = Uses.end();
414 I != E; ++I) {
415 // List is sorted by position so once we've found one out of range there
416 // will be no more to consider.
417 if (I->first > LastLivePos)
418 break;
419 UsesOfImpDefs.push_back(I->second);
420 }
421}
422
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000423// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
424// success.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000425void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
426 MemOpQueue &memOps,
427 unsigned memOpsBegin, unsigned memOpsEnd,
428 unsigned insertAfter, int Offset,
429 unsigned Base, bool BaseKill,
430 int Opcode,
431 ARMCC::CondCodes Pred, unsigned PredReg,
432 unsigned Scratch,
433 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000434 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000435 // First calculate which of the registers should be killed by the merged
436 // instruction.
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000437 const unsigned insertPos = memOps[insertAfter].Position;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000438 SmallSet<unsigned, 4> KilledRegs;
439 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000440 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
441 if (i == memOpsBegin) {
442 i = memOpsEnd;
443 if (i == e)
444 break;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000445 }
Evan Cheng1fb4de82010-06-21 21:21:14 +0000446 if (memOps[i].Position < insertPos && memOps[i].isKill) {
447 unsigned Reg = memOps[i].Reg;
448 KilledRegs.insert(Reg);
449 Killer[Reg] = i;
450 }
451 }
452
453 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000454 SmallVector<unsigned, 8> ImpDefs;
Tim Northover569f69d2013-10-10 09:28:20 +0000455 SmallVector<MachineOperand *, 8> UsesOfImpDefs;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000456 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Cheng1fb4de82010-06-21 21:21:14 +0000457 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000458 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000459 // uses the same register, make sure to transfer any kill flag.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000460 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000461 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000462
463 // Collect any implicit defs of super-registers. They must be preserved.
464 for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) {
465 if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead())
466 continue;
467 unsigned DefReg = MO->getReg();
468 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
469 ImpDefs.push_back(DefReg);
Tim Northover569f69d2013-10-10 09:28:20 +0000470
471 // There may be other uses of the definition between this instruction and
472 // the eventual LDM/STM position. These should be marked undef if the
473 // merge takes place.
474 findUsesOfImpDef(UsesOfImpDefs, memOps, DefReg, memOps[i].Position,
475 insertPos);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000476 }
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000477 }
478
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000479 // Try to do the merge.
480 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000481 ++Loc;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000482 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000483 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000484 return;
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000485
486 // Merge succeeded, update records.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000487 Merges.push_back(std::prev(Loc));
Tim Northover569f69d2013-10-10 09:28:20 +0000488
489 // In gathering loads together, we may have moved the imp-def of a register
490 // past one of its uses. This is OK, since we know better than the rest of
491 // LLVM what's OK with ARM loads and stores; but we still have to adjust the
492 // affected uses.
493 for (SmallVectorImpl<MachineOperand *>::iterator I = UsesOfImpDefs.begin(),
494 E = UsesOfImpDefs.end();
495 I != E; ++I)
496 (*I)->setIsUndef();
497
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000498 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000499 // Remove kill flags from any memops that come before insertPos.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000500 if (Regs[i-memOpsBegin].second) {
501 unsigned Reg = Regs[i-memOpsBegin].first;
502 if (KilledRegs.count(Reg)) {
503 unsigned j = Killer[Reg];
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000504 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
505 assert(Idx >= 0 && "Cannot find killing operand");
506 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen4d30f902010-08-30 21:52:40 +0000507 memOps[j].isKill = false;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000508 }
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000509 memOps[i].isKill = true;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000510 }
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000511 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000512 // Update this memop to refer to the merged instruction.
513 // We may need to move kill flags again.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000514 memOps[i].Merged = true;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000515 memOps[i].MBBI = Merges.back();
516 memOps[i].Position = insertPos;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000517 }
518}
519
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000520/// MergeLDR_STR - Merge a number of load / store instructions into one or more
521/// load / store multiple instructions.
Evan Chengc154c112009-06-05 17:56:14 +0000522void
Evan Cheng2818fdd2007-03-07 02:38:05 +0000523ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Craig Topperb94011f2013-07-14 04:42:23 +0000524 unsigned Base, int Opcode, unsigned Size,
525 ARMCC::CondCodes Pred, unsigned PredReg,
526 unsigned Scratch, MemOpQueue &MemOps,
527 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Bob Wilson13ce07f2010-08-27 23:18:17 +0000528 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000529 int Offset = MemOps[SIndex].Offset;
530 int SOffset = Offset;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000531 unsigned insertAfter = SIndex;
Evan Cheng10043e22007-01-19 07:51:42 +0000532 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000533 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000534 const MachineOperand &PMO = Loc->getOperand(0);
535 unsigned PReg = PMO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000536 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
Jim Grosbachbf598592010-03-26 18:41:09 +0000537 unsigned Count = 1;
Bob Wilsond135c692011-04-05 23:03:25 +0000538 unsigned Limit = ~0U;
539
540 // vldm / vstm limit are 32 for S variants, 16 for D variants.
541
542 switch (Opcode) {
543 default: break;
544 case ARM::VSTRS:
545 Limit = 32;
546 break;
547 case ARM::VSTRD:
548 Limit = 16;
549 break;
550 case ARM::VLDRD:
551 Limit = 16;
552 break;
553 case ARM::VLDRS:
554 Limit = 32;
555 break;
556 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000557
Evan Cheng10043e22007-01-19 07:51:42 +0000558 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
559 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000560 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
561 unsigned Reg = MO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000562 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Bob Wilsond135c692011-04-05 23:03:25 +0000563 // Register numbers must be in ascending order. For VFP / NEON load and
564 // store multiples, the registers must also be consecutive and within the
565 // limit on the number of registers per instruction.
Evan Cheng439bda92010-02-12 22:17:21 +0000566 if (Reg != ARM::SP &&
567 NewOffset == Offset + (int)Size &&
Bob Wilsond135c692011-04-05 23:03:25 +0000568 ((isNotVFP && RegNum > PRegNum) ||
Arnold Schwaighoferd7e8d922013-09-04 17:41:16 +0000569 ((Count < Limit) && RegNum == PRegNum+1)) &&
570 // On Swift we don't want vldm/vstm to start with a odd register num
571 // because Q register unaligned vldm/vstm need more uops.
572 (!STI->isSwift() || isNotVFP || Count != 1 || !(PRegNum & 0x1))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000573 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000574 PRegNum = RegNum;
Jim Grosbachbf598592010-03-26 18:41:09 +0000575 ++Count;
Evan Cheng10043e22007-01-19 07:51:42 +0000576 } else {
577 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000578 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
579 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000580 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
581 MemOps, Merges);
582 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000583 }
584
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000585 if (MemOps[i].Position > MemOps[insertAfter].Position)
586 insertAfter = i;
Evan Cheng10043e22007-01-19 07:51:42 +0000587 }
588
Evan Cheng910c8082007-04-26 19:00:32 +0000589 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000590 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
591 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000592 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000593}
594
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000595static bool definesCPSR(MachineInstr *MI) {
596 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
597 const MachineOperand &MO = MI->getOperand(i);
598 if (!MO.isReg())
599 continue;
600 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
601 // If the instruction has live CPSR def, then it's not safe to fold it
602 // into load / store.
603 return true;
604 }
605
606 return false;
607}
608
609static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
610 unsigned Bytes, unsigned Limit,
611 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000612 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000613 if (!MI)
614 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000615
616 bool CheckCPSRDef = false;
617 switch (MI->getOpcode()) {
618 default: return false;
619 case ARM::t2SUBri:
620 case ARM::SUBri:
621 CheckCPSRDef = true;
622 // fallthrough
623 case ARM::tSUBspi:
624 break;
625 }
Evan Cheng71756e72009-08-04 01:43:45 +0000626
627 // Make sure the offset fits in 8 bits.
Bob Wilsonaf371b42010-08-27 21:44:35 +0000628 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng71756e72009-08-04 01:43:45 +0000629 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000630
Evan Chengb972e562009-08-07 00:34:42 +0000631 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000632 if (!(MI->getOperand(0).getReg() == Base &&
633 MI->getOperand(1).getReg() == Base &&
634 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000635 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000636 MyPredReg == PredReg))
637 return false;
638
639 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000640}
641
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000642static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
643 unsigned Bytes, unsigned Limit,
644 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000645 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000646 if (!MI)
647 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000648
649 bool CheckCPSRDef = false;
650 switch (MI->getOpcode()) {
651 default: return false;
652 case ARM::t2ADDri:
653 case ARM::ADDri:
654 CheckCPSRDef = true;
655 // fallthrough
656 case ARM::tADDspi:
657 break;
658 }
Evan Cheng71756e72009-08-04 01:43:45 +0000659
Bob Wilsonaf371b42010-08-27 21:44:35 +0000660 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng4605e8a2009-07-09 23:11:34 +0000661 // Make sure the offset fits in 8 bits.
Evan Cheng71756e72009-08-04 01:43:45 +0000662 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000663
Evan Chengb972e562009-08-07 00:34:42 +0000664 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000665 if (!(MI->getOperand(0).getReg() == Base &&
666 MI->getOperand(1).getReg() == Base &&
667 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000668 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000669 MyPredReg == PredReg))
670 return false;
671
672 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000673}
674
675static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
676 switch (MI->getOpcode()) {
677 default: return 0;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000678 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +0000679 case ARM::STRi12:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000680 case ARM::t2LDRi8:
681 case ARM::t2LDRi12:
682 case ARM::t2STRi8:
683 case ARM::t2STRi12:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000684 case ARM::VLDRS:
685 case ARM::VSTRS:
Evan Cheng10043e22007-01-19 07:51:42 +0000686 return 4;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000687 case ARM::VLDRD:
688 case ARM::VSTRD:
Evan Cheng10043e22007-01-19 07:51:42 +0000689 return 8;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000690 case ARM::LDMIA:
691 case ARM::LDMDA:
692 case ARM::LDMDB:
693 case ARM::LDMIB:
694 case ARM::STMIA:
695 case ARM::STMDA:
696 case ARM::STMDB:
697 case ARM::STMIB:
698 case ARM::t2LDMIA:
699 case ARM::t2LDMDB:
700 case ARM::t2STMIA:
701 case ARM::t2STMDB:
702 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000703 case ARM::VSTMSIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000704 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000705 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000706 case ARM::VSTMDIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000707 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Cheng10043e22007-01-19 07:51:42 +0000708 }
709}
710
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000711static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
712 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000713 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000714 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000715 case ARM::LDMIA:
716 case ARM::LDMDA:
717 case ARM::LDMDB:
718 case ARM::LDMIB:
719 switch (Mode) {
720 default: llvm_unreachable("Unhandled submode!");
721 case ARM_AM::ia: return ARM::LDMIA_UPD;
722 case ARM_AM::ib: return ARM::LDMIB_UPD;
723 case ARM_AM::da: return ARM::LDMDA_UPD;
724 case ARM_AM::db: return ARM::LDMDB_UPD;
725 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000726 case ARM::STMIA:
727 case ARM::STMDA:
728 case ARM::STMDB:
729 case ARM::STMIB:
730 switch (Mode) {
731 default: llvm_unreachable("Unhandled submode!");
732 case ARM_AM::ia: return ARM::STMIA_UPD;
733 case ARM_AM::ib: return ARM::STMIB_UPD;
734 case ARM_AM::da: return ARM::STMDA_UPD;
735 case ARM_AM::db: return ARM::STMDB_UPD;
736 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000737 case ARM::t2LDMIA:
738 case ARM::t2LDMDB:
739 switch (Mode) {
740 default: llvm_unreachable("Unhandled submode!");
741 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
742 case ARM_AM::db: return ARM::t2LDMDB_UPD;
743 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000744 case ARM::t2STMIA:
745 case ARM::t2STMDB:
746 switch (Mode) {
747 default: llvm_unreachable("Unhandled submode!");
748 case ARM_AM::ia: return ARM::t2STMIA_UPD;
749 case ARM_AM::db: return ARM::t2STMDB_UPD;
750 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000751 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000752 switch (Mode) {
753 default: llvm_unreachable("Unhandled submode!");
754 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
755 case ARM_AM::db: return ARM::VLDMSDB_UPD;
756 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000757 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000758 switch (Mode) {
759 default: llvm_unreachable("Unhandled submode!");
760 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
761 case ARM_AM::db: return ARM::VLDMDDB_UPD;
762 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000763 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000764 switch (Mode) {
765 default: llvm_unreachable("Unhandled submode!");
766 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
767 case ARM_AM::db: return ARM::VSTMSDB_UPD;
768 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000769 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000770 switch (Mode) {
771 default: llvm_unreachable("Unhandled submode!");
772 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
773 case ARM_AM::db: return ARM::VSTMDDB_UPD;
774 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000775 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000776}
777
Evan Cheng4605e8a2009-07-09 23:11:34 +0000778/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000779/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +0000780///
781/// stmia rn, <ra, rb, rc>
782/// rn := rn + 4 * 3;
783/// =>
784/// stmia rn!, <ra, rb, rc>
785///
786/// rn := rn - 4 * 3;
787/// ldmia rn, <ra, rb, rc>
788/// =>
789/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4605e8a2009-07-09 23:11:34 +0000790bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
791 MachineBasicBlock::iterator MBBI,
792 bool &Advance,
793 MachineBasicBlock::iterator &I) {
Evan Cheng10043e22007-01-19 07:51:42 +0000794 MachineInstr *MI = MBBI;
795 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000796 bool BaseKill = MI->getOperand(0).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +0000797 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng94f04c62007-07-05 07:18:20 +0000798 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000799 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +0000800 int Opcode = MI->getOpcode();
Bob Wilson947f04b2010-03-13 01:08:20 +0000801 DebugLoc dl = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +0000802
Bob Wilson13ce07f2010-08-27 23:18:17 +0000803 // Can't use an updating ld/st if the base register is also a dest
804 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000805 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +0000806 if (MI->getOperand(i).getReg() == Base)
807 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000808
809 bool DoMerge = false;
Bill Wendlingb100f912010-11-17 05:31:09 +0000810 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000811
Bob Wilson947f04b2010-03-13 01:08:20 +0000812 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000813 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
814 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000815 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000816 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
817 --PrevMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +0000818 if (Mode == ARM_AM::ia &&
819 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
820 Mode = ARM_AM::db;
821 DoMerge = true;
822 } else if (Mode == ARM_AM::ib &&
823 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
824 Mode = ARM_AM::da;
825 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000826 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000827 if (DoMerge)
828 MBB.erase(PrevMBBI);
829 }
Evan Cheng10043e22007-01-19 07:51:42 +0000830
Bob Wilson947f04b2010-03-13 01:08:20 +0000831 // Try merging with the next instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000832 MachineBasicBlock::iterator EndMBBI = MBB.end();
833 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000834 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000835 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
836 ++NextMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +0000837 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
838 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
839 DoMerge = true;
840 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
841 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
842 DoMerge = true;
Bob Wilson947f04b2010-03-13 01:08:20 +0000843 }
844 if (DoMerge) {
845 if (NextMBBI == I) {
846 Advance = true;
847 ++I;
848 }
849 MBB.erase(NextMBBI);
Evan Cheng10043e22007-01-19 07:51:42 +0000850 }
851 }
852
Bob Wilson947f04b2010-03-13 01:08:20 +0000853 if (!DoMerge)
854 return false;
855
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000856 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson947f04b2010-03-13 01:08:20 +0000857 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
858 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +0000859 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +0000860 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000861
Bob Wilson947f04b2010-03-13 01:08:20 +0000862 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000863 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +0000864 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000865
Bob Wilson947f04b2010-03-13 01:08:20 +0000866 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000867 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +0000868
869 MBB.erase(MBBI);
870 return true;
Evan Cheng10043e22007-01-19 07:51:42 +0000871}
872
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000873static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
874 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000875 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000876 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +0000877 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000878 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +0000879 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000880 case ARM::VLDRS:
881 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
882 case ARM::VLDRD:
883 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
884 case ARM::VSTRS:
885 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
886 case ARM::VSTRD:
887 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000888 case ARM::t2LDRi8:
889 case ARM::t2LDRi12:
890 return ARM::t2LDR_PRE;
891 case ARM::t2STRi8:
892 case ARM::t2STRi12:
893 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +0000894 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +0000895 }
Evan Cheng10043e22007-01-19 07:51:42 +0000896}
897
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000898static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
899 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000900 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000901 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +0000902 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000903 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +0000904 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000905 case ARM::VLDRS:
906 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
907 case ARM::VLDRD:
908 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
909 case ARM::VSTRS:
910 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
911 case ARM::VSTRD:
912 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000913 case ARM::t2LDRi8:
914 case ARM::t2LDRi12:
915 return ARM::t2LDR_POST;
916 case ARM::t2STRi8:
917 case ARM::t2STRi12:
918 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +0000919 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +0000920 }
Evan Cheng10043e22007-01-19 07:51:42 +0000921}
922
Evan Cheng4605e8a2009-07-09 23:11:34 +0000923/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Cheng10043e22007-01-19 07:51:42 +0000924/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000925bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
926 MachineBasicBlock::iterator MBBI,
927 const TargetInstrInfo *TII,
928 bool &Advance,
929 MachineBasicBlock::iterator &I) {
Evan Cheng10043e22007-01-19 07:51:42 +0000930 MachineInstr *MI = MBBI;
931 unsigned Base = MI->getOperand(1).getReg();
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000932 bool BaseKill = MI->getOperand(1).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +0000933 unsigned Bytes = getLSMultipleTransferSize(MI);
934 int Opcode = MI->getOpcode();
Dale Johannesen7647da62009-02-13 02:25:56 +0000935 DebugLoc dl = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +0000936 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
937 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +0000938 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
939 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000940 if (MI->getOperand(2).getImm() != 0)
941 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +0000942 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +0000943 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000944
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000945 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Cheng10043e22007-01-19 07:51:42 +0000946 // Can't do the merge if the destination register is the same as the would-be
947 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +0000948 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +0000949 return false;
950
Evan Cheng94f04c62007-07-05 07:18:20 +0000951 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000952 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +0000953 bool DoMerge = false;
954 ARM_AM::AddrOpc AddSub = ARM_AM::add;
955 unsigned NewOpc = 0;
Evan Cheng71756e72009-08-04 01:43:45 +0000956 // AM2 - 12 bits, thumb2 - 8 bits.
957 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsonaf10d272010-03-12 22:50:09 +0000958
959 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000960 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
961 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000962 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000963 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
964 --PrevMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +0000965 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000966 DoMerge = true;
967 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +0000968 } else if (!isAM5 &&
969 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000970 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000971 }
Bob Wilsonaf10d272010-03-12 22:50:09 +0000972 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000973 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Cheng10043e22007-01-19 07:51:42 +0000974 MBB.erase(PrevMBBI);
Bob Wilsonaf10d272010-03-12 22:50:09 +0000975 }
Evan Cheng10043e22007-01-19 07:51:42 +0000976 }
977
Bob Wilsonaf10d272010-03-12 22:50:09 +0000978 // Try merging with the next instruction.
Jim Grosbach8fe3cc82010-06-08 22:53:32 +0000979 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000980 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000981 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000982 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
983 ++NextMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +0000984 if (!isAM5 &&
985 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000986 DoMerge = true;
987 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +0000988 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000989 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000990 }
Evan Chengd0e360e2007-09-19 21:48:07 +0000991 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000992 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chengd0e360e2007-09-19 21:48:07 +0000993 if (NextMBBI == I) {
994 Advance = true;
995 ++I;
996 }
Evan Cheng10043e22007-01-19 07:51:42 +0000997 MBB.erase(NextMBBI);
Evan Chengd0e360e2007-09-19 21:48:07 +0000998 }
Evan Cheng10043e22007-01-19 07:51:42 +0000999 }
1000
1001 if (!DoMerge)
1002 return false;
1003
Bob Wilson53149402010-03-13 00:43:32 +00001004 if (isAM5) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001005 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001006 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1007 // updating load/store-multiple instructions can be used with only one
1008 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001009 MachineOperand &MO = MI->getOperand(0);
1010 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001011 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001012 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001013 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001014 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1015 getKillRegState(MO.isKill())));
1016 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001017 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001018 // LDR_PRE, LDR_POST
1019 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Anderson243274c2011-08-29 21:14:19 +00001020 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson63143432011-08-29 17:59:41 +00001021 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1022 .addReg(Base, RegState::Define)
1023 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1024 } else {
Owen Anderson243274c2011-08-29 21:14:19 +00001025 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson63143432011-08-29 17:59:41 +00001026 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1027 .addReg(Base, RegState::Define)
1028 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
1029 }
Jim Grosbach23254742011-08-12 22:20:41 +00001030 } else {
1031 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001032 // t2LDR_PRE, t2LDR_POST
1033 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1034 .addReg(Base, RegState::Define)
1035 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001036 }
Evan Cheng71756e72009-08-04 01:43:45 +00001037 } else {
1038 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001039 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1040 // the vestigal zero-reg offset register. When that's fixed, this clause
1041 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001042 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
1043 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001044 // STR_PRE, STR_POST
1045 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1046 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1047 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001048 } else {
1049 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001050 // t2STR_PRE, t2STR_POST
1051 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1052 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1053 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001054 }
Evan Cheng10043e22007-01-19 07:51:42 +00001055 }
1056 MBB.erase(MBBI);
1057
1058 return true;
1059}
1060
Eric Christopher8f2cd022011-05-25 21:19:19 +00001061/// isMemoryOp - Returns true if instruction is a memory operation that this
1062/// pass is capable of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001063static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001064 // When no memory operands are present, conservatively assume unaligned,
1065 // volatile, unfoldable.
1066 if (!MI->hasOneMemOperand())
1067 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001068
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001069 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001070
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001071 // Don't touch volatile memory accesses - we may be changing their order.
1072 if (MMO->isVolatile())
1073 return false;
1074
1075 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1076 // not.
1077 if (MMO->getAlignment() < 4)
1078 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001079
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001080 // str <undef> could probably be eliminated entirely, but for now we just want
1081 // to avoid making a mess of it.
1082 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1083 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1084 MI->getOperand(0).isUndef())
1085 return false;
1086
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001087 // Likewise don't mess with references to undefined addresses.
1088 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1089 MI->getOperand(1).isUndef())
1090 return false;
1091
Evan Chengd28de672007-03-06 18:02:41 +00001092 int Opcode = MI->getOpcode();
1093 switch (Opcode) {
1094 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001095 case ARM::VLDRS:
1096 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001097 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001098 case ARM::VLDRD:
1099 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001100 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001101 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001102 case ARM::STRi12:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001103 case ARM::t2LDRi8:
1104 case ARM::t2LDRi12:
1105 case ARM::t2STRi8:
1106 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001107 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001108 }
1109 return false;
1110}
1111
Evan Cheng977195e2007-03-08 02:55:08 +00001112/// AdvanceRS - Advance register scavenger to just before the earliest memory
1113/// op that is being merged.
1114void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1115 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1116 unsigned Position = MemOps[0].Position;
1117 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1118 if (MemOps[i].Position < Position) {
1119 Position = MemOps[i].Position;
1120 Loc = MemOps[i].MBBI;
1121 }
1122 }
1123
1124 if (Loc != MBB.begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001125 RS->forward(std::prev(Loc));
Evan Cheng977195e2007-03-08 02:55:08 +00001126}
1127
Evan Cheng185c9ef2009-06-13 09:12:55 +00001128static int getMemoryOpOffset(const MachineInstr *MI) {
1129 int Opcode = MI->getOpcode();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001130 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001131 unsigned NumOperands = MI->getDesc().getNumOperands();
1132 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001133
1134 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1135 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001136 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach338de3e2010-10-27 23:12:14 +00001137 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001138 return OffField;
1139
Jim Grosbach338de3e2010-10-27 23:12:14 +00001140 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1141 : ARM_AM::getAM5Offset(OffField) * 4;
1142 if (isAM3) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001143 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1144 Offset = -Offset;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001145 } else {
1146 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1147 Offset = -Offset;
1148 }
1149 return Offset;
1150}
1151
Evan Cheng1283c6a2009-06-15 08:28:29 +00001152static void InsertLDR_STR(MachineBasicBlock &MBB,
1153 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001154 int Offset, bool isDef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001155 DebugLoc dl, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001156 unsigned Reg, bool RegDeadKill, bool RegUndef,
1157 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001158 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001159 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001160 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001161 if (isDef) {
1162 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1163 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001164 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001165 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001166 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1167 } else {
1168 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1169 TII->get(NewOpc))
1170 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1171 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001172 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1173 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001174}
1175
1176bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1177 MachineBasicBlock::iterator &MBBI) {
1178 MachineInstr *MI = &*MBBI;
1179 unsigned Opcode = MI->getOpcode();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001180 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1181 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Chengc3770ac2011-11-08 21:21:09 +00001182 const MachineOperand &BaseOp = MI->getOperand(2);
1183 unsigned BaseReg = BaseOp.getReg();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001184 unsigned EvenReg = MI->getOperand(0).getReg();
1185 unsigned OddReg = MI->getOperand(1).getReg();
1186 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1187 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Chengc3770ac2011-11-08 21:21:09 +00001188 // ARM errata 602117: LDRD with base in list may result in incorrect base
1189 // register when interrupted or faulted.
Evan Cheng94307f62011-11-09 01:57:03 +00001190 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Chengc3770ac2011-11-08 21:21:09 +00001191 if (!Errata602117 &&
1192 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng1283c6a2009-06-15 08:28:29 +00001193 return false;
1194
Evan Cheng1fb4de82010-06-21 21:21:14 +00001195 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001196 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1197 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001198 bool EvenDeadKill = isLd ?
1199 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001200 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001201 bool OddDeadKill = isLd ?
1202 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001203 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001204 bool BaseKill = BaseOp.isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001205 bool BaseUndef = BaseOp.isUndef();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001206 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1207 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001208 int OffImm = getMemoryOpOffset(MI);
1209 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001210 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001211
Jim Grosbach338de3e2010-10-27 23:12:14 +00001212 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001213 // Ascending register numbers and no offset. It's safe to change it to a
1214 // ldm or stm.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001215 unsigned NewOpc = (isLd)
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001216 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1217 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Cheng0e796032009-06-18 02:04:01 +00001218 if (isLd) {
1219 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1220 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001221 .addImm(Pred).addReg(PredReg)
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001222 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001223 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Cheng0e796032009-06-18 02:04:01 +00001224 ++NumLDRD2LDM;
1225 } else {
1226 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1227 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001228 .addImm(Pred).addReg(PredReg)
Evan Chenga6b9cab2009-09-27 09:46:04 +00001229 .addReg(EvenReg,
1230 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1231 .addReg(OddReg,
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001232 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Cheng0e796032009-06-18 02:04:01 +00001233 ++NumSTRD2STM;
1234 }
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001235 NewBBI = std::prev(MBBI);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001236 } else {
1237 // Split into two instructions.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001238 unsigned NewOpc = (isLd)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001239 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001240 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001241 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1242 // so adjust and use t2LDRi12 here for that.
1243 unsigned NewOpc2 = (isLd)
1244 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1245 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001246 DebugLoc dl = MBBI->getDebugLoc();
1247 // If this is a load and base register is killed, it may have been
1248 // re-defed by the load, make sure the first load does not clobber it.
Evan Cheng0e796032009-06-18 02:04:01 +00001249 if (isLd &&
Evan Cheng1283c6a2009-06-15 08:28:29 +00001250 (BaseKill || OffKill) &&
Jim Grosbach338de3e2010-10-27 23:12:14 +00001251 (TRI->regsOverlap(EvenReg, BaseReg))) {
1252 assert(!TRI->regsOverlap(OddReg, BaseReg));
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001253 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001254 OddReg, OddDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001255 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001256 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001257 NewBBI = std::prev(MBBI);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001258 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1259 EvenReg, EvenDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001260 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001261 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001262 } else {
Evan Cheng66401c92009-11-14 01:50:00 +00001263 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach84511e12010-06-02 21:53:11 +00001264 // If the two source operands are the same, the kill marker is
1265 // probably on the first one. e.g.
Evan Cheng66401c92009-11-14 01:50:00 +00001266 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1267 EvenDeadKill = false;
1268 OddDeadKill = true;
1269 }
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001270 // Never kill the base register in the first instruction.
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001271 if (EvenReg == BaseReg)
1272 EvenDeadKill = false;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001273 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001274 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001275 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001276 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001277 NewBBI = std::prev(MBBI);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001278 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001279 OddReg, OddDeadKill, OddUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001280 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001281 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001282 }
Evan Cheng0e796032009-06-18 02:04:01 +00001283 if (isLd)
1284 ++NumLDRD2LDR;
1285 else
1286 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001287 }
1288
Evan Cheng1283c6a2009-06-15 08:28:29 +00001289 MBB.erase(MI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001290 MBBI = NewBBI;
1291 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001292 }
1293 return false;
1294}
1295
Evan Cheng10043e22007-01-19 07:51:42 +00001296/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1297/// ops of the same base and incrementing offset into LDM / STM ops.
1298bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1299 unsigned NumMerges = 0;
1300 unsigned NumMemOps = 0;
1301 MemOpQueue MemOps;
1302 unsigned CurrBase = 0;
1303 int CurrOpc = -1;
1304 unsigned CurrSize = 0;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001305 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001306 unsigned CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001307 unsigned Position = 0;
Evan Chengc154c112009-06-05 17:56:14 +00001308 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengd28de672007-03-06 18:02:41 +00001309
Evan Cheng2818fdd2007-03-07 02:38:05 +00001310 RS->enterBasicBlock(&MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001311 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1312 while (MBBI != E) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001313 if (FixInvalidRegPairOp(MBB, MBBI))
1314 continue;
1315
Evan Cheng10043e22007-01-19 07:51:42 +00001316 bool Advance = false;
1317 bool TryMerge = false;
1318 bool Clobber = false;
1319
Evan Chengd28de672007-03-06 18:02:41 +00001320 bool isMemOp = isMemoryOp(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001321 if (isMemOp) {
Evan Chengd28de672007-03-06 18:02:41 +00001322 int Opcode = MBBI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001323 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001324 const MachineOperand &MO = MBBI->getOperand(0);
1325 unsigned Reg = MO.getReg();
1326 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001327 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001328 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001329 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001330 int Offset = getMemoryOpOffset(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001331 // Watch out for:
1332 // r4 := ldr [r5]
1333 // r5 := ldr [r5, #4]
1334 // r6 := ldr [r5, #8]
1335 //
1336 // The second ldr has effectively broken the chain even though it
1337 // looks like the later ldr(s) use the same base register. Try to
1338 // merge the ldr's so far, including this one. But don't try to
1339 // combine the following ldr(s).
Evan Cheng4605e8a2009-07-09 23:11:34 +00001340 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Hao Liua2ff6982013-04-18 09:11:08 +00001341
1342 // Watch out for:
1343 // r4 := ldr [r0, #8]
1344 // r4 := ldr [r0, #4]
1345 //
1346 // The optimization may reorder the second ldr in front of the first
1347 // ldr, which violates write after write(WAW) dependence. The same as
1348 // str. Try to merge inst(s) already in MemOps.
1349 bool Overlap = false;
1350 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) {
1351 if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) {
1352 Overlap = true;
1353 break;
1354 }
1355 }
1356
Evan Cheng10043e22007-01-19 07:51:42 +00001357 if (CurrBase == 0 && !Clobber) {
1358 // Start of a new chain.
1359 CurrBase = Base;
1360 CurrOpc = Opcode;
1361 CurrSize = Size;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001362 CurrPred = Pred;
Evan Cheng94f04c62007-07-05 07:18:20 +00001363 CurrPredReg = PredReg;
Evan Cheng1fb4de82010-06-21 21:21:14 +00001364 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001365 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001366 Advance = true;
Hao Liua2ff6982013-04-18 09:11:08 +00001367 } else if (!Overlap) {
Evan Cheng10043e22007-01-19 07:51:42 +00001368 if (Clobber) {
1369 TryMerge = true;
1370 Advance = true;
1371 }
1372
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001373 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng94f04c62007-07-05 07:18:20 +00001374 // No need to match PredReg.
Evan Cheng10043e22007-01-19 07:51:42 +00001375 // Continue adding to the queue.
1376 if (Offset > MemOps.back().Offset) {
Renato Golin91de8282013-04-05 16:39:53 +00001377 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1378 Position, MBBI));
1379 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001380 Advance = true;
1381 } else {
Renato Golin91de8282013-04-05 16:39:53 +00001382 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1383 I != E; ++I) {
1384 if (Offset < I->Offset) {
1385 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1386 Position, MBBI));
1387 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001388 Advance = true;
1389 break;
Renato Golin91de8282013-04-05 16:39:53 +00001390 } else if (Offset == I->Offset) {
Evan Cheng10043e22007-01-19 07:51:42 +00001391 // Collision! This can't be merged!
1392 break;
1393 }
1394 }
1395 }
1396 }
1397 }
1398 }
1399
Jim Grosbach5fa01582010-06-09 22:21:24 +00001400 if (MBBI->isDebugValue()) {
1401 ++MBBI;
1402 if (MBBI == E)
1403 // Reach the end of the block, try merging the memory instructions.
1404 TryMerge = true;
1405 } else if (Advance) {
Evan Cheng10043e22007-01-19 07:51:42 +00001406 ++Position;
1407 ++MBBI;
Evan Cheng943f4f42009-10-22 06:47:35 +00001408 if (MBBI == E)
1409 // Reach the end of the block, try merging the memory instructions.
1410 TryMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001411 } else
1412 TryMerge = true;
1413
1414 if (TryMerge) {
1415 if (NumMemOps > 1) {
Evan Cheng2818fdd2007-03-07 02:38:05 +00001416 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng2818fdd2007-03-07 02:38:05 +00001417 // First advance to the instruction just before the start of the chain.
Evan Cheng977195e2007-03-08 02:55:08 +00001418 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesen36d74772009-08-18 21:14:54 +00001419 // Find a scratch register.
Craig Topperc7242e02012-04-20 07:30:17 +00001420 unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001421 // Process the load / store instructions.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001422 RS->forward(std::prev(MBBI));
Evan Cheng2818fdd2007-03-07 02:38:05 +00001423
1424 // Merge ops.
Evan Chengc154c112009-06-05 17:56:14 +00001425 Merges.clear();
1426 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1427 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001428
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001429 // Try folding preceding/trailing base inc/dec into the generated
Evan Cheng10043e22007-01-19 07:51:42 +00001430 // LDM/STM ops.
Evan Chengc154c112009-06-05 17:56:14 +00001431 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001432 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001433 ++NumMerges;
Evan Chengc154c112009-06-05 17:56:14 +00001434 NumMerges += Merges.size();
Evan Cheng10043e22007-01-19 07:51:42 +00001435
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001436 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng2818fdd2007-03-07 02:38:05 +00001437 // that were not merged to form LDM/STM ops.
1438 for (unsigned i = 0; i != NumMemOps; ++i)
1439 if (!MemOps[i].Merged)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001440 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001441 ++NumMerges;
Evan Cheng2818fdd2007-03-07 02:38:05 +00001442
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001443 // RS may be pointing to an instruction that's deleted.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001444 RS->skipTo(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001445 } else if (NumMemOps == 1) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001446 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng7f5976e2009-06-04 01:15:28 +00001447 // load/store.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001448 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng7f5976e2009-06-04 01:15:28 +00001449 ++NumMerges;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001450 RS->forward(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001451 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001452 }
Evan Cheng10043e22007-01-19 07:51:42 +00001453
1454 CurrBase = 0;
1455 CurrOpc = -1;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001456 CurrSize = 0;
1457 CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001458 CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001459 if (NumMemOps) {
1460 MemOps.clear();
1461 NumMemOps = 0;
1462 }
1463
1464 // If iterator hasn't been advanced and this is not a memory op, skip it.
1465 // It can't start a new chain anyway.
1466 if (!Advance && !isMemOp && MBBI != E) {
1467 ++Position;
1468 ++MBBI;
1469 }
1470 }
1471 }
1472 return NumMerges > 0;
1473}
1474
Bob Wilson162242b2010-03-20 22:20:40 +00001475/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001476/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilson162242b2010-03-20 22:20:40 +00001477/// directly restore the value of LR into pc.
1478/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001479/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001480/// or
1481/// ldmfd sp!, {..., lr}
1482/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001483/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001484/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001485bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1486 if (MBB.empty()) return false;
1487
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001488 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001489 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001490 (MBBI->getOpcode() == ARM::BX_RET ||
1491 MBBI->getOpcode() == ARM::tBX_RET ||
1492 MBBI->getOpcode() == ARM::MOVPCLR)) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001493 MachineInstr *PrevMI = std::prev(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001494 unsigned Opcode = PrevMI->getOpcode();
1495 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1496 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1497 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001498 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001499 if (MO.getReg() != ARM::LR)
1500 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001501 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1502 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1503 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001504 PrevMI->setDesc(TII->get(NewOpc));
1505 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001506 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001507 MBB.erase(MBBI);
1508 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001509 }
1510 }
1511 return false;
1512}
1513
1514bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengd28de672007-03-06 18:02:41 +00001515 const TargetMachine &TM = Fn.getTarget();
Evan Chengf030f2d2007-03-07 20:30:36 +00001516 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengd28de672007-03-06 18:02:41 +00001517 TII = TM.getInstrInfo();
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001518 TRI = TM.getRegisterInfo();
Evan Chengc3770ac2011-11-08 21:21:09 +00001519 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng2818fdd2007-03-07 02:38:05 +00001520 RS = new RegScavenger();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001521 isThumb2 = AFI->isThumb2Function();
Evan Chengd28de672007-03-06 18:02:41 +00001522
Evan Cheng10043e22007-01-19 07:51:42 +00001523 bool Modified = false;
1524 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1525 ++MFI) {
1526 MachineBasicBlock &MBB = *MFI;
1527 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson914df822011-01-06 19:24:41 +00001528 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1529 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001530 }
Evan Chengd28de672007-03-06 18:02:41 +00001531
1532 delete RS;
Evan Cheng10043e22007-01-19 07:51:42 +00001533 return Modified;
1534}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001535
1536
1537/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1538/// load / stores from consecutive locations close to make it more
1539/// likely they will be combined later.
1540
1541namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +00001542 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001543 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001544 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001545
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001546 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001547 const TargetInstrInfo *TII;
1548 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001549 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001550 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001551 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001552
Craig Topper6bc27bf2014-03-10 02:09:33 +00001553 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001554
Craig Topper6bc27bf2014-03-10 02:09:33 +00001555 const char *getPassName() const override {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001556 return "ARM pre- register allocation load / store optimization pass";
1557 }
1558
1559 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001560 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1561 unsigned &NewOpc, unsigned &EvenReg,
1562 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001563 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001564 unsigned &PredReg, ARMCC::CondCodes &Pred,
1565 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001566 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001567 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001568 unsigned Base, bool isLd,
1569 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1570 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1571 };
1572 char ARMPreAllocLoadStoreOpt::ID = 0;
1573}
1574
1575bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001576 TD = Fn.getTarget().getDataLayout();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001577 TII = Fn.getTarget().getInstrInfo();
1578 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001579 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001580 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001581 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001582
1583 bool Modified = false;
1584 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1585 ++MFI)
1586 Modified |= RescheduleLoadStoreInstrs(MFI);
1587
1588 return Modified;
1589}
1590
Evan Chengb4b20bb2009-06-19 23:17:27 +00001591static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1592 MachineBasicBlock::iterator I,
1593 MachineBasicBlock::iterator E,
1594 SmallPtrSet<MachineInstr*, 4> &MemOps,
1595 SmallSet<unsigned, 4> &MemRegs,
1596 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001597 // Are there stores / loads / calls between them?
1598 // FIXME: This is overly conservative. We should make use of alias information
1599 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001600 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001601 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001602 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001603 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001604 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001605 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001606 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001607 return false;
1608 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001609 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001610 return false;
1611 // It's not safe to move the first 'str' down.
1612 // str r1, [r0]
1613 // strh r5, [r0]
1614 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001615 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001616 return false;
1617 }
1618 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1619 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001620 if (!MO.isReg())
1621 continue;
1622 unsigned Reg = MO.getReg();
1623 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001624 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001625 if (Reg != Base && !MemRegs.count(Reg))
1626 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001627 }
1628 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001629
1630 // Estimate register pressure increase due to the transformation.
1631 if (MemRegs.size() <= 4)
1632 // Ok if we are moving small number of instructions.
1633 return true;
1634 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001635}
1636
Andrew Trick28c1d182011-11-11 22:18:09 +00001637
1638/// Copy Op0 and Op1 operands into a new array assigned to MI.
1639static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1640 MachineInstr *Op1) {
1641 assert(MI->memoperands_empty() && "expected a new machineinstr");
1642 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1643 + (Op1->memoperands_end() - Op1->memoperands_begin());
1644
1645 MachineFunction *MF = MI->getParent()->getParent();
1646 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1647 MachineSDNode::mmo_iterator MemEnd =
1648 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1649 MemEnd =
1650 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1651 MI->setMemRefs(MemBegin, MemEnd);
1652}
1653
Evan Chengeba57e42009-06-15 20:54:56 +00001654bool
1655ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1656 DebugLoc &dl,
1657 unsigned &NewOpc, unsigned &EvenReg,
1658 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001659 int &Offset, unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001660 ARMCC::CondCodes &Pred,
1661 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001662 // Make sure we're allowed to generate LDRD/STRD.
1663 if (!STI->hasV5TEOps())
1664 return false;
1665
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001666 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001667 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001668 unsigned Opcode = Op0->getOpcode();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001669 if (Opcode == ARM::LDRi12)
Evan Chengeba57e42009-06-15 20:54:56 +00001670 NewOpc = ARM::LDRD;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001671 else if (Opcode == ARM::STRi12)
Evan Chengeba57e42009-06-15 20:54:56 +00001672 NewOpc = ARM::STRD;
Evan Chengfd6aad72009-09-25 21:44:53 +00001673 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1674 NewOpc = ARM::t2LDRDi8;
1675 Scale = 4;
1676 isT2 = true;
1677 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1678 NewOpc = ARM::t2STRDi8;
1679 Scale = 4;
1680 isT2 = true;
1681 } else
1682 return false;
1683
Jim Grosbach9302bfd2010-10-26 19:34:41 +00001684 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00001685 // At the moment, we ignore the memoryoperand's value.
1686 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00001687 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00001688 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00001689 return false;
1690
Dan Gohman48b185d2009-09-25 20:36:54 +00001691 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00001692 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001693 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00001694 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00001695 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00001696 if (Align < ReqAlign)
1697 return false;
1698
1699 // Then make sure the immediate offset fits.
1700 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001701 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00001702 int Limit = (1 << 8) * Scale;
1703 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1704 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001705 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001706 } else {
1707 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1708 if (OffImm < 0) {
1709 AddSub = ARM_AM::sub;
1710 OffImm = - OffImm;
1711 }
1712 int Limit = (1 << 8) * Scale;
1713 if (OffImm >= Limit || (OffImm & (Scale-1)))
1714 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001715 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001716 }
Evan Chengeba57e42009-06-15 20:54:56 +00001717 EvenReg = Op0->getOperand(0).getReg();
Evan Chengad0dba52009-06-15 21:18:20 +00001718 OddReg = Op1->getOperand(0).getReg();
Evan Chengeba57e42009-06-15 20:54:56 +00001719 if (EvenReg == OddReg)
1720 return false;
1721 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00001722 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00001723 dl = Op0->getDebugLoc();
1724 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001725}
1726
Evan Cheng185c9ef2009-06-13 09:12:55 +00001727bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001728 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001729 unsigned Base, bool isLd,
1730 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1731 bool RetVal = false;
1732
1733 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00001734 std::sort(Ops.begin(), Ops.end(),
1735 [](const MachineInstr *LHS, const MachineInstr *RHS) {
1736 int LOffset = getMemoryOpOffset(LHS);
1737 int ROffset = getMemoryOpOffset(RHS);
1738 assert(LHS == RHS || LOffset != ROffset);
1739 return LOffset > ROffset;
1740 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00001741
1742 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00001743 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00001744 // 1. Any def of base.
1745 // 2. Any gaps.
1746 while (Ops.size() > 1) {
1747 unsigned FirstLoc = ~0U;
1748 unsigned LastLoc = 0;
1749 MachineInstr *FirstOp = 0;
1750 MachineInstr *LastOp = 0;
1751 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00001752 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001753 unsigned LastBytes = 0;
1754 unsigned NumMove = 0;
1755 for (int i = Ops.size() - 1; i >= 0; --i) {
1756 MachineInstr *Op = Ops[i];
1757 unsigned Loc = MI2LocMap[Op];
1758 if (Loc <= FirstLoc) {
1759 FirstLoc = Loc;
1760 FirstOp = Op;
1761 }
1762 if (Loc >= LastLoc) {
1763 LastLoc = Loc;
1764 LastOp = Op;
1765 }
1766
Andrew Trick642f0f62012-01-11 03:56:08 +00001767 unsigned LSMOpcode
1768 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
1769 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00001770 break;
1771
Evan Cheng185c9ef2009-06-13 09:12:55 +00001772 int Offset = getMemoryOpOffset(Op);
1773 unsigned Bytes = getLSMultipleTransferSize(Op);
1774 if (LastBytes) {
1775 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1776 break;
1777 }
1778 LastOffset = Offset;
1779 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00001780 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00001781 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00001782 break;
1783 }
1784
1785 if (NumMove <= 1)
1786 Ops.pop_back();
1787 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00001788 SmallPtrSet<MachineInstr*, 4> MemOps;
1789 SmallSet<unsigned, 4> MemRegs;
1790 for (int i = NumMove-1; i >= 0; --i) {
1791 MemOps.insert(Ops[i]);
1792 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1793 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00001794
1795 // Be conservative, if the instructions are too far apart, don't
1796 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001797 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00001798 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00001799 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1800 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001801 if (!DoMove) {
1802 for (unsigned i = 0; i != NumMove; ++i)
1803 Ops.pop_back();
1804 } else {
1805 // This is the new location for the loads / stores.
1806 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00001807 while (InsertPos != MBB->end()
1808 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001809 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001810
1811 // If we are moving a pair of loads / stores, see if it makes sense
1812 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00001813 MachineInstr *Op0 = Ops.back();
1814 MachineInstr *Op1 = Ops[Ops.size()-2];
1815 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001816 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00001817 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00001818 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00001819 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001820 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00001821 DebugLoc dl;
1822 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001823 EvenReg, OddReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001824 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00001825 Ops.pop_back();
1826 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001827
Evan Cheng6cc775f2011-06-28 19:10:37 +00001828 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001829 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00001830 MRI->constrainRegClass(EvenReg, TRC);
1831 MRI->constrainRegClass(OddReg, TRC);
1832
Evan Chengeba57e42009-06-15 20:54:56 +00001833 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00001834 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001835 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00001836 .addReg(EvenReg, RegState::Define)
1837 .addReg(OddReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00001838 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001839 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001840 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00001841 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00001842 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001843 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00001844 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00001845 concatenateMemOperands(MIB, Op0, Op1);
1846 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00001847 ++NumLDRDFormed;
1848 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001849 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00001850 .addReg(EvenReg)
1851 .addReg(OddReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00001852 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001853 // FIXME: We're converting from LDRi12 to an insn that still
1854 // uses addrmode2, so we need an explicit offset reg. It should
1855 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00001856 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001857 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00001858 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00001859 concatenateMemOperands(MIB, Op0, Op1);
1860 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00001861 ++NumSTRDFormed;
1862 }
1863 MBB->erase(Op0);
1864 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001865
1866 // Add register allocation hints to form register pairs.
1867 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1868 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengeba57e42009-06-15 20:54:56 +00001869 } else {
1870 for (unsigned i = 0; i != NumMove; ++i) {
1871 MachineInstr *Op = Ops.back();
1872 Ops.pop_back();
1873 MBB->splice(InsertPos, MBB, Op);
1874 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00001875 }
1876
1877 NumLdStMoved += NumMove;
1878 RetVal = true;
1879 }
1880 }
1881 }
1882
1883 return RetVal;
1884}
1885
1886bool
1887ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1888 bool RetVal = false;
1889
1890 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1891 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1892 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1893 SmallVector<unsigned, 4> LdBases;
1894 SmallVector<unsigned, 4> StBases;
1895
1896 unsigned Loc = 0;
1897 MachineBasicBlock::iterator MBBI = MBB->begin();
1898 MachineBasicBlock::iterator E = MBB->end();
1899 while (MBBI != E) {
1900 for (; MBBI != E; ++MBBI) {
1901 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001902 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001903 // Stop at barriers.
1904 ++MBBI;
1905 break;
1906 }
1907
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001908 if (!MI->isDebugValue())
1909 MI2LocMap[MI] = ++Loc;
1910
Evan Cheng185c9ef2009-06-13 09:12:55 +00001911 if (!isMemoryOp(MI))
1912 continue;
1913 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001914 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00001915 continue;
1916
Evan Chengfd6aad72009-09-25 21:44:53 +00001917 int Opc = MI->getOpcode();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001918 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001919 unsigned Base = MI->getOperand(1).getReg();
1920 int Offset = getMemoryOpOffset(MI);
1921
1922 bool StopHere = false;
1923 if (isLd) {
1924 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1925 Base2LdsMap.find(Base);
1926 if (BI != Base2LdsMap.end()) {
1927 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1928 if (Offset == getMemoryOpOffset(BI->second[i])) {
1929 StopHere = true;
1930 break;
1931 }
1932 }
1933 if (!StopHere)
1934 BI->second.push_back(MI);
1935 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00001936 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001937 LdBases.push_back(Base);
1938 }
1939 } else {
1940 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1941 Base2StsMap.find(Base);
1942 if (BI != Base2StsMap.end()) {
1943 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1944 if (Offset == getMemoryOpOffset(BI->second[i])) {
1945 StopHere = true;
1946 break;
1947 }
1948 }
1949 if (!StopHere)
1950 BI->second.push_back(MI);
1951 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00001952 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001953 StBases.push_back(Base);
1954 }
1955 }
1956
1957 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00001958 // Found a duplicate (a base+offset combination that's seen earlier).
1959 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00001960 --Loc;
1961 break;
1962 }
1963 }
1964
1965 // Re-schedule loads.
1966 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1967 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00001968 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00001969 if (Lds.size() > 1)
1970 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1971 }
1972
1973 // Re-schedule stores.
1974 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1975 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00001976 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00001977 if (Sts.size() > 1)
1978 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1979 }
1980
1981 if (MBBI != E) {
1982 Base2LdsMap.clear();
1983 Base2StsMap.clear();
1984 LdBases.clear();
1985 StBases.clear();
1986 }
1987 }
1988
1989 return RetVal;
1990}
1991
1992
1993/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1994/// optimization pass.
1995FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1996 if (PreAlloc)
1997 return new ARMPreAllocLoadStoreOpt();
1998 return new ARMLoadStoreOpt();
1999}