blob: a2c060ab2f29cc4dc4818576d3170203f24748c6 [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//==- AArch64AsmParser.cpp - Parse AArch64 assembly to MCInst instructions -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/AArch64AddressingModes.h"
11#include "MCTargetDesc/AArch64MCExpr.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000012#include "MCTargetDesc/AArch64MCTargetDesc.h"
Benjamin Kramer1d1b9242015-05-23 16:15:10 +000013#include "MCTargetDesc/AArch64TargetStreamer.h"
Sander de Smalen9b333092018-07-30 15:42:46 +000014#include "AArch64InstrInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000015#include "Utils/AArch64BaseInfo.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000016#include "llvm/ADT/APFloat.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000017#include "llvm/ADT/APInt.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000018#include "llvm/ADT/ArrayRef.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000019#include "llvm/ADT/STLExtras.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "llvm/ADT/SmallVector.h"
Eric Christopher98ddbdb2016-09-08 17:27:03 +000021#include "llvm/ADT/StringExtras.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000022#include "llvm/ADT/StringMap.h"
23#include "llvm/ADT/StringRef.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000024#include "llvm/ADT/StringSwitch.h"
25#include "llvm/ADT/Twine.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000026#include "llvm/MC/MCContext.h"
27#include "llvm/MC/MCExpr.h"
28#include "llvm/MC/MCInst.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000029#include "llvm/MC/MCLinkerOptimizationHint.h"
Chad Rosierdcd2a302014-10-22 20:35:57 +000030#include "llvm/MC/MCObjectFileInfo.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000031#include "llvm/MC/MCParser/MCAsmLexer.h"
32#include "llvm/MC/MCParser/MCAsmParser.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000033#include "llvm/MC/MCParser/MCAsmParserExtension.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000034#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000035#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000036#include "llvm/MC/MCRegisterInfo.h"
37#include "llvm/MC/MCStreamer.h"
38#include "llvm/MC/MCSubtargetInfo.h"
39#include "llvm/MC/MCSymbol.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000040#include "llvm/MC/MCTargetOptions.h"
41#include "llvm/MC/SubtargetFeature.h"
David Green85d6a552018-09-18 09:44:53 +000042#include "llvm/MC/MCValue.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000043#include "llvm/Support/Casting.h"
44#include "llvm/Support/Compiler.h"
Benjamin Kramer1f8930e2014-07-25 11:42:14 +000045#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Support/SMLoc.h"
Saleem Abdulrasool6c19ffc2016-06-09 02:56:40 +000048#include "llvm/Support/TargetParser.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000049#include "llvm/Support/TargetRegistry.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000050#include "llvm/Support/raw_ostream.h"
Eugene Zelenko049b0172017-01-06 00:30:53 +000051#include <cassert>
52#include <cctype>
53#include <cstdint>
Tim Northover3b0846e2014-05-24 12:50:23 +000054#include <cstdio>
Eugene Zelenko049b0172017-01-06 00:30:53 +000055#include <string>
56#include <tuple>
57#include <utility>
58#include <vector>
59
Tim Northover3b0846e2014-05-24 12:50:23 +000060using namespace llvm;
61
62namespace {
63
Sander de Smalencd6be962017-12-20 11:02:42 +000064enum class RegKind {
65 Scalar,
66 NeonVector,
67 SVEDataVector,
68 SVEPredicateVector
69};
Florian Hahnc4422242017-11-07 13:07:50 +000070
Sander de Smalen0325e302018-07-02 07:34:52 +000071enum RegConstraintEqualityTy {
72 EqualsReg,
73 EqualsSuperReg,
74 EqualsSubReg
75};
76
Tim Northover3b0846e2014-05-24 12:50:23 +000077class AArch64AsmParser : public MCTargetAsmParser {
Tim Northover3b0846e2014-05-24 12:50:23 +000078private:
79 StringRef Mnemonic; ///< Instruction mnemonic.
Tim Northover3b0846e2014-05-24 12:50:23 +000080
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +000081 // Map of register aliases registers via the .req directive.
Florian Hahnc4422242017-11-07 13:07:50 +000082 StringMap<std::pair<RegKind, unsigned>> RegisterReqs;
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +000083
Sander de Smalen9b333092018-07-30 15:42:46 +000084 class PrefixInfo {
85 public:
86 static PrefixInfo CreateFromInst(const MCInst &Inst, uint64_t TSFlags) {
87 PrefixInfo Prefix;
88 switch (Inst.getOpcode()) {
89 case AArch64::MOVPRFX_ZZ:
90 Prefix.Active = true;
91 Prefix.Dst = Inst.getOperand(0).getReg();
92 break;
93 case AArch64::MOVPRFX_ZPmZ_B:
94 case AArch64::MOVPRFX_ZPmZ_H:
95 case AArch64::MOVPRFX_ZPmZ_S:
96 case AArch64::MOVPRFX_ZPmZ_D:
97 Prefix.Active = true;
98 Prefix.Predicated = true;
99 Prefix.ElementSize = TSFlags & AArch64::ElementSizeMask;
100 assert(Prefix.ElementSize != AArch64::ElementSizeNone &&
101 "No destructive element size set for movprfx");
102 Prefix.Dst = Inst.getOperand(0).getReg();
103 Prefix.Pg = Inst.getOperand(2).getReg();
104 break;
105 case AArch64::MOVPRFX_ZPzZ_B:
106 case AArch64::MOVPRFX_ZPzZ_H:
107 case AArch64::MOVPRFX_ZPzZ_S:
108 case AArch64::MOVPRFX_ZPzZ_D:
109 Prefix.Active = true;
110 Prefix.Predicated = true;
111 Prefix.ElementSize = TSFlags & AArch64::ElementSizeMask;
112 assert(Prefix.ElementSize != AArch64::ElementSizeNone &&
113 "No destructive element size set for movprfx");
114 Prefix.Dst = Inst.getOperand(0).getReg();
115 Prefix.Pg = Inst.getOperand(1).getReg();
116 break;
117 default:
118 break;
119 }
120
121 return Prefix;
122 }
123
124 PrefixInfo() : Active(false), Predicated(false) {}
125 bool isActive() const { return Active; }
126 bool isPredicated() const { return Predicated; }
127 unsigned getElementSize() const {
128 assert(Predicated);
129 return ElementSize;
130 }
131 unsigned getDstReg() const { return Dst; }
132 unsigned getPgReg() const {
133 assert(Predicated);
134 return Pg;
135 }
136
137 private:
138 bool Active;
139 bool Predicated;
140 unsigned ElementSize;
141 unsigned Dst;
142 unsigned Pg;
143 } NextPrefix;
144
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +0000145 AArch64TargetStreamer &getTargetStreamer() {
146 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
147 return static_cast<AArch64TargetStreamer &>(TS);
148 }
149
Rafael Espindola961d4692014-11-11 05:18:41 +0000150 SMLoc getLoc() const { return getParser().getTok().getLoc(); }
Tim Northover3b0846e2014-05-24 12:50:23 +0000151
152 bool parseSysAlias(StringRef Name, SMLoc NameLoc, OperandVector &Operands);
Sjoerd Meijer69bccf92017-03-03 08:12:47 +0000153 void createSysAlias(uint16_t Encoding, OperandVector &Operands, SMLoc S);
Tim Northover3b0846e2014-05-24 12:50:23 +0000154 AArch64CC::CondCode parseCondCodeString(StringRef Cond);
155 bool parseCondCode(OperandVector &Operands, bool invertCondCode);
Florian Hahnc4422242017-11-07 13:07:50 +0000156 unsigned matchRegisterNameAlias(StringRef Name, RegKind Kind);
Tim Northover3b0846e2014-05-24 12:50:23 +0000157 bool parseRegister(OperandVector &Operands);
158 bool parseSymbolicImmVal(const MCExpr *&ImmVal);
Sander de Smalenc88f9a12018-04-11 14:10:37 +0000159 bool parseNeonVectorList(OperandVector &Operands);
Sander de Smalen18ac8f92018-06-15 15:47:44 +0000160 bool parseOptionalMulOperand(OperandVector &Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +0000161 bool parseOperand(OperandVector &Operands, bool isCondCode,
162 bool invertCondCode);
163
Sander de Smalen0325e302018-07-02 07:34:52 +0000164 bool showMatchError(SMLoc Loc, unsigned ErrCode, uint64_t ErrorInfo,
165 OperandVector &Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +0000166
Saleem Abdulrasool6c19ffc2016-06-09 02:56:40 +0000167 bool parseDirectiveArch(SMLoc L);
Saleem Abdulrasool85b436392016-04-02 19:29:52 +0000168 bool parseDirectiveCPU(SMLoc L);
Chad Rosierdcd2a302014-10-22 20:35:57 +0000169 bool parseDirectiveInst(SMLoc L);
170
Tim Northover3b0846e2014-05-24 12:50:23 +0000171 bool parseDirectiveTLSDescCall(SMLoc L);
172
173 bool parseDirectiveLOH(StringRef LOH, SMLoc L);
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +0000174 bool parseDirectiveLtorg(SMLoc L);
Tim Northover3b0846e2014-05-24 12:50:23 +0000175
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +0000176 bool parseDirectiveReq(StringRef Name, SMLoc L);
177 bool parseDirectiveUnreq(SMLoc L);
Luke Cheesemanf6844b32018-09-27 10:39:20 +0000178 bool parseDirectiveCFINegateRAState();
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +0000179
Sander de Smalen9b333092018-07-30 15:42:46 +0000180 bool validateInstruction(MCInst &Inst, SMLoc &IDLoc,
181 SmallVectorImpl<SMLoc> &Loc);
Tim Northover3b0846e2014-05-24 12:50:23 +0000182 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
183 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000184 uint64_t &ErrorInfo,
Tim Northover3b0846e2014-05-24 12:50:23 +0000185 bool MatchingInlineAsm) override;
186/// @name Auto-generated Match Functions
187/// {
188
189#define GET_ASSEMBLER_HEADER
190#include "AArch64GenAsmMatcher.inc"
191
192 /// }
193
Sander de Smalen50d87022018-04-19 07:35:08 +0000194 OperandMatchResultTy tryParseScalarRegister(unsigned &Reg);
195 OperandMatchResultTy tryParseVectorRegister(unsigned &Reg, StringRef &Kind,
Sander de Smalen73937b72018-04-11 07:36:10 +0000196 RegKind MatchKind);
Tim Northover3b0846e2014-05-24 12:50:23 +0000197 OperandMatchResultTy tryParseOptionalShiftExtend(OperandVector &Operands);
198 OperandMatchResultTy tryParseBarrierOperand(OperandVector &Operands);
199 OperandMatchResultTy tryParseMRSSystemRegister(OperandVector &Operands);
200 OperandMatchResultTy tryParseSysReg(OperandVector &Operands);
201 OperandMatchResultTy tryParseSysCROperand(OperandVector &Operands);
Sander de Smalen93380372018-05-14 11:54:41 +0000202 template <bool IsSVEPrefetch = false>
Tim Northover3b0846e2014-05-24 12:50:23 +0000203 OperandMatchResultTy tryParsePrefetch(OperandVector &Operands);
Oliver Stannarda34e4702015-12-01 10:48:51 +0000204 OperandMatchResultTy tryParsePSBHint(OperandVector &Operands);
Oliver Stannarda9a5eee2018-09-27 14:54:33 +0000205 OperandMatchResultTy tryParseBTIHint(OperandVector &Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +0000206 OperandMatchResultTy tryParseAdrpLabel(OperandVector &Operands);
207 OperandMatchResultTy tryParseAdrLabel(OperandVector &Operands);
Sander de Smalen3cbf1712018-06-15 13:11:49 +0000208 template<bool AddFPZeroAsLiteral>
Tim Northover3b0846e2014-05-24 12:50:23 +0000209 OperandMatchResultTy tryParseFPImm(OperandVector &Operands);
Sander de Smalen62770792018-05-25 09:47:52 +0000210 OperandMatchResultTy tryParseImmWithOptionalShift(OperandVector &Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +0000211 OperandMatchResultTy tryParseGPR64sp0Operand(OperandVector &Operands);
Florian Hahnc4422242017-11-07 13:07:50 +0000212 bool tryParseNeonVectorRegister(OperandVector &Operands);
Sander de Smalenc88f9a12018-04-11 14:10:37 +0000213 OperandMatchResultTy tryParseVectorIndex(OperandVector &Operands);
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +0000214 OperandMatchResultTy tryParseGPRSeqPair(OperandVector &Operands);
Sander de Smalen0325e302018-07-02 07:34:52 +0000215 template <bool ParseShiftExtend,
216 RegConstraintEqualityTy EqTy = RegConstraintEqualityTy::EqualsReg>
Sander de Smalen149916d2018-04-20 07:24:20 +0000217 OperandMatchResultTy tryParseGPROperand(OperandVector &Operands);
Sander de Smaleneb896b12018-04-25 09:26:47 +0000218 template <bool ParseShiftExtend, bool ParseSuffix>
Florian Hahn91f11e52017-11-07 16:45:48 +0000219 OperandMatchResultTy tryParseSVEDataVector(OperandVector &Operands);
Sander de Smalencd6be962017-12-20 11:02:42 +0000220 OperandMatchResultTy tryParseSVEPredicateVector(OperandVector &Operands);
Sander de Smalen650234b2018-04-12 11:40:52 +0000221 template <RegKind VectorKind>
222 OperandMatchResultTy tryParseVectorList(OperandVector &Operands,
223 bool ExpectMatch = false);
Sander de Smalen7ab96f52018-01-22 15:29:19 +0000224 OperandMatchResultTy tryParseSVEPattern(OperandVector &Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +0000225
226public:
227 enum AArch64MatchResultTy {
228 Match_InvalidSuffix = FIRST_TARGET_MATCH_RESULT_TY,
229#define GET_OPERAND_DIAGNOSTIC_TYPES
230#include "AArch64GenAsmMatcher.inc"
231 };
Joel Jones504bf332016-10-24 13:37:13 +0000232 bool IsILP32;
Eugene Zelenko049b0172017-01-06 00:30:53 +0000233
Akira Hatanakab11ef082015-11-14 06:35:56 +0000234 AArch64AsmParser(const MCSubtargetInfo &STI, MCAsmParser &Parser,
David Blaikie9f380a32015-03-16 18:06:57 +0000235 const MCInstrInfo &MII, const MCTargetOptions &Options)
Oliver Stannard4191b9e2017-10-11 09:17:43 +0000236 : MCTargetAsmParser(Options, STI, MII) {
Joel Jones504bf332016-10-24 13:37:13 +0000237 IsILP32 = Options.getABIName() == "ilp32";
David Blaikie9f380a32015-03-16 18:06:57 +0000238 MCAsmParserExtension::Initialize(Parser);
Rafael Espindola961d4692014-11-11 05:18:41 +0000239 MCStreamer &S = getParser().getStreamer();
240 if (S.getTargetStreamer() == nullptr)
241 new AArch64TargetStreamer(S);
Tim Northover3b0846e2014-05-24 12:50:23 +0000242
Alex Bradbury0a59f182018-05-23 11:17:20 +0000243 // Alias .hword/.word/xword to the target-independent .2byte/.4byte/.8byte
244 // directives as they have the same form and semantics:
245 /// ::= (.hword | .word | .xword ) [ expression (, expression)* ]
246 Parser.addAliasForDirective(".hword", ".2byte");
247 Parser.addAliasForDirective(".word", ".4byte");
248 Parser.addAliasForDirective(".xword", ".8byte");
249
Tim Northover3b0846e2014-05-24 12:50:23 +0000250 // Initialize the set of available features.
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000251 setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits()));
Tim Northover3b0846e2014-05-24 12:50:23 +0000252 }
253
Sander de Smalen0325e302018-07-02 07:34:52 +0000254 bool regsEqual(const MCParsedAsmOperand &Op1,
255 const MCParsedAsmOperand &Op2) const override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000256 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
257 SMLoc NameLoc, OperandVector &Operands) override;
258 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
259 bool ParseDirective(AsmToken DirectiveID) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000260 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Tim Northover3b0846e2014-05-24 12:50:23 +0000261 unsigned Kind) override;
262
263 static bool classifySymbolRef(const MCExpr *Expr,
264 AArch64MCExpr::VariantKind &ELFRefKind,
265 MCSymbolRefExpr::VariantKind &DarwinRefKind,
266 int64_t &Addend);
267};
Tim Northover3b0846e2014-05-24 12:50:23 +0000268
269/// AArch64Operand - Instances of this class represent a parsed AArch64 machine
270/// instruction.
271class AArch64Operand : public MCParsedAsmOperand {
272private:
273 enum KindTy {
274 k_Immediate,
275 k_ShiftedImm,
276 k_CondCode,
277 k_Register,
278 k_VectorList,
279 k_VectorIndex,
280 k_Token,
281 k_SysReg,
282 k_SysCR,
283 k_Prefetch,
284 k_ShiftExtend,
285 k_FPImm,
Oliver Stannarda34e4702015-12-01 10:48:51 +0000286 k_Barrier,
287 k_PSBHint,
Oliver Stannarda9a5eee2018-09-27 14:54:33 +0000288 k_BTIHint,
Tim Northover3b0846e2014-05-24 12:50:23 +0000289 } Kind;
290
291 SMLoc StartLoc, EndLoc;
292
293 struct TokOp {
294 const char *Data;
295 unsigned Length;
296 bool IsSuffix; // Is the operand actually a suffix on the mnemonic.
297 };
298
Sander de Smalen149916d2018-04-20 07:24:20 +0000299 // Separate shift/extend operand.
300 struct ShiftExtendOp {
301 AArch64_AM::ShiftExtendType Type;
302 unsigned Amount;
303 bool HasExplicitAmount;
304 };
305
Tim Northover3b0846e2014-05-24 12:50:23 +0000306 struct RegOp {
307 unsigned RegNum;
Florian Hahnc4422242017-11-07 13:07:50 +0000308 RegKind Kind;
Florian Hahn91f11e52017-11-07 16:45:48 +0000309 int ElementWidth;
Sander de Smalen149916d2018-04-20 07:24:20 +0000310
Sander de Smalen0325e302018-07-02 07:34:52 +0000311 // The register may be allowed as a different register class,
312 // e.g. for GPR64as32 or GPR32as64.
313 RegConstraintEqualityTy EqualityTy;
314
Sander de Smalen149916d2018-04-20 07:24:20 +0000315 // In some cases the shift/extend needs to be explicitly parsed together
316 // with the register, rather than as a separate operand. This is needed
317 // for addressing modes where the instruction as a whole dictates the
318 // scaling/extend, rather than specific bits in the instruction.
319 // By parsing them as a single operand, we avoid the need to pass an
320 // extra operand in all CodeGen patterns (because all operands need to
321 // have an associated value), and we avoid the need to update TableGen to
322 // accept operands that have no associated bits in the instruction.
323 //
324 // An added benefit of parsing them together is that the assembler
325 // can give a sensible diagnostic if the scaling is not correct.
326 //
327 // The default is 'lsl #0' (HasExplicitAmount = false) if no
328 // ShiftExtend is specified.
329 ShiftExtendOp ShiftExtend;
Tim Northover3b0846e2014-05-24 12:50:23 +0000330 };
331
332 struct VectorListOp {
333 unsigned RegNum;
334 unsigned Count;
335 unsigned NumElements;
Sander de Smalen650234b2018-04-12 11:40:52 +0000336 unsigned ElementWidth;
337 RegKind RegisterKind;
Tim Northover3b0846e2014-05-24 12:50:23 +0000338 };
339
340 struct VectorIndexOp {
341 unsigned Val;
342 };
343
344 struct ImmOp {
345 const MCExpr *Val;
346 };
347
348 struct ShiftedImmOp {
349 const MCExpr *Val;
350 unsigned ShiftAmount;
351 };
352
353 struct CondCodeOp {
354 AArch64CC::CondCode Code;
355 };
356
357 struct FPImmOp {
Sander de Smalen3cbf1712018-06-15 13:11:49 +0000358 uint64_t Val; // APFloat value bitcasted to uint64_t.
359 bool IsExact; // describes whether parsed value was exact.
Tim Northover3b0846e2014-05-24 12:50:23 +0000360 };
361
362 struct BarrierOp {
Vladimir Sukharev017d10b2015-03-26 17:29:53 +0000363 const char *Data;
364 unsigned Length;
Saleem Abdulrasooldab786f2016-08-18 22:35:06 +0000365 unsigned Val; // Not the enum since not all values have names.
Tim Northover3b0846e2014-05-24 12:50:23 +0000366 };
367
368 struct SysRegOp {
369 const char *Data;
370 unsigned Length;
Tim Northover7cd58932015-01-22 17:23:04 +0000371 uint32_t MRSReg;
372 uint32_t MSRReg;
373 uint32_t PStateField;
Tim Northover3b0846e2014-05-24 12:50:23 +0000374 };
375
376 struct SysCRImmOp {
377 unsigned Val;
378 };
379
380 struct PrefetchOp {
Vladimir Sukharev017d10b2015-03-26 17:29:53 +0000381 const char *Data;
382 unsigned Length;
Saleem Abdulrasooldab786f2016-08-18 22:35:06 +0000383 unsigned Val;
Tim Northover3b0846e2014-05-24 12:50:23 +0000384 };
385
Oliver Stannarda34e4702015-12-01 10:48:51 +0000386 struct PSBHintOp {
Oliver Stannarda34e4702015-12-01 10:48:51 +0000387 const char *Data;
388 unsigned Length;
Saleem Abdulrasooldab786f2016-08-18 22:35:06 +0000389 unsigned Val;
Oliver Stannarda34e4702015-12-01 10:48:51 +0000390 };
391
Oliver Stannarda9a5eee2018-09-27 14:54:33 +0000392 struct BTIHintOp {
393 const char *Data;
394 unsigned Length;
395 unsigned Val;
396 };
397
Tim Northover3b0846e2014-05-24 12:50:23 +0000398 struct ExtendOp {
399 unsigned Val;
400 };
401
402 union {
403 struct TokOp Tok;
404 struct RegOp Reg;
405 struct VectorListOp VectorList;
406 struct VectorIndexOp VectorIndex;
407 struct ImmOp Imm;
408 struct ShiftedImmOp ShiftedImm;
409 struct CondCodeOp CondCode;
410 struct FPImmOp FPImm;
411 struct BarrierOp Barrier;
412 struct SysRegOp SysReg;
413 struct SysCRImmOp SysCRImm;
414 struct PrefetchOp Prefetch;
Oliver Stannarda34e4702015-12-01 10:48:51 +0000415 struct PSBHintOp PSBHint;
Oliver Stannarda9a5eee2018-09-27 14:54:33 +0000416 struct BTIHintOp BTIHint;
Tim Northover3b0846e2014-05-24 12:50:23 +0000417 struct ShiftExtendOp ShiftExtend;
418 };
419
420 // Keep the MCContext around as the MCExprs may need manipulated during
421 // the add<>Operands() calls.
422 MCContext &Ctx;
423
David Blaikie960ea3f2014-06-08 16:18:35 +0000424public:
David Blaikie9f380a32015-03-16 18:06:57 +0000425 AArch64Operand(KindTy K, MCContext &Ctx) : Kind(K), Ctx(Ctx) {}
Tim Northover3b0846e2014-05-24 12:50:23 +0000426
Tim Northover3b0846e2014-05-24 12:50:23 +0000427 AArch64Operand(const AArch64Operand &o) : MCParsedAsmOperand(), Ctx(o.Ctx) {
428 Kind = o.Kind;
429 StartLoc = o.StartLoc;
430 EndLoc = o.EndLoc;
431 switch (Kind) {
432 case k_Token:
433 Tok = o.Tok;
434 break;
435 case k_Immediate:
436 Imm = o.Imm;
437 break;
438 case k_ShiftedImm:
439 ShiftedImm = o.ShiftedImm;
440 break;
441 case k_CondCode:
442 CondCode = o.CondCode;
443 break;
444 case k_FPImm:
445 FPImm = o.FPImm;
446 break;
447 case k_Barrier:
448 Barrier = o.Barrier;
449 break;
450 case k_Register:
451 Reg = o.Reg;
452 break;
453 case k_VectorList:
454 VectorList = o.VectorList;
455 break;
456 case k_VectorIndex:
457 VectorIndex = o.VectorIndex;
458 break;
459 case k_SysReg:
460 SysReg = o.SysReg;
461 break;
462 case k_SysCR:
463 SysCRImm = o.SysCRImm;
464 break;
465 case k_Prefetch:
466 Prefetch = o.Prefetch;
467 break;
Oliver Stannarda34e4702015-12-01 10:48:51 +0000468 case k_PSBHint:
469 PSBHint = o.PSBHint;
470 break;
Oliver Stannarda9a5eee2018-09-27 14:54:33 +0000471 case k_BTIHint:
472 BTIHint = o.BTIHint;
473 break;
Tim Northover3b0846e2014-05-24 12:50:23 +0000474 case k_ShiftExtend:
475 ShiftExtend = o.ShiftExtend;
476 break;
477 }
478 }
479
480 /// getStartLoc - Get the location of the first token of this operand.
481 SMLoc getStartLoc() const override { return StartLoc; }
482 /// getEndLoc - Get the location of the last token of this operand.
Peter Collingbourne0da86302016-10-10 22:49:37 +0000483 SMLoc getEndLoc() const override { return EndLoc; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000484
485 StringRef getToken() const {
486 assert(Kind == k_Token && "Invalid access!");
487 return StringRef(Tok.Data, Tok.Length);
488 }
489
490 bool isTokenSuffix() const {
491 assert(Kind == k_Token && "Invalid access!");
492 return Tok.IsSuffix;
493 }
494
495 const MCExpr *getImm() const {
496 assert(Kind == k_Immediate && "Invalid access!");
497 return Imm.Val;
498 }
499
500 const MCExpr *getShiftedImmVal() const {
501 assert(Kind == k_ShiftedImm && "Invalid access!");
502 return ShiftedImm.Val;
503 }
504
505 unsigned getShiftedImmShift() const {
506 assert(Kind == k_ShiftedImm && "Invalid access!");
507 return ShiftedImm.ShiftAmount;
508 }
509
510 AArch64CC::CondCode getCondCode() const {
511 assert(Kind == k_CondCode && "Invalid access!");
512 return CondCode.Code;
513 }
514
Sander de Smalen3cbf1712018-06-15 13:11:49 +0000515 APFloat getFPImm() const {
516 assert (Kind == k_FPImm && "Invalid access!");
517 return APFloat(APFloat::IEEEdouble(), APInt(64, FPImm.Val, true));
518 }
519
520 bool getFPImmIsExact() const {
521 assert (Kind == k_FPImm && "Invalid access!");
522 return FPImm.IsExact;
Tim Northover3b0846e2014-05-24 12:50:23 +0000523 }
524
525 unsigned getBarrier() const {
526 assert(Kind == k_Barrier && "Invalid access!");
527 return Barrier.Val;
528 }
529
Vladimir Sukharev017d10b2015-03-26 17:29:53 +0000530 StringRef getBarrierName() const {
531 assert(Kind == k_Barrier && "Invalid access!");
532 return StringRef(Barrier.Data, Barrier.Length);
533 }
534
Tim Northover3b0846e2014-05-24 12:50:23 +0000535 unsigned getReg() const override {
536 assert(Kind == k_Register && "Invalid access!");
537 return Reg.RegNum;
538 }
539
Sander de Smalen0325e302018-07-02 07:34:52 +0000540 RegConstraintEqualityTy getRegEqualityTy() const {
541 assert(Kind == k_Register && "Invalid access!");
542 return Reg.EqualityTy;
543 }
544
Tim Northover3b0846e2014-05-24 12:50:23 +0000545 unsigned getVectorListStart() const {
546 assert(Kind == k_VectorList && "Invalid access!");
547 return VectorList.RegNum;
548 }
549
550 unsigned getVectorListCount() const {
551 assert(Kind == k_VectorList && "Invalid access!");
552 return VectorList.Count;
553 }
554
555 unsigned getVectorIndex() const {
556 assert(Kind == k_VectorIndex && "Invalid access!");
557 return VectorIndex.Val;
558 }
559
560 StringRef getSysReg() const {
561 assert(Kind == k_SysReg && "Invalid access!");
562 return StringRef(SysReg.Data, SysReg.Length);
563 }
564
Tim Northover3b0846e2014-05-24 12:50:23 +0000565 unsigned getSysCR() const {
566 assert(Kind == k_SysCR && "Invalid access!");
567 return SysCRImm.Val;
568 }
569
570 unsigned getPrefetch() const {
571 assert(Kind == k_Prefetch && "Invalid access!");
572 return Prefetch.Val;
573 }
574
Oliver Stannarda34e4702015-12-01 10:48:51 +0000575 unsigned getPSBHint() const {
576 assert(Kind == k_PSBHint && "Invalid access!");
577 return PSBHint.Val;
578 }
579
580 StringRef getPSBHintName() const {
581 assert(Kind == k_PSBHint && "Invalid access!");
582 return StringRef(PSBHint.Data, PSBHint.Length);
583 }
584
Oliver Stannarda9a5eee2018-09-27 14:54:33 +0000585 unsigned getBTIHint() const {
586 assert(Kind == k_BTIHint && "Invalid access!");
587 return BTIHint.Val;
588 }
589
590 StringRef getBTIHintName() const {
591 assert(Kind == k_BTIHint && "Invalid access!");
592 return StringRef(BTIHint.Data, BTIHint.Length);
593 }
594
Vladimir Sukharev017d10b2015-03-26 17:29:53 +0000595 StringRef getPrefetchName() const {
596 assert(Kind == k_Prefetch && "Invalid access!");
597 return StringRef(Prefetch.Data, Prefetch.Length);
598 }
599
Tim Northover3b0846e2014-05-24 12:50:23 +0000600 AArch64_AM::ShiftExtendType getShiftExtendType() const {
Sander de Smalen149916d2018-04-20 07:24:20 +0000601 if (Kind == k_ShiftExtend)
602 return ShiftExtend.Type;
603 if (Kind == k_Register)
604 return Reg.ShiftExtend.Type;
605 llvm_unreachable("Invalid access!");
Tim Northover3b0846e2014-05-24 12:50:23 +0000606 }
607
608 unsigned getShiftExtendAmount() const {
Sander de Smalen149916d2018-04-20 07:24:20 +0000609 if (Kind == k_ShiftExtend)
610 return ShiftExtend.Amount;
611 if (Kind == k_Register)
612 return Reg.ShiftExtend.Amount;
613 llvm_unreachable("Invalid access!");
Tim Northover3b0846e2014-05-24 12:50:23 +0000614 }
615
616 bool hasShiftExtendAmount() const {
Sander de Smalen149916d2018-04-20 07:24:20 +0000617 if (Kind == k_ShiftExtend)
618 return ShiftExtend.HasExplicitAmount;
619 if (Kind == k_Register)
620 return Reg.ShiftExtend.HasExplicitAmount;
621 llvm_unreachable("Invalid access!");
Tim Northover3b0846e2014-05-24 12:50:23 +0000622 }
623
624 bool isImm() const override { return Kind == k_Immediate; }
625 bool isMem() const override { return false; }
Sander de Smalen5aa809d2018-01-15 12:47:17 +0000626
Sjoerd Meijera3dad802018-07-06 12:32:33 +0000627 bool isUImm6() const {
628 if (!isImm())
629 return false;
630 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
631 if (!MCE)
632 return false;
633 int64_t Val = MCE->getValue();
634 return (Val >= 0 && Val < 64);
635 }
636
Sander de Smalen5aa809d2018-01-15 12:47:17 +0000637 template <int Width> bool isSImm() const { return isSImmScaled<Width, 1>(); }
638
Sander de Smalen50ded902018-04-29 17:33:38 +0000639 template <int Bits, int Scale> DiagnosticPredicate isSImmScaled() const {
640 return isImmScaled<Bits, Scale>(true);
641 }
642
643 template <int Bits, int Scale> DiagnosticPredicate isUImmScaled() const {
644 return isImmScaled<Bits, Scale>(false);
645 }
646
Sander de Smalenfe17a782018-04-26 12:54:42 +0000647 template <int Bits, int Scale>
Sander de Smalen50ded902018-04-29 17:33:38 +0000648 DiagnosticPredicate isImmScaled(bool Signed) const {
Tim Northover3b0846e2014-05-24 12:50:23 +0000649 if (!isImm())
Sander de Smalenfe17a782018-04-26 12:54:42 +0000650 return DiagnosticPredicateTy::NoMatch;
651
Tim Northover3b0846e2014-05-24 12:50:23 +0000652 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
653 if (!MCE)
Sander de Smalenfe17a782018-04-26 12:54:42 +0000654 return DiagnosticPredicateTy::NoMatch;
Sander de Smalen5aa809d2018-01-15 12:47:17 +0000655
Sander de Smalen50ded902018-04-29 17:33:38 +0000656 int64_t MinVal, MaxVal;
657 if (Signed) {
658 int64_t Shift = Bits - 1;
659 MinVal = (int64_t(1) << Shift) * -Scale;
660 MaxVal = ((int64_t(1) << Shift) - 1) * Scale;
661 } else {
662 MinVal = 0;
663 MaxVal = ((int64_t(1) << Bits) - 1) * Scale;
664 }
Sander de Smalen5aa809d2018-01-15 12:47:17 +0000665
Tim Northover3b0846e2014-05-24 12:50:23 +0000666 int64_t Val = MCE->getValue();
Sander de Smalenfe17a782018-04-26 12:54:42 +0000667 if (Val >= MinVal && Val <= MaxVal && (Val % Scale) == 0)
668 return DiagnosticPredicateTy::Match;
669
670 return DiagnosticPredicateTy::NearMatch;
Tim Northover3b0846e2014-05-24 12:50:23 +0000671 }
672
Sander de Smalen0325e302018-07-02 07:34:52 +0000673 DiagnosticPredicate isSVEPattern() const {
Sander de Smalen245e0e62018-01-22 10:46:00 +0000674 if (!isImm())
Sander de Smalen0325e302018-07-02 07:34:52 +0000675 return DiagnosticPredicateTy::NoMatch;
Sander de Smalen245e0e62018-01-22 10:46:00 +0000676 auto *MCE = dyn_cast<MCConstantExpr>(getImm());
677 if (!MCE)
Sander de Smalen0325e302018-07-02 07:34:52 +0000678 return DiagnosticPredicateTy::NoMatch;
Sander de Smalen245e0e62018-01-22 10:46:00 +0000679 int64_t Val = MCE->getValue();
Sander de Smalen0325e302018-07-02 07:34:52 +0000680 if (Val >= 0 && Val < 32)
681 return DiagnosticPredicateTy::Match;
682 return DiagnosticPredicateTy::NearMatch;
Sander de Smalen245e0e62018-01-22 10:46:00 +0000683 }
684
David Green85d6a552018-09-18 09:44:53 +0000685 bool isSymbolicUImm12Offset(const MCExpr *Expr) const {
Tim Northover3b0846e2014-05-24 12:50:23 +0000686 AArch64MCExpr::VariantKind ELFRefKind;
687 MCSymbolRefExpr::VariantKind DarwinRefKind;
688 int64_t Addend;
689 if (!AArch64AsmParser::classifySymbolRef(Expr, ELFRefKind, DarwinRefKind,
690 Addend)) {
691 // If we don't understand the expression, assume the best and
692 // let the fixup and relocation code deal with it.
693 return true;
694 }
695
696 if (DarwinRefKind == MCSymbolRefExpr::VK_PAGEOFF ||
697 ELFRefKind == AArch64MCExpr::VK_LO12 ||
698 ELFRefKind == AArch64MCExpr::VK_GOT_LO12 ||
699 ELFRefKind == AArch64MCExpr::VK_DTPREL_LO12 ||
700 ELFRefKind == AArch64MCExpr::VK_DTPREL_LO12_NC ||
701 ELFRefKind == AArch64MCExpr::VK_TPREL_LO12 ||
702 ELFRefKind == AArch64MCExpr::VK_TPREL_LO12_NC ||
703 ELFRefKind == AArch64MCExpr::VK_GOTTPREL_LO12_NC ||
Martin Storsjoc61ff3b2018-03-01 20:42:28 +0000704 ELFRefKind == AArch64MCExpr::VK_TLSDESC_LO12 ||
705 ELFRefKind == AArch64MCExpr::VK_SECREL_LO12 ||
706 ELFRefKind == AArch64MCExpr::VK_SECREL_HI12) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000707 // Note that we don't range-check the addend. It's adjusted modulo page
708 // size when converted, so there is no "out of range" condition when using
709 // @pageoff.
David Green85d6a552018-09-18 09:44:53 +0000710 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +0000711 } else if (DarwinRefKind == MCSymbolRefExpr::VK_GOTPAGEOFF ||
712 DarwinRefKind == MCSymbolRefExpr::VK_TLVPPAGEOFF) {
713 // @gotpageoff/@tlvppageoff can only be used directly, not with an addend.
714 return Addend == 0;
715 }
716
717 return false;
718 }
719
720 template <int Scale> bool isUImm12Offset() const {
721 if (!isImm())
722 return false;
723
724 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
725 if (!MCE)
David Green85d6a552018-09-18 09:44:53 +0000726 return isSymbolicUImm12Offset(getImm());
Tim Northover3b0846e2014-05-24 12:50:23 +0000727
728 int64_t Val = MCE->getValue();
729 return (Val % Scale) == 0 && Val >= 0 && (Val / Scale) < 0x1000;
730 }
731
Sjoerd Meijercb2d9502017-02-16 15:52:22 +0000732 template <int N, int M>
733 bool isImmInRange() const {
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +0000734 if (!isImm())
735 return false;
736 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
737 if (!MCE)
738 return false;
739 int64_t Val = MCE->getValue();
Sjoerd Meijercb2d9502017-02-16 15:52:22 +0000740 return (Val >= N && Val <= M);
Tim Northover3b0846e2014-05-24 12:50:23 +0000741 }
Eugene Zelenko049b0172017-01-06 00:30:53 +0000742
Sander de Smalena1c259c2018-01-29 13:05:38 +0000743 // NOTE: Also used for isLogicalImmNot as anything that can be represented as
744 // a logical immediate can always be represented when inverted.
745 template <typename T>
746 bool isLogicalImm() const {
Tim Northover3b0846e2014-05-24 12:50:23 +0000747 if (!isImm())
748 return false;
749 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
750 if (!MCE)
751 return false;
Sander de Smalena1c259c2018-01-29 13:05:38 +0000752
Arnaud A. de Grandmaisond7827602014-07-08 09:53:04 +0000753 int64_t Val = MCE->getValue();
Sander de Smalena1c259c2018-01-29 13:05:38 +0000754 int64_t SVal = typename std::make_signed<T>::type(Val);
755 int64_t UVal = typename std::make_unsigned<T>::type(Val);
756 if (Val != SVal && Val != UVal)
Arnaud A. de Grandmaisond7827602014-07-08 09:53:04 +0000757 return false;
Eugene Zelenko049b0172017-01-06 00:30:53 +0000758
Sander de Smalena1c259c2018-01-29 13:05:38 +0000759 return AArch64_AM::isLogicalImmediate(UVal, sizeof(T) * 8);
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +0000760 }
Eugene Zelenko049b0172017-01-06 00:30:53 +0000761
Tim Northover3b0846e2014-05-24 12:50:23 +0000762 bool isShiftedImm() const { return Kind == k_ShiftedImm; }
Eugene Zelenko049b0172017-01-06 00:30:53 +0000763
Sander de Smalen62770792018-05-25 09:47:52 +0000764 /// Returns the immediate value as a pair of (imm, shift) if the immediate is
765 /// a shifted immediate by value 'Shift' or '0', or if it is an unshifted
766 /// immediate that can be shifted by 'Shift'.
767 template <unsigned Width>
768 Optional<std::pair<int64_t, unsigned> > getShiftedVal() const {
769 if (isShiftedImm() && Width == getShiftedImmShift())
770 if (auto *CE = dyn_cast<MCConstantExpr>(getShiftedImmVal()))
771 return std::make_pair(CE->getValue(), Width);
772
773 if (isImm())
774 if (auto *CE = dyn_cast<MCConstantExpr>(getImm())) {
775 int64_t Val = CE->getValue();
Sander de Smalen6e2a5b42018-05-25 11:41:04 +0000776 if ((Val != 0) && (uint64_t(Val >> Width) << Width) == uint64_t(Val))
Sander de Smalen62770792018-05-25 09:47:52 +0000777 return std::make_pair(Val >> Width, Width);
778 else
779 return std::make_pair(Val, 0u);
780 }
781
782 return {};
783 }
784
Tim Northover3b0846e2014-05-24 12:50:23 +0000785 bool isAddSubImm() const {
786 if (!isShiftedImm() && !isImm())
787 return false;
788
789 const MCExpr *Expr;
790
791 // An ADD/SUB shifter is either 'lsl #0' or 'lsl #12'.
792 if (isShiftedImm()) {
793 unsigned Shift = ShiftedImm.ShiftAmount;
794 Expr = ShiftedImm.Val;
795 if (Shift != 0 && Shift != 12)
796 return false;
797 } else {
798 Expr = getImm();
799 }
800
801 AArch64MCExpr::VariantKind ELFRefKind;
802 MCSymbolRefExpr::VariantKind DarwinRefKind;
803 int64_t Addend;
804 if (AArch64AsmParser::classifySymbolRef(Expr, ELFRefKind,
805 DarwinRefKind, Addend)) {
806 return DarwinRefKind == MCSymbolRefExpr::VK_PAGEOFF
807 || DarwinRefKind == MCSymbolRefExpr::VK_TLVPPAGEOFF
808 || (DarwinRefKind == MCSymbolRefExpr::VK_GOTPAGEOFF && Addend == 0)
809 || ELFRefKind == AArch64MCExpr::VK_LO12
810 || ELFRefKind == AArch64MCExpr::VK_DTPREL_HI12
811 || ELFRefKind == AArch64MCExpr::VK_DTPREL_LO12
812 || ELFRefKind == AArch64MCExpr::VK_DTPREL_LO12_NC
813 || ELFRefKind == AArch64MCExpr::VK_TPREL_HI12
814 || ELFRefKind == AArch64MCExpr::VK_TPREL_LO12
815 || ELFRefKind == AArch64MCExpr::VK_TPREL_LO12_NC
Martin Storsjoc61ff3b2018-03-01 20:42:28 +0000816 || ELFRefKind == AArch64MCExpr::VK_TLSDESC_LO12
817 || ELFRefKind == AArch64MCExpr::VK_SECREL_HI12
818 || ELFRefKind == AArch64MCExpr::VK_SECREL_LO12;
Tim Northover3b0846e2014-05-24 12:50:23 +0000819 }
820
Sander de Smalen98686c62018-05-29 10:39:49 +0000821 // If it's a constant, it should be a real immediate in range.
Sander de Smalen62770792018-05-25 09:47:52 +0000822 if (auto ShiftedVal = getShiftedVal<12>())
823 return ShiftedVal->first >= 0 && ShiftedVal->first <= 0xfff;
Diana Picusc93518d2016-10-11 09:17:47 +0000824
825 // If it's an expression, we hope for the best and let the fixup/relocation
826 // code deal with it.
827 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +0000828 }
Eugene Zelenko049b0172017-01-06 00:30:53 +0000829
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +0000830 bool isAddSubImmNeg() const {
831 if (!isShiftedImm() && !isImm())
832 return false;
833
Sander de Smalen98686c62018-05-29 10:39:49 +0000834 // Otherwise it should be a real negative immediate in range.
835 if (auto ShiftedVal = getShiftedVal<12>())
836 return ShiftedVal->first < 0 && -ShiftedVal->first <= 0xfff;
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +0000837
Sander de Smalen98686c62018-05-29 10:39:49 +0000838 return false;
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +0000839 }
Eugene Zelenko049b0172017-01-06 00:30:53 +0000840
Sander de Smalen62770792018-05-25 09:47:52 +0000841 // Signed value in the range -128 to +127. For element widths of
842 // 16 bits or higher it may also be a signed multiple of 256 in the
843 // range -32768 to +32512.
844 // For element-width of 8 bits a range of -128 to 255 is accepted,
845 // since a copy of a byte can be either signed/unsigned.
846 template <typename T>
847 DiagnosticPredicate isSVECpyImm() const {
848 if (!isShiftedImm() && (!isImm() || !isa<MCConstantExpr>(getImm())))
849 return DiagnosticPredicateTy::NoMatch;
850
851 bool IsByte =
852 std::is_same<int8_t, typename std::make_signed<T>::type>::value;
853 if (auto ShiftedImm = getShiftedVal<8>())
854 if (!(IsByte && ShiftedImm->second) &&
Sander de Smalen6e2a5b42018-05-25 11:41:04 +0000855 AArch64_AM::isSVECpyImm<T>(uint64_t(ShiftedImm->first)
856 << ShiftedImm->second))
Sander de Smalen62770792018-05-25 09:47:52 +0000857 return DiagnosticPredicateTy::Match;
858
859 return DiagnosticPredicateTy::NearMatch;
860 }
861
Sander de Smalen98686c62018-05-29 10:39:49 +0000862 // Unsigned value in the range 0 to 255. For element widths of
863 // 16 bits or higher it may also be a signed multiple of 256 in the
864 // range 0 to 65280.
865 template <typename T> DiagnosticPredicate isSVEAddSubImm() const {
866 if (!isShiftedImm() && (!isImm() || !isa<MCConstantExpr>(getImm())))
867 return DiagnosticPredicateTy::NoMatch;
868
869 bool IsByte =
870 std::is_same<int8_t, typename std::make_signed<T>::type>::value;
871 if (auto ShiftedImm = getShiftedVal<8>())
872 if (!(IsByte && ShiftedImm->second) &&
873 AArch64_AM::isSVEAddSubImm<T>(ShiftedImm->first
874 << ShiftedImm->second))
875 return DiagnosticPredicateTy::Match;
876
877 return DiagnosticPredicateTy::NearMatch;
878 }
879
Sander de Smalen97ca6b92018-06-01 07:25:46 +0000880 template <typename T> DiagnosticPredicate isSVEPreferredLogicalImm() const {
881 if (isLogicalImm<T>() && !isSVECpyImm<T>())
882 return DiagnosticPredicateTy::Match;
883 return DiagnosticPredicateTy::NoMatch;
884 }
885
Tim Northover3b0846e2014-05-24 12:50:23 +0000886 bool isCondCode() const { return Kind == k_CondCode; }
Eugene Zelenko049b0172017-01-06 00:30:53 +0000887
Tim Northover3b0846e2014-05-24 12:50:23 +0000888 bool isSIMDImmType10() const {
889 if (!isImm())
890 return false;
891 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
892 if (!MCE)
893 return false;
894 return AArch64_AM::isAdvSIMDModImmType10(MCE->getValue());
895 }
Eugene Zelenko049b0172017-01-06 00:30:53 +0000896
Sjoerd Meijere22a79e2017-02-20 10:57:54 +0000897 template<int N>
898 bool isBranchTarget() const {
Tim Northover3b0846e2014-05-24 12:50:23 +0000899 if (!isImm())
900 return false;
901 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
902 if (!MCE)
903 return true;
904 int64_t Val = MCE->getValue();
905 if (Val & 0x3)
906 return false;
Sjoerd Meijere22a79e2017-02-20 10:57:54 +0000907 assert(N > 0 && "Branch target immediate cannot be 0 bits!");
908 return (Val >= -((1<<(N-1)) << 2) && Val <= (((1<<(N-1))-1) << 2));
Tim Northover3b0846e2014-05-24 12:50:23 +0000909 }
910
911 bool
912 isMovWSymbol(ArrayRef<AArch64MCExpr::VariantKind> AllowedModifiers) const {
913 if (!isImm())
914 return false;
915
916 AArch64MCExpr::VariantKind ELFRefKind;
917 MCSymbolRefExpr::VariantKind DarwinRefKind;
918 int64_t Addend;
919 if (!AArch64AsmParser::classifySymbolRef(getImm(), ELFRefKind,
920 DarwinRefKind, Addend)) {
921 return false;
922 }
923 if (DarwinRefKind != MCSymbolRefExpr::VK_None)
924 return false;
925
926 for (unsigned i = 0; i != AllowedModifiers.size(); ++i) {
927 if (ELFRefKind == AllowedModifiers[i])
David Green85d6a552018-09-18 09:44:53 +0000928 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +0000929 }
930
931 return false;
932 }
933
934 bool isMovZSymbolG3() const {
Benjamin Kramer57a3d082015-03-08 16:07:39 +0000935 return isMovWSymbol(AArch64MCExpr::VK_ABS_G3);
Tim Northover3b0846e2014-05-24 12:50:23 +0000936 }
937
938 bool isMovZSymbolG2() const {
Benjamin Kramer57a3d082015-03-08 16:07:39 +0000939 return isMovWSymbol({AArch64MCExpr::VK_ABS_G2, AArch64MCExpr::VK_ABS_G2_S,
940 AArch64MCExpr::VK_TPREL_G2,
941 AArch64MCExpr::VK_DTPREL_G2});
Tim Northover3b0846e2014-05-24 12:50:23 +0000942 }
943
944 bool isMovZSymbolG1() const {
Benjamin Kramer57a3d082015-03-08 16:07:39 +0000945 return isMovWSymbol({
946 AArch64MCExpr::VK_ABS_G1, AArch64MCExpr::VK_ABS_G1_S,
Tim Northover3b0846e2014-05-24 12:50:23 +0000947 AArch64MCExpr::VK_GOTTPREL_G1, AArch64MCExpr::VK_TPREL_G1,
948 AArch64MCExpr::VK_DTPREL_G1,
Benjamin Kramer57a3d082015-03-08 16:07:39 +0000949 });
Tim Northover3b0846e2014-05-24 12:50:23 +0000950 }
951
952 bool isMovZSymbolG0() const {
Benjamin Kramer57a3d082015-03-08 16:07:39 +0000953 return isMovWSymbol({AArch64MCExpr::VK_ABS_G0, AArch64MCExpr::VK_ABS_G0_S,
954 AArch64MCExpr::VK_TPREL_G0,
955 AArch64MCExpr::VK_DTPREL_G0});
Tim Northover3b0846e2014-05-24 12:50:23 +0000956 }
957
958 bool isMovKSymbolG3() const {
Benjamin Kramer57a3d082015-03-08 16:07:39 +0000959 return isMovWSymbol(AArch64MCExpr::VK_ABS_G3);
Tim Northover3b0846e2014-05-24 12:50:23 +0000960 }
961
962 bool isMovKSymbolG2() const {
Benjamin Kramer57a3d082015-03-08 16:07:39 +0000963 return isMovWSymbol(AArch64MCExpr::VK_ABS_G2_NC);
Tim Northover3b0846e2014-05-24 12:50:23 +0000964 }
965
966 bool isMovKSymbolG1() const {
Benjamin Kramer57a3d082015-03-08 16:07:39 +0000967 return isMovWSymbol({AArch64MCExpr::VK_ABS_G1_NC,
968 AArch64MCExpr::VK_TPREL_G1_NC,
969 AArch64MCExpr::VK_DTPREL_G1_NC});
Tim Northover3b0846e2014-05-24 12:50:23 +0000970 }
971
972 bool isMovKSymbolG0() const {
Benjamin Kramer57a3d082015-03-08 16:07:39 +0000973 return isMovWSymbol(
974 {AArch64MCExpr::VK_ABS_G0_NC, AArch64MCExpr::VK_GOTTPREL_G0_NC,
975 AArch64MCExpr::VK_TPREL_G0_NC, AArch64MCExpr::VK_DTPREL_G0_NC});
Tim Northover3b0846e2014-05-24 12:50:23 +0000976 }
977
978 template<int RegWidth, int Shift>
979 bool isMOVZMovAlias() const {
980 if (!isImm()) return false;
981
982 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
983 if (!CE) return false;
984 uint64_t Value = CE->getValue();
985
Tim Northoverdaa1c012016-06-16 01:42:25 +0000986 return AArch64_AM::isMOVZMovAlias(Value, Shift, RegWidth);
Tim Northover3b0846e2014-05-24 12:50:23 +0000987 }
988
989 template<int RegWidth, int Shift>
990 bool isMOVNMovAlias() const {
991 if (!isImm()) return false;
992
993 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
994 if (!CE) return false;
995 uint64_t Value = CE->getValue();
996
Tim Northoverdaa1c012016-06-16 01:42:25 +0000997 return AArch64_AM::isMOVNMovAlias(Value, Shift, RegWidth);
Tim Northover3b0846e2014-05-24 12:50:23 +0000998 }
999
Sander de Smalen3cbf1712018-06-15 13:11:49 +00001000 bool isFPImm() const {
1001 return Kind == k_FPImm &&
1002 AArch64_AM::getFP64Imm(getFPImm().bitcastToAPInt()) != -1;
1003 }
1004
Tim Northover3b0846e2014-05-24 12:50:23 +00001005 bool isBarrier() const { return Kind == k_Barrier; }
1006 bool isSysReg() const { return Kind == k_SysReg; }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001007
Tim Northover3b0846e2014-05-24 12:50:23 +00001008 bool isMRSSystemRegister() const {
1009 if (!isSysReg()) return false;
1010
Tim Northover7cd58932015-01-22 17:23:04 +00001011 return SysReg.MRSReg != -1U;
Tim Northover3b0846e2014-05-24 12:50:23 +00001012 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001013
Tim Northover3b0846e2014-05-24 12:50:23 +00001014 bool isMSRSystemRegister() const {
1015 if (!isSysReg()) return false;
Tim Northover7cd58932015-01-22 17:23:04 +00001016 return SysReg.MSRReg != -1U;
Tim Northover3b0846e2014-05-24 12:50:23 +00001017 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001018
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +00001019 bool isSystemPStateFieldWithImm0_1() const {
Tim Northover3b0846e2014-05-24 12:50:23 +00001020 if (!isSysReg()) return false;
Oliver Stannard911ea202015-11-26 15:32:30 +00001021 return (SysReg.PStateField == AArch64PState::PAN ||
Sjoerd Meijer173b7f02018-07-03 12:09:20 +00001022 SysReg.PStateField == AArch64PState::DIT ||
Oliver Stannard8459d342018-09-27 14:05:46 +00001023 SysReg.PStateField == AArch64PState::UAO ||
1024 SysReg.PStateField == AArch64PState::SSBS);
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +00001025 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001026
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +00001027 bool isSystemPStateFieldWithImm0_15() const {
1028 if (!isSysReg() || isSystemPStateFieldWithImm0_1()) return false;
Tim Northover7cd58932015-01-22 17:23:04 +00001029 return SysReg.PStateField != -1U;
Tim Northover3b0846e2014-05-24 12:50:23 +00001030 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001031
Florian Hahnc4422242017-11-07 13:07:50 +00001032 bool isReg() const override {
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00001033 return Kind == k_Register;
1034 }
1035
1036 bool isScalarReg() const {
Florian Hahnc4422242017-11-07 13:07:50 +00001037 return Kind == k_Register && Reg.Kind == RegKind::Scalar;
1038 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001039
Florian Hahnc4422242017-11-07 13:07:50 +00001040 bool isNeonVectorReg() const {
1041 return Kind == k_Register && Reg.Kind == RegKind::NeonVector;
1042 }
1043
1044 bool isNeonVectorRegLo() const {
1045 return Kind == k_Register && Reg.Kind == RegKind::NeonVector &&
Tim Northover3b0846e2014-05-24 12:50:23 +00001046 AArch64MCRegisterClasses[AArch64::FPR128_loRegClassID].contains(
1047 Reg.RegNum);
1048 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001049
Sander de Smalencd6be962017-12-20 11:02:42 +00001050 template <unsigned Class> bool isSVEVectorReg() const {
1051 RegKind RK;
1052 switch (Class) {
1053 case AArch64::ZPRRegClassID:
Sander de Smalen8cd1f532018-07-03 15:31:04 +00001054 case AArch64::ZPR_3bRegClassID:
1055 case AArch64::ZPR_4bRegClassID:
Sander de Smalencd6be962017-12-20 11:02:42 +00001056 RK = RegKind::SVEDataVector;
1057 break;
1058 case AArch64::PPRRegClassID:
Sander de Smalendc5e0812018-01-03 10:15:46 +00001059 case AArch64::PPR_3bRegClassID:
Sander de Smalencd6be962017-12-20 11:02:42 +00001060 RK = RegKind::SVEPredicateVector;
1061 break;
1062 default:
1063 llvm_unreachable("Unsupport register class");
1064 }
1065
1066 return (Kind == k_Register && Reg.Kind == RK) &&
Florian Hahn91f11e52017-11-07 16:45:48 +00001067 AArch64MCRegisterClasses[Class].contains(getReg());
1068 }
1069
Sander de Smalenfd54a782018-06-04 07:07:35 +00001070 template <unsigned Class> bool isFPRasZPR() const {
1071 return Kind == k_Register && Reg.Kind == RegKind::Scalar &&
1072 AArch64MCRegisterClasses[Class].contains(getReg());
1073 }
1074
Sander de Smalencd6be962017-12-20 11:02:42 +00001075 template <int ElementWidth, unsigned Class>
Sander de Smalen22176a22018-05-16 15:45:17 +00001076 DiagnosticPredicate isSVEPredicateVectorRegOfWidth() const {
1077 if (Kind != k_Register || Reg.Kind != RegKind::SVEPredicateVector)
1078 return DiagnosticPredicateTy::NoMatch;
1079
1080 if (isSVEVectorReg<Class>() &&
1081 (ElementWidth == 0 || Reg.ElementWidth == ElementWidth))
1082 return DiagnosticPredicateTy::Match;
1083
1084 return DiagnosticPredicateTy::NearMatch;
1085 }
1086
1087 template <int ElementWidth, unsigned Class>
1088 DiagnosticPredicate isSVEDataVectorRegOfWidth() const {
1089 if (Kind != k_Register || Reg.Kind != RegKind::SVEDataVector)
1090 return DiagnosticPredicateTy::NoMatch;
1091
1092 if (isSVEVectorReg<Class>() &&
1093 (ElementWidth == 0 || Reg.ElementWidth == ElementWidth))
1094 return DiagnosticPredicateTy::Match;
1095
1096 return DiagnosticPredicateTy::NearMatch;
Florian Hahn91f11e52017-11-07 16:45:48 +00001097 }
1098
Sander de Smaleneb896b12018-04-25 09:26:47 +00001099 template <int ElementWidth, unsigned Class,
Sander de Smalen5861c262018-04-30 07:24:38 +00001100 AArch64_AM::ShiftExtendType ShiftExtendTy, int ShiftWidth,
1101 bool ShiftWidthAlwaysSame>
Sander de Smalen22176a22018-05-16 15:45:17 +00001102 DiagnosticPredicate isSVEDataVectorRegWithShiftExtend() const {
1103 auto VectorMatch = isSVEDataVectorRegOfWidth<ElementWidth, Class>();
1104 if (!VectorMatch.isMatch())
Sander de Smalenfe17a782018-04-26 12:54:42 +00001105 return DiagnosticPredicateTy::NoMatch;
1106
Sander de Smalen5861c262018-04-30 07:24:38 +00001107 // Give a more specific diagnostic when the user has explicitly typed in
1108 // a shift-amount that does not match what is expected, but for which
1109 // there is also an unscaled addressing mode (e.g. sxtw/uxtw).
1110 bool MatchShift = getShiftExtendAmount() == Log2_32(ShiftWidth / 8);
1111 if (!MatchShift && (ShiftExtendTy == AArch64_AM::UXTW ||
1112 ShiftExtendTy == AArch64_AM::SXTW) &&
1113 !ShiftWidthAlwaysSame && hasShiftExtendAmount() && ShiftWidth == 8)
1114 return DiagnosticPredicateTy::NoMatch;
1115
1116 if (MatchShift && ShiftExtendTy == getShiftExtendType())
Sander de Smalenfe17a782018-04-26 12:54:42 +00001117 return DiagnosticPredicateTy::Match;
1118
1119 return DiagnosticPredicateTy::NearMatch;
Sander de Smaleneb896b12018-04-25 09:26:47 +00001120 }
1121
Tim Northover3b0846e2014-05-24 12:50:23 +00001122 bool isGPR32as64() const {
Florian Hahnc4422242017-11-07 13:07:50 +00001123 return Kind == k_Register && Reg.Kind == RegKind::Scalar &&
Tim Northover3b0846e2014-05-24 12:50:23 +00001124 AArch64MCRegisterClasses[AArch64::GPR64RegClassID].contains(Reg.RegNum);
1125 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001126
Sander de Smalen0325e302018-07-02 07:34:52 +00001127 bool isGPR64as32() const {
1128 return Kind == k_Register && Reg.Kind == RegKind::Scalar &&
1129 AArch64MCRegisterClasses[AArch64::GPR32RegClassID].contains(Reg.RegNum);
1130 }
1131
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00001132 bool isWSeqPair() const {
Florian Hahnc4422242017-11-07 13:07:50 +00001133 return Kind == k_Register && Reg.Kind == RegKind::Scalar &&
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00001134 AArch64MCRegisterClasses[AArch64::WSeqPairsClassRegClassID].contains(
1135 Reg.RegNum);
1136 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001137
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00001138 bool isXSeqPair() const {
Florian Hahnc4422242017-11-07 13:07:50 +00001139 return Kind == k_Register && Reg.Kind == RegKind::Scalar &&
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00001140 AArch64MCRegisterClasses[AArch64::XSeqPairsClassRegClassID].contains(
1141 Reg.RegNum);
1142 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001143
Sam Parker5f934642017-08-31 09:27:04 +00001144 template<int64_t Angle, int64_t Remainder>
Sander de Smalen128fdfa2018-07-03 16:01:27 +00001145 DiagnosticPredicate isComplexRotation() const {
1146 if (!isImm()) return DiagnosticPredicateTy::NoMatch;
Sam Parker5f934642017-08-31 09:27:04 +00001147
1148 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Sander de Smalen128fdfa2018-07-03 16:01:27 +00001149 if (!CE) return DiagnosticPredicateTy::NoMatch;
Sam Parker5f934642017-08-31 09:27:04 +00001150 uint64_t Value = CE->getValue();
1151
Sander de Smalen128fdfa2018-07-03 16:01:27 +00001152 if (Value % Angle == Remainder && Value <= 270)
1153 return DiagnosticPredicateTy::Match;
1154 return DiagnosticPredicateTy::NearMatch;
Sam Parker5f934642017-08-31 09:27:04 +00001155 }
1156
Sander de Smalen149916d2018-04-20 07:24:20 +00001157 template <unsigned RegClassID> bool isGPR64() const {
1158 return Kind == k_Register && Reg.Kind == RegKind::Scalar &&
1159 AArch64MCRegisterClasses[RegClassID].contains(getReg());
1160 }
1161
1162 template <unsigned RegClassID, int ExtWidth>
Sander de Smalenfe17a782018-04-26 12:54:42 +00001163 DiagnosticPredicate isGPR64WithShiftExtend() const {
1164 if (Kind != k_Register || Reg.Kind != RegKind::Scalar)
1165 return DiagnosticPredicateTy::NoMatch;
Sander de Smalen149916d2018-04-20 07:24:20 +00001166
Sander de Smalenfe17a782018-04-26 12:54:42 +00001167 if (isGPR64<RegClassID>() && getShiftExtendType() == AArch64_AM::LSL &&
1168 getShiftExtendAmount() == Log2_32(ExtWidth / 8))
1169 return DiagnosticPredicateTy::Match;
1170 return DiagnosticPredicateTy::NearMatch;
Sander de Smalen149916d2018-04-20 07:24:20 +00001171 }
1172
Tim Northover3b0846e2014-05-24 12:50:23 +00001173 /// Is this a vector list with the type implicit (presumably attached to the
1174 /// instruction itself)?
Sander de Smalen650234b2018-04-12 11:40:52 +00001175 template <RegKind VectorKind, unsigned NumRegs>
1176 bool isImplicitlyTypedVectorList() const {
Tim Northover3b0846e2014-05-24 12:50:23 +00001177 return Kind == k_VectorList && VectorList.Count == NumRegs &&
Sander de Smalen650234b2018-04-12 11:40:52 +00001178 VectorList.NumElements == 0 &&
1179 VectorList.RegisterKind == VectorKind;
Tim Northover3b0846e2014-05-24 12:50:23 +00001180 }
1181
Sander de Smalen650234b2018-04-12 11:40:52 +00001182 template <RegKind VectorKind, unsigned NumRegs, unsigned NumElements,
1183 unsigned ElementWidth>
Tim Northover3b0846e2014-05-24 12:50:23 +00001184 bool isTypedVectorList() const {
1185 if (Kind != k_VectorList)
1186 return false;
1187 if (VectorList.Count != NumRegs)
1188 return false;
Sander de Smalen650234b2018-04-12 11:40:52 +00001189 if (VectorList.RegisterKind != VectorKind)
1190 return false;
1191 if (VectorList.ElementWidth != ElementWidth)
Tim Northover3b0846e2014-05-24 12:50:23 +00001192 return false;
1193 return VectorList.NumElements == NumElements;
1194 }
1195
Sander de Smalenc33d6682018-06-04 06:40:55 +00001196 template <int Min, int Max>
1197 DiagnosticPredicate isVectorIndex() const {
1198 if (Kind != k_VectorIndex)
1199 return DiagnosticPredicateTy::NoMatch;
1200 if (VectorIndex.Val >= Min && VectorIndex.Val <= Max)
1201 return DiagnosticPredicateTy::Match;
1202 return DiagnosticPredicateTy::NearMatch;
Tim Northover3b0846e2014-05-24 12:50:23 +00001203 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001204
Tim Northover3b0846e2014-05-24 12:50:23 +00001205 bool isToken() const override { return Kind == k_Token; }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001206
Tim Northover3b0846e2014-05-24 12:50:23 +00001207 bool isTokenEqual(StringRef Str) const {
1208 return Kind == k_Token && getToken() == Str;
1209 }
1210 bool isSysCR() const { return Kind == k_SysCR; }
1211 bool isPrefetch() const { return Kind == k_Prefetch; }
Oliver Stannarda34e4702015-12-01 10:48:51 +00001212 bool isPSBHint() const { return Kind == k_PSBHint; }
Oliver Stannarda9a5eee2018-09-27 14:54:33 +00001213 bool isBTIHint() const { return Kind == k_BTIHint; }
Tim Northover3b0846e2014-05-24 12:50:23 +00001214 bool isShiftExtend() const { return Kind == k_ShiftExtend; }
1215 bool isShifter() const {
1216 if (!isShiftExtend())
1217 return false;
1218
1219 AArch64_AM::ShiftExtendType ST = getShiftExtendType();
1220 return (ST == AArch64_AM::LSL || ST == AArch64_AM::LSR ||
1221 ST == AArch64_AM::ASR || ST == AArch64_AM::ROR ||
1222 ST == AArch64_AM::MSL);
1223 }
Sander de Smalen3cbf1712018-06-15 13:11:49 +00001224
1225 template <unsigned ImmEnum> DiagnosticPredicate isExactFPImm() const {
1226 if (Kind != k_FPImm)
1227 return DiagnosticPredicateTy::NoMatch;
1228
1229 if (getFPImmIsExact()) {
1230 // Lookup the immediate from table of supported immediates.
1231 auto *Desc = AArch64ExactFPImm::lookupExactFPImmByEnum(ImmEnum);
1232 assert(Desc && "Unknown enum value");
1233
1234 // Calculate its FP value.
1235 APFloat RealVal(APFloat::IEEEdouble());
1236 if (RealVal.convertFromString(Desc->Repr, APFloat::rmTowardZero) !=
1237 APFloat::opOK)
1238 llvm_unreachable("FP immediate is not exact");
1239
1240 if (getFPImm().bitwiseIsEqual(RealVal))
1241 return DiagnosticPredicateTy::Match;
1242 }
1243
1244 return DiagnosticPredicateTy::NearMatch;
1245 }
1246
1247 template <unsigned ImmA, unsigned ImmB>
1248 DiagnosticPredicate isExactFPImm() const {
1249 DiagnosticPredicate Res = DiagnosticPredicateTy::NoMatch;
1250 if ((Res = isExactFPImm<ImmA>()))
1251 return DiagnosticPredicateTy::Match;
1252 if ((Res = isExactFPImm<ImmB>()))
1253 return DiagnosticPredicateTy::Match;
1254 return Res;
1255 }
1256
Tim Northover3b0846e2014-05-24 12:50:23 +00001257 bool isExtend() const {
1258 if (!isShiftExtend())
1259 return false;
1260
1261 AArch64_AM::ShiftExtendType ET = getShiftExtendType();
1262 return (ET == AArch64_AM::UXTB || ET == AArch64_AM::SXTB ||
1263 ET == AArch64_AM::UXTH || ET == AArch64_AM::SXTH ||
1264 ET == AArch64_AM::UXTW || ET == AArch64_AM::SXTW ||
1265 ET == AArch64_AM::UXTX || ET == AArch64_AM::SXTX ||
1266 ET == AArch64_AM::LSL) &&
1267 getShiftExtendAmount() <= 4;
1268 }
1269
1270 bool isExtend64() const {
1271 if (!isExtend())
1272 return false;
1273 // UXTX and SXTX require a 64-bit source register (the ExtendLSL64 class).
1274 AArch64_AM::ShiftExtendType ET = getShiftExtendType();
1275 return ET != AArch64_AM::UXTX && ET != AArch64_AM::SXTX;
1276 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00001277
Tim Northover3b0846e2014-05-24 12:50:23 +00001278 bool isExtendLSL64() const {
1279 if (!isExtend())
1280 return false;
1281 AArch64_AM::ShiftExtendType ET = getShiftExtendType();
1282 return (ET == AArch64_AM::UXTX || ET == AArch64_AM::SXTX ||
1283 ET == AArch64_AM::LSL) &&
1284 getShiftExtendAmount() <= 4;
1285 }
1286
1287 template<int Width> bool isMemXExtend() const {
1288 if (!isExtend())
1289 return false;
1290 AArch64_AM::ShiftExtendType ET = getShiftExtendType();
1291 return (ET == AArch64_AM::LSL || ET == AArch64_AM::SXTX) &&
1292 (getShiftExtendAmount() == Log2_32(Width / 8) ||
1293 getShiftExtendAmount() == 0);
1294 }
1295
1296 template<int Width> bool isMemWExtend() const {
1297 if (!isExtend())
1298 return false;
1299 AArch64_AM::ShiftExtendType ET = getShiftExtendType();
1300 return (ET == AArch64_AM::UXTW || ET == AArch64_AM::SXTW) &&
1301 (getShiftExtendAmount() == Log2_32(Width / 8) ||
1302 getShiftExtendAmount() == 0);
1303 }
1304
1305 template <unsigned width>
1306 bool isArithmeticShifter() const {
1307 if (!isShifter())
1308 return false;
1309
1310 // An arithmetic shifter is LSL, LSR, or ASR.
1311 AArch64_AM::ShiftExtendType ST = getShiftExtendType();
1312 return (ST == AArch64_AM::LSL || ST == AArch64_AM::LSR ||
1313 ST == AArch64_AM::ASR) && getShiftExtendAmount() < width;
1314 }
1315
1316 template <unsigned width>
1317 bool isLogicalShifter() const {
1318 if (!isShifter())
1319 return false;
1320
1321 // A logical shifter is LSL, LSR, ASR or ROR.
1322 AArch64_AM::ShiftExtendType ST = getShiftExtendType();
1323 return (ST == AArch64_AM::LSL || ST == AArch64_AM::LSR ||
1324 ST == AArch64_AM::ASR || ST == AArch64_AM::ROR) &&
1325 getShiftExtendAmount() < width;
1326 }
1327
1328 bool isMovImm32Shifter() const {
1329 if (!isShifter())
1330 return false;
1331
1332 // A MOVi shifter is LSL of 0, 16, 32, or 48.
1333 AArch64_AM::ShiftExtendType ST = getShiftExtendType();
1334 if (ST != AArch64_AM::LSL)
1335 return false;
1336 uint64_t Val = getShiftExtendAmount();
1337 return (Val == 0 || Val == 16);
1338 }
1339
1340 bool isMovImm64Shifter() const {
1341 if (!isShifter())
1342 return false;
1343
1344 // A MOVi shifter is LSL of 0 or 16.
1345 AArch64_AM::ShiftExtendType ST = getShiftExtendType();
1346 if (ST != AArch64_AM::LSL)
1347 return false;
1348 uint64_t Val = getShiftExtendAmount();
1349 return (Val == 0 || Val == 16 || Val == 32 || Val == 48);
1350 }
1351
1352 bool isLogicalVecShifter() const {
1353 if (!isShifter())
1354 return false;
1355
1356 // A logical vector shifter is a left shift by 0, 8, 16, or 24.
1357 unsigned Shift = getShiftExtendAmount();
1358 return getShiftExtendType() == AArch64_AM::LSL &&
1359 (Shift == 0 || Shift == 8 || Shift == 16 || Shift == 24);
1360 }
1361
1362 bool isLogicalVecHalfWordShifter() const {
1363 if (!isLogicalVecShifter())
1364 return false;
1365
1366 // A logical vector shifter is a left shift by 0 or 8.
1367 unsigned Shift = getShiftExtendAmount();
1368 return getShiftExtendType() == AArch64_AM::LSL &&
1369 (Shift == 0 || Shift == 8);
1370 }
1371
1372 bool isMoveVecShifter() const {
1373 if (!isShiftExtend())
1374 return false;
1375
1376 // A logical vector shifter is a left shift by 8 or 16.
1377 unsigned Shift = getShiftExtendAmount();
1378 return getShiftExtendType() == AArch64_AM::MSL &&
1379 (Shift == 8 || Shift == 16);
1380 }
1381
1382 // Fallback unscaled operands are for aliases of LDR/STR that fall back
1383 // to LDUR/STUR when the offset is not legal for the former but is for
1384 // the latter. As such, in addition to checking for being a legal unscaled
1385 // address, also check that it is not a legal scaled address. This avoids
1386 // ambiguity in the matcher.
1387 template<int Width>
1388 bool isSImm9OffsetFB() const {
Sander de Smalen5aa809d2018-01-15 12:47:17 +00001389 return isSImm<9>() && !isUImm12Offset<Width / 8>();
Tim Northover3b0846e2014-05-24 12:50:23 +00001390 }
1391
1392 bool isAdrpLabel() const {
1393 // Validation was handled during parsing, so we just sanity check that
1394 // something didn't go haywire.
1395 if (!isImm())
1396 return false;
1397
1398 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
1399 int64_t Val = CE->getValue();
1400 int64_t Min = - (4096 * (1LL << (21 - 1)));
1401 int64_t Max = 4096 * ((1LL << (21 - 1)) - 1);
1402 return (Val % 4096) == 0 && Val >= Min && Val <= Max;
1403 }
1404
1405 return true;
1406 }
1407
1408 bool isAdrLabel() const {
1409 // Validation was handled during parsing, so we just sanity check that
1410 // something didn't go haywire.
1411 if (!isImm())
1412 return false;
1413
1414 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
1415 int64_t Val = CE->getValue();
1416 int64_t Min = - (1LL << (21 - 1));
1417 int64_t Max = ((1LL << (21 - 1)) - 1);
1418 return Val >= Min && Val <= Max;
1419 }
1420
1421 return true;
1422 }
1423
1424 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
1425 // Add as immediates when possible. Null MCExpr = 0.
1426 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001427 Inst.addOperand(MCOperand::createImm(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00001428 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +00001429 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001430 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001431 Inst.addOperand(MCOperand::createExpr(Expr));
Tim Northover3b0846e2014-05-24 12:50:23 +00001432 }
1433
1434 void addRegOperands(MCInst &Inst, unsigned N) const {
1435 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001436 Inst.addOperand(MCOperand::createReg(getReg()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001437 }
1438
1439 void addGPR32as64Operands(MCInst &Inst, unsigned N) const {
1440 assert(N == 1 && "Invalid number of operands!");
1441 assert(
1442 AArch64MCRegisterClasses[AArch64::GPR64RegClassID].contains(getReg()));
1443
1444 const MCRegisterInfo *RI = Ctx.getRegisterInfo();
1445 uint32_t Reg = RI->getRegClass(AArch64::GPR32RegClassID).getRegister(
1446 RI->getEncodingValue(getReg()));
1447
Jim Grosbache9119e42015-05-13 18:37:00 +00001448 Inst.addOperand(MCOperand::createReg(Reg));
Tim Northover3b0846e2014-05-24 12:50:23 +00001449 }
1450
Sander de Smalen0325e302018-07-02 07:34:52 +00001451 void addGPR64as32Operands(MCInst &Inst, unsigned N) const {
1452 assert(N == 1 && "Invalid number of operands!");
1453 assert(
1454 AArch64MCRegisterClasses[AArch64::GPR32RegClassID].contains(getReg()));
1455
1456 const MCRegisterInfo *RI = Ctx.getRegisterInfo();
1457 uint32_t Reg = RI->getRegClass(AArch64::GPR64RegClassID).getRegister(
1458 RI->getEncodingValue(getReg()));
1459
1460 Inst.addOperand(MCOperand::createReg(Reg));
1461 }
1462
Sander de Smalenfd54a782018-06-04 07:07:35 +00001463 template <int Width>
1464 void addFPRasZPRRegOperands(MCInst &Inst, unsigned N) const {
1465 unsigned Base;
1466 switch (Width) {
1467 case 8: Base = AArch64::B0; break;
1468 case 16: Base = AArch64::H0; break;
1469 case 32: Base = AArch64::S0; break;
1470 case 64: Base = AArch64::D0; break;
1471 case 128: Base = AArch64::Q0; break;
1472 default:
1473 llvm_unreachable("Unsupported width");
1474 }
1475 Inst.addOperand(MCOperand::createReg(AArch64::Z0 + getReg() - Base));
1476 }
1477
Tim Northover3b0846e2014-05-24 12:50:23 +00001478 void addVectorReg64Operands(MCInst &Inst, unsigned N) const {
1479 assert(N == 1 && "Invalid number of operands!");
1480 assert(
1481 AArch64MCRegisterClasses[AArch64::FPR128RegClassID].contains(getReg()));
Jim Grosbache9119e42015-05-13 18:37:00 +00001482 Inst.addOperand(MCOperand::createReg(AArch64::D0 + getReg() - AArch64::Q0));
Tim Northover3b0846e2014-05-24 12:50:23 +00001483 }
1484
1485 void addVectorReg128Operands(MCInst &Inst, unsigned N) const {
1486 assert(N == 1 && "Invalid number of operands!");
1487 assert(
1488 AArch64MCRegisterClasses[AArch64::FPR128RegClassID].contains(getReg()));
Jim Grosbache9119e42015-05-13 18:37:00 +00001489 Inst.addOperand(MCOperand::createReg(getReg()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001490 }
1491
1492 void addVectorRegLoOperands(MCInst &Inst, unsigned N) const {
1493 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001494 Inst.addOperand(MCOperand::createReg(getReg()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001495 }
1496
Sander de Smalen525e3222018-04-12 13:19:32 +00001497 enum VecListIndexType {
1498 VecListIdx_DReg = 0,
1499 VecListIdx_QReg = 1,
Sander de Smalenea626e32018-04-13 09:11:53 +00001500 VecListIdx_ZReg = 2,
Sander de Smalen525e3222018-04-12 13:19:32 +00001501 };
1502
1503 template <VecListIndexType RegTy, unsigned NumRegs>
1504 void addVectorListOperands(MCInst &Inst, unsigned N) const {
Tim Northover3b0846e2014-05-24 12:50:23 +00001505 assert(N == 1 && "Invalid number of operands!");
Sander de Smalen525e3222018-04-12 13:19:32 +00001506 static const unsigned FirstRegs[][5] = {
1507 /* DReg */ { AArch64::Q0,
1508 AArch64::D0, AArch64::D0_D1,
1509 AArch64::D0_D1_D2, AArch64::D0_D1_D2_D3 },
1510 /* QReg */ { AArch64::Q0,
1511 AArch64::Q0, AArch64::Q0_Q1,
Sander de Smalenea626e32018-04-13 09:11:53 +00001512 AArch64::Q0_Q1_Q2, AArch64::Q0_Q1_Q2_Q3 },
1513 /* ZReg */ { AArch64::Z0,
Sander de Smalend239eb32018-04-16 10:10:48 +00001514 AArch64::Z0, AArch64::Z0_Z1,
Sander de Smalen7a210db2018-04-16 10:46:18 +00001515 AArch64::Z0_Z1_Z2, AArch64::Z0_Z1_Z2_Z3 }
Sander de Smalen525e3222018-04-12 13:19:32 +00001516 };
Tim Northover3b0846e2014-05-24 12:50:23 +00001517
Sander de Smalen7a210db2018-04-16 10:46:18 +00001518 assert((RegTy != VecListIdx_ZReg || NumRegs <= 4) &&
1519 " NumRegs must be <= 4 for ZRegs");
Sander de Smalenea626e32018-04-13 09:11:53 +00001520
Sander de Smalen525e3222018-04-12 13:19:32 +00001521 unsigned FirstReg = FirstRegs[(unsigned)RegTy][NumRegs];
1522 Inst.addOperand(MCOperand::createReg(FirstReg + getVectorListStart() -
1523 FirstRegs[(unsigned)RegTy][0]));
Tim Northover3b0846e2014-05-24 12:50:23 +00001524 }
1525
Sander de Smalenafe1ee22018-04-29 18:18:21 +00001526 void addVectorIndexOperands(MCInst &Inst, unsigned N) const {
Tim Northover3b0846e2014-05-24 12:50:23 +00001527 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001528 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001529 }
1530
Sander de Smalen3cbf1712018-06-15 13:11:49 +00001531 template <unsigned ImmIs0, unsigned ImmIs1>
1532 void addExactFPImmOperands(MCInst &Inst, unsigned N) const {
1533 assert(N == 1 && "Invalid number of operands!");
1534 assert(bool(isExactFPImm<ImmIs0, ImmIs1>()) && "Invalid operand");
1535 Inst.addOperand(MCOperand::createImm(bool(isExactFPImm<ImmIs1>())));
1536 }
1537
Tim Northover3b0846e2014-05-24 12:50:23 +00001538 void addImmOperands(MCInst &Inst, unsigned N) const {
1539 assert(N == 1 && "Invalid number of operands!");
1540 // If this is a pageoff symrefexpr with an addend, adjust the addend
1541 // to be only the page-offset portion. Otherwise, just add the expr
1542 // as-is.
1543 addExpr(Inst, getImm());
1544 }
1545
Sander de Smalen62770792018-05-25 09:47:52 +00001546 template <int Shift>
1547 void addImmWithOptionalShiftOperands(MCInst &Inst, unsigned N) const {
Tim Northover3b0846e2014-05-24 12:50:23 +00001548 assert(N == 2 && "Invalid number of operands!");
Sander de Smalen62770792018-05-25 09:47:52 +00001549 if (auto ShiftedVal = getShiftedVal<Shift>()) {
1550 Inst.addOperand(MCOperand::createImm(ShiftedVal->first));
1551 Inst.addOperand(MCOperand::createImm(ShiftedVal->second));
1552 } else if (isShiftedImm()) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001553 addExpr(Inst, getShiftedImmVal());
Jim Grosbache9119e42015-05-13 18:37:00 +00001554 Inst.addOperand(MCOperand::createImm(getShiftedImmShift()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001555 } else {
1556 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001557 Inst.addOperand(MCOperand::createImm(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00001558 }
1559 }
1560
Sander de Smalen62770792018-05-25 09:47:52 +00001561 template <int Shift>
1562 void addImmNegWithOptionalShiftOperands(MCInst &Inst, unsigned N) const {
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001563 assert(N == 2 && "Invalid number of operands!");
Sander de Smalen62770792018-05-25 09:47:52 +00001564 if (auto ShiftedVal = getShiftedVal<Shift>()) {
1565 Inst.addOperand(MCOperand::createImm(-ShiftedVal->first));
1566 Inst.addOperand(MCOperand::createImm(ShiftedVal->second));
1567 } else
1568 llvm_unreachable("Not a shifted negative immediate");
Arnaud A. de Grandmaison650c5202015-07-01 15:05:58 +00001569 }
1570
Tim Northover3b0846e2014-05-24 12:50:23 +00001571 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
1572 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001573 Inst.addOperand(MCOperand::createImm(getCondCode()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001574 }
1575
1576 void addAdrpLabelOperands(MCInst &Inst, unsigned N) const {
1577 assert(N == 1 && "Invalid number of operands!");
1578 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
1579 if (!MCE)
1580 addExpr(Inst, getImm());
1581 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001582 Inst.addOperand(MCOperand::createImm(MCE->getValue() >> 12));
Tim Northover3b0846e2014-05-24 12:50:23 +00001583 }
1584
1585 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1586 addImmOperands(Inst, N);
1587 }
1588
1589 template<int Scale>
1590 void addUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1591 assert(N == 1 && "Invalid number of operands!");
1592 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
1593
1594 if (!MCE) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001595 Inst.addOperand(MCOperand::createExpr(getImm()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001596 return;
1597 }
Jim Grosbache9119e42015-05-13 18:37:00 +00001598 Inst.addOperand(MCOperand::createImm(MCE->getValue() / Scale));
Tim Northover3b0846e2014-05-24 12:50:23 +00001599 }
1600
Sjoerd Meijera3dad802018-07-06 12:32:33 +00001601 void addUImm6Operands(MCInst &Inst, unsigned N) const {
1602 assert(N == 1 && "Invalid number of operands!");
1603 const MCConstantExpr *MCE = cast<MCConstantExpr>(getImm());
1604 Inst.addOperand(MCOperand::createImm(MCE->getValue()));
1605 }
1606
Sander de Smalen5c625982018-04-13 12:56:14 +00001607 template <int Scale>
1608 void addImmScaledOperands(MCInst &Inst, unsigned N) const {
1609 assert(N == 1 && "Invalid number of operands!");
1610 const MCConstantExpr *MCE = cast<MCConstantExpr>(getImm());
1611 Inst.addOperand(MCOperand::createImm(MCE->getValue() / Scale));
1612 }
1613
Sander de Smalena1c259c2018-01-29 13:05:38 +00001614 template <typename T>
1615 void addLogicalImmOperands(MCInst &Inst, unsigned N) const {
Tim Northover3b0846e2014-05-24 12:50:23 +00001616 assert(N == 1 && "Invalid number of operands!");
Arnaud A. de Grandmaisond3d67162014-07-17 19:08:14 +00001617 const MCConstantExpr *MCE = cast<MCConstantExpr>(getImm());
Sander de Smalena1c259c2018-01-29 13:05:38 +00001618 typename std::make_unsigned<T>::type Val = MCE->getValue();
1619 uint64_t encoding = AArch64_AM::encodeLogicalImmediate(Val, sizeof(T) * 8);
Jim Grosbache9119e42015-05-13 18:37:00 +00001620 Inst.addOperand(MCOperand::createImm(encoding));
Tim Northover3b0846e2014-05-24 12:50:23 +00001621 }
1622
Sander de Smalena1c259c2018-01-29 13:05:38 +00001623 template <typename T>
1624 void addLogicalImmNotOperands(MCInst &Inst, unsigned N) const {
Tim Northover3b0846e2014-05-24 12:50:23 +00001625 assert(N == 1 && "Invalid number of operands!");
Arnaud A. de Grandmaisond3d67162014-07-17 19:08:14 +00001626 const MCConstantExpr *MCE = cast<MCConstantExpr>(getImm());
Sander de Smalena1c259c2018-01-29 13:05:38 +00001627 typename std::make_unsigned<T>::type Val = ~MCE->getValue();
1628 uint64_t encoding = AArch64_AM::encodeLogicalImmediate(Val, sizeof(T) * 8);
Jim Grosbache9119e42015-05-13 18:37:00 +00001629 Inst.addOperand(MCOperand::createImm(encoding));
Arnaud A. de Grandmaisonf6432312014-07-10 15:12:26 +00001630 }
1631
Tim Northover3b0846e2014-05-24 12:50:23 +00001632 void addSIMDImmType10Operands(MCInst &Inst, unsigned N) const {
1633 assert(N == 1 && "Invalid number of operands!");
Arnaud A. de Grandmaisond3d67162014-07-17 19:08:14 +00001634 const MCConstantExpr *MCE = cast<MCConstantExpr>(getImm());
Tim Northover3b0846e2014-05-24 12:50:23 +00001635 uint64_t encoding = AArch64_AM::encodeAdvSIMDModImmType10(MCE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001636 Inst.addOperand(MCOperand::createImm(encoding));
Tim Northover3b0846e2014-05-24 12:50:23 +00001637 }
1638
1639 void addBranchTarget26Operands(MCInst &Inst, unsigned N) const {
1640 // Branch operands don't encode the low bits, so shift them off
1641 // here. If it's a label, however, just put it on directly as there's
1642 // not enough information now to do anything.
1643 assert(N == 1 && "Invalid number of operands!");
1644 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
1645 if (!MCE) {
1646 addExpr(Inst, getImm());
1647 return;
1648 }
1649 assert(MCE && "Invalid constant immediate operand!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001650 Inst.addOperand(MCOperand::createImm(MCE->getValue() >> 2));
Tim Northover3b0846e2014-05-24 12:50:23 +00001651 }
1652
1653 void addPCRelLabel19Operands(MCInst &Inst, unsigned N) const {
1654 // Branch operands don't encode the low bits, so shift them off
1655 // here. If it's a label, however, just put it on directly as there's
1656 // not enough information now to do anything.
1657 assert(N == 1 && "Invalid number of operands!");
1658 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
1659 if (!MCE) {
1660 addExpr(Inst, getImm());
1661 return;
1662 }
1663 assert(MCE && "Invalid constant immediate operand!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001664 Inst.addOperand(MCOperand::createImm(MCE->getValue() >> 2));
Tim Northover3b0846e2014-05-24 12:50:23 +00001665 }
1666
1667 void addBranchTarget14Operands(MCInst &Inst, unsigned N) const {
1668 // Branch operands don't encode the low bits, so shift them off
1669 // here. If it's a label, however, just put it on directly as there's
1670 // not enough information now to do anything.
1671 assert(N == 1 && "Invalid number of operands!");
1672 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(getImm());
1673 if (!MCE) {
1674 addExpr(Inst, getImm());
1675 return;
1676 }
1677 assert(MCE && "Invalid constant immediate operand!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001678 Inst.addOperand(MCOperand::createImm(MCE->getValue() >> 2));
Tim Northover3b0846e2014-05-24 12:50:23 +00001679 }
1680
1681 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1682 assert(N == 1 && "Invalid number of operands!");
Sander de Smalen3cbf1712018-06-15 13:11:49 +00001683 Inst.addOperand(MCOperand::createImm(
1684 AArch64_AM::getFP64Imm(getFPImm().bitcastToAPInt())));
Tim Northover3b0846e2014-05-24 12:50:23 +00001685 }
1686
1687 void addBarrierOperands(MCInst &Inst, unsigned N) const {
1688 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001689 Inst.addOperand(MCOperand::createImm(getBarrier()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001690 }
1691
1692 void addMRSSystemRegisterOperands(MCInst &Inst, unsigned N) const {
1693 assert(N == 1 && "Invalid number of operands!");
1694
Jim Grosbache9119e42015-05-13 18:37:00 +00001695 Inst.addOperand(MCOperand::createImm(SysReg.MRSReg));
Tim Northover3b0846e2014-05-24 12:50:23 +00001696 }
1697
1698 void addMSRSystemRegisterOperands(MCInst &Inst, unsigned N) const {
1699 assert(N == 1 && "Invalid number of operands!");
1700
Jim Grosbache9119e42015-05-13 18:37:00 +00001701 Inst.addOperand(MCOperand::createImm(SysReg.MSRReg));
Tim Northover3b0846e2014-05-24 12:50:23 +00001702 }
1703
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +00001704 void addSystemPStateFieldWithImm0_1Operands(MCInst &Inst, unsigned N) const {
1705 assert(N == 1 && "Invalid number of operands!");
1706
1707 Inst.addOperand(MCOperand::createImm(SysReg.PStateField));
1708 }
1709
1710 void addSystemPStateFieldWithImm0_15Operands(MCInst &Inst, unsigned N) const {
Tim Northover3b0846e2014-05-24 12:50:23 +00001711 assert(N == 1 && "Invalid number of operands!");
1712
Jim Grosbache9119e42015-05-13 18:37:00 +00001713 Inst.addOperand(MCOperand::createImm(SysReg.PStateField));
Tim Northover3b0846e2014-05-24 12:50:23 +00001714 }
1715
1716 void addSysCROperands(MCInst &Inst, unsigned N) const {
1717 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001718 Inst.addOperand(MCOperand::createImm(getSysCR()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001719 }
1720
1721 void addPrefetchOperands(MCInst &Inst, unsigned N) const {
1722 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001723 Inst.addOperand(MCOperand::createImm(getPrefetch()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001724 }
1725
Oliver Stannarda34e4702015-12-01 10:48:51 +00001726 void addPSBHintOperands(MCInst &Inst, unsigned N) const {
1727 assert(N == 1 && "Invalid number of operands!");
1728 Inst.addOperand(MCOperand::createImm(getPSBHint()));
1729 }
1730
Oliver Stannarda9a5eee2018-09-27 14:54:33 +00001731 void addBTIHintOperands(MCInst &Inst, unsigned N) const {
1732 assert(N == 1 && "Invalid number of operands!");
1733 Inst.addOperand(MCOperand::createImm(getBTIHint()));
1734 }
1735
Tim Northover3b0846e2014-05-24 12:50:23 +00001736 void addShifterOperands(MCInst &Inst, unsigned N) const {
1737 assert(N == 1 && "Invalid number of operands!");
1738 unsigned Imm =
1739 AArch64_AM::getShifterImm(getShiftExtendType(), getShiftExtendAmount());
Jim Grosbache9119e42015-05-13 18:37:00 +00001740 Inst.addOperand(MCOperand::createImm(Imm));
Tim Northover3b0846e2014-05-24 12:50:23 +00001741 }
1742
1743 void addExtendOperands(MCInst &Inst, unsigned N) const {
1744 assert(N == 1 && "Invalid number of operands!");
1745 AArch64_AM::ShiftExtendType ET = getShiftExtendType();
1746 if (ET == AArch64_AM::LSL) ET = AArch64_AM::UXTW;
1747 unsigned Imm = AArch64_AM::getArithExtendImm(ET, getShiftExtendAmount());
Jim Grosbache9119e42015-05-13 18:37:00 +00001748 Inst.addOperand(MCOperand::createImm(Imm));
Tim Northover3b0846e2014-05-24 12:50:23 +00001749 }
1750
1751 void addExtend64Operands(MCInst &Inst, unsigned N) const {
1752 assert(N == 1 && "Invalid number of operands!");
1753 AArch64_AM::ShiftExtendType ET = getShiftExtendType();
1754 if (ET == AArch64_AM::LSL) ET = AArch64_AM::UXTX;
1755 unsigned Imm = AArch64_AM::getArithExtendImm(ET, getShiftExtendAmount());
Jim Grosbache9119e42015-05-13 18:37:00 +00001756 Inst.addOperand(MCOperand::createImm(Imm));
Tim Northover3b0846e2014-05-24 12:50:23 +00001757 }
1758
1759 void addMemExtendOperands(MCInst &Inst, unsigned N) const {
1760 assert(N == 2 && "Invalid number of operands!");
1761 AArch64_AM::ShiftExtendType ET = getShiftExtendType();
1762 bool IsSigned = ET == AArch64_AM::SXTW || ET == AArch64_AM::SXTX;
Jim Grosbache9119e42015-05-13 18:37:00 +00001763 Inst.addOperand(MCOperand::createImm(IsSigned));
1764 Inst.addOperand(MCOperand::createImm(getShiftExtendAmount() != 0));
Tim Northover3b0846e2014-05-24 12:50:23 +00001765 }
1766
1767 // For 8-bit load/store instructions with a register offset, both the
1768 // "DoShift" and "NoShift" variants have a shift of 0. Because of this,
1769 // they're disambiguated by whether the shift was explicit or implicit rather
1770 // than its size.
1771 void addMemExtend8Operands(MCInst &Inst, unsigned N) const {
1772 assert(N == 2 && "Invalid number of operands!");
1773 AArch64_AM::ShiftExtendType ET = getShiftExtendType();
1774 bool IsSigned = ET == AArch64_AM::SXTW || ET == AArch64_AM::SXTX;
Jim Grosbache9119e42015-05-13 18:37:00 +00001775 Inst.addOperand(MCOperand::createImm(IsSigned));
1776 Inst.addOperand(MCOperand::createImm(hasShiftExtendAmount()));
Tim Northover3b0846e2014-05-24 12:50:23 +00001777 }
1778
1779 template<int Shift>
1780 void addMOVZMovAliasOperands(MCInst &Inst, unsigned N) const {
1781 assert(N == 1 && "Invalid number of operands!");
1782
1783 const MCConstantExpr *CE = cast<MCConstantExpr>(getImm());
1784 uint64_t Value = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001785 Inst.addOperand(MCOperand::createImm((Value >> Shift) & 0xffff));
Tim Northover3b0846e2014-05-24 12:50:23 +00001786 }
1787
1788 template<int Shift>
1789 void addMOVNMovAliasOperands(MCInst &Inst, unsigned N) const {
1790 assert(N == 1 && "Invalid number of operands!");
1791
1792 const MCConstantExpr *CE = cast<MCConstantExpr>(getImm());
1793 uint64_t Value = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001794 Inst.addOperand(MCOperand::createImm((~Value >> Shift) & 0xffff));
Tim Northover3b0846e2014-05-24 12:50:23 +00001795 }
1796
Sam Parker5f934642017-08-31 09:27:04 +00001797 void addComplexRotationEvenOperands(MCInst &Inst, unsigned N) const {
1798 assert(N == 1 && "Invalid number of operands!");
1799 const MCConstantExpr *MCE = cast<MCConstantExpr>(getImm());
1800 Inst.addOperand(MCOperand::createImm(MCE->getValue() / 90));
1801 }
1802
1803 void addComplexRotationOddOperands(MCInst &Inst, unsigned N) const {
1804 assert(N == 1 && "Invalid number of operands!");
1805 const MCConstantExpr *MCE = cast<MCConstantExpr>(getImm());
1806 Inst.addOperand(MCOperand::createImm((MCE->getValue() - 90) / 180));
1807 }
1808
Tim Northover3b0846e2014-05-24 12:50:23 +00001809 void print(raw_ostream &OS) const override;
1810
David Blaikie960ea3f2014-06-08 16:18:35 +00001811 static std::unique_ptr<AArch64Operand>
1812 CreateToken(StringRef Str, bool IsSuffix, SMLoc S, MCContext &Ctx) {
1813 auto Op = make_unique<AArch64Operand>(k_Token, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001814 Op->Tok.Data = Str.data();
1815 Op->Tok.Length = Str.size();
1816 Op->Tok.IsSuffix = IsSuffix;
1817 Op->StartLoc = S;
1818 Op->EndLoc = S;
1819 return Op;
1820 }
1821
David Blaikie960ea3f2014-06-08 16:18:35 +00001822 static std::unique_ptr<AArch64Operand>
Sander de Smalen149916d2018-04-20 07:24:20 +00001823 CreateReg(unsigned RegNum, RegKind Kind, SMLoc S, SMLoc E, MCContext &Ctx,
Sander de Smalen0325e302018-07-02 07:34:52 +00001824 RegConstraintEqualityTy EqTy = RegConstraintEqualityTy::EqualsReg,
Sander de Smalen149916d2018-04-20 07:24:20 +00001825 AArch64_AM::ShiftExtendType ExtTy = AArch64_AM::LSL,
1826 unsigned ShiftAmount = 0,
1827 unsigned HasExplicitAmount = false) {
David Blaikie960ea3f2014-06-08 16:18:35 +00001828 auto Op = make_unique<AArch64Operand>(k_Register, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001829 Op->Reg.RegNum = RegNum;
Florian Hahnc4422242017-11-07 13:07:50 +00001830 Op->Reg.Kind = Kind;
Sander de Smalen149916d2018-04-20 07:24:20 +00001831 Op->Reg.ElementWidth = 0;
Sander de Smalen0325e302018-07-02 07:34:52 +00001832 Op->Reg.EqualityTy = EqTy;
Sander de Smalen149916d2018-04-20 07:24:20 +00001833 Op->Reg.ShiftExtend.Type = ExtTy;
1834 Op->Reg.ShiftExtend.Amount = ShiftAmount;
1835 Op->Reg.ShiftExtend.HasExplicitAmount = HasExplicitAmount;
Tim Northover3b0846e2014-05-24 12:50:23 +00001836 Op->StartLoc = S;
1837 Op->EndLoc = E;
1838 return Op;
1839 }
1840
David Blaikie960ea3f2014-06-08 16:18:35 +00001841 static std::unique_ptr<AArch64Operand>
Sander de Smalen73937b72018-04-11 07:36:10 +00001842 CreateVectorReg(unsigned RegNum, RegKind Kind, unsigned ElementWidth,
Sander de Smalen149916d2018-04-20 07:24:20 +00001843 SMLoc S, SMLoc E, MCContext &Ctx,
1844 AArch64_AM::ShiftExtendType ExtTy = AArch64_AM::LSL,
1845 unsigned ShiftAmount = 0,
1846 unsigned HasExplicitAmount = false) {
Sander de Smalen73937b72018-04-11 07:36:10 +00001847 assert((Kind == RegKind::NeonVector || Kind == RegKind::SVEDataVector ||
1848 Kind == RegKind::SVEPredicateVector) &&
1849 "Invalid vector kind");
Sander de Smalen0325e302018-07-02 07:34:52 +00001850 auto Op = CreateReg(RegNum, Kind, S, E, Ctx, EqualsReg, ExtTy, ShiftAmount,
Sander de Smalen149916d2018-04-20 07:24:20 +00001851 HasExplicitAmount);
Florian Hahn91f11e52017-11-07 16:45:48 +00001852 Op->Reg.ElementWidth = ElementWidth;
Florian Hahn91f11e52017-11-07 16:45:48 +00001853 return Op;
1854 }
1855
1856 static std::unique_ptr<AArch64Operand>
David Blaikie960ea3f2014-06-08 16:18:35 +00001857 CreateVectorList(unsigned RegNum, unsigned Count, unsigned NumElements,
Sander de Smalen650234b2018-04-12 11:40:52 +00001858 unsigned ElementWidth, RegKind RegisterKind, SMLoc S, SMLoc E,
1859 MCContext &Ctx) {
David Blaikie960ea3f2014-06-08 16:18:35 +00001860 auto Op = make_unique<AArch64Operand>(k_VectorList, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001861 Op->VectorList.RegNum = RegNum;
1862 Op->VectorList.Count = Count;
1863 Op->VectorList.NumElements = NumElements;
Sander de Smalen650234b2018-04-12 11:40:52 +00001864 Op->VectorList.ElementWidth = ElementWidth;
1865 Op->VectorList.RegisterKind = RegisterKind;
Tim Northover3b0846e2014-05-24 12:50:23 +00001866 Op->StartLoc = S;
1867 Op->EndLoc = E;
1868 return Op;
1869 }
1870
David Blaikie960ea3f2014-06-08 16:18:35 +00001871 static std::unique_ptr<AArch64Operand>
1872 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
1873 auto Op = make_unique<AArch64Operand>(k_VectorIndex, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001874 Op->VectorIndex.Val = Idx;
1875 Op->StartLoc = S;
1876 Op->EndLoc = E;
1877 return Op;
1878 }
1879
David Blaikie960ea3f2014-06-08 16:18:35 +00001880 static std::unique_ptr<AArch64Operand> CreateImm(const MCExpr *Val, SMLoc S,
1881 SMLoc E, MCContext &Ctx) {
1882 auto Op = make_unique<AArch64Operand>(k_Immediate, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001883 Op->Imm.Val = Val;
1884 Op->StartLoc = S;
1885 Op->EndLoc = E;
1886 return Op;
1887 }
1888
David Blaikie960ea3f2014-06-08 16:18:35 +00001889 static std::unique_ptr<AArch64Operand> CreateShiftedImm(const MCExpr *Val,
1890 unsigned ShiftAmount,
1891 SMLoc S, SMLoc E,
1892 MCContext &Ctx) {
1893 auto Op = make_unique<AArch64Operand>(k_ShiftedImm, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001894 Op->ShiftedImm .Val = Val;
1895 Op->ShiftedImm.ShiftAmount = ShiftAmount;
1896 Op->StartLoc = S;
1897 Op->EndLoc = E;
1898 return Op;
1899 }
1900
David Blaikie960ea3f2014-06-08 16:18:35 +00001901 static std::unique_ptr<AArch64Operand>
1902 CreateCondCode(AArch64CC::CondCode Code, SMLoc S, SMLoc E, MCContext &Ctx) {
1903 auto Op = make_unique<AArch64Operand>(k_CondCode, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001904 Op->CondCode.Code = Code;
1905 Op->StartLoc = S;
1906 Op->EndLoc = E;
1907 return Op;
1908 }
1909
Sander de Smalen3cbf1712018-06-15 13:11:49 +00001910 static std::unique_ptr<AArch64Operand>
1911 CreateFPImm(APFloat Val, bool IsExact, SMLoc S, MCContext &Ctx) {
David Blaikie960ea3f2014-06-08 16:18:35 +00001912 auto Op = make_unique<AArch64Operand>(k_FPImm, Ctx);
Sander de Smalen3cbf1712018-06-15 13:11:49 +00001913 Op->FPImm.Val = Val.bitcastToAPInt().getSExtValue();
1914 Op->FPImm.IsExact = IsExact;
Tim Northover3b0846e2014-05-24 12:50:23 +00001915 Op->StartLoc = S;
1916 Op->EndLoc = S;
1917 return Op;
1918 }
1919
Vladimir Sukharev017d10b2015-03-26 17:29:53 +00001920 static std::unique_ptr<AArch64Operand> CreateBarrier(unsigned Val,
1921 StringRef Str,
1922 SMLoc S,
David Blaikie960ea3f2014-06-08 16:18:35 +00001923 MCContext &Ctx) {
1924 auto Op = make_unique<AArch64Operand>(k_Barrier, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001925 Op->Barrier.Val = Val;
Vladimir Sukharev017d10b2015-03-26 17:29:53 +00001926 Op->Barrier.Data = Str.data();
1927 Op->Barrier.Length = Str.size();
Tim Northover3b0846e2014-05-24 12:50:23 +00001928 Op->StartLoc = S;
1929 Op->EndLoc = S;
1930 return Op;
1931 }
1932
Tim Northover7cd58932015-01-22 17:23:04 +00001933 static std::unique_ptr<AArch64Operand> CreateSysReg(StringRef Str, SMLoc S,
1934 uint32_t MRSReg,
1935 uint32_t MSRReg,
1936 uint32_t PStateField,
1937 MCContext &Ctx) {
David Blaikie960ea3f2014-06-08 16:18:35 +00001938 auto Op = make_unique<AArch64Operand>(k_SysReg, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001939 Op->SysReg.Data = Str.data();
1940 Op->SysReg.Length = Str.size();
Tim Northover7cd58932015-01-22 17:23:04 +00001941 Op->SysReg.MRSReg = MRSReg;
1942 Op->SysReg.MSRReg = MSRReg;
1943 Op->SysReg.PStateField = PStateField;
Tim Northover3b0846e2014-05-24 12:50:23 +00001944 Op->StartLoc = S;
1945 Op->EndLoc = S;
1946 return Op;
1947 }
1948
David Blaikie960ea3f2014-06-08 16:18:35 +00001949 static std::unique_ptr<AArch64Operand> CreateSysCR(unsigned Val, SMLoc S,
1950 SMLoc E, MCContext &Ctx) {
1951 auto Op = make_unique<AArch64Operand>(k_SysCR, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001952 Op->SysCRImm.Val = Val;
1953 Op->StartLoc = S;
1954 Op->EndLoc = E;
1955 return Op;
1956 }
1957
Vladimir Sukharev017d10b2015-03-26 17:29:53 +00001958 static std::unique_ptr<AArch64Operand> CreatePrefetch(unsigned Val,
1959 StringRef Str,
1960 SMLoc S,
David Blaikie960ea3f2014-06-08 16:18:35 +00001961 MCContext &Ctx) {
1962 auto Op = make_unique<AArch64Operand>(k_Prefetch, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00001963 Op->Prefetch.Val = Val;
Vladimir Sukharev017d10b2015-03-26 17:29:53 +00001964 Op->Barrier.Data = Str.data();
1965 Op->Barrier.Length = Str.size();
Tim Northover3b0846e2014-05-24 12:50:23 +00001966 Op->StartLoc = S;
1967 Op->EndLoc = S;
1968 return Op;
1969 }
1970
Oliver Stannarda34e4702015-12-01 10:48:51 +00001971 static std::unique_ptr<AArch64Operand> CreatePSBHint(unsigned Val,
1972 StringRef Str,
1973 SMLoc S,
1974 MCContext &Ctx) {
1975 auto Op = make_unique<AArch64Operand>(k_PSBHint, Ctx);
1976 Op->PSBHint.Val = Val;
1977 Op->PSBHint.Data = Str.data();
1978 Op->PSBHint.Length = Str.size();
1979 Op->StartLoc = S;
1980 Op->EndLoc = S;
1981 return Op;
1982 }
1983
Oliver Stannarda9a5eee2018-09-27 14:54:33 +00001984 static std::unique_ptr<AArch64Operand> CreateBTIHint(unsigned Val,
1985 StringRef Str,
1986 SMLoc S,
1987 MCContext &Ctx) {
1988 auto Op = make_unique<AArch64Operand>(k_BTIHint, Ctx);
1989 Op->BTIHint.Val = Val << 1 | 32;
1990 Op->BTIHint.Data = Str.data();
1991 Op->BTIHint.Length = Str.size();
1992 Op->StartLoc = S;
1993 Op->EndLoc = S;
1994 return Op;
1995 }
1996
David Blaikie960ea3f2014-06-08 16:18:35 +00001997 static std::unique_ptr<AArch64Operand>
1998 CreateShiftExtend(AArch64_AM::ShiftExtendType ShOp, unsigned Val,
1999 bool HasExplicitAmount, SMLoc S, SMLoc E, MCContext &Ctx) {
2000 auto Op = make_unique<AArch64Operand>(k_ShiftExtend, Ctx);
Tim Northover3b0846e2014-05-24 12:50:23 +00002001 Op->ShiftExtend.Type = ShOp;
2002 Op->ShiftExtend.Amount = Val;
2003 Op->ShiftExtend.HasExplicitAmount = HasExplicitAmount;
2004 Op->StartLoc = S;
2005 Op->EndLoc = E;
2006 return Op;
2007 }
2008};
2009
2010} // end anonymous namespace.
2011
2012void AArch64Operand::print(raw_ostream &OS) const {
2013 switch (Kind) {
2014 case k_FPImm:
Sander de Smalen3cbf1712018-06-15 13:11:49 +00002015 OS << "<fpimm " << getFPImm().bitcastToAPInt().getZExtValue();
2016 if (!getFPImmIsExact())
2017 OS << " (inexact)";
2018 OS << ">";
Tim Northover3b0846e2014-05-24 12:50:23 +00002019 break;
2020 case k_Barrier: {
Vladimir Sukharev017d10b2015-03-26 17:29:53 +00002021 StringRef Name = getBarrierName();
2022 if (!Name.empty())
Tim Northover3b0846e2014-05-24 12:50:23 +00002023 OS << "<barrier " << Name << ">";
2024 else
2025 OS << "<barrier invalid #" << getBarrier() << ">";
2026 break;
2027 }
2028 case k_Immediate:
Rafael Espindolaf4a13652015-05-27 13:05:42 +00002029 OS << *getImm();
Tim Northover3b0846e2014-05-24 12:50:23 +00002030 break;
2031 case k_ShiftedImm: {
2032 unsigned Shift = getShiftedImmShift();
2033 OS << "<shiftedimm ";
Rafael Espindolaf4a13652015-05-27 13:05:42 +00002034 OS << *getShiftedImmVal();
Tim Northover3b0846e2014-05-24 12:50:23 +00002035 OS << ", lsl #" << AArch64_AM::getShiftValue(Shift) << ">";
2036 break;
2037 }
2038 case k_CondCode:
2039 OS << "<condcode " << getCondCode() << ">";
2040 break;
Tim Northover3b0846e2014-05-24 12:50:23 +00002041 case k_VectorList: {
2042 OS << "<vectorlist ";
2043 unsigned Reg = getVectorListStart();
2044 for (unsigned i = 0, e = getVectorListCount(); i != e; ++i)
2045 OS << Reg + i << " ";
2046 OS << ">";
2047 break;
2048 }
2049 case k_VectorIndex:
2050 OS << "<vectorindex " << getVectorIndex() << ">";
2051 break;
2052 case k_SysReg:
2053 OS << "<sysreg: " << getSysReg() << '>';
2054 break;
2055 case k_Token:
2056 OS << "'" << getToken() << "'";
2057 break;
2058 case k_SysCR:
2059 OS << "c" << getSysCR();
2060 break;
2061 case k_Prefetch: {
Vladimir Sukharev017d10b2015-03-26 17:29:53 +00002062 StringRef Name = getPrefetchName();
2063 if (!Name.empty())
Tim Northover3b0846e2014-05-24 12:50:23 +00002064 OS << "<prfop " << Name << ">";
2065 else
2066 OS << "<prfop invalid #" << getPrefetch() << ">";
2067 break;
2068 }
Eugene Zelenko049b0172017-01-06 00:30:53 +00002069 case k_PSBHint:
Oliver Stannarda34e4702015-12-01 10:48:51 +00002070 OS << getPSBHintName();
2071 break;
Sander de Smalen149916d2018-04-20 07:24:20 +00002072 case k_Register:
2073 OS << "<register " << getReg() << ">";
2074 if (!getShiftExtendAmount() && !hasShiftExtendAmount())
2075 break;
2076 LLVM_FALLTHROUGH;
Oliver Stannarda9a5eee2018-09-27 14:54:33 +00002077 case k_BTIHint:
2078 OS << getBTIHintName();
2079 break;
Eugene Zelenko049b0172017-01-06 00:30:53 +00002080 case k_ShiftExtend:
Tim Northover3b0846e2014-05-24 12:50:23 +00002081 OS << "<" << AArch64_AM::getShiftExtendName(getShiftExtendType()) << " #"
2082 << getShiftExtendAmount();
2083 if (!hasShiftExtendAmount())
2084 OS << "<imp>";
2085 OS << '>';
2086 break;
2087 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002088}
2089
2090/// @name Auto-generated Match Functions
2091/// {
2092
2093static unsigned MatchRegisterName(StringRef Name);
2094
2095/// }
2096
Florian Hahnc4422242017-11-07 13:07:50 +00002097static unsigned MatchNeonVectorRegName(StringRef Name) {
Ranjeet Singh10511a42015-06-08 21:32:16 +00002098 return StringSwitch<unsigned>(Name.lower())
Tim Northover3b0846e2014-05-24 12:50:23 +00002099 .Case("v0", AArch64::Q0)
2100 .Case("v1", AArch64::Q1)
2101 .Case("v2", AArch64::Q2)
2102 .Case("v3", AArch64::Q3)
2103 .Case("v4", AArch64::Q4)
2104 .Case("v5", AArch64::Q5)
2105 .Case("v6", AArch64::Q6)
2106 .Case("v7", AArch64::Q7)
2107 .Case("v8", AArch64::Q8)
2108 .Case("v9", AArch64::Q9)
2109 .Case("v10", AArch64::Q10)
2110 .Case("v11", AArch64::Q11)
2111 .Case("v12", AArch64::Q12)
2112 .Case("v13", AArch64::Q13)
2113 .Case("v14", AArch64::Q14)
2114 .Case("v15", AArch64::Q15)
2115 .Case("v16", AArch64::Q16)
2116 .Case("v17", AArch64::Q17)
2117 .Case("v18", AArch64::Q18)
2118 .Case("v19", AArch64::Q19)
2119 .Case("v20", AArch64::Q20)
2120 .Case("v21", AArch64::Q21)
2121 .Case("v22", AArch64::Q22)
2122 .Case("v23", AArch64::Q23)
2123 .Case("v24", AArch64::Q24)
2124 .Case("v25", AArch64::Q25)
2125 .Case("v26", AArch64::Q26)
2126 .Case("v27", AArch64::Q27)
2127 .Case("v28", AArch64::Q28)
2128 .Case("v29", AArch64::Q29)
2129 .Case("v30", AArch64::Q30)
2130 .Case("v31", AArch64::Q31)
2131 .Default(0);
2132}
2133
Sander de Smalen73937b72018-04-11 07:36:10 +00002134/// Returns an optional pair of (#elements, element-width) if Suffix
2135/// is a valid vector kind. Where the number of elements in a vector
2136/// or the vector width is implicit or explicitly unknown (but still a
2137/// valid suffix kind), 0 is used.
2138static Optional<std::pair<int, int>> parseVectorKind(StringRef Suffix,
2139 RegKind VectorKind) {
2140 std::pair<int, int> Res = {-1, -1};
2141
2142 switch (VectorKind) {
2143 case RegKind::NeonVector:
2144 Res =
2145 StringSwitch<std::pair<int, int>>(Suffix.lower())
2146 .Case("", {0, 0})
2147 .Case(".1d", {1, 64})
2148 .Case(".1q", {1, 128})
2149 // '.2h' needed for fp16 scalar pairwise reductions
2150 .Case(".2h", {2, 16})
2151 .Case(".2s", {2, 32})
2152 .Case(".2d", {2, 64})
2153 // '.4b' is another special case for the ARMv8.2a dot product
2154 // operand
2155 .Case(".4b", {4, 8})
2156 .Case(".4h", {4, 16})
2157 .Case(".4s", {4, 32})
2158 .Case(".8b", {8, 8})
2159 .Case(".8h", {8, 16})
2160 .Case(".16b", {16, 8})
2161 // Accept the width neutral ones, too, for verbose syntax. If those
2162 // aren't used in the right places, the token operand won't match so
2163 // all will work out.
2164 .Case(".b", {0, 8})
2165 .Case(".h", {0, 16})
2166 .Case(".s", {0, 32})
2167 .Case(".d", {0, 64})
2168 .Default({-1, -1});
2169 break;
2170 case RegKind::SVEPredicateVector:
2171 case RegKind::SVEDataVector:
2172 Res = StringSwitch<std::pair<int, int>>(Suffix.lower())
2173 .Case("", {0, 0})
2174 .Case(".b", {0, 8})
2175 .Case(".h", {0, 16})
2176 .Case(".s", {0, 32})
2177 .Case(".d", {0, 64})
2178 .Case(".q", {0, 128})
2179 .Default({-1, -1});
2180 break;
2181 default:
2182 llvm_unreachable("Unsupported RegKind");
2183 }
2184
2185 if (Res == std::make_pair(-1, -1))
2186 return Optional<std::pair<int, int>>();
2187
2188 return Optional<std::pair<int, int>>(Res);
2189}
2190
2191static bool isValidVectorKind(StringRef Suffix, RegKind VectorKind) {
2192 return parseVectorKind(Suffix, VectorKind).hasValue();
Tim Northover3b0846e2014-05-24 12:50:23 +00002193}
2194
Florian Hahn91f11e52017-11-07 16:45:48 +00002195static unsigned matchSVEDataVectorRegName(StringRef Name) {
2196 return StringSwitch<unsigned>(Name.lower())
2197 .Case("z0", AArch64::Z0)
2198 .Case("z1", AArch64::Z1)
2199 .Case("z2", AArch64::Z2)
2200 .Case("z3", AArch64::Z3)
2201 .Case("z4", AArch64::Z4)
2202 .Case("z5", AArch64::Z5)
2203 .Case("z6", AArch64::Z6)
2204 .Case("z7", AArch64::Z7)
2205 .Case("z8", AArch64::Z8)
2206 .Case("z9", AArch64::Z9)
2207 .Case("z10", AArch64::Z10)
2208 .Case("z11", AArch64::Z11)
2209 .Case("z12", AArch64::Z12)
2210 .Case("z13", AArch64::Z13)
2211 .Case("z14", AArch64::Z14)
2212 .Case("z15", AArch64::Z15)
2213 .Case("z16", AArch64::Z16)
2214 .Case("z17", AArch64::Z17)
2215 .Case("z18", AArch64::Z18)
2216 .Case("z19", AArch64::Z19)
2217 .Case("z20", AArch64::Z20)
2218 .Case("z21", AArch64::Z21)
2219 .Case("z22", AArch64::Z22)
2220 .Case("z23", AArch64::Z23)
2221 .Case("z24", AArch64::Z24)
2222 .Case("z25", AArch64::Z25)
2223 .Case("z26", AArch64::Z26)
2224 .Case("z27", AArch64::Z27)
2225 .Case("z28", AArch64::Z28)
2226 .Case("z29", AArch64::Z29)
2227 .Case("z30", AArch64::Z30)
2228 .Case("z31", AArch64::Z31)
2229 .Default(0);
2230}
2231
Sander de Smalencd6be962017-12-20 11:02:42 +00002232static unsigned matchSVEPredicateVectorRegName(StringRef Name) {
2233 return StringSwitch<unsigned>(Name.lower())
2234 .Case("p0", AArch64::P0)
2235 .Case("p1", AArch64::P1)
2236 .Case("p2", AArch64::P2)
2237 .Case("p3", AArch64::P3)
2238 .Case("p4", AArch64::P4)
2239 .Case("p5", AArch64::P5)
2240 .Case("p6", AArch64::P6)
2241 .Case("p7", AArch64::P7)
2242 .Case("p8", AArch64::P8)
2243 .Case("p9", AArch64::P9)
2244 .Case("p10", AArch64::P10)
2245 .Case("p11", AArch64::P11)
2246 .Case("p12", AArch64::P12)
2247 .Case("p13", AArch64::P13)
2248 .Case("p14", AArch64::P14)
2249 .Case("p15", AArch64::P15)
2250 .Default(0);
2251}
2252
Tim Northover3b0846e2014-05-24 12:50:23 +00002253bool AArch64AsmParser::ParseRegister(unsigned &RegNo, SMLoc &StartLoc,
2254 SMLoc &EndLoc) {
2255 StartLoc = getLoc();
Sander de Smalen50d87022018-04-19 07:35:08 +00002256 auto Res = tryParseScalarRegister(RegNo);
Tim Northover3b0846e2014-05-24 12:50:23 +00002257 EndLoc = SMLoc::getFromPointer(getLoc().getPointer() - 1);
Sander de Smalen50d87022018-04-19 07:35:08 +00002258 return Res != MatchOperand_Success;
Tim Northover3b0846e2014-05-24 12:50:23 +00002259}
2260
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00002261// Matches a register name or register alias previously defined by '.req'
2262unsigned AArch64AsmParser::matchRegisterNameAlias(StringRef Name,
Florian Hahnc4422242017-11-07 13:07:50 +00002263 RegKind Kind) {
Sander de Smalenc067c302017-12-20 09:45:45 +00002264 unsigned RegNum = 0;
2265 if ((RegNum = matchSVEDataVectorRegName(Name)))
2266 return Kind == RegKind::SVEDataVector ? RegNum : 0;
2267
Sander de Smalencd6be962017-12-20 11:02:42 +00002268 if ((RegNum = matchSVEPredicateVectorRegName(Name)))
2269 return Kind == RegKind::SVEPredicateVector ? RegNum : 0;
2270
Sander de Smalenc067c302017-12-20 09:45:45 +00002271 if ((RegNum = MatchNeonVectorRegName(Name)))
2272 return Kind == RegKind::NeonVector ? RegNum : 0;
2273
2274 // The parsed register must be of RegKind Scalar
2275 if ((RegNum = MatchRegisterName(Name)))
2276 return Kind == RegKind::Scalar ? RegNum : 0;
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00002277
Florian Hahnc4422242017-11-07 13:07:50 +00002278 if (!RegNum) {
Sander de Smalen50d87022018-04-19 07:35:08 +00002279 // Handle a few common aliases of registers.
2280 if (auto RegNum = StringSwitch<unsigned>(Name.lower())
2281 .Case("fp", AArch64::FP)
2282 .Case("lr", AArch64::LR)
2283 .Case("x31", AArch64::XZR)
2284 .Case("w31", AArch64::WZR)
2285 .Default(0))
2286 return Kind == RegKind::Scalar ? RegNum : 0;
2287
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00002288 // Check for aliases registered via .req. Canonicalize to lower case.
2289 // That's more consistent since register names are case insensitive, and
2290 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2291 auto Entry = RegisterReqs.find(Name.lower());
2292 if (Entry == RegisterReqs.end())
2293 return 0;
Florian Hahnc4422242017-11-07 13:07:50 +00002294
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00002295 // set RegNum if the match is the right kind of register
Florian Hahnc4422242017-11-07 13:07:50 +00002296 if (Kind == Entry->getValue().first)
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00002297 RegNum = Entry->getValue().second;
2298 }
2299 return RegNum;
2300}
2301
Sander de Smalen50d87022018-04-19 07:35:08 +00002302/// tryParseScalarRegister - Try to parse a register name. The token must be an
Tim Northover3b0846e2014-05-24 12:50:23 +00002303/// Identifier when called, and if it is a register name the token is eaten and
2304/// the register is added to the operand list.
Sander de Smalen50d87022018-04-19 07:35:08 +00002305OperandMatchResultTy
2306AArch64AsmParser::tryParseScalarRegister(unsigned &RegNum) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002307 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002308 const AsmToken &Tok = Parser.getTok();
Nirav Davee833c6c2016-11-08 18:31:04 +00002309 if (Tok.isNot(AsmToken::Identifier))
Sander de Smalen50d87022018-04-19 07:35:08 +00002310 return MatchOperand_NoMatch;
Tim Northover3b0846e2014-05-24 12:50:23 +00002311
2312 std::string lowerCase = Tok.getString().lower();
Sander de Smalen50d87022018-04-19 07:35:08 +00002313 unsigned Reg = matchRegisterNameAlias(lowerCase, RegKind::Scalar);
2314 if (Reg == 0)
2315 return MatchOperand_NoMatch;
Sander de Smalenc067c302017-12-20 09:45:45 +00002316
Sander de Smalen50d87022018-04-19 07:35:08 +00002317 RegNum = Reg;
Tim Northover3b0846e2014-05-24 12:50:23 +00002318 Parser.Lex(); // Eat identifier token.
Sander de Smalen50d87022018-04-19 07:35:08 +00002319 return MatchOperand_Success;
Tim Northover3b0846e2014-05-24 12:50:23 +00002320}
2321
Tim Northover3b0846e2014-05-24 12:50:23 +00002322/// tryParseSysCROperand - Try to parse a system instruction CR operand name.
Alex Bradbury58eba092016-11-01 16:32:05 +00002323OperandMatchResultTy
Tim Northover3b0846e2014-05-24 12:50:23 +00002324AArch64AsmParser::tryParseSysCROperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002325 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002326 SMLoc S = getLoc();
2327
2328 if (Parser.getTok().isNot(AsmToken::Identifier)) {
2329 Error(S, "Expected cN operand where 0 <= N <= 15");
2330 return MatchOperand_ParseFail;
2331 }
2332
2333 StringRef Tok = Parser.getTok().getIdentifier();
2334 if (Tok[0] != 'c' && Tok[0] != 'C') {
2335 Error(S, "Expected cN operand where 0 <= N <= 15");
2336 return MatchOperand_ParseFail;
2337 }
2338
2339 uint32_t CRNum;
2340 bool BadNum = Tok.drop_front().getAsInteger(10, CRNum);
2341 if (BadNum || CRNum > 15) {
2342 Error(S, "Expected cN operand where 0 <= N <= 15");
2343 return MatchOperand_ParseFail;
2344 }
2345
2346 Parser.Lex(); // Eat identifier token.
2347 Operands.push_back(
2348 AArch64Operand::CreateSysCR(CRNum, S, getLoc(), getContext()));
2349 return MatchOperand_Success;
2350}
2351
2352/// tryParsePrefetch - Try to parse a prefetch operand.
Sander de Smalen93380372018-05-14 11:54:41 +00002353template <bool IsSVEPrefetch>
Alex Bradbury58eba092016-11-01 16:32:05 +00002354OperandMatchResultTy
Tim Northover3b0846e2014-05-24 12:50:23 +00002355AArch64AsmParser::tryParsePrefetch(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002356 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002357 SMLoc S = getLoc();
2358 const AsmToken &Tok = Parser.getTok();
Sander de Smalen93380372018-05-14 11:54:41 +00002359
2360 auto LookupByName = [](StringRef N) {
2361 if (IsSVEPrefetch) {
2362 if (auto Res = AArch64SVEPRFM::lookupSVEPRFMByName(N))
2363 return Optional<unsigned>(Res->Encoding);
2364 } else if (auto Res = AArch64PRFM::lookupPRFMByName(N))
2365 return Optional<unsigned>(Res->Encoding);
2366 return Optional<unsigned>();
2367 };
2368
2369 auto LookupByEncoding = [](unsigned E) {
2370 if (IsSVEPrefetch) {
2371 if (auto Res = AArch64SVEPRFM::lookupSVEPRFMByEncoding(E))
2372 return Optional<StringRef>(Res->Name);
2373 } else if (auto Res = AArch64PRFM::lookupPRFMByEncoding(E))
2374 return Optional<StringRef>(Res->Name);
2375 return Optional<StringRef>();
2376 };
2377 unsigned MaxVal = IsSVEPrefetch ? 15 : 31;
2378
Tim Northover3b0846e2014-05-24 12:50:23 +00002379 // Either an identifier for named values or a 5-bit immediate.
Nirav Davee833c6c2016-11-08 18:31:04 +00002380 // Eat optional hash.
2381 if (parseOptionalToken(AsmToken::Hash) ||
2382 Tok.is(AsmToken::Integer)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002383 const MCExpr *ImmVal;
2384 if (getParser().parseExpression(ImmVal))
2385 return MatchOperand_ParseFail;
2386
2387 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
2388 if (!MCE) {
2389 TokError("immediate value expected for prefetch operand");
2390 return MatchOperand_ParseFail;
2391 }
2392 unsigned prfop = MCE->getValue();
Sander de Smalen93380372018-05-14 11:54:41 +00002393 if (prfop > MaxVal) {
2394 TokError("prefetch operand out of range, [0," + utostr(MaxVal) +
2395 "] expected");
Tim Northover3b0846e2014-05-24 12:50:23 +00002396 return MatchOperand_ParseFail;
2397 }
2398
Sander de Smalen93380372018-05-14 11:54:41 +00002399 auto PRFM = LookupByEncoding(MCE->getValue());
Tim Northovere6ae6762016-07-05 21:23:04 +00002400 Operands.push_back(AArch64Operand::CreatePrefetch(
Sander de Smalen93380372018-05-14 11:54:41 +00002401 prfop, PRFM.getValueOr(""), S, getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00002402 return MatchOperand_Success;
2403 }
2404
2405 if (Tok.isNot(AsmToken::Identifier)) {
Sander de Smalen67f91542018-05-16 07:50:09 +00002406 TokError("prefetch hint expected");
Tim Northover3b0846e2014-05-24 12:50:23 +00002407 return MatchOperand_ParseFail;
2408 }
2409
Sander de Smalen93380372018-05-14 11:54:41 +00002410 auto PRFM = LookupByName(Tok.getString());
Tim Northovere6ae6762016-07-05 21:23:04 +00002411 if (!PRFM) {
Sander de Smalen67f91542018-05-16 07:50:09 +00002412 TokError("prefetch hint expected");
Tim Northover3b0846e2014-05-24 12:50:23 +00002413 return MatchOperand_ParseFail;
2414 }
2415
2416 Parser.Lex(); // Eat identifier token.
Tim Northovere6ae6762016-07-05 21:23:04 +00002417 Operands.push_back(AArch64Operand::CreatePrefetch(
Sander de Smalen93380372018-05-14 11:54:41 +00002418 *PRFM, Tok.getString(), S, getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00002419 return MatchOperand_Success;
2420}
2421
Oliver Stannarda34e4702015-12-01 10:48:51 +00002422/// tryParsePSBHint - Try to parse a PSB operand, mapped to Hint command
Alex Bradbury58eba092016-11-01 16:32:05 +00002423OperandMatchResultTy
Oliver Stannarda34e4702015-12-01 10:48:51 +00002424AArch64AsmParser::tryParsePSBHint(OperandVector &Operands) {
2425 MCAsmParser &Parser = getParser();
2426 SMLoc S = getLoc();
2427 const AsmToken &Tok = Parser.getTok();
2428 if (Tok.isNot(AsmToken::Identifier)) {
2429 TokError("invalid operand for instruction");
2430 return MatchOperand_ParseFail;
2431 }
2432
Tim Northovere6ae6762016-07-05 21:23:04 +00002433 auto PSB = AArch64PSBHint::lookupPSBByName(Tok.getString());
2434 if (!PSB) {
Oliver Stannarda34e4702015-12-01 10:48:51 +00002435 TokError("invalid operand for instruction");
2436 return MatchOperand_ParseFail;
2437 }
2438
2439 Parser.Lex(); // Eat identifier token.
Tim Northovere6ae6762016-07-05 21:23:04 +00002440 Operands.push_back(AArch64Operand::CreatePSBHint(
2441 PSB->Encoding, Tok.getString(), S, getContext()));
Oliver Stannarda34e4702015-12-01 10:48:51 +00002442 return MatchOperand_Success;
2443}
2444
Oliver Stannarda9a5eee2018-09-27 14:54:33 +00002445/// tryParseBTIHint - Try to parse a BTI operand, mapped to Hint command
2446OperandMatchResultTy
2447AArch64AsmParser::tryParseBTIHint(OperandVector &Operands) {
2448 MCAsmParser &Parser = getParser();
2449 SMLoc S = getLoc();
2450 const AsmToken &Tok = Parser.getTok();
2451 if (Tok.isNot(AsmToken::Identifier)) {
2452 TokError("invalid operand for instruction");
2453 return MatchOperand_ParseFail;
2454 }
2455
2456 auto BTI = AArch64BTIHint::lookupBTIByName(Tok.getString());
2457 if (!BTI) {
2458 TokError("invalid operand for instruction");
2459 return MatchOperand_ParseFail;
2460 }
2461
2462 Parser.Lex(); // Eat identifier token.
2463 Operands.push_back(AArch64Operand::CreateBTIHint(
2464 BTI->Encoding, Tok.getString(), S, getContext()));
2465 return MatchOperand_Success;
2466}
2467
Tim Northover3b0846e2014-05-24 12:50:23 +00002468/// tryParseAdrpLabel - Parse and validate a source label for the ADRP
2469/// instruction.
Alex Bradbury58eba092016-11-01 16:32:05 +00002470OperandMatchResultTy
Tim Northover3b0846e2014-05-24 12:50:23 +00002471AArch64AsmParser::tryParseAdrpLabel(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002472 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002473 SMLoc S = getLoc();
2474 const MCExpr *Expr;
2475
2476 if (Parser.getTok().is(AsmToken::Hash)) {
2477 Parser.Lex(); // Eat hash token.
2478 }
2479
2480 if (parseSymbolicImmVal(Expr))
2481 return MatchOperand_ParseFail;
2482
2483 AArch64MCExpr::VariantKind ELFRefKind;
2484 MCSymbolRefExpr::VariantKind DarwinRefKind;
2485 int64_t Addend;
2486 if (classifySymbolRef(Expr, ELFRefKind, DarwinRefKind, Addend)) {
2487 if (DarwinRefKind == MCSymbolRefExpr::VK_None &&
2488 ELFRefKind == AArch64MCExpr::VK_INVALID) {
2489 // No modifier was specified at all; this is the syntax for an ELF basic
2490 // ADRP relocation (unfortunately).
2491 Expr =
Jim Grosbach13760bd2015-05-30 01:25:56 +00002492 AArch64MCExpr::create(Expr, AArch64MCExpr::VK_ABS_PAGE, getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00002493 } else if ((DarwinRefKind == MCSymbolRefExpr::VK_GOTPAGE ||
2494 DarwinRefKind == MCSymbolRefExpr::VK_TLVPPAGE) &&
2495 Addend != 0) {
2496 Error(S, "gotpage label reference not allowed an addend");
2497 return MatchOperand_ParseFail;
2498 } else if (DarwinRefKind != MCSymbolRefExpr::VK_PAGE &&
2499 DarwinRefKind != MCSymbolRefExpr::VK_GOTPAGE &&
2500 DarwinRefKind != MCSymbolRefExpr::VK_TLVPPAGE &&
2501 ELFRefKind != AArch64MCExpr::VK_GOT_PAGE &&
2502 ELFRefKind != AArch64MCExpr::VK_GOTTPREL_PAGE &&
2503 ELFRefKind != AArch64MCExpr::VK_TLSDESC_PAGE) {
2504 // The operand must be an @page or @gotpage qualified symbolref.
2505 Error(S, "page or gotpage label reference expected");
2506 return MatchOperand_ParseFail;
2507 }
2508 }
2509
2510 // We have either a label reference possibly with addend or an immediate. The
2511 // addend is a raw value here. The linker will adjust it to only reference the
2512 // page.
2513 SMLoc E = SMLoc::getFromPointer(getLoc().getPointer() - 1);
2514 Operands.push_back(AArch64Operand::CreateImm(Expr, S, E, getContext()));
2515
2516 return MatchOperand_Success;
2517}
2518
2519/// tryParseAdrLabel - Parse and validate a source label for the ADR
2520/// instruction.
Alex Bradbury58eba092016-11-01 16:32:05 +00002521OperandMatchResultTy
Tim Northover3b0846e2014-05-24 12:50:23 +00002522AArch64AsmParser::tryParseAdrLabel(OperandVector &Operands) {
2523 SMLoc S = getLoc();
2524 const MCExpr *Expr;
2525
David Green9dd1d452018-08-22 11:31:39 +00002526 // Leave anything with a bracket to the default for SVE
2527 if (getParser().getTok().is(AsmToken::LBrac))
2528 return MatchOperand_NoMatch;
2529
2530 if (getParser().getTok().is(AsmToken::Hash))
2531 getParser().Lex(); // Eat hash token.
2532
2533 if (parseSymbolicImmVal(Expr))
2534 return MatchOperand_ParseFail;
2535
2536 AArch64MCExpr::VariantKind ELFRefKind;
2537 MCSymbolRefExpr::VariantKind DarwinRefKind;
2538 int64_t Addend;
2539 if (classifySymbolRef(Expr, ELFRefKind, DarwinRefKind, Addend)) {
2540 if (DarwinRefKind == MCSymbolRefExpr::VK_None &&
2541 ELFRefKind == AArch64MCExpr::VK_INVALID) {
2542 // No modifier was specified at all; this is the syntax for an ELF basic
2543 // ADR relocation (unfortunately).
2544 Expr = AArch64MCExpr::create(Expr, AArch64MCExpr::VK_ABS, getContext());
2545 } else {
2546 Error(S, "unexpected adr label");
Sander de Smalenc69944c2018-07-09 09:58:24 +00002547 return MatchOperand_ParseFail;
David Green9dd1d452018-08-22 11:31:39 +00002548 }
Sander de Smalenc69944c2018-07-09 09:58:24 +00002549 }
David Green9dd1d452018-08-22 11:31:39 +00002550
2551 SMLoc E = SMLoc::getFromPointer(getLoc().getPointer() - 1);
2552 Operands.push_back(AArch64Operand::CreateImm(Expr, S, E, getContext()));
2553 return MatchOperand_Success;
Tim Northover3b0846e2014-05-24 12:50:23 +00002554}
2555
2556/// tryParseFPImm - A floating point immediate expression operand.
Sander de Smalen3cbf1712018-06-15 13:11:49 +00002557template<bool AddFPZeroAsLiteral>
Alex Bradbury58eba092016-11-01 16:32:05 +00002558OperandMatchResultTy
Tim Northover3b0846e2014-05-24 12:50:23 +00002559AArch64AsmParser::tryParseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002560 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002561 SMLoc S = getLoc();
2562
Nirav Davee833c6c2016-11-08 18:31:04 +00002563 bool Hash = parseOptionalToken(AsmToken::Hash);
Tim Northover3b0846e2014-05-24 12:50:23 +00002564
2565 // Handle negation, as that still comes through as a separate token.
Nirav Davee833c6c2016-11-08 18:31:04 +00002566 bool isNegative = parseOptionalToken(AsmToken::Minus);
2567
Tim Northover3b0846e2014-05-24 12:50:23 +00002568 const AsmToken &Tok = Parser.getTok();
Sander de Smalen3cbf1712018-06-15 13:11:49 +00002569 if (!Tok.is(AsmToken::Real) && !Tok.is(AsmToken::Integer)) {
2570 if (!Hash)
2571 return MatchOperand_NoMatch;
2572 TokError("invalid floating point immediate");
2573 return MatchOperand_ParseFail;
Tim Northover3b0846e2014-05-24 12:50:23 +00002574 }
2575
Sander de Smalen3cbf1712018-06-15 13:11:49 +00002576 // Parse hexadecimal representation.
2577 if (Tok.is(AsmToken::Integer) && Tok.getString().startswith("0x")) {
2578 if (Tok.getIntVal() > 255 || isNegative) {
2579 TokError("encoded floating point value out of range");
2580 return MatchOperand_ParseFail;
2581 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002582
Sander de Smalen3cbf1712018-06-15 13:11:49 +00002583 APFloat F((double)AArch64_AM::getFPImmFloat(Tok.getIntVal()));
2584 Operands.push_back(
2585 AArch64Operand::CreateFPImm(F, true, S, getContext()));
2586 } else {
2587 // Parse FP representation.
2588 APFloat RealVal(APFloat::IEEEdouble());
2589 auto Status =
2590 RealVal.convertFromString(Tok.getString(), APFloat::rmTowardZero);
2591 if (isNegative)
2592 RealVal.changeSign();
2593
2594 if (AddFPZeroAsLiteral && RealVal.isPosZero()) {
2595 Operands.push_back(
2596 AArch64Operand::CreateToken("#0", false, S, getContext()));
2597 Operands.push_back(
2598 AArch64Operand::CreateToken(".0", false, S, getContext()));
2599 } else
2600 Operands.push_back(AArch64Operand::CreateFPImm(
2601 RealVal, Status == APFloat::opOK, S, getContext()));
2602 }
2603
2604 Parser.Lex(); // Eat the token.
2605
2606 return MatchOperand_Success;
Tim Northover3b0846e2014-05-24 12:50:23 +00002607}
2608
Sander de Smalen62770792018-05-25 09:47:52 +00002609/// tryParseImmWithOptionalShift - Parse immediate operand, optionally with
2610/// a shift suffix, for example '#1, lsl #12'.
Alex Bradbury58eba092016-11-01 16:32:05 +00002611OperandMatchResultTy
Sander de Smalen62770792018-05-25 09:47:52 +00002612AArch64AsmParser::tryParseImmWithOptionalShift(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002613 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002614 SMLoc S = getLoc();
2615
2616 if (Parser.getTok().is(AsmToken::Hash))
2617 Parser.Lex(); // Eat '#'
2618 else if (Parser.getTok().isNot(AsmToken::Integer))
2619 // Operand should start from # or should be integer, emit error otherwise.
2620 return MatchOperand_NoMatch;
2621
2622 const MCExpr *Imm;
2623 if (parseSymbolicImmVal(Imm))
2624 return MatchOperand_ParseFail;
2625 else if (Parser.getTok().isNot(AsmToken::Comma)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002626 SMLoc E = Parser.getTok().getLoc();
Sander de Smalen62770792018-05-25 09:47:52 +00002627 Operands.push_back(
2628 AArch64Operand::CreateImm(Imm, S, E, getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00002629 return MatchOperand_Success;
2630 }
2631
2632 // Eat ','
2633 Parser.Lex();
2634
2635 // The optional operand must be "lsl #N" where N is non-negative.
2636 if (!Parser.getTok().is(AsmToken::Identifier) ||
2637 !Parser.getTok().getIdentifier().equals_lower("lsl")) {
2638 Error(Parser.getTok().getLoc(), "only 'lsl #+N' valid after immediate");
2639 return MatchOperand_ParseFail;
2640 }
2641
2642 // Eat 'lsl'
2643 Parser.Lex();
2644
Nirav Davee833c6c2016-11-08 18:31:04 +00002645 parseOptionalToken(AsmToken::Hash);
Tim Northover3b0846e2014-05-24 12:50:23 +00002646
2647 if (Parser.getTok().isNot(AsmToken::Integer)) {
2648 Error(Parser.getTok().getLoc(), "only 'lsl #+N' valid after immediate");
2649 return MatchOperand_ParseFail;
2650 }
2651
2652 int64_t ShiftAmount = Parser.getTok().getIntVal();
2653
2654 if (ShiftAmount < 0) {
2655 Error(Parser.getTok().getLoc(), "positive shift amount required");
2656 return MatchOperand_ParseFail;
2657 }
2658 Parser.Lex(); // Eat the number
2659
Sander de Smalen62770792018-05-25 09:47:52 +00002660 // Just in case the optional lsl #0 is used for immediates other than zero.
2661 if (ShiftAmount == 0 && Imm != 0) {
2662 SMLoc E = Parser.getTok().getLoc();
2663 Operands.push_back(AArch64Operand::CreateImm(Imm, S, E, getContext()));
2664 return MatchOperand_Success;
2665 }
2666
Tim Northover3b0846e2014-05-24 12:50:23 +00002667 SMLoc E = Parser.getTok().getLoc();
2668 Operands.push_back(AArch64Operand::CreateShiftedImm(Imm, ShiftAmount,
2669 S, E, getContext()));
2670 return MatchOperand_Success;
2671}
2672
2673/// parseCondCodeString - Parse a Condition Code string.
2674AArch64CC::CondCode AArch64AsmParser::parseCondCodeString(StringRef Cond) {
2675 AArch64CC::CondCode CC = StringSwitch<AArch64CC::CondCode>(Cond.lower())
2676 .Case("eq", AArch64CC::EQ)
2677 .Case("ne", AArch64CC::NE)
2678 .Case("cs", AArch64CC::HS)
2679 .Case("hs", AArch64CC::HS)
2680 .Case("cc", AArch64CC::LO)
2681 .Case("lo", AArch64CC::LO)
2682 .Case("mi", AArch64CC::MI)
2683 .Case("pl", AArch64CC::PL)
2684 .Case("vs", AArch64CC::VS)
2685 .Case("vc", AArch64CC::VC)
2686 .Case("hi", AArch64CC::HI)
2687 .Case("ls", AArch64CC::LS)
2688 .Case("ge", AArch64CC::GE)
2689 .Case("lt", AArch64CC::LT)
2690 .Case("gt", AArch64CC::GT)
2691 .Case("le", AArch64CC::LE)
2692 .Case("al", AArch64CC::AL)
2693 .Case("nv", AArch64CC::NV)
2694 .Default(AArch64CC::Invalid);
Sander de Smalene31e6d42018-07-04 08:50:49 +00002695
2696 if (CC == AArch64CC::Invalid &&
2697 getSTI().getFeatureBits()[AArch64::FeatureSVE])
2698 CC = StringSwitch<AArch64CC::CondCode>(Cond.lower())
2699 .Case("none", AArch64CC::EQ)
2700 .Case("any", AArch64CC::NE)
2701 .Case("nlast", AArch64CC::HS)
2702 .Case("last", AArch64CC::LO)
2703 .Case("first", AArch64CC::MI)
2704 .Case("nfrst", AArch64CC::PL)
2705 .Case("pmore", AArch64CC::HI)
2706 .Case("plast", AArch64CC::LS)
2707 .Case("tcont", AArch64CC::GE)
2708 .Case("tstop", AArch64CC::LT)
2709 .Default(AArch64CC::Invalid);
2710
Tim Northover3b0846e2014-05-24 12:50:23 +00002711 return CC;
2712}
2713
2714/// parseCondCode - Parse a Condition Code operand.
2715bool AArch64AsmParser::parseCondCode(OperandVector &Operands,
2716 bool invertCondCode) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002717 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002718 SMLoc S = getLoc();
2719 const AsmToken &Tok = Parser.getTok();
2720 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2721
2722 StringRef Cond = Tok.getString();
2723 AArch64CC::CondCode CC = parseCondCodeString(Cond);
2724 if (CC == AArch64CC::Invalid)
2725 return TokError("invalid condition code");
2726 Parser.Lex(); // Eat identifier token.
2727
Artyom Skrobov6c8682e2014-06-10 13:11:35 +00002728 if (invertCondCode) {
2729 if (CC == AArch64CC::AL || CC == AArch64CC::NV)
2730 return TokError("condition codes AL and NV are invalid for this instruction");
Tim Northover3b0846e2014-05-24 12:50:23 +00002731 CC = AArch64CC::getInvertedCondCode(AArch64CC::CondCode(CC));
Artyom Skrobov6c8682e2014-06-10 13:11:35 +00002732 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002733
2734 Operands.push_back(
2735 AArch64Operand::CreateCondCode(CC, S, getLoc(), getContext()));
2736 return false;
2737}
2738
2739/// tryParseOptionalShift - Some operands take an optional shift argument. Parse
2740/// them if present.
Alex Bradbury58eba092016-11-01 16:32:05 +00002741OperandMatchResultTy
Tim Northover3b0846e2014-05-24 12:50:23 +00002742AArch64AsmParser::tryParseOptionalShiftExtend(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002743 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002744 const AsmToken &Tok = Parser.getTok();
2745 std::string LowerID = Tok.getString().lower();
2746 AArch64_AM::ShiftExtendType ShOp =
2747 StringSwitch<AArch64_AM::ShiftExtendType>(LowerID)
2748 .Case("lsl", AArch64_AM::LSL)
2749 .Case("lsr", AArch64_AM::LSR)
2750 .Case("asr", AArch64_AM::ASR)
2751 .Case("ror", AArch64_AM::ROR)
2752 .Case("msl", AArch64_AM::MSL)
2753 .Case("uxtb", AArch64_AM::UXTB)
2754 .Case("uxth", AArch64_AM::UXTH)
2755 .Case("uxtw", AArch64_AM::UXTW)
2756 .Case("uxtx", AArch64_AM::UXTX)
2757 .Case("sxtb", AArch64_AM::SXTB)
2758 .Case("sxth", AArch64_AM::SXTH)
2759 .Case("sxtw", AArch64_AM::SXTW)
2760 .Case("sxtx", AArch64_AM::SXTX)
2761 .Default(AArch64_AM::InvalidShiftExtend);
2762
2763 if (ShOp == AArch64_AM::InvalidShiftExtend)
2764 return MatchOperand_NoMatch;
2765
2766 SMLoc S = Tok.getLoc();
2767 Parser.Lex();
2768
Nirav Davee833c6c2016-11-08 18:31:04 +00002769 bool Hash = parseOptionalToken(AsmToken::Hash);
2770
Tim Northover3b0846e2014-05-24 12:50:23 +00002771 if (!Hash && getLexer().isNot(AsmToken::Integer)) {
2772 if (ShOp == AArch64_AM::LSL || ShOp == AArch64_AM::LSR ||
2773 ShOp == AArch64_AM::ASR || ShOp == AArch64_AM::ROR ||
2774 ShOp == AArch64_AM::MSL) {
2775 // We expect a number here.
2776 TokError("expected #imm after shift specifier");
2777 return MatchOperand_ParseFail;
2778 }
2779
Chad Rosier2ff37b82016-12-27 16:58:09 +00002780 // "extend" type operations don't need an immediate, #0 is implicit.
Tim Northover3b0846e2014-05-24 12:50:23 +00002781 SMLoc E = SMLoc::getFromPointer(getLoc().getPointer() - 1);
2782 Operands.push_back(
2783 AArch64Operand::CreateShiftExtend(ShOp, 0, false, S, E, getContext()));
2784 return MatchOperand_Success;
2785 }
2786
Chad Rosier2ff37b82016-12-27 16:58:09 +00002787 // Make sure we do actually have a number, identifier or a parenthesized
2788 // expression.
Jim Grosbach57fd2622014-09-23 22:16:02 +00002789 SMLoc E = Parser.getTok().getLoc();
2790 if (!Parser.getTok().is(AsmToken::Integer) &&
Chad Rosier2ff37b82016-12-27 16:58:09 +00002791 !Parser.getTok().is(AsmToken::LParen) &&
2792 !Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach57fd2622014-09-23 22:16:02 +00002793 Error(E, "expected integer shift amount");
Tim Northover3b0846e2014-05-24 12:50:23 +00002794 return MatchOperand_ParseFail;
2795 }
2796
2797 const MCExpr *ImmVal;
2798 if (getParser().parseExpression(ImmVal))
2799 return MatchOperand_ParseFail;
2800
2801 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
2802 if (!MCE) {
Jim Grosbach57fd2622014-09-23 22:16:02 +00002803 Error(E, "expected constant '#imm' after shift specifier");
Tim Northover3b0846e2014-05-24 12:50:23 +00002804 return MatchOperand_ParseFail;
2805 }
2806
Jim Grosbach57fd2622014-09-23 22:16:02 +00002807 E = SMLoc::getFromPointer(getLoc().getPointer() - 1);
Tim Northover3b0846e2014-05-24 12:50:23 +00002808 Operands.push_back(AArch64Operand::CreateShiftExtend(
2809 ShOp, MCE->getValue(), true, S, E, getContext()));
2810 return MatchOperand_Success;
2811}
2812
Oliver Stannard89b16042018-09-26 13:52:27 +00002813static const struct Extension {
2814 const char *Name;
2815 const FeatureBitset Features;
2816} ExtensionMap[] = {
2817 { "crc", {AArch64::FeatureCRC} },
2818 { "sm4", {AArch64::FeatureSM4} },
2819 { "sha3", {AArch64::FeatureSHA3} },
2820 { "sha2", {AArch64::FeatureSHA2} },
2821 { "aes", {AArch64::FeatureAES} },
2822 { "crypto", {AArch64::FeatureCrypto} },
2823 { "fp", {AArch64::FeatureFPARMv8} },
2824 { "simd", {AArch64::FeatureNEON} },
2825 { "ras", {AArch64::FeatureRAS} },
2826 { "lse", {AArch64::FeatureLSE} },
Oliver Stannard224428c2018-09-27 13:47:40 +00002827 { "predctrl", {AArch64::FeaturePredCtrl} },
Oliver Stannard6930b122018-09-27 13:53:35 +00002828 { "ccdp", {AArch64::FeatureCacheDeepPersist} },
Oliver Stannard89b16042018-09-26 13:52:27 +00002829
2830 // FIXME: Unsupported extensions
2831 { "pan", {} },
2832 { "lor", {} },
2833 { "rdma", {} },
2834 { "profile", {} },
2835};
2836
2837
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002838static void setRequiredFeatureString(FeatureBitset FBS, std::string &Str) {
2839 if (FBS[AArch64::HasV8_1aOps])
2840 Str += "ARMv8.1a";
2841 else if (FBS[AArch64::HasV8_2aOps])
2842 Str += "ARMv8.2a";
Sjoerd Meijer2a57b352018-07-06 08:03:12 +00002843 else if (FBS[AArch64::HasV8_3aOps])
2844 Str += "ARMv8.3a";
2845 else if (FBS[AArch64::HasV8_4aOps])
2846 Str += "ARMv8.4a";
Oliver Stannard89b16042018-09-26 13:52:27 +00002847 else if (FBS[AArch64::HasV8_5aOps])
2848 Str += "ARMv8.5a";
2849 else {
2850 auto ext = std::find_if(std::begin(ExtensionMap),
2851 std::end(ExtensionMap),
2852 [&](const Extension& e)
2853 // Use & in case multiple features are enabled
2854 { return (FBS & e.Features) != FeatureBitset(); }
2855 );
2856
2857 Str += ext != std::end(ExtensionMap) ? ext->Name : "(unknown)";
2858 }
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002859}
2860
2861void AArch64AsmParser::createSysAlias(uint16_t Encoding, OperandVector &Operands,
2862 SMLoc S) {
2863 const uint16_t Op2 = Encoding & 7;
2864 const uint16_t Cm = (Encoding & 0x78) >> 3;
2865 const uint16_t Cn = (Encoding & 0x780) >> 7;
2866 const uint16_t Op1 = (Encoding & 0x3800) >> 11;
2867
2868 const MCExpr *Expr = MCConstantExpr::create(Op1, getContext());
2869
2870 Operands.push_back(
2871 AArch64Operand::CreateImm(Expr, S, getLoc(), getContext()));
2872 Operands.push_back(
2873 AArch64Operand::CreateSysCR(Cn, S, getLoc(), getContext()));
2874 Operands.push_back(
2875 AArch64Operand::CreateSysCR(Cm, S, getLoc(), getContext()));
2876 Expr = MCConstantExpr::create(Op2, getContext());
2877 Operands.push_back(
2878 AArch64Operand::CreateImm(Expr, S, getLoc(), getContext()));
2879}
2880
Tim Northover3b0846e2014-05-24 12:50:23 +00002881/// parseSysAlias - The IC, DC, AT, and TLBI instructions are simple aliases for
2882/// the SYS instruction. Parse them specially so that we create a SYS MCInst.
2883bool AArch64AsmParser::parseSysAlias(StringRef Name, SMLoc NameLoc,
2884 OperandVector &Operands) {
2885 if (Name.find('.') != StringRef::npos)
2886 return TokError("invalid operand");
2887
2888 Mnemonic = Name;
2889 Operands.push_back(
2890 AArch64Operand::CreateToken("sys", false, NameLoc, getContext()));
2891
Rafael Espindola961d4692014-11-11 05:18:41 +00002892 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002893 const AsmToken &Tok = Parser.getTok();
2894 StringRef Op = Tok.getString();
2895 SMLoc S = Tok.getLoc();
2896
Tim Northover3b0846e2014-05-24 12:50:23 +00002897 if (Mnemonic == "ic") {
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002898 const AArch64IC::IC *IC = AArch64IC::lookupICByName(Op);
2899 if (!IC)
Tim Northover3b0846e2014-05-24 12:50:23 +00002900 return TokError("invalid operand for IC instruction");
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002901 else if (!IC->haveFeatures(getSTI().getFeatureBits())) {
2902 std::string Str("IC " + std::string(IC->Name) + " requires ");
2903 setRequiredFeatureString(IC->getRequiredFeatures(), Str);
2904 return TokError(Str.c_str());
Tim Northover3b0846e2014-05-24 12:50:23 +00002905 }
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002906 createSysAlias(IC->Encoding, Operands, S);
Tim Northover3b0846e2014-05-24 12:50:23 +00002907 } else if (Mnemonic == "dc") {
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002908 const AArch64DC::DC *DC = AArch64DC::lookupDCByName(Op);
2909 if (!DC)
Tim Northover3b0846e2014-05-24 12:50:23 +00002910 return TokError("invalid operand for DC instruction");
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002911 else if (!DC->haveFeatures(getSTI().getFeatureBits())) {
2912 std::string Str("DC " + std::string(DC->Name) + " requires ");
2913 setRequiredFeatureString(DC->getRequiredFeatures(), Str);
2914 return TokError(Str.c_str());
Tim Northover3b0846e2014-05-24 12:50:23 +00002915 }
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002916 createSysAlias(DC->Encoding, Operands, S);
Tim Northover3b0846e2014-05-24 12:50:23 +00002917 } else if (Mnemonic == "at") {
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002918 const AArch64AT::AT *AT = AArch64AT::lookupATByName(Op);
2919 if (!AT)
Tim Northover3b0846e2014-05-24 12:50:23 +00002920 return TokError("invalid operand for AT instruction");
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002921 else if (!AT->haveFeatures(getSTI().getFeatureBits())) {
2922 std::string Str("AT " + std::string(AT->Name) + " requires ");
2923 setRequiredFeatureString(AT->getRequiredFeatures(), Str);
2924 return TokError(Str.c_str());
Tim Northover3b0846e2014-05-24 12:50:23 +00002925 }
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002926 createSysAlias(AT->Encoding, Operands, S);
Tim Northover3b0846e2014-05-24 12:50:23 +00002927 } else if (Mnemonic == "tlbi") {
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002928 const AArch64TLBI::TLBI *TLBI = AArch64TLBI::lookupTLBIByName(Op);
2929 if (!TLBI)
Tim Northover3b0846e2014-05-24 12:50:23 +00002930 return TokError("invalid operand for TLBI instruction");
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002931 else if (!TLBI->haveFeatures(getSTI().getFeatureBits())) {
2932 std::string Str("TLBI " + std::string(TLBI->Name) + " requires ");
2933 setRequiredFeatureString(TLBI->getRequiredFeatures(), Str);
2934 return TokError(Str.c_str());
Tim Northover3b0846e2014-05-24 12:50:23 +00002935 }
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002936 createSysAlias(TLBI->Encoding, Operands, S);
Oliver Stannard224428c2018-09-27 13:47:40 +00002937 } else if (Mnemonic == "cfp" || Mnemonic == "dvp" || Mnemonic == "cpp") {
2938 const AArch64PRCTX::PRCTX *PRCTX = AArch64PRCTX::lookupPRCTXByName(Op);
2939 if (!PRCTX)
2940 return TokError("invalid operand for prediction restriction instruction");
2941 else if (!PRCTX->haveFeatures(getSTI().getFeatureBits())) {
2942 std::string Str(
2943 Mnemonic.upper() + std::string(PRCTX->Name) + " requires ");
2944 setRequiredFeatureString(PRCTX->getRequiredFeatures(), Str);
2945 return TokError(Str.c_str());
2946 }
2947 uint16_t PRCTX_Op2 =
2948 Mnemonic == "cfp" ? 4 :
2949 Mnemonic == "dvp" ? 5 :
2950 Mnemonic == "cpp" ? 7 :
2951 0;
2952 assert(PRCTX_Op2 && "Invalid mnemonic for prediction restriction instruction");
2953 createSysAlias(PRCTX->Encoding << 3 | PRCTX_Op2 , Operands, S);
Tim Northover3b0846e2014-05-24 12:50:23 +00002954 }
2955
Tim Northover3b0846e2014-05-24 12:50:23 +00002956 Parser.Lex(); // Eat operand.
2957
2958 bool ExpectRegister = (Op.lower().find("all") == StringRef::npos);
2959 bool HasRegister = false;
2960
2961 // Check for the optional register operand.
Nirav Davee833c6c2016-11-08 18:31:04 +00002962 if (parseOptionalToken(AsmToken::Comma)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002963 if (Tok.isNot(AsmToken::Identifier) || parseRegister(Operands))
2964 return TokError("expected register operand");
Tim Northover3b0846e2014-05-24 12:50:23 +00002965 HasRegister = true;
2966 }
2967
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002968 if (ExpectRegister && !HasRegister)
Tim Northover3b0846e2014-05-24 12:50:23 +00002969 return TokError("specified " + Mnemonic + " op requires a register");
Sjoerd Meijer69bccf92017-03-03 08:12:47 +00002970 else if (!ExpectRegister && HasRegister)
Tim Northover3b0846e2014-05-24 12:50:23 +00002971 return TokError("specified " + Mnemonic + " op does not use a register");
Tim Northover3b0846e2014-05-24 12:50:23 +00002972
Nirav Davee833c6c2016-11-08 18:31:04 +00002973 if (parseToken(AsmToken::EndOfStatement, "unexpected token in argument list"))
2974 return true;
2975
Tim Northover3b0846e2014-05-24 12:50:23 +00002976 return false;
2977}
2978
Alex Bradbury58eba092016-11-01 16:32:05 +00002979OperandMatchResultTy
Tim Northover3b0846e2014-05-24 12:50:23 +00002980AArch64AsmParser::tryParseBarrierOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002981 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00002982 const AsmToken &Tok = Parser.getTok();
2983
Sjoerd Meijer2a57b352018-07-06 08:03:12 +00002984 if (Mnemonic == "tsb" && Tok.isNot(AsmToken::Identifier)) {
2985 TokError("'csync' operand expected");
2986 return MatchOperand_ParseFail;
Tim Northover3b0846e2014-05-24 12:50:23 +00002987 // Can be either a #imm style literal or an option name
Sjoerd Meijer2a57b352018-07-06 08:03:12 +00002988 } else if (parseOptionalToken(AsmToken::Hash) || Tok.is(AsmToken::Integer)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002989 // Immediate operand.
Tim Northover3b0846e2014-05-24 12:50:23 +00002990 const MCExpr *ImmVal;
2991 SMLoc ExprLoc = getLoc();
2992 if (getParser().parseExpression(ImmVal))
2993 return MatchOperand_ParseFail;
2994 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
2995 if (!MCE) {
2996 Error(ExprLoc, "immediate value expected for barrier operand");
2997 return MatchOperand_ParseFail;
2998 }
2999 if (MCE->getValue() < 0 || MCE->getValue() > 15) {
3000 Error(ExprLoc, "barrier operand out of range");
3001 return MatchOperand_ParseFail;
3002 }
Tim Northovere6ae6762016-07-05 21:23:04 +00003003 auto DB = AArch64DB::lookupDBByEncoding(MCE->getValue());
3004 Operands.push_back(AArch64Operand::CreateBarrier(
3005 MCE->getValue(), DB ? DB->Name : "", ExprLoc, getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00003006 return MatchOperand_Success;
3007 }
3008
3009 if (Tok.isNot(AsmToken::Identifier)) {
3010 TokError("invalid operand for instruction");
3011 return MatchOperand_ParseFail;
3012 }
3013
Sjoerd Meijer2a57b352018-07-06 08:03:12 +00003014 auto TSB = AArch64TSB::lookupTSBByName(Tok.getString());
Tim Northover3b0846e2014-05-24 12:50:23 +00003015 // The only valid named option for ISB is 'sy'
Sjoerd Meijere5b85572017-04-24 08:22:20 +00003016 auto DB = AArch64DB::lookupDBByName(Tok.getString());
3017 if (Mnemonic == "isb" && (!DB || DB->Encoding != AArch64DB::sy)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003018 TokError("'sy' or #imm operand expected");
3019 return MatchOperand_ParseFail;
Sjoerd Meijer2a57b352018-07-06 08:03:12 +00003020 // The only valid named option for TSB is 'csync'
3021 } else if (Mnemonic == "tsb" && (!TSB || TSB->Encoding != AArch64TSB::csync)) {
3022 TokError("'csync' operand expected");
3023 return MatchOperand_ParseFail;
3024 } else if (!DB && !TSB) {
Sjoerd Meijere5b85572017-04-24 08:22:20 +00003025 TokError("invalid barrier option name");
3026 return MatchOperand_ParseFail;
Tim Northover3b0846e2014-05-24 12:50:23 +00003027 }
3028
Tim Northovere6ae6762016-07-05 21:23:04 +00003029 Operands.push_back(AArch64Operand::CreateBarrier(
Sjoerd Meijer2a57b352018-07-06 08:03:12 +00003030 DB ? DB->Encoding : TSB->Encoding, Tok.getString(), getLoc(), getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00003031 Parser.Lex(); // Consume the option
3032
3033 return MatchOperand_Success;
3034}
3035
Alex Bradbury58eba092016-11-01 16:32:05 +00003036OperandMatchResultTy
Tim Northover3b0846e2014-05-24 12:50:23 +00003037AArch64AsmParser::tryParseSysReg(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003038 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00003039 const AsmToken &Tok = Parser.getTok();
3040
3041 if (Tok.isNot(AsmToken::Identifier))
3042 return MatchOperand_NoMatch;
3043
Tim Northovere6ae6762016-07-05 21:23:04 +00003044 int MRSReg, MSRReg;
3045 auto SysReg = AArch64SysReg::lookupSysRegByName(Tok.getString());
3046 if (SysReg && SysReg->haveFeatures(getSTI().getFeatureBits())) {
3047 MRSReg = SysReg->Readable ? SysReg->Encoding : -1;
3048 MSRReg = SysReg->Writeable ? SysReg->Encoding : -1;
3049 } else
3050 MRSReg = MSRReg = AArch64SysReg::parseGenericRegister(Tok.getString());
Tim Northover7cd58932015-01-22 17:23:04 +00003051
Tim Northovere6ae6762016-07-05 21:23:04 +00003052 auto PState = AArch64PState::lookupPStateByName(Tok.getString());
3053 unsigned PStateImm = -1;
3054 if (PState && PState->haveFeatures(getSTI().getFeatureBits()))
3055 PStateImm = PState->Encoding;
Tim Northover7cd58932015-01-22 17:23:04 +00003056
Tim Northovere6ae6762016-07-05 21:23:04 +00003057 Operands.push_back(
3058 AArch64Operand::CreateSysReg(Tok.getString(), getLoc(), MRSReg, MSRReg,
3059 PStateImm, getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00003060 Parser.Lex(); // Eat identifier
3061
3062 return MatchOperand_Success;
3063}
3064
Florian Hahnc4422242017-11-07 13:07:50 +00003065/// tryParseNeonVectorRegister - Parse a vector register operand.
3066bool AArch64AsmParser::tryParseNeonVectorRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003067 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00003068 if (Parser.getTok().isNot(AsmToken::Identifier))
3069 return true;
3070
3071 SMLoc S = getLoc();
3072 // Check for a vector register specifier first.
3073 StringRef Kind;
Sander de Smalen50d87022018-04-19 07:35:08 +00003074 unsigned Reg;
Sander de Smalen73937b72018-04-11 07:36:10 +00003075 OperandMatchResultTy Res =
3076 tryParseVectorRegister(Reg, Kind, RegKind::NeonVector);
3077 if (Res != MatchOperand_Success)
Tim Northover3b0846e2014-05-24 12:50:23 +00003078 return true;
Sander de Smalen73937b72018-04-11 07:36:10 +00003079
3080 const auto &KindRes = parseVectorKind(Kind, RegKind::NeonVector);
3081 if (!KindRes)
3082 return true;
3083
3084 unsigned ElementWidth = KindRes->second;
Tim Northover3b0846e2014-05-24 12:50:23 +00003085 Operands.push_back(
Sander de Smalen73937b72018-04-11 07:36:10 +00003086 AArch64Operand::CreateVectorReg(Reg, RegKind::NeonVector, ElementWidth,
3087 S, getLoc(), getContext()));
Florian Hahnc4422242017-11-07 13:07:50 +00003088
Tim Northover3b0846e2014-05-24 12:50:23 +00003089 // If there was an explicit qualifier, that goes on as a literal text
3090 // operand.
3091 if (!Kind.empty())
3092 Operands.push_back(
3093 AArch64Operand::CreateToken(Kind, false, S, getContext()));
3094
Sander de Smalenc88f9a12018-04-11 14:10:37 +00003095 return tryParseVectorIndex(Operands) == MatchOperand_ParseFail;
3096}
3097
3098OperandMatchResultTy
3099AArch64AsmParser::tryParseVectorIndex(OperandVector &Operands) {
Nirav Davee833c6c2016-11-08 18:31:04 +00003100 SMLoc SIdx = getLoc();
3101 if (parseOptionalToken(AsmToken::LBrac)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003102 const MCExpr *ImmVal;
3103 if (getParser().parseExpression(ImmVal))
Sander de Smalenc88f9a12018-04-11 14:10:37 +00003104 return MatchOperand_NoMatch;
Tim Northover3b0846e2014-05-24 12:50:23 +00003105 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
3106 if (!MCE) {
3107 TokError("immediate value expected for vector index");
Sander de Smalenc88f9a12018-04-11 14:10:37 +00003108 return MatchOperand_ParseFail;;
Tim Northover3b0846e2014-05-24 12:50:23 +00003109 }
3110
3111 SMLoc E = getLoc();
Tim Northover3b0846e2014-05-24 12:50:23 +00003112
Nirav Davee833c6c2016-11-08 18:31:04 +00003113 if (parseToken(AsmToken::RBrac, "']' expected"))
Sander de Smalenc88f9a12018-04-11 14:10:37 +00003114 return MatchOperand_ParseFail;;
Tim Northover3b0846e2014-05-24 12:50:23 +00003115
3116 Operands.push_back(AArch64Operand::CreateVectorIndex(MCE->getValue(), SIdx,
3117 E, getContext()));
Sander de Smalenc88f9a12018-04-11 14:10:37 +00003118 return MatchOperand_Success;
Tim Northover3b0846e2014-05-24 12:50:23 +00003119 }
3120
Sander de Smalenc88f9a12018-04-11 14:10:37 +00003121 return MatchOperand_NoMatch;
Tim Northover3b0846e2014-05-24 12:50:23 +00003122}
3123
Sander de Smalen73937b72018-04-11 07:36:10 +00003124// tryParseVectorRegister - Try to parse a vector register name with
Florian Hahn91f11e52017-11-07 16:45:48 +00003125// optional kind specifier. If it is a register specifier, eat the token
3126// and return it.
Sander de Smalen8e607342017-11-15 15:44:43 +00003127OperandMatchResultTy
Sander de Smalen50d87022018-04-19 07:35:08 +00003128AArch64AsmParser::tryParseVectorRegister(unsigned &Reg, StringRef &Kind,
Sander de Smalen73937b72018-04-11 07:36:10 +00003129 RegKind MatchKind) {
Sander de Smalen8e607342017-11-15 15:44:43 +00003130 MCAsmParser &Parser = getParser();
3131 const AsmToken &Tok = Parser.getTok();
3132
Florian Hahn91f11e52017-11-07 16:45:48 +00003133 if (Tok.isNot(AsmToken::Identifier))
Sander de Smalen8e607342017-11-15 15:44:43 +00003134 return MatchOperand_NoMatch;
Florian Hahn91f11e52017-11-07 16:45:48 +00003135
3136 StringRef Name = Tok.getString();
3137 // If there is a kind specifier, it's separated from the register name by
3138 // a '.'.
3139 size_t Start = 0, Next = Name.find('.');
3140 StringRef Head = Name.slice(Start, Next);
Sander de Smalen8e607342017-11-15 15:44:43 +00003141 unsigned RegNum = matchRegisterNameAlias(Head, MatchKind);
Florian Hahn91f11e52017-11-07 16:45:48 +00003142
3143 if (RegNum) {
3144 if (Next != StringRef::npos) {
3145 Kind = Name.slice(Next, StringRef::npos);
Sander de Smalen73937b72018-04-11 07:36:10 +00003146 if (!isValidVectorKind(Kind, MatchKind)) {
3147 TokError("invalid vector kind qualifier");
Sander de Smalen8e607342017-11-15 15:44:43 +00003148 return MatchOperand_ParseFail;
Florian Hahn91f11e52017-11-07 16:45:48 +00003149 }
3150 }
Sander de Smalen8e607342017-11-15 15:44:43 +00003151 Parser.Lex(); // Eat the register token.
3152
3153 Reg = RegNum;
3154 return MatchOperand_Success;
Florian Hahn91f11e52017-11-07 16:45:48 +00003155 }
3156
Sander de Smalen8e607342017-11-15 15:44:43 +00003157 return MatchOperand_NoMatch;
Florian Hahn91f11e52017-11-07 16:45:48 +00003158}
3159
Sander de Smalencd6be962017-12-20 11:02:42 +00003160/// tryParseSVEPredicateVector - Parse a SVE predicate register operand.
3161OperandMatchResultTy
3162AArch64AsmParser::tryParseSVEPredicateVector(OperandVector &Operands) {
3163 // Check for a SVE predicate register specifier first.
3164 const SMLoc S = getLoc();
3165 StringRef Kind;
Sander de Smalen50d87022018-04-19 07:35:08 +00003166 unsigned RegNum;
Sander de Smalen73937b72018-04-11 07:36:10 +00003167 auto Res = tryParseVectorRegister(RegNum, Kind, RegKind::SVEPredicateVector);
Sander de Smalencd6be962017-12-20 11:02:42 +00003168 if (Res != MatchOperand_Success)
3169 return Res;
3170
Sander de Smalen73937b72018-04-11 07:36:10 +00003171 const auto &KindRes = parseVectorKind(Kind, RegKind::SVEPredicateVector);
3172 if (!KindRes)
Sander de Smalencd6be962017-12-20 11:02:42 +00003173 return MatchOperand_NoMatch;
3174
Sander de Smalen73937b72018-04-11 07:36:10 +00003175 unsigned ElementWidth = KindRes->second;
3176 Operands.push_back(AArch64Operand::CreateVectorReg(
3177 RegNum, RegKind::SVEPredicateVector, ElementWidth, S,
3178 getLoc(), getContext()));
Sander de Smalencd6be962017-12-20 11:02:42 +00003179
Sander de Smalen7868e742018-01-09 11:17:06 +00003180 // Not all predicates are followed by a '/m' or '/z'.
3181 MCAsmParser &Parser = getParser();
3182 if (Parser.getTok().isNot(AsmToken::Slash))
3183 return MatchOperand_Success;
3184
3185 // But when they do they shouldn't have an element type suffix.
3186 if (!Kind.empty()) {
3187 Error(S, "not expecting size suffix");
3188 return MatchOperand_ParseFail;
3189 }
3190
3191 // Add a literal slash as operand
3192 Operands.push_back(
3193 AArch64Operand::CreateToken("/" , false, getLoc(), getContext()));
3194
3195 Parser.Lex(); // Eat the slash.
3196
3197 // Zeroing or merging?
Sander de Smalen906a5de2018-01-09 17:01:27 +00003198 auto Pred = Parser.getTok().getString().lower();
Sander de Smalen7868e742018-01-09 11:17:06 +00003199 if (Pred != "z" && Pred != "m") {
3200 Error(getLoc(), "expecting 'm' or 'z' predication");
3201 return MatchOperand_ParseFail;
3202 }
3203
3204 // Add zero/merge token.
3205 const char *ZM = Pred == "z" ? "z" : "m";
3206 Operands.push_back(
3207 AArch64Operand::CreateToken(ZM, false, getLoc(), getContext()));
3208
3209 Parser.Lex(); // Eat zero/merge token.
Sander de Smalencd6be962017-12-20 11:02:42 +00003210 return MatchOperand_Success;
3211}
3212
Sander de Smalen50d87022018-04-19 07:35:08 +00003213/// parseRegister - Parse a register operand.
Tim Northover3b0846e2014-05-24 12:50:23 +00003214bool AArch64AsmParser::parseRegister(OperandVector &Operands) {
Sander de Smalen50d87022018-04-19 07:35:08 +00003215 // Try for a Neon vector register.
Florian Hahnc4422242017-11-07 13:07:50 +00003216 if (!tryParseNeonVectorRegister(Operands))
Tim Northover3b0846e2014-05-24 12:50:23 +00003217 return false;
3218
Sander de Smalen149916d2018-04-20 07:24:20 +00003219 // Otherwise try for a scalar register.
3220 if (tryParseGPROperand<false>(Operands) == MatchOperand_Success)
3221 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00003222
Sander de Smalen149916d2018-04-20 07:24:20 +00003223 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00003224}
3225
3226bool AArch64AsmParser::parseSymbolicImmVal(const MCExpr *&ImmVal) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003227 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00003228 bool HasELFModifier = false;
3229 AArch64MCExpr::VariantKind RefKind;
3230
Nirav Davee833c6c2016-11-08 18:31:04 +00003231 if (parseOptionalToken(AsmToken::Colon)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003232 HasELFModifier = true;
3233
Nirav Davee833c6c2016-11-08 18:31:04 +00003234 if (Parser.getTok().isNot(AsmToken::Identifier))
3235 return TokError("expect relocation specifier in operand after ':'");
Tim Northover3b0846e2014-05-24 12:50:23 +00003236
3237 std::string LowerCase = Parser.getTok().getIdentifier().lower();
3238 RefKind = StringSwitch<AArch64MCExpr::VariantKind>(LowerCase)
3239 .Case("lo12", AArch64MCExpr::VK_LO12)
3240 .Case("abs_g3", AArch64MCExpr::VK_ABS_G3)
3241 .Case("abs_g2", AArch64MCExpr::VK_ABS_G2)
3242 .Case("abs_g2_s", AArch64MCExpr::VK_ABS_G2_S)
3243 .Case("abs_g2_nc", AArch64MCExpr::VK_ABS_G2_NC)
3244 .Case("abs_g1", AArch64MCExpr::VK_ABS_G1)
3245 .Case("abs_g1_s", AArch64MCExpr::VK_ABS_G1_S)
3246 .Case("abs_g1_nc", AArch64MCExpr::VK_ABS_G1_NC)
3247 .Case("abs_g0", AArch64MCExpr::VK_ABS_G0)
3248 .Case("abs_g0_s", AArch64MCExpr::VK_ABS_G0_S)
3249 .Case("abs_g0_nc", AArch64MCExpr::VK_ABS_G0_NC)
3250 .Case("dtprel_g2", AArch64MCExpr::VK_DTPREL_G2)
3251 .Case("dtprel_g1", AArch64MCExpr::VK_DTPREL_G1)
3252 .Case("dtprel_g1_nc", AArch64MCExpr::VK_DTPREL_G1_NC)
3253 .Case("dtprel_g0", AArch64MCExpr::VK_DTPREL_G0)
3254 .Case("dtprel_g0_nc", AArch64MCExpr::VK_DTPREL_G0_NC)
3255 .Case("dtprel_hi12", AArch64MCExpr::VK_DTPREL_HI12)
3256 .Case("dtprel_lo12", AArch64MCExpr::VK_DTPREL_LO12)
3257 .Case("dtprel_lo12_nc", AArch64MCExpr::VK_DTPREL_LO12_NC)
3258 .Case("tprel_g2", AArch64MCExpr::VK_TPREL_G2)
3259 .Case("tprel_g1", AArch64MCExpr::VK_TPREL_G1)
3260 .Case("tprel_g1_nc", AArch64MCExpr::VK_TPREL_G1_NC)
3261 .Case("tprel_g0", AArch64MCExpr::VK_TPREL_G0)
3262 .Case("tprel_g0_nc", AArch64MCExpr::VK_TPREL_G0_NC)
3263 .Case("tprel_hi12", AArch64MCExpr::VK_TPREL_HI12)
3264 .Case("tprel_lo12", AArch64MCExpr::VK_TPREL_LO12)
3265 .Case("tprel_lo12_nc", AArch64MCExpr::VK_TPREL_LO12_NC)
3266 .Case("tlsdesc_lo12", AArch64MCExpr::VK_TLSDESC_LO12)
3267 .Case("got", AArch64MCExpr::VK_GOT_PAGE)
3268 .Case("got_lo12", AArch64MCExpr::VK_GOT_LO12)
3269 .Case("gottprel", AArch64MCExpr::VK_GOTTPREL_PAGE)
3270 .Case("gottprel_lo12", AArch64MCExpr::VK_GOTTPREL_LO12_NC)
3271 .Case("gottprel_g1", AArch64MCExpr::VK_GOTTPREL_G1)
3272 .Case("gottprel_g0_nc", AArch64MCExpr::VK_GOTTPREL_G0_NC)
3273 .Case("tlsdesc", AArch64MCExpr::VK_TLSDESC_PAGE)
Martin Storsjoc61ff3b2018-03-01 20:42:28 +00003274 .Case("secrel_lo12", AArch64MCExpr::VK_SECREL_LO12)
3275 .Case("secrel_hi12", AArch64MCExpr::VK_SECREL_HI12)
Tim Northover3b0846e2014-05-24 12:50:23 +00003276 .Default(AArch64MCExpr::VK_INVALID);
3277
Nirav Davee833c6c2016-11-08 18:31:04 +00003278 if (RefKind == AArch64MCExpr::VK_INVALID)
3279 return TokError("expect relocation specifier in operand after ':'");
Tim Northover3b0846e2014-05-24 12:50:23 +00003280
3281 Parser.Lex(); // Eat identifier
3282
Nirav Davee833c6c2016-11-08 18:31:04 +00003283 if (parseToken(AsmToken::Colon, "expect ':' after relocation specifier"))
Tim Northover3b0846e2014-05-24 12:50:23 +00003284 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00003285 }
3286
3287 if (getParser().parseExpression(ImmVal))
3288 return true;
3289
3290 if (HasELFModifier)
Jim Grosbach13760bd2015-05-30 01:25:56 +00003291 ImmVal = AArch64MCExpr::create(ImmVal, RefKind, getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00003292
3293 return false;
3294}
3295
Sander de Smalen650234b2018-04-12 11:40:52 +00003296template <RegKind VectorKind>
3297OperandMatchResultTy
3298AArch64AsmParser::tryParseVectorList(OperandVector &Operands,
3299 bool ExpectMatch) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003300 MCAsmParser &Parser = getParser();
Sander de Smalen650234b2018-04-12 11:40:52 +00003301 if (!Parser.getTok().is(AsmToken::LCurly))
3302 return MatchOperand_NoMatch;
Sander de Smalen73937b72018-04-11 07:36:10 +00003303
3304 // Wrapper around parse function
Sander de Smalen50d87022018-04-19 07:35:08 +00003305 auto ParseVector = [this, &Parser](unsigned &Reg, StringRef &Kind, SMLoc Loc,
Sander de Smalen650234b2018-04-12 11:40:52 +00003306 bool NoMatchIsError) {
3307 auto RegTok = Parser.getTok();
3308 auto ParseRes = tryParseVectorRegister(Reg, Kind, VectorKind);
3309 if (ParseRes == MatchOperand_Success) {
Sander de Smalen50d87022018-04-19 07:35:08 +00003310 if (parseVectorKind(Kind, VectorKind))
Sander de Smalen650234b2018-04-12 11:40:52 +00003311 return ParseRes;
Sander de Smalen73937b72018-04-11 07:36:10 +00003312 llvm_unreachable("Expected a valid vector kind");
3313 }
3314
Sander de Smalen650234b2018-04-12 11:40:52 +00003315 if (RegTok.isNot(AsmToken::Identifier) ||
3316 ParseRes == MatchOperand_ParseFail ||
3317 (ParseRes == MatchOperand_NoMatch && NoMatchIsError)) {
3318 Error(Loc, "vector register expected");
3319 return MatchOperand_ParseFail;
3320 }
3321
3322 return MatchOperand_NoMatch;
Sander de Smalen73937b72018-04-11 07:36:10 +00003323 };
3324
Tim Northover3b0846e2014-05-24 12:50:23 +00003325 SMLoc S = getLoc();
Sander de Smalen650234b2018-04-12 11:40:52 +00003326 auto LCurly = Parser.getTok();
Tim Northover3b0846e2014-05-24 12:50:23 +00003327 Parser.Lex(); // Eat left bracket token.
Sander de Smalen650234b2018-04-12 11:40:52 +00003328
Tim Northover3b0846e2014-05-24 12:50:23 +00003329 StringRef Kind;
Sander de Smalen50d87022018-04-19 07:35:08 +00003330 unsigned FirstReg;
Sander de Smalen650234b2018-04-12 11:40:52 +00003331 auto ParseRes = ParseVector(FirstReg, Kind, getLoc(), ExpectMatch);
3332
3333 // Put back the original left bracket if there was no match, so that
3334 // different types of list-operands can be matched (e.g. SVE, Neon).
3335 if (ParseRes == MatchOperand_NoMatch)
3336 Parser.getLexer().UnLex(LCurly);
3337
3338 if (ParseRes != MatchOperand_Success)
3339 return ParseRes;
Sander de Smalen73937b72018-04-11 07:36:10 +00003340
Tim Northover3b0846e2014-05-24 12:50:23 +00003341 int64_t PrevReg = FirstReg;
3342 unsigned Count = 1;
3343
Nirav Davee833c6c2016-11-08 18:31:04 +00003344 if (parseOptionalToken(AsmToken::Minus)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003345 SMLoc Loc = getLoc();
3346 StringRef NextKind;
Sander de Smalen73937b72018-04-11 07:36:10 +00003347
Sander de Smalen50d87022018-04-19 07:35:08 +00003348 unsigned Reg;
Sander de Smalen650234b2018-04-12 11:40:52 +00003349 ParseRes = ParseVector(Reg, NextKind, getLoc(), true);
3350 if (ParseRes != MatchOperand_Success)
3351 return ParseRes;
Sander de Smalen73937b72018-04-11 07:36:10 +00003352
Tim Northover3b0846e2014-05-24 12:50:23 +00003353 // Any Kind suffices must match on all regs in the list.
Sander de Smalen650234b2018-04-12 11:40:52 +00003354 if (Kind != NextKind) {
3355 Error(Loc, "mismatched register size suffix");
3356 return MatchOperand_ParseFail;
3357 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003358
3359 unsigned Space = (PrevReg < Reg) ? (Reg - PrevReg) : (Reg + 32 - PrevReg);
3360
3361 if (Space == 0 || Space > 3) {
Sander de Smalen650234b2018-04-12 11:40:52 +00003362 Error(Loc, "invalid number of vectors");
3363 return MatchOperand_ParseFail;
Tim Northover3b0846e2014-05-24 12:50:23 +00003364 }
3365
3366 Count += Space;
3367 }
3368 else {
Nirav Davee833c6c2016-11-08 18:31:04 +00003369 while (parseOptionalToken(AsmToken::Comma)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003370 SMLoc Loc = getLoc();
3371 StringRef NextKind;
Sander de Smalen50d87022018-04-19 07:35:08 +00003372 unsigned Reg;
Sander de Smalen650234b2018-04-12 11:40:52 +00003373 ParseRes = ParseVector(Reg, NextKind, getLoc(), true);
3374 if (ParseRes != MatchOperand_Success)
3375 return ParseRes;
3376
Tim Northover3b0846e2014-05-24 12:50:23 +00003377 // Any Kind suffices must match on all regs in the list.
Sander de Smalen650234b2018-04-12 11:40:52 +00003378 if (Kind != NextKind) {
3379 Error(Loc, "mismatched register size suffix");
3380 return MatchOperand_ParseFail;
3381 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003382
3383 // Registers must be incremental (with wraparound at 31)
3384 if (getContext().getRegisterInfo()->getEncodingValue(Reg) !=
Sander de Smalen650234b2018-04-12 11:40:52 +00003385 (getContext().getRegisterInfo()->getEncodingValue(PrevReg) + 1) % 32) {
3386 Error(Loc, "registers must be sequential");
3387 return MatchOperand_ParseFail;
3388 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003389
3390 PrevReg = Reg;
3391 ++Count;
3392 }
3393 }
3394
Nirav Davee833c6c2016-11-08 18:31:04 +00003395 if (parseToken(AsmToken::RCurly, "'}' expected"))
Sander de Smalen650234b2018-04-12 11:40:52 +00003396 return MatchOperand_ParseFail;
Tim Northover3b0846e2014-05-24 12:50:23 +00003397
Sander de Smalen650234b2018-04-12 11:40:52 +00003398 if (Count > 4) {
3399 Error(S, "invalid number of vectors");
3400 return MatchOperand_ParseFail;
3401 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003402
3403 unsigned NumElements = 0;
Sander de Smalen73937b72018-04-11 07:36:10 +00003404 unsigned ElementWidth = 0;
3405 if (!Kind.empty()) {
Sander de Smalen650234b2018-04-12 11:40:52 +00003406 if (const auto &VK = parseVectorKind(Kind, VectorKind))
Sander de Smalen73937b72018-04-11 07:36:10 +00003407 std::tie(NumElements, ElementWidth) = *VK;
3408 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003409
3410 Operands.push_back(AArch64Operand::CreateVectorList(
Sander de Smalen650234b2018-04-12 11:40:52 +00003411 FirstReg, Count, NumElements, ElementWidth, VectorKind, S, getLoc(),
3412 getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00003413
Sander de Smalen650234b2018-04-12 11:40:52 +00003414 return MatchOperand_Success;
Tim Northover3b0846e2014-05-24 12:50:23 +00003415}
3416
Sander de Smalenc88f9a12018-04-11 14:10:37 +00003417/// parseNeonVectorList - Parse a vector list operand for AdvSIMD instructions.
3418bool AArch64AsmParser::parseNeonVectorList(OperandVector &Operands) {
Sander de Smalen650234b2018-04-12 11:40:52 +00003419 auto ParseRes = tryParseVectorList<RegKind::NeonVector>(Operands, true);
3420 if (ParseRes != MatchOperand_Success)
Sander de Smalenc88f9a12018-04-11 14:10:37 +00003421 return true;
3422
3423 return tryParseVectorIndex(Operands) == MatchOperand_ParseFail;
3424}
3425
Alex Bradbury58eba092016-11-01 16:32:05 +00003426OperandMatchResultTy
Tim Northover3b0846e2014-05-24 12:50:23 +00003427AArch64AsmParser::tryParseGPR64sp0Operand(OperandVector &Operands) {
Sander de Smalen50d87022018-04-19 07:35:08 +00003428 SMLoc StartLoc = getLoc();
Tim Northover3b0846e2014-05-24 12:50:23 +00003429
Sander de Smalen50d87022018-04-19 07:35:08 +00003430 unsigned RegNum;
3431 OperandMatchResultTy Res = tryParseScalarRegister(RegNum);
3432 if (Res != MatchOperand_Success)
3433 return Res;
Tim Northover3b0846e2014-05-24 12:50:23 +00003434
Nirav Davee833c6c2016-11-08 18:31:04 +00003435 if (!parseOptionalToken(AsmToken::Comma)) {
Sander de Smalen50d87022018-04-19 07:35:08 +00003436 Operands.push_back(AArch64Operand::CreateReg(
3437 RegNum, RegKind::Scalar, StartLoc, getLoc(), getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00003438 return MatchOperand_Success;
3439 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003440
Nirav Davee833c6c2016-11-08 18:31:04 +00003441 parseOptionalToken(AsmToken::Hash);
Tim Northover3b0846e2014-05-24 12:50:23 +00003442
Sander de Smalen50d87022018-04-19 07:35:08 +00003443 if (getParser().getTok().isNot(AsmToken::Integer)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003444 Error(getLoc(), "index must be absent or #0");
3445 return MatchOperand_ParseFail;
3446 }
3447
3448 const MCExpr *ImmVal;
Sander de Smalen50d87022018-04-19 07:35:08 +00003449 if (getParser().parseExpression(ImmVal) || !isa<MCConstantExpr>(ImmVal) ||
Tim Northover3b0846e2014-05-24 12:50:23 +00003450 cast<MCConstantExpr>(ImmVal)->getValue() != 0) {
3451 Error(getLoc(), "index must be absent or #0");
3452 return MatchOperand_ParseFail;
3453 }
3454
Sander de Smalen50d87022018-04-19 07:35:08 +00003455 Operands.push_back(AArch64Operand::CreateReg(
3456 RegNum, RegKind::Scalar, StartLoc, getLoc(), getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00003457 return MatchOperand_Success;
3458}
3459
Sander de Smalen0325e302018-07-02 07:34:52 +00003460template <bool ParseShiftExtend, RegConstraintEqualityTy EqTy>
Sander de Smalen149916d2018-04-20 07:24:20 +00003461OperandMatchResultTy
3462AArch64AsmParser::tryParseGPROperand(OperandVector &Operands) {
3463 SMLoc StartLoc = getLoc();
3464
3465 unsigned RegNum;
3466 OperandMatchResultTy Res = tryParseScalarRegister(RegNum);
3467 if (Res != MatchOperand_Success)
3468 return Res;
3469
3470 // No shift/extend is the default.
3471 if (!ParseShiftExtend || getParser().getTok().isNot(AsmToken::Comma)) {
3472 Operands.push_back(AArch64Operand::CreateReg(
Sander de Smalen0325e302018-07-02 07:34:52 +00003473 RegNum, RegKind::Scalar, StartLoc, getLoc(), getContext(), EqTy));
Sander de Smalen149916d2018-04-20 07:24:20 +00003474 return MatchOperand_Success;
3475 }
3476
3477 // Eat the comma
3478 getParser().Lex();
3479
3480 // Match the shift
3481 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> ExtOpnd;
3482 Res = tryParseOptionalShiftExtend(ExtOpnd);
3483 if (Res != MatchOperand_Success)
3484 return Res;
3485
3486 auto Ext = static_cast<AArch64Operand*>(ExtOpnd.back().get());
Sander de Smalen0325e302018-07-02 07:34:52 +00003487 Operands.push_back(AArch64Operand::CreateReg(
3488 RegNum, RegKind::Scalar, StartLoc, Ext->getEndLoc(), getContext(), EqTy,
3489 Ext->getShiftExtendType(), Ext->getShiftExtendAmount(),
3490 Ext->hasShiftExtendAmount()));
Sander de Smalen149916d2018-04-20 07:24:20 +00003491
3492 return MatchOperand_Success;
3493}
3494
Sander de Smalen18ac8f92018-06-15 15:47:44 +00003495bool AArch64AsmParser::parseOptionalMulOperand(OperandVector &Operands) {
Sander de Smalen5c625982018-04-13 12:56:14 +00003496 MCAsmParser &Parser = getParser();
3497
3498 // Some SVE instructions have a decoration after the immediate, i.e.
3499 // "mul vl". We parse them here and add tokens, which must be present in the
3500 // asm string in the tablegen instruction.
Sander de Smalen18ac8f92018-06-15 15:47:44 +00003501 bool NextIsVL = Parser.getLexer().peekTok().getString().equals_lower("vl");
3502 bool NextIsHash = Parser.getLexer().peekTok().is(AsmToken::Hash);
Sander de Smalen5c625982018-04-13 12:56:14 +00003503 if (!Parser.getTok().getString().equals_lower("mul") ||
Sander de Smalen18ac8f92018-06-15 15:47:44 +00003504 !(NextIsVL || NextIsHash))
Sander de Smalen5c625982018-04-13 12:56:14 +00003505 return true;
3506
Sander de Smalen5c625982018-04-13 12:56:14 +00003507 Operands.push_back(
Sander de Smalen18ac8f92018-06-15 15:47:44 +00003508 AArch64Operand::CreateToken("mul", false, getLoc(), getContext()));
Sander de Smalen5c625982018-04-13 12:56:14 +00003509 Parser.Lex(); // Eat the "mul"
3510
Sander de Smalen18ac8f92018-06-15 15:47:44 +00003511 if (NextIsVL) {
3512 Operands.push_back(
3513 AArch64Operand::CreateToken("vl", false, getLoc(), getContext()));
3514 Parser.Lex(); // Eat the "vl"
3515 return false;
3516 }
Sander de Smalen5c625982018-04-13 12:56:14 +00003517
Sander de Smalen18ac8f92018-06-15 15:47:44 +00003518 if (NextIsHash) {
3519 Parser.Lex(); // Eat the #
3520 SMLoc S = getLoc();
3521
3522 // Parse immediate operand.
3523 const MCExpr *ImmVal;
3524 if (!Parser.parseExpression(ImmVal))
3525 if (const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal)) {
3526 Operands.push_back(AArch64Operand::CreateImm(
3527 MCConstantExpr::create(MCE->getValue(), getContext()), S, getLoc(),
3528 getContext()));
3529 return MatchOperand_Success;
3530 }
3531 }
3532
3533 return Error(getLoc(), "expected 'vl' or '#<imm>'");
Sander de Smalen5c625982018-04-13 12:56:14 +00003534}
3535
Tim Northover3b0846e2014-05-24 12:50:23 +00003536/// parseOperand - Parse a arm instruction operand. For now this parses the
3537/// operand regardless of the mnemonic.
3538bool AArch64AsmParser::parseOperand(OperandVector &Operands, bool isCondCode,
3539 bool invertCondCode) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003540 MCAsmParser &Parser = getParser();
Sander de Smalencd6be962017-12-20 11:02:42 +00003541
3542 OperandMatchResultTy ResTy =
3543 MatchOperandParserImpl(Operands, Mnemonic, /*ParseForAllFeatures=*/ true);
3544
Tim Northover3b0846e2014-05-24 12:50:23 +00003545 // Check if the current operand has a custom associated parser, if so, try to
3546 // custom parse the operand, or fallback to the general approach.
Tim Northover3b0846e2014-05-24 12:50:23 +00003547 if (ResTy == MatchOperand_Success)
3548 return false;
3549 // If there wasn't a custom match, try the generic matcher below. Otherwise,
3550 // there was a match, but an error occurred, in which case, just return that
3551 // the operand parsing failed.
3552 if (ResTy == MatchOperand_ParseFail)
3553 return true;
3554
3555 // Nothing custom, so do general case parsing.
3556 SMLoc S, E;
3557 switch (getLexer().getKind()) {
3558 default: {
3559 SMLoc S = getLoc();
3560 const MCExpr *Expr;
3561 if (parseSymbolicImmVal(Expr))
3562 return Error(S, "invalid operand");
3563
3564 SMLoc E = SMLoc::getFromPointer(getLoc().getPointer() - 1);
3565 Operands.push_back(AArch64Operand::CreateImm(Expr, S, E, getContext()));
3566 return false;
3567 }
3568 case AsmToken::LBrac: {
3569 SMLoc Loc = Parser.getTok().getLoc();
3570 Operands.push_back(AArch64Operand::CreateToken("[", false, Loc,
3571 getContext()));
3572 Parser.Lex(); // Eat '['
3573
3574 // There's no comma after a '[', so we can parse the next operand
3575 // immediately.
3576 return parseOperand(Operands, false, false);
3577 }
3578 case AsmToken::LCurly:
Sander de Smalenc88f9a12018-04-11 14:10:37 +00003579 return parseNeonVectorList(Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +00003580 case AsmToken::Identifier: {
3581 // If we're expecting a Condition Code operand, then just parse that.
3582 if (isCondCode)
3583 return parseCondCode(Operands, invertCondCode);
3584
3585 // If it's a register name, parse it.
3586 if (!parseRegister(Operands))
3587 return false;
3588
Sander de Smalen18ac8f92018-06-15 15:47:44 +00003589 // See if this is a "mul vl" decoration or "mul #<int>" operand used
3590 // by SVE instructions.
3591 if (!parseOptionalMulOperand(Operands))
Sander de Smalen5c625982018-04-13 12:56:14 +00003592 return false;
3593
Tim Northover3b0846e2014-05-24 12:50:23 +00003594 // This could be an optional "shift" or "extend" operand.
3595 OperandMatchResultTy GotShift = tryParseOptionalShiftExtend(Operands);
3596 // We can only continue if no tokens were eaten.
3597 if (GotShift != MatchOperand_NoMatch)
3598 return GotShift;
3599
3600 // This was not a register so parse other operands that start with an
3601 // identifier (like labels) as expressions and create them as immediates.
3602 const MCExpr *IdVal;
3603 S = getLoc();
3604 if (getParser().parseExpression(IdVal))
3605 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00003606 E = SMLoc::getFromPointer(getLoc().getPointer() - 1);
3607 Operands.push_back(AArch64Operand::CreateImm(IdVal, S, E, getContext()));
3608 return false;
3609 }
3610 case AsmToken::Integer:
3611 case AsmToken::Real:
3612 case AsmToken::Hash: {
3613 // #42 -> immediate.
3614 S = getLoc();
Nirav Davee833c6c2016-11-08 18:31:04 +00003615
3616 parseOptionalToken(AsmToken::Hash);
Tim Northover3b0846e2014-05-24 12:50:23 +00003617
3618 // Parse a negative sign
3619 bool isNegative = false;
3620 if (Parser.getTok().is(AsmToken::Minus)) {
3621 isNegative = true;
3622 // We need to consume this token only when we have a Real, otherwise
3623 // we let parseSymbolicImmVal take care of it
3624 if (Parser.getLexer().peekTok().is(AsmToken::Real))
3625 Parser.Lex();
3626 }
3627
3628 // The only Real that should come through here is a literal #0.0 for
3629 // the fcmp[e] r, #0.0 instructions. They expect raw token operands,
3630 // so convert the value.
3631 const AsmToken &Tok = Parser.getTok();
3632 if (Tok.is(AsmToken::Real)) {
Stephan Bergmann17c7f702016-12-14 11:57:17 +00003633 APFloat RealVal(APFloat::IEEEdouble(), Tok.getString());
Tim Northover3b0846e2014-05-24 12:50:23 +00003634 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
3635 if (Mnemonic != "fcmp" && Mnemonic != "fcmpe" && Mnemonic != "fcmeq" &&
3636 Mnemonic != "fcmge" && Mnemonic != "fcmgt" && Mnemonic != "fcmle" &&
Sander de Smalen8fcc3f52018-07-03 09:07:23 +00003637 Mnemonic != "fcmlt" && Mnemonic != "fcmne")
Tim Northover3b0846e2014-05-24 12:50:23 +00003638 return TokError("unexpected floating point literal");
3639 else if (IntVal != 0 || isNegative)
3640 return TokError("expected floating-point constant #0.0");
3641 Parser.Lex(); // Eat the token.
3642
3643 Operands.push_back(
3644 AArch64Operand::CreateToken("#0", false, S, getContext()));
3645 Operands.push_back(
3646 AArch64Operand::CreateToken(".0", false, S, getContext()));
3647 return false;
3648 }
3649
3650 const MCExpr *ImmVal;
3651 if (parseSymbolicImmVal(ImmVal))
3652 return true;
3653
3654 E = SMLoc::getFromPointer(getLoc().getPointer() - 1);
3655 Operands.push_back(AArch64Operand::CreateImm(ImmVal, S, E, getContext()));
3656 return false;
3657 }
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00003658 case AsmToken::Equal: {
Nirav Davee833c6c2016-11-08 18:31:04 +00003659 SMLoc Loc = getLoc();
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00003660 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
Nirav Davee833c6c2016-11-08 18:31:04 +00003661 return TokError("unexpected token in operand");
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00003662 Parser.Lex(); // Eat '='
3663 const MCExpr *SubExprVal;
3664 if (getParser().parseExpression(SubExprVal))
3665 return true;
3666
David Peixottoae5ba762014-07-18 16:05:14 +00003667 if (Operands.size() < 2 ||
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00003668 !static_cast<AArch64Operand &>(*Operands[1]).isScalarReg())
Oliver Stannarddb9081b2015-11-16 10:25:19 +00003669 return Error(Loc, "Only valid when first operand is register");
David Peixottoae5ba762014-07-18 16:05:14 +00003670
3671 bool IsXReg =
3672 AArch64MCRegisterClasses[AArch64::GPR64allRegClassID].contains(
3673 Operands[1]->getReg());
3674
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00003675 MCContext& Ctx = getContext();
3676 E = SMLoc::getFromPointer(Loc.getPointer() - 1);
3677 // If the op is an imm and can be fit into a mov, then replace ldr with mov.
David Peixottoae5ba762014-07-18 16:05:14 +00003678 if (isa<MCConstantExpr>(SubExprVal)) {
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00003679 uint64_t Imm = (cast<MCConstantExpr>(SubExprVal))->getValue();
3680 uint32_t ShiftAmt = 0, MaxShiftAmt = IsXReg ? 48 : 16;
3681 while(Imm > 0xFFFF && countTrailingZeros(Imm) >= 16) {
3682 ShiftAmt += 16;
3683 Imm >>= 16;
3684 }
3685 if (ShiftAmt <= MaxShiftAmt && Imm <= 0xFFFF) {
3686 Operands[0] = AArch64Operand::CreateToken("movz", false, Loc, Ctx);
3687 Operands.push_back(AArch64Operand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00003688 MCConstantExpr::create(Imm, Ctx), S, E, Ctx));
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00003689 if (ShiftAmt)
3690 Operands.push_back(AArch64Operand::CreateShiftExtend(AArch64_AM::LSL,
3691 ShiftAmt, true, S, E, Ctx));
3692 return false;
3693 }
David Peixottoae5ba762014-07-18 16:05:14 +00003694 APInt Simm = APInt(64, Imm << ShiftAmt);
3695 // check if the immediate is an unsigned or signed 32-bit int for W regs
3696 if (!IsXReg && !(Simm.isIntN(32) || Simm.isSignedIntN(32)))
3697 return Error(Loc, "Immediate too large for register");
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00003698 }
3699 // If it is a label or an imm that cannot fit in a movz, put it into CP.
David Peixottoae5ba762014-07-18 16:05:14 +00003700 const MCExpr *CPLoc =
Oliver Stannard9327a752015-11-16 16:25:47 +00003701 getTargetStreamer().addConstantPoolEntry(SubExprVal, IsXReg ? 8 : 4, Loc);
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00003702 Operands.push_back(AArch64Operand::CreateImm(CPLoc, S, E, Ctx));
3703 return false;
3704 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003705 }
3706}
3707
Sander de Smalen0325e302018-07-02 07:34:52 +00003708bool AArch64AsmParser::regsEqual(const MCParsedAsmOperand &Op1,
3709 const MCParsedAsmOperand &Op2) const {
3710 auto &AOp1 = static_cast<const AArch64Operand&>(Op1);
3711 auto &AOp2 = static_cast<const AArch64Operand&>(Op2);
3712 if (AOp1.getRegEqualityTy() == RegConstraintEqualityTy::EqualsReg &&
3713 AOp2.getRegEqualityTy() == RegConstraintEqualityTy::EqualsReg)
3714 return MCTargetAsmParser::regsEqual(Op1, Op2);
3715
3716 assert(AOp1.isScalarReg() && AOp2.isScalarReg() &&
3717 "Testing equality of non-scalar registers not supported");
3718
3719 // Check if a registers match their sub/super register classes.
3720 if (AOp1.getRegEqualityTy() == EqualsSuperReg)
3721 return getXRegFromWReg(Op1.getReg()) == Op2.getReg();
3722 if (AOp1.getRegEqualityTy() == EqualsSubReg)
3723 return getWRegFromXReg(Op1.getReg()) == Op2.getReg();
3724 if (AOp2.getRegEqualityTy() == EqualsSuperReg)
3725 return getXRegFromWReg(Op2.getReg()) == Op1.getReg();
3726 if (AOp2.getRegEqualityTy() == EqualsSubReg)
3727 return getWRegFromXReg(Op2.getReg()) == Op1.getReg();
3728
3729 return false;
3730}
3731
Tim Northover3b0846e2014-05-24 12:50:23 +00003732/// ParseInstruction - Parse an AArch64 instruction mnemonic followed by its
3733/// operands.
3734bool AArch64AsmParser::ParseInstruction(ParseInstructionInfo &Info,
3735 StringRef Name, SMLoc NameLoc,
3736 OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003737 MCAsmParser &Parser = getParser();
Tim Northover3b0846e2014-05-24 12:50:23 +00003738 Name = StringSwitch<StringRef>(Name.lower())
3739 .Case("beq", "b.eq")
3740 .Case("bne", "b.ne")
3741 .Case("bhs", "b.hs")
3742 .Case("bcs", "b.cs")
3743 .Case("blo", "b.lo")
3744 .Case("bcc", "b.cc")
3745 .Case("bmi", "b.mi")
3746 .Case("bpl", "b.pl")
3747 .Case("bvs", "b.vs")
3748 .Case("bvc", "b.vc")
3749 .Case("bhi", "b.hi")
3750 .Case("bls", "b.ls")
3751 .Case("bge", "b.ge")
3752 .Case("blt", "b.lt")
3753 .Case("bgt", "b.gt")
3754 .Case("ble", "b.le")
3755 .Case("bal", "b.al")
3756 .Case("bnv", "b.nv")
3757 .Default(Name);
3758
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00003759 // First check for the AArch64-specific .req directive.
3760 if (Parser.getTok().is(AsmToken::Identifier) &&
3761 Parser.getTok().getIdentifier() == ".req") {
3762 parseDirectiveReq(Name, NameLoc);
3763 // We always return 'error' for this, as we're done with this
3764 // statement and don't need to match the 'instruction."
3765 return true;
3766 }
3767
Tim Northover3b0846e2014-05-24 12:50:23 +00003768 // Create the leading tokens for the mnemonic, split by '.' characters.
3769 size_t Start = 0, Next = Name.find('.');
3770 StringRef Head = Name.slice(Start, Next);
3771
Oliver Stannard224428c2018-09-27 13:47:40 +00003772 // IC, DC, AT, TLBI and Prediction invalidation instructions are aliases for
3773 // the SYS instruction.
3774 if (Head == "ic" || Head == "dc" || Head == "at" || Head == "tlbi" ||
3775 Head == "cfp" || Head == "dvp" || Head == "cpp")
Nirav Davee833c6c2016-11-08 18:31:04 +00003776 return parseSysAlias(Head, NameLoc, Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +00003777
3778 Operands.push_back(
3779 AArch64Operand::CreateToken(Head, false, NameLoc, getContext()));
3780 Mnemonic = Head;
3781
3782 // Handle condition codes for a branch mnemonic
3783 if (Head == "b" && Next != StringRef::npos) {
3784 Start = Next;
3785 Next = Name.find('.', Start + 1);
3786 Head = Name.slice(Start + 1, Next);
3787
3788 SMLoc SuffixLoc = SMLoc::getFromPointer(NameLoc.getPointer() +
3789 (Head.data() - Name.data()));
3790 AArch64CC::CondCode CC = parseCondCodeString(Head);
3791 if (CC == AArch64CC::Invalid)
3792 return Error(SuffixLoc, "invalid condition code");
3793 Operands.push_back(
3794 AArch64Operand::CreateToken(".", true, SuffixLoc, getContext()));
3795 Operands.push_back(
3796 AArch64Operand::CreateCondCode(CC, NameLoc, NameLoc, getContext()));
3797 }
3798
3799 // Add the remaining tokens in the mnemonic.
3800 while (Next != StringRef::npos) {
3801 Start = Next;
3802 Next = Name.find('.', Start + 1);
3803 Head = Name.slice(Start, Next);
3804 SMLoc SuffixLoc = SMLoc::getFromPointer(NameLoc.getPointer() +
3805 (Head.data() - Name.data()) + 1);
3806 Operands.push_back(
3807 AArch64Operand::CreateToken(Head, true, SuffixLoc, getContext()));
3808 }
3809
3810 // Conditional compare instructions have a Condition Code operand, which needs
3811 // to be parsed and an immediate operand created.
3812 bool condCodeFourthOperand =
3813 (Head == "ccmp" || Head == "ccmn" || Head == "fccmp" ||
3814 Head == "fccmpe" || Head == "fcsel" || Head == "csel" ||
3815 Head == "csinc" || Head == "csinv" || Head == "csneg");
3816
3817 // These instructions are aliases to some of the conditional select
3818 // instructions. However, the condition code is inverted in the aliased
3819 // instruction.
3820 //
3821 // FIXME: Is this the correct way to handle these? Or should the parser
3822 // generate the aliased instructions directly?
3823 bool condCodeSecondOperand = (Head == "cset" || Head == "csetm");
3824 bool condCodeThirdOperand =
3825 (Head == "cinc" || Head == "cinv" || Head == "cneg");
3826
3827 // Read the remaining operands.
3828 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3829 // Read the first operand.
3830 if (parseOperand(Operands, false, false)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003831 return true;
3832 }
3833
3834 unsigned N = 2;
Nirav Davee833c6c2016-11-08 18:31:04 +00003835 while (parseOptionalToken(AsmToken::Comma)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003836 // Parse and remember the operand.
3837 if (parseOperand(Operands, (N == 4 && condCodeFourthOperand) ||
3838 (N == 3 && condCodeThirdOperand) ||
3839 (N == 2 && condCodeSecondOperand),
3840 condCodeSecondOperand || condCodeThirdOperand)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003841 return true;
3842 }
3843
3844 // After successfully parsing some operands there are two special cases to
3845 // consider (i.e. notional operands not separated by commas). Both are due
3846 // to memory specifiers:
3847 // + An RBrac will end an address for load/store/prefetch
3848 // + An '!' will indicate a pre-indexed operation.
3849 //
3850 // It's someone else's responsibility to make sure these tokens are sane
3851 // in the given context!
Tim Northover3b0846e2014-05-24 12:50:23 +00003852
Nirav Davee833c6c2016-11-08 18:31:04 +00003853 SMLoc RLoc = Parser.getTok().getLoc();
3854 if (parseOptionalToken(AsmToken::RBrac))
3855 Operands.push_back(
3856 AArch64Operand::CreateToken("]", false, RLoc, getContext()));
3857 SMLoc ELoc = Parser.getTok().getLoc();
3858 if (parseOptionalToken(AsmToken::Exclaim))
3859 Operands.push_back(
3860 AArch64Operand::CreateToken("!", false, ELoc, getContext()));
Tim Northover3b0846e2014-05-24 12:50:23 +00003861
3862 ++N;
3863 }
3864 }
3865
Nirav Davee833c6c2016-11-08 18:31:04 +00003866 if (parseToken(AsmToken::EndOfStatement, "unexpected token in argument list"))
3867 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00003868
Tim Northover3b0846e2014-05-24 12:50:23 +00003869 return false;
3870}
3871
Sander de Smalen9b333092018-07-30 15:42:46 +00003872static inline bool isMatchingOrAlias(unsigned ZReg, unsigned Reg) {
3873 assert((ZReg >= AArch64::Z0) && (ZReg <= AArch64::Z31));
3874 return (ZReg == ((Reg - AArch64::B0) + AArch64::Z0)) ||
3875 (ZReg == ((Reg - AArch64::H0) + AArch64::Z0)) ||
3876 (ZReg == ((Reg - AArch64::S0) + AArch64::Z0)) ||
3877 (ZReg == ((Reg - AArch64::D0) + AArch64::Z0)) ||
3878 (ZReg == ((Reg - AArch64::Q0) + AArch64::Z0)) ||
3879 (ZReg == ((Reg - AArch64::Z0) + AArch64::Z0));
3880}
3881
Tim Northover3b0846e2014-05-24 12:50:23 +00003882// FIXME: This entire function is a giant hack to provide us with decent
3883// operand range validation/diagnostics until TableGen/MC can be extended
3884// to support autogeneration of this kind of validation.
Sander de Smalen9b333092018-07-30 15:42:46 +00003885bool AArch64AsmParser::validateInstruction(MCInst &Inst, SMLoc &IDLoc,
3886 SmallVectorImpl<SMLoc> &Loc) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003887 const MCRegisterInfo *RI = getContext().getRegisterInfo();
Sander de Smalen9b333092018-07-30 15:42:46 +00003888 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
3889
3890 // A prefix only applies to the instruction following it. Here we extract
3891 // prefix information for the next instruction before validating the current
3892 // one so that in the case of failure we don't erronously continue using the
3893 // current prefix.
3894 PrefixInfo Prefix = NextPrefix;
3895 NextPrefix = PrefixInfo::CreateFromInst(Inst, MCID.TSFlags);
3896
3897 // Before validating the instruction in isolation we run through the rules
3898 // applicable when it follows a prefix instruction.
3899 // NOTE: brk & hlt can be prefixed but require no additional validation.
3900 if (Prefix.isActive() &&
3901 (Inst.getOpcode() != AArch64::BRK) &&
3902 (Inst.getOpcode() != AArch64::HLT)) {
3903
3904 // Prefixed intructions must have a destructive operand.
3905 if ((MCID.TSFlags & AArch64::DestructiveInstTypeMask) ==
3906 AArch64::NotDestructive)
3907 return Error(IDLoc, "instruction is unpredictable when following a"
3908 " movprfx, suggest replacing movprfx with mov");
3909
3910 // Destination operands must match.
3911 if (Inst.getOperand(0).getReg() != Prefix.getDstReg())
3912 return Error(Loc[0], "instruction is unpredictable when following a"
3913 " movprfx writing to a different destination");
3914
3915 // Destination operand must not be used in any other location.
3916 for (unsigned i = 1; i < Inst.getNumOperands(); ++i) {
3917 if (Inst.getOperand(i).isReg() &&
3918 (MCID.getOperandConstraint(i, MCOI::TIED_TO) == -1) &&
3919 isMatchingOrAlias(Prefix.getDstReg(), Inst.getOperand(i).getReg()))
3920 return Error(Loc[0], "instruction is unpredictable when following a"
3921 " movprfx and destination also used as non-destructive"
3922 " source");
3923 }
3924
3925 auto PPRRegClass = AArch64MCRegisterClasses[AArch64::PPRRegClassID];
3926 if (Prefix.isPredicated()) {
3927 int PgIdx = -1;
3928
3929 // Find the instructions general predicate.
3930 for (unsigned i = 1; i < Inst.getNumOperands(); ++i)
3931 if (Inst.getOperand(i).isReg() &&
3932 PPRRegClass.contains(Inst.getOperand(i).getReg())) {
3933 PgIdx = i;
3934 break;
3935 }
3936
3937 // Instruction must be predicated if the movprfx is predicated.
3938 if (PgIdx == -1 ||
3939 (MCID.TSFlags & AArch64::ElementSizeMask) == AArch64::ElementSizeNone)
3940 return Error(IDLoc, "instruction is unpredictable when following a"
3941 " predicated movprfx, suggest using unpredicated movprfx");
3942
3943 // Instruction must use same general predicate as the movprfx.
3944 if (Inst.getOperand(PgIdx).getReg() != Prefix.getPgReg())
3945 return Error(IDLoc, "instruction is unpredictable when following a"
3946 " predicated movprfx using a different general predicate");
3947
3948 // Instruction element type must match the movprfx.
3949 if ((MCID.TSFlags & AArch64::ElementSizeMask) != Prefix.getElementSize())
3950 return Error(IDLoc, "instruction is unpredictable when following a"
3951 " predicated movprfx with a different element size");
3952 }
3953 }
3954
Tim Northover3b0846e2014-05-24 12:50:23 +00003955 // Check for indexed addressing modes w/ the base register being the
3956 // same as a destination/source register or pair load where
3957 // the Rt == Rt2. All of those are undefined behaviour.
3958 switch (Inst.getOpcode()) {
3959 case AArch64::LDPSWpre:
3960 case AArch64::LDPWpost:
3961 case AArch64::LDPWpre:
3962 case AArch64::LDPXpost:
3963 case AArch64::LDPXpre: {
3964 unsigned Rt = Inst.getOperand(1).getReg();
3965 unsigned Rt2 = Inst.getOperand(2).getReg();
3966 unsigned Rn = Inst.getOperand(3).getReg();
3967 if (RI->isSubRegisterEq(Rn, Rt))
3968 return Error(Loc[0], "unpredictable LDP instruction, writeback base "
3969 "is also a destination");
3970 if (RI->isSubRegisterEq(Rn, Rt2))
3971 return Error(Loc[1], "unpredictable LDP instruction, writeback base "
3972 "is also a destination");
Justin Bognerb03fd122016-08-17 05:10:15 +00003973 LLVM_FALLTHROUGH;
Tim Northover3b0846e2014-05-24 12:50:23 +00003974 }
3975 case AArch64::LDPDi:
3976 case AArch64::LDPQi:
3977 case AArch64::LDPSi:
3978 case AArch64::LDPSWi:
3979 case AArch64::LDPWi:
3980 case AArch64::LDPXi: {
3981 unsigned Rt = Inst.getOperand(0).getReg();
3982 unsigned Rt2 = Inst.getOperand(1).getReg();
3983 if (Rt == Rt2)
3984 return Error(Loc[1], "unpredictable LDP instruction, Rt2==Rt");
3985 break;
3986 }
3987 case AArch64::LDPDpost:
3988 case AArch64::LDPDpre:
3989 case AArch64::LDPQpost:
3990 case AArch64::LDPQpre:
3991 case AArch64::LDPSpost:
3992 case AArch64::LDPSpre:
3993 case AArch64::LDPSWpost: {
3994 unsigned Rt = Inst.getOperand(1).getReg();
3995 unsigned Rt2 = Inst.getOperand(2).getReg();
3996 if (Rt == Rt2)
3997 return Error(Loc[1], "unpredictable LDP instruction, Rt2==Rt");
3998 break;
3999 }
4000 case AArch64::STPDpost:
4001 case AArch64::STPDpre:
4002 case AArch64::STPQpost:
4003 case AArch64::STPQpre:
4004 case AArch64::STPSpost:
4005 case AArch64::STPSpre:
4006 case AArch64::STPWpost:
4007 case AArch64::STPWpre:
4008 case AArch64::STPXpost:
4009 case AArch64::STPXpre: {
4010 unsigned Rt = Inst.getOperand(1).getReg();
4011 unsigned Rt2 = Inst.getOperand(2).getReg();
4012 unsigned Rn = Inst.getOperand(3).getReg();
4013 if (RI->isSubRegisterEq(Rn, Rt))
4014 return Error(Loc[0], "unpredictable STP instruction, writeback base "
4015 "is also a source");
4016 if (RI->isSubRegisterEq(Rn, Rt2))
4017 return Error(Loc[1], "unpredictable STP instruction, writeback base "
4018 "is also a source");
4019 break;
4020 }
4021 case AArch64::LDRBBpre:
4022 case AArch64::LDRBpre:
4023 case AArch64::LDRHHpre:
4024 case AArch64::LDRHpre:
4025 case AArch64::LDRSBWpre:
4026 case AArch64::LDRSBXpre:
4027 case AArch64::LDRSHWpre:
4028 case AArch64::LDRSHXpre:
4029 case AArch64::LDRSWpre:
4030 case AArch64::LDRWpre:
4031 case AArch64::LDRXpre:
4032 case AArch64::LDRBBpost:
4033 case AArch64::LDRBpost:
4034 case AArch64::LDRHHpost:
4035 case AArch64::LDRHpost:
4036 case AArch64::LDRSBWpost:
4037 case AArch64::LDRSBXpost:
4038 case AArch64::LDRSHWpost:
4039 case AArch64::LDRSHXpost:
4040 case AArch64::LDRSWpost:
4041 case AArch64::LDRWpost:
4042 case AArch64::LDRXpost: {
4043 unsigned Rt = Inst.getOperand(1).getReg();
4044 unsigned Rn = Inst.getOperand(2).getReg();
4045 if (RI->isSubRegisterEq(Rn, Rt))
4046 return Error(Loc[0], "unpredictable LDR instruction, writeback base "
4047 "is also a source");
4048 break;
4049 }
4050 case AArch64::STRBBpost:
4051 case AArch64::STRBpost:
4052 case AArch64::STRHHpost:
4053 case AArch64::STRHpost:
4054 case AArch64::STRWpost:
4055 case AArch64::STRXpost:
4056 case AArch64::STRBBpre:
4057 case AArch64::STRBpre:
4058 case AArch64::STRHHpre:
4059 case AArch64::STRHpre:
4060 case AArch64::STRWpre:
4061 case AArch64::STRXpre: {
4062 unsigned Rt = Inst.getOperand(1).getReg();
4063 unsigned Rn = Inst.getOperand(2).getReg();
4064 if (RI->isSubRegisterEq(Rn, Rt))
4065 return Error(Loc[0], "unpredictable STR instruction, writeback base "
4066 "is also a source");
4067 break;
4068 }
Tim Northover6a1c51b2018-04-10 11:04:29 +00004069 case AArch64::STXRB:
4070 case AArch64::STXRH:
4071 case AArch64::STXRW:
4072 case AArch64::STXRX:
4073 case AArch64::STLXRB:
4074 case AArch64::STLXRH:
4075 case AArch64::STLXRW:
4076 case AArch64::STLXRX: {
4077 unsigned Rs = Inst.getOperand(0).getReg();
4078 unsigned Rt = Inst.getOperand(1).getReg();
4079 unsigned Rn = Inst.getOperand(2).getReg();
4080 if (RI->isSubRegisterEq(Rt, Rs) ||
4081 (RI->isSubRegisterEq(Rn, Rs) && Rn != AArch64::SP))
4082 return Error(Loc[0],
4083 "unpredictable STXR instruction, status is also a source");
4084 break;
Tim Northover3b0846e2014-05-24 12:50:23 +00004085 }
Tim Northover6a1c51b2018-04-10 11:04:29 +00004086 case AArch64::STXPW:
4087 case AArch64::STXPX:
4088 case AArch64::STLXPW:
4089 case AArch64::STLXPX: {
4090 unsigned Rs = Inst.getOperand(0).getReg();
4091 unsigned Rt1 = Inst.getOperand(1).getReg();
4092 unsigned Rt2 = Inst.getOperand(2).getReg();
4093 unsigned Rn = Inst.getOperand(3).getReg();
4094 if (RI->isSubRegisterEq(Rt1, Rs) || RI->isSubRegisterEq(Rt2, Rs) ||
4095 (RI->isSubRegisterEq(Rn, Rs) && Rn != AArch64::SP))
4096 return Error(Loc[0],
4097 "unpredictable STXP instruction, status is also a source");
4098 break;
4099 }
4100 }
4101
Tim Northover3b0846e2014-05-24 12:50:23 +00004102
4103 // Now check immediate ranges. Separate from the above as there is overlap
4104 // in the instructions being checked and this keeps the nested conditionals
4105 // to a minimum.
4106 switch (Inst.getOpcode()) {
4107 case AArch64::ADDSWri:
4108 case AArch64::ADDSXri:
4109 case AArch64::ADDWri:
4110 case AArch64::ADDXri:
4111 case AArch64::SUBSWri:
4112 case AArch64::SUBSXri:
4113 case AArch64::SUBWri:
4114 case AArch64::SUBXri: {
4115 // Annoyingly we can't do this in the isAddSubImm predicate, so there is
4116 // some slight duplication here.
4117 if (Inst.getOperand(2).isExpr()) {
4118 const MCExpr *Expr = Inst.getOperand(2).getExpr();
4119 AArch64MCExpr::VariantKind ELFRefKind;
4120 MCSymbolRefExpr::VariantKind DarwinRefKind;
4121 int64_t Addend;
Diana Picusc93518d2016-10-11 09:17:47 +00004122 if (classifySymbolRef(Expr, ELFRefKind, DarwinRefKind, Addend)) {
4123
4124 // Only allow these with ADDXri.
4125 if ((DarwinRefKind == MCSymbolRefExpr::VK_PAGEOFF ||
4126 DarwinRefKind == MCSymbolRefExpr::VK_TLVPPAGEOFF) &&
4127 Inst.getOpcode() == AArch64::ADDXri)
4128 return false;
4129
4130 // Only allow these with ADDXri/ADDWri
4131 if ((ELFRefKind == AArch64MCExpr::VK_LO12 ||
4132 ELFRefKind == AArch64MCExpr::VK_DTPREL_HI12 ||
4133 ELFRefKind == AArch64MCExpr::VK_DTPREL_LO12 ||
4134 ELFRefKind == AArch64MCExpr::VK_DTPREL_LO12_NC ||
4135 ELFRefKind == AArch64MCExpr::VK_TPREL_HI12 ||
4136 ELFRefKind == AArch64MCExpr::VK_TPREL_LO12 ||
4137 ELFRefKind == AArch64MCExpr::VK_TPREL_LO12_NC ||
Martin Storsjoc61ff3b2018-03-01 20:42:28 +00004138 ELFRefKind == AArch64MCExpr::VK_TLSDESC_LO12 ||
4139 ELFRefKind == AArch64MCExpr::VK_SECREL_LO12 ||
4140 ELFRefKind == AArch64MCExpr::VK_SECREL_HI12) &&
Diana Picusc93518d2016-10-11 09:17:47 +00004141 (Inst.getOpcode() == AArch64::ADDXri ||
4142 Inst.getOpcode() == AArch64::ADDWri))
4143 return false;
4144
4145 // Don't allow symbol refs in the immediate field otherwise
4146 // Note: Loc.back() may be Loc[1] or Loc[2] depending on the number of
4147 // operands of the original instruction (i.e. 'add w0, w1, borked' vs
4148 // 'cmp w0, 'borked')
4149 return Error(Loc.back(), "invalid immediate expression");
Tim Northover3b0846e2014-05-24 12:50:23 +00004150 }
Diana Picusc93518d2016-10-11 09:17:47 +00004151 // We don't validate more complex expressions here
Tim Northover3b0846e2014-05-24 12:50:23 +00004152 }
4153 return false;
4154 }
4155 default:
4156 return false;
4157 }
4158}
4159
Craig Topper05515562017-10-26 06:46:41 +00004160static std::string AArch64MnemonicSpellCheck(StringRef S, uint64_t FBS,
4161 unsigned VariantID = 0);
Sjoerd Meijerfe3ff692017-07-13 15:29:13 +00004162
4163bool AArch64AsmParser::showMatchError(SMLoc Loc, unsigned ErrCode,
Sander de Smalen0325e302018-07-02 07:34:52 +00004164 uint64_t ErrorInfo,
Sjoerd Meijerfe3ff692017-07-13 15:29:13 +00004165 OperandVector &Operands) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004166 switch (ErrCode) {
Sander de Smalen0325e302018-07-02 07:34:52 +00004167 case Match_InvalidTiedOperand: {
4168 RegConstraintEqualityTy EqTy =
4169 static_cast<const AArch64Operand &>(*Operands[ErrorInfo])
4170 .getRegEqualityTy();
4171 switch (EqTy) {
4172 case RegConstraintEqualityTy::EqualsSubReg:
4173 return Error(Loc, "operand must be 64-bit form of destination register");
4174 case RegConstraintEqualityTy::EqualsSuperReg:
4175 return Error(Loc, "operand must be 32-bit form of destination register");
4176 case RegConstraintEqualityTy::EqualsReg:
4177 return Error(Loc, "operand must match destination register");
4178 }
Simon Pilgrim6dc45e62018-07-05 09:48:01 +00004179 llvm_unreachable("Unknown RegConstraintEqualityTy");
Sander de Smalen0325e302018-07-02 07:34:52 +00004180 }
Tim Northover3b0846e2014-05-24 12:50:23 +00004181 case Match_MissingFeature:
4182 return Error(Loc,
4183 "instruction requires a CPU feature not currently enabled");
4184 case Match_InvalidOperand:
4185 return Error(Loc, "invalid operand for instruction");
4186 case Match_InvalidSuffix:
4187 return Error(Loc, "invalid type suffix for instruction");
4188 case Match_InvalidCondCode:
4189 return Error(Loc, "expected AArch64 condition code");
4190 case Match_AddSubRegExtendSmall:
4191 return Error(Loc,
4192 "expected '[su]xt[bhw]' or 'lsl' with optional integer in range [0, 4]");
4193 case Match_AddSubRegExtendLarge:
4194 return Error(Loc,
4195 "expected 'sxtx' 'uxtx' or 'lsl' with optional integer in range [0, 4]");
4196 case Match_AddSubSecondSource:
4197 return Error(Loc,
4198 "expected compatible register, symbol or integer in range [0, 4095]");
4199 case Match_LogicalSecondSource:
4200 return Error(Loc, "expected compatible register or logical immediate");
4201 case Match_InvalidMovImm32Shift:
4202 return Error(Loc, "expected 'lsl' with optional integer 0 or 16");
4203 case Match_InvalidMovImm64Shift:
4204 return Error(Loc, "expected 'lsl' with optional integer 0, 16, 32 or 48");
4205 case Match_AddSubRegShift32:
4206 return Error(Loc,
4207 "expected 'lsl', 'lsr' or 'asr' with optional integer in range [0, 31]");
4208 case Match_AddSubRegShift64:
4209 return Error(Loc,
4210 "expected 'lsl', 'lsr' or 'asr' with optional integer in range [0, 63]");
4211 case Match_InvalidFPImm:
4212 return Error(Loc,
4213 "expected compatible register or floating-point constant");
Sander de Smalen909cf952018-01-19 15:22:00 +00004214 case Match_InvalidMemoryIndexedSImm6:
4215 return Error(Loc, "index must be an integer in range [-32, 31].");
Sander de Smalen30fda452018-04-10 07:01:53 +00004216 case Match_InvalidMemoryIndexedSImm5:
4217 return Error(Loc, "index must be an integer in range [-16, 15].");
Sander de Smalen5c625982018-04-13 12:56:14 +00004218 case Match_InvalidMemoryIndexed1SImm4:
4219 return Error(Loc, "index must be an integer in range [-8, 7].");
Sander de Smalenf836af82018-04-16 07:09:29 +00004220 case Match_InvalidMemoryIndexed2SImm4:
4221 return Error(Loc, "index must be a multiple of 2 in range [-16, 14].");
Sander de Smalend239eb32018-04-16 10:10:48 +00004222 case Match_InvalidMemoryIndexed3SImm4:
4223 return Error(Loc, "index must be a multiple of 3 in range [-24, 21].");
Sander de Smalen7a210db2018-04-16 10:46:18 +00004224 case Match_InvalidMemoryIndexed4SImm4:
Sander de Smalen137efb22018-04-20 09:45:50 +00004225 return Error(Loc, "index must be a multiple of 4 in range [-32, 28].");
Sander de Smalenc1e44bd2018-05-02 08:49:08 +00004226 case Match_InvalidMemoryIndexed16SImm4:
4227 return Error(Loc, "index must be a multiple of 16 in range [-128, 112].");
Sander de Smalen67f91542018-05-16 07:50:09 +00004228 case Match_InvalidMemoryIndexed1SImm6:
4229 return Error(Loc, "index must be an integer in range [-32, 31].");
Sander de Smalen592718f2018-07-05 07:54:10 +00004230 case Match_InvalidMemoryIndexedSImm8:
4231 return Error(Loc, "index must be an integer in range [-128, 127].");
Tim Northover3b0846e2014-05-24 12:50:23 +00004232 case Match_InvalidMemoryIndexedSImm9:
4233 return Error(Loc, "index must be an integer in range [-256, 255].");
Sander de Smalenafe1ee22018-04-29 18:18:21 +00004234 case Match_InvalidMemoryIndexed8SImm10:
Sam Parker6d42de72017-08-11 13:14:00 +00004235 return Error(Loc, "index must be a multiple of 8 in range [-4096, 4088].");
Tim Northover3b0846e2014-05-24 12:50:23 +00004236 case Match_InvalidMemoryIndexed4SImm7:
4237 return Error(Loc, "index must be a multiple of 4 in range [-256, 252].");
4238 case Match_InvalidMemoryIndexed8SImm7:
4239 return Error(Loc, "index must be a multiple of 8 in range [-512, 504].");
4240 case Match_InvalidMemoryIndexed16SImm7:
4241 return Error(Loc, "index must be a multiple of 16 in range [-1024, 1008].");
Sander de Smalen50ded902018-04-29 17:33:38 +00004242 case Match_InvalidMemoryIndexed8UImm5:
4243 return Error(Loc, "index must be a multiple of 8 in range [0, 248].");
4244 case Match_InvalidMemoryIndexed4UImm5:
4245 return Error(Loc, "index must be a multiple of 4 in range [0, 124].");
4246 case Match_InvalidMemoryIndexed2UImm5:
4247 return Error(Loc, "index must be a multiple of 2 in range [0, 62].");
Sander de Smalend8e76492018-05-08 10:46:55 +00004248 case Match_InvalidMemoryIndexed8UImm6:
4249 return Error(Loc, "index must be a multiple of 8 in range [0, 504].");
4250 case Match_InvalidMemoryIndexed4UImm6:
4251 return Error(Loc, "index must be a multiple of 4 in range [0, 252].");
4252 case Match_InvalidMemoryIndexed2UImm6:
4253 return Error(Loc, "index must be a multiple of 2 in range [0, 126].");
4254 case Match_InvalidMemoryIndexed1UImm6:
4255 return Error(Loc, "index must be in range [0, 63].");
Tim Northover3b0846e2014-05-24 12:50:23 +00004256 case Match_InvalidMemoryWExtend8:
4257 return Error(Loc,
4258 "expected 'uxtw' or 'sxtw' with optional shift of #0");
4259 case Match_InvalidMemoryWExtend16:
4260 return Error(Loc,
4261 "expected 'uxtw' or 'sxtw' with optional shift of #0 or #1");
4262 case Match_InvalidMemoryWExtend32:
4263 return Error(Loc,
4264 "expected 'uxtw' or 'sxtw' with optional shift of #0 or #2");
4265 case Match_InvalidMemoryWExtend64:
4266 return Error(Loc,
4267 "expected 'uxtw' or 'sxtw' with optional shift of #0 or #3");
4268 case Match_InvalidMemoryWExtend128:
4269 return Error(Loc,
4270 "expected 'uxtw' or 'sxtw' with optional shift of #0 or #4");
4271 case Match_InvalidMemoryXExtend8:
4272 return Error(Loc,
4273 "expected 'lsl' or 'sxtx' with optional shift of #0");
4274 case Match_InvalidMemoryXExtend16:
4275 return Error(Loc,
4276 "expected 'lsl' or 'sxtx' with optional shift of #0 or #1");
4277 case Match_InvalidMemoryXExtend32:
4278 return Error(Loc,
4279 "expected 'lsl' or 'sxtx' with optional shift of #0 or #2");
4280 case Match_InvalidMemoryXExtend64:
4281 return Error(Loc,
4282 "expected 'lsl' or 'sxtx' with optional shift of #0 or #3");
4283 case Match_InvalidMemoryXExtend128:
4284 return Error(Loc,
4285 "expected 'lsl' or 'sxtx' with optional shift of #0 or #4");
4286 case Match_InvalidMemoryIndexed1:
4287 return Error(Loc, "index must be an integer in range [0, 4095].");
4288 case Match_InvalidMemoryIndexed2:
4289 return Error(Loc, "index must be a multiple of 2 in range [0, 8190].");
4290 case Match_InvalidMemoryIndexed4:
4291 return Error(Loc, "index must be a multiple of 4 in range [0, 16380].");
4292 case Match_InvalidMemoryIndexed8:
4293 return Error(Loc, "index must be a multiple of 8 in range [0, 32760].");
4294 case Match_InvalidMemoryIndexed16:
4295 return Error(Loc, "index must be a multiple of 16 in range [0, 65520].");
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +00004296 case Match_InvalidImm0_1:
4297 return Error(Loc, "immediate must be an integer in range [0, 1].");
Tim Northover3b0846e2014-05-24 12:50:23 +00004298 case Match_InvalidImm0_7:
4299 return Error(Loc, "immediate must be an integer in range [0, 7].");
4300 case Match_InvalidImm0_15:
4301 return Error(Loc, "immediate must be an integer in range [0, 15].");
4302 case Match_InvalidImm0_31:
4303 return Error(Loc, "immediate must be an integer in range [0, 31].");
4304 case Match_InvalidImm0_63:
4305 return Error(Loc, "immediate must be an integer in range [0, 63].");
4306 case Match_InvalidImm0_127:
4307 return Error(Loc, "immediate must be an integer in range [0, 127].");
Sjoerd Meijercb2d9502017-02-16 15:52:22 +00004308 case Match_InvalidImm0_255:
4309 return Error(Loc, "immediate must be an integer in range [0, 255].");
Tim Northover3b0846e2014-05-24 12:50:23 +00004310 case Match_InvalidImm0_65535:
4311 return Error(Loc, "immediate must be an integer in range [0, 65535].");
4312 case Match_InvalidImm1_8:
4313 return Error(Loc, "immediate must be an integer in range [1, 8].");
4314 case Match_InvalidImm1_16:
4315 return Error(Loc, "immediate must be an integer in range [1, 16].");
4316 case Match_InvalidImm1_32:
4317 return Error(Loc, "immediate must be an integer in range [1, 32].");
4318 case Match_InvalidImm1_64:
4319 return Error(Loc, "immediate must be an integer in range [1, 64].");
Sander de Smalen98686c62018-05-29 10:39:49 +00004320 case Match_InvalidSVEAddSubImm8:
4321 return Error(Loc, "immediate must be an integer in range [0, 255]"
4322 " with a shift amount of 0");
4323 case Match_InvalidSVEAddSubImm16:
4324 case Match_InvalidSVEAddSubImm32:
4325 case Match_InvalidSVEAddSubImm64:
4326 return Error(Loc, "immediate must be an integer in range [0, 255] or a "
4327 "multiple of 256 in range [256, 65280]");
Sander de Smalen62770792018-05-25 09:47:52 +00004328 case Match_InvalidSVECpyImm8:
4329 return Error(Loc, "immediate must be an integer in range [-128, 255]"
4330 " with a shift amount of 0");
4331 case Match_InvalidSVECpyImm16:
Sander de Smalend0a6f6a2018-06-04 07:24:23 +00004332 return Error(Loc, "immediate must be an integer in range [-128, 127] or a "
4333 "multiple of 256 in range [-32768, 65280]");
Sander de Smalen62770792018-05-25 09:47:52 +00004334 case Match_InvalidSVECpyImm32:
4335 case Match_InvalidSVECpyImm64:
4336 return Error(Loc, "immediate must be an integer in range [-128, 127] or a "
4337 "multiple of 256 in range [-32768, 32512]");
Sander de Smalenc33d6682018-06-04 06:40:55 +00004338 case Match_InvalidIndexRange1_1:
Tim Northover3b0846e2014-05-24 12:50:23 +00004339 return Error(Loc, "expected lane specifier '[1]'");
Sander de Smalenc33d6682018-06-04 06:40:55 +00004340 case Match_InvalidIndexRange0_15:
Tim Northover3b0846e2014-05-24 12:50:23 +00004341 return Error(Loc, "vector lane must be an integer in range [0, 15].");
Sander de Smalenc33d6682018-06-04 06:40:55 +00004342 case Match_InvalidIndexRange0_7:
Tim Northover3b0846e2014-05-24 12:50:23 +00004343 return Error(Loc, "vector lane must be an integer in range [0, 7].");
Sander de Smalenc33d6682018-06-04 06:40:55 +00004344 case Match_InvalidIndexRange0_3:
Tim Northover3b0846e2014-05-24 12:50:23 +00004345 return Error(Loc, "vector lane must be an integer in range [0, 3].");
Sander de Smalenc33d6682018-06-04 06:40:55 +00004346 case Match_InvalidIndexRange0_1:
Tim Northover3b0846e2014-05-24 12:50:23 +00004347 return Error(Loc, "vector lane must be an integer in range [0, 1].");
Sander de Smalenc33d6682018-06-04 06:40:55 +00004348 case Match_InvalidSVEIndexRange0_63:
4349 return Error(Loc, "vector lane must be an integer in range [0, 63].");
4350 case Match_InvalidSVEIndexRange0_31:
4351 return Error(Loc, "vector lane must be an integer in range [0, 31].");
4352 case Match_InvalidSVEIndexRange0_15:
4353 return Error(Loc, "vector lane must be an integer in range [0, 15].");
4354 case Match_InvalidSVEIndexRange0_7:
4355 return Error(Loc, "vector lane must be an integer in range [0, 7].");
4356 case Match_InvalidSVEIndexRange0_3:
4357 return Error(Loc, "vector lane must be an integer in range [0, 3].");
Tim Northover3b0846e2014-05-24 12:50:23 +00004358 case Match_InvalidLabel:
4359 return Error(Loc, "expected label or encodable integer pc offset");
4360 case Match_MRS:
4361 return Error(Loc, "expected readable system register");
4362 case Match_MSR:
4363 return Error(Loc, "expected writable system register or pstate");
Sam Parker5f934642017-08-31 09:27:04 +00004364 case Match_InvalidComplexRotationEven:
4365 return Error(Loc, "complex rotation must be 0, 90, 180 or 270.");
4366 case Match_InvalidComplexRotationOdd:
4367 return Error(Loc, "complex rotation must be 90 or 270.");
Sjoerd Meijerfe3ff692017-07-13 15:29:13 +00004368 case Match_MnemonicFail: {
4369 std::string Suggestion = AArch64MnemonicSpellCheck(
4370 ((AArch64Operand &)*Operands[0]).getToken(),
4371 ComputeAvailableFeatures(STI->getFeatureBits()));
4372 return Error(Loc, "unrecognized instruction mnemonic" + Suggestion);
4373 }
Sander de Smalen367694b2018-04-20 08:54:49 +00004374 case Match_InvalidGPR64shifted8:
4375 return Error(Loc, "register must be x0..x30 or xzr, without shift");
4376 case Match_InvalidGPR64shifted16:
4377 return Error(Loc, "register must be x0..x30 or xzr, with required shift 'lsl #1'");
4378 case Match_InvalidGPR64shifted32:
4379 return Error(Loc, "register must be x0..x30 or xzr, with required shift 'lsl #2'");
4380 case Match_InvalidGPR64shifted64:
4381 return Error(Loc, "register must be x0..x30 or xzr, with required shift 'lsl #3'");
4382 case Match_InvalidGPR64NoXZRshifted8:
4383 return Error(Loc, "register must be x0..x30 without shift");
4384 case Match_InvalidGPR64NoXZRshifted16:
4385 return Error(Loc, "register must be x0..x30 with required shift 'lsl #1'");
4386 case Match_InvalidGPR64NoXZRshifted32:
4387 return Error(Loc, "register must be x0..x30 with required shift 'lsl #2'");
4388 case Match_InvalidGPR64NoXZRshifted64:
4389 return Error(Loc, "register must be x0..x30 with required shift 'lsl #3'");
Sander de Smaleneb896b12018-04-25 09:26:47 +00004390 case Match_InvalidZPR32UXTW8:
4391 case Match_InvalidZPR32SXTW8:
4392 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].s, (uxtw|sxtw)'");
4393 case Match_InvalidZPR32UXTW16:
4394 case Match_InvalidZPR32SXTW16:
4395 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].s, (uxtw|sxtw) #1'");
4396 case Match_InvalidZPR32UXTW32:
4397 case Match_InvalidZPR32SXTW32:
4398 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].s, (uxtw|sxtw) #2'");
4399 case Match_InvalidZPR32UXTW64:
4400 case Match_InvalidZPR32SXTW64:
4401 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].s, (uxtw|sxtw) #3'");
4402 case Match_InvalidZPR64UXTW8:
4403 case Match_InvalidZPR64SXTW8:
4404 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].d, (uxtw|sxtw)'");
4405 case Match_InvalidZPR64UXTW16:
4406 case Match_InvalidZPR64SXTW16:
4407 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].d, (lsl|uxtw|sxtw) #1'");
4408 case Match_InvalidZPR64UXTW32:
4409 case Match_InvalidZPR64SXTW32:
4410 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].d, (lsl|uxtw|sxtw) #2'");
4411 case Match_InvalidZPR64UXTW64:
4412 case Match_InvalidZPR64SXTW64:
4413 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].d, (lsl|uxtw|sxtw) #3'");
Sander de Smalenc69944c2018-07-09 09:58:24 +00004414 case Match_InvalidZPR32LSL8:
4415 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].s'");
4416 case Match_InvalidZPR32LSL16:
4417 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].s, lsl #1'");
4418 case Match_InvalidZPR32LSL32:
4419 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].s, lsl #2'");
4420 case Match_InvalidZPR32LSL64:
4421 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].s, lsl #3'");
Sander de Smaleneb896b12018-04-25 09:26:47 +00004422 case Match_InvalidZPR64LSL8:
4423 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].d'");
4424 case Match_InvalidZPR64LSL16:
4425 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].d, lsl #1'");
4426 case Match_InvalidZPR64LSL32:
4427 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].d, lsl #2'");
4428 case Match_InvalidZPR64LSL64:
4429 return Error(Loc, "invalid shift/extend specified, expected 'z[0..31].d, lsl #3'");
Sander de Smalen22176a22018-05-16 15:45:17 +00004430 case Match_InvalidZPR0:
4431 return Error(Loc, "expected register without element width sufix");
4432 case Match_InvalidZPR8:
4433 case Match_InvalidZPR16:
4434 case Match_InvalidZPR32:
4435 case Match_InvalidZPR64:
4436 case Match_InvalidZPR128:
4437 return Error(Loc, "invalid element width");
Sander de Smalen8cd1f532018-07-03 15:31:04 +00004438 case Match_InvalidZPR_3b8:
4439 return Error(Loc, "Invalid restricted vector register, expected z0.b..z7.b");
4440 case Match_InvalidZPR_3b16:
4441 return Error(Loc, "Invalid restricted vector register, expected z0.h..z7.h");
4442 case Match_InvalidZPR_3b32:
4443 return Error(Loc, "Invalid restricted vector register, expected z0.s..z7.s");
4444 case Match_InvalidZPR_4b16:
4445 return Error(Loc, "Invalid restricted vector register, expected z0.h..z15.h");
4446 case Match_InvalidZPR_4b32:
4447 return Error(Loc, "Invalid restricted vector register, expected z0.s..z15.s");
4448 case Match_InvalidZPR_4b64:
4449 return Error(Loc, "Invalid restricted vector register, expected z0.d..z15.d");
Sander de Smalen7ab96f52018-01-22 15:29:19 +00004450 case Match_InvalidSVEPattern:
4451 return Error(Loc, "invalid predicate pattern");
Sander de Smalencd6be962017-12-20 11:02:42 +00004452 case Match_InvalidSVEPredicateAnyReg:
4453 case Match_InvalidSVEPredicateBReg:
4454 case Match_InvalidSVEPredicateHReg:
4455 case Match_InvalidSVEPredicateSReg:
4456 case Match_InvalidSVEPredicateDReg:
4457 return Error(Loc, "invalid predicate register.");
Sander de Smalendc5e0812018-01-03 10:15:46 +00004458 case Match_InvalidSVEPredicate3bAnyReg:
4459 case Match_InvalidSVEPredicate3bBReg:
4460 case Match_InvalidSVEPredicate3bHReg:
4461 case Match_InvalidSVEPredicate3bSReg:
4462 case Match_InvalidSVEPredicate3bDReg:
4463 return Error(Loc, "restricted predicate has range [0, 7].");
Sander de Smalen5eb51d72018-06-15 13:57:51 +00004464 case Match_InvalidSVEExactFPImmOperandHalfOne:
4465 return Error(Loc, "Invalid floating point constant, expected 0.5 or 1.0.");
4466 case Match_InvalidSVEExactFPImmOperandHalfTwo:
4467 return Error(Loc, "Invalid floating point constant, expected 0.5 or 2.0.");
4468 case Match_InvalidSVEExactFPImmOperandZeroOne:
4469 return Error(Loc, "Invalid floating point constant, expected 0.0 or 1.0.");
Tim Northover3b0846e2014-05-24 12:50:23 +00004470 default:
Craig Topper35b2f752014-06-19 06:10:58 +00004471 llvm_unreachable("unexpected error code!");
Tim Northover3b0846e2014-05-24 12:50:23 +00004472 }
4473}
4474
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00004475static const char *getSubtargetFeatureName(uint64_t Val);
Tim Northover3b0846e2014-05-24 12:50:23 +00004476
4477bool AArch64AsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
4478 OperandVector &Operands,
4479 MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +00004480 uint64_t &ErrorInfo,
Tim Northover3b0846e2014-05-24 12:50:23 +00004481 bool MatchingInlineAsm) {
4482 assert(!Operands.empty() && "Unexpect empty operand list!");
David Blaikie960ea3f2014-06-08 16:18:35 +00004483 AArch64Operand &Op = static_cast<AArch64Operand &>(*Operands[0]);
4484 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
Tim Northover3b0846e2014-05-24 12:50:23 +00004485
David Blaikie960ea3f2014-06-08 16:18:35 +00004486 StringRef Tok = Op.getToken();
Tim Northover3b0846e2014-05-24 12:50:23 +00004487 unsigned NumOperands = Operands.size();
4488
4489 if (NumOperands == 4 && Tok == "lsl") {
David Blaikie960ea3f2014-06-08 16:18:35 +00004490 AArch64Operand &Op2 = static_cast<AArch64Operand &>(*Operands[2]);
4491 AArch64Operand &Op3 = static_cast<AArch64Operand &>(*Operands[3]);
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00004492 if (Op2.isScalarReg() && Op3.isImm()) {
David Blaikie960ea3f2014-06-08 16:18:35 +00004493 const MCConstantExpr *Op3CE = dyn_cast<MCConstantExpr>(Op3.getImm());
Tim Northover3b0846e2014-05-24 12:50:23 +00004494 if (Op3CE) {
4495 uint64_t Op3Val = Op3CE->getValue();
4496 uint64_t NewOp3Val = 0;
4497 uint64_t NewOp4Val = 0;
4498 if (AArch64MCRegisterClasses[AArch64::GPR32allRegClassID].contains(
David Blaikie960ea3f2014-06-08 16:18:35 +00004499 Op2.getReg())) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004500 NewOp3Val = (32 - Op3Val) & 0x1f;
4501 NewOp4Val = 31 - Op3Val;
4502 } else {
4503 NewOp3Val = (64 - Op3Val) & 0x3f;
4504 NewOp4Val = 63 - Op3Val;
4505 }
4506
Jim Grosbach13760bd2015-05-30 01:25:56 +00004507 const MCExpr *NewOp3 = MCConstantExpr::create(NewOp3Val, getContext());
4508 const MCExpr *NewOp4 = MCConstantExpr::create(NewOp4Val, getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004509
4510 Operands[0] = AArch64Operand::CreateToken(
David Blaikie960ea3f2014-06-08 16:18:35 +00004511 "ubfm", false, Op.getStartLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004512 Operands.push_back(AArch64Operand::CreateImm(
David Blaikie960ea3f2014-06-08 16:18:35 +00004513 NewOp4, Op3.getStartLoc(), Op3.getEndLoc(), getContext()));
4514 Operands[3] = AArch64Operand::CreateImm(NewOp3, Op3.getStartLoc(),
4515 Op3.getEndLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004516 }
4517 }
Tim Northover03b99f62015-04-30 18:28:58 +00004518 } else if (NumOperands == 4 && Tok == "bfc") {
4519 // FIXME: Horrible hack to handle BFC->BFM alias.
4520 AArch64Operand &Op1 = static_cast<AArch64Operand &>(*Operands[1]);
4521 AArch64Operand LSBOp = static_cast<AArch64Operand &>(*Operands[2]);
4522 AArch64Operand WidthOp = static_cast<AArch64Operand &>(*Operands[3]);
4523
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00004524 if (Op1.isScalarReg() && LSBOp.isImm() && WidthOp.isImm()) {
Tim Northover03b99f62015-04-30 18:28:58 +00004525 const MCConstantExpr *LSBCE = dyn_cast<MCConstantExpr>(LSBOp.getImm());
4526 const MCConstantExpr *WidthCE = dyn_cast<MCConstantExpr>(WidthOp.getImm());
4527
4528 if (LSBCE && WidthCE) {
4529 uint64_t LSB = LSBCE->getValue();
4530 uint64_t Width = WidthCE->getValue();
4531
4532 uint64_t RegWidth = 0;
4533 if (AArch64MCRegisterClasses[AArch64::GPR64allRegClassID].contains(
4534 Op1.getReg()))
4535 RegWidth = 64;
4536 else
4537 RegWidth = 32;
4538
4539 if (LSB >= RegWidth)
4540 return Error(LSBOp.getStartLoc(),
4541 "expected integer in range [0, 31]");
4542 if (Width < 1 || Width > RegWidth)
4543 return Error(WidthOp.getStartLoc(),
4544 "expected integer in range [1, 32]");
4545
4546 uint64_t ImmR = 0;
4547 if (RegWidth == 32)
4548 ImmR = (32 - LSB) & 0x1f;
4549 else
4550 ImmR = (64 - LSB) & 0x3f;
4551
4552 uint64_t ImmS = Width - 1;
4553
4554 if (ImmR != 0 && ImmS >= ImmR)
4555 return Error(WidthOp.getStartLoc(),
4556 "requested insert overflows register");
4557
Jim Grosbach13760bd2015-05-30 01:25:56 +00004558 const MCExpr *ImmRExpr = MCConstantExpr::create(ImmR, getContext());
4559 const MCExpr *ImmSExpr = MCConstantExpr::create(ImmS, getContext());
Tim Northover03b99f62015-04-30 18:28:58 +00004560 Operands[0] = AArch64Operand::CreateToken(
4561 "bfm", false, Op.getStartLoc(), getContext());
4562 Operands[2] = AArch64Operand::CreateReg(
Florian Hahnc4422242017-11-07 13:07:50 +00004563 RegWidth == 32 ? AArch64::WZR : AArch64::XZR, RegKind::Scalar,
4564 SMLoc(), SMLoc(), getContext());
Tim Northover03b99f62015-04-30 18:28:58 +00004565 Operands[3] = AArch64Operand::CreateImm(
4566 ImmRExpr, LSBOp.getStartLoc(), LSBOp.getEndLoc(), getContext());
4567 Operands.emplace_back(
4568 AArch64Operand::CreateImm(ImmSExpr, WidthOp.getStartLoc(),
4569 WidthOp.getEndLoc(), getContext()));
4570 }
4571 }
Tim Northover3b0846e2014-05-24 12:50:23 +00004572 } else if (NumOperands == 5) {
4573 // FIXME: Horrible hack to handle the BFI -> BFM, SBFIZ->SBFM, and
4574 // UBFIZ -> UBFM aliases.
4575 if (Tok == "bfi" || Tok == "sbfiz" || Tok == "ubfiz") {
David Blaikie960ea3f2014-06-08 16:18:35 +00004576 AArch64Operand &Op1 = static_cast<AArch64Operand &>(*Operands[1]);
4577 AArch64Operand &Op3 = static_cast<AArch64Operand &>(*Operands[3]);
4578 AArch64Operand &Op4 = static_cast<AArch64Operand &>(*Operands[4]);
Tim Northover3b0846e2014-05-24 12:50:23 +00004579
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00004580 if (Op1.isScalarReg() && Op3.isImm() && Op4.isImm()) {
David Blaikie960ea3f2014-06-08 16:18:35 +00004581 const MCConstantExpr *Op3CE = dyn_cast<MCConstantExpr>(Op3.getImm());
4582 const MCConstantExpr *Op4CE = dyn_cast<MCConstantExpr>(Op4.getImm());
Tim Northover3b0846e2014-05-24 12:50:23 +00004583
4584 if (Op3CE && Op4CE) {
4585 uint64_t Op3Val = Op3CE->getValue();
4586 uint64_t Op4Val = Op4CE->getValue();
4587
4588 uint64_t RegWidth = 0;
4589 if (AArch64MCRegisterClasses[AArch64::GPR64allRegClassID].contains(
David Blaikie960ea3f2014-06-08 16:18:35 +00004590 Op1.getReg()))
Tim Northover3b0846e2014-05-24 12:50:23 +00004591 RegWidth = 64;
4592 else
4593 RegWidth = 32;
4594
4595 if (Op3Val >= RegWidth)
David Blaikie960ea3f2014-06-08 16:18:35 +00004596 return Error(Op3.getStartLoc(),
Tim Northover3b0846e2014-05-24 12:50:23 +00004597 "expected integer in range [0, 31]");
4598 if (Op4Val < 1 || Op4Val > RegWidth)
David Blaikie960ea3f2014-06-08 16:18:35 +00004599 return Error(Op4.getStartLoc(),
Tim Northover3b0846e2014-05-24 12:50:23 +00004600 "expected integer in range [1, 32]");
4601
4602 uint64_t NewOp3Val = 0;
Tim Northover03b99f62015-04-30 18:28:58 +00004603 if (RegWidth == 32)
Tim Northover3b0846e2014-05-24 12:50:23 +00004604 NewOp3Val = (32 - Op3Val) & 0x1f;
4605 else
4606 NewOp3Val = (64 - Op3Val) & 0x3f;
4607
4608 uint64_t NewOp4Val = Op4Val - 1;
4609
4610 if (NewOp3Val != 0 && NewOp4Val >= NewOp3Val)
David Blaikie960ea3f2014-06-08 16:18:35 +00004611 return Error(Op4.getStartLoc(),
Tim Northover3b0846e2014-05-24 12:50:23 +00004612 "requested insert overflows register");
4613
4614 const MCExpr *NewOp3 =
Jim Grosbach13760bd2015-05-30 01:25:56 +00004615 MCConstantExpr::create(NewOp3Val, getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004616 const MCExpr *NewOp4 =
Jim Grosbach13760bd2015-05-30 01:25:56 +00004617 MCConstantExpr::create(NewOp4Val, getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004618 Operands[3] = AArch64Operand::CreateImm(
David Blaikie960ea3f2014-06-08 16:18:35 +00004619 NewOp3, Op3.getStartLoc(), Op3.getEndLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004620 Operands[4] = AArch64Operand::CreateImm(
David Blaikie960ea3f2014-06-08 16:18:35 +00004621 NewOp4, Op4.getStartLoc(), Op4.getEndLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004622 if (Tok == "bfi")
4623 Operands[0] = AArch64Operand::CreateToken(
David Blaikie960ea3f2014-06-08 16:18:35 +00004624 "bfm", false, Op.getStartLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004625 else if (Tok == "sbfiz")
4626 Operands[0] = AArch64Operand::CreateToken(
David Blaikie960ea3f2014-06-08 16:18:35 +00004627 "sbfm", false, Op.getStartLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004628 else if (Tok == "ubfiz")
4629 Operands[0] = AArch64Operand::CreateToken(
David Blaikie960ea3f2014-06-08 16:18:35 +00004630 "ubfm", false, Op.getStartLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004631 else
4632 llvm_unreachable("No valid mnemonic for alias?");
Tim Northover3b0846e2014-05-24 12:50:23 +00004633 }
4634 }
4635
4636 // FIXME: Horrible hack to handle the BFXIL->BFM, SBFX->SBFM, and
4637 // UBFX -> UBFM aliases.
4638 } else if (NumOperands == 5 &&
4639 (Tok == "bfxil" || Tok == "sbfx" || Tok == "ubfx")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00004640 AArch64Operand &Op1 = static_cast<AArch64Operand &>(*Operands[1]);
4641 AArch64Operand &Op3 = static_cast<AArch64Operand &>(*Operands[3]);
4642 AArch64Operand &Op4 = static_cast<AArch64Operand &>(*Operands[4]);
Tim Northover3b0846e2014-05-24 12:50:23 +00004643
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00004644 if (Op1.isScalarReg() && Op3.isImm() && Op4.isImm()) {
David Blaikie960ea3f2014-06-08 16:18:35 +00004645 const MCConstantExpr *Op3CE = dyn_cast<MCConstantExpr>(Op3.getImm());
4646 const MCConstantExpr *Op4CE = dyn_cast<MCConstantExpr>(Op4.getImm());
Tim Northover3b0846e2014-05-24 12:50:23 +00004647
4648 if (Op3CE && Op4CE) {
4649 uint64_t Op3Val = Op3CE->getValue();
4650 uint64_t Op4Val = Op4CE->getValue();
4651
4652 uint64_t RegWidth = 0;
4653 if (AArch64MCRegisterClasses[AArch64::GPR64allRegClassID].contains(
David Blaikie960ea3f2014-06-08 16:18:35 +00004654 Op1.getReg()))
Tim Northover3b0846e2014-05-24 12:50:23 +00004655 RegWidth = 64;
4656 else
4657 RegWidth = 32;
4658
4659 if (Op3Val >= RegWidth)
David Blaikie960ea3f2014-06-08 16:18:35 +00004660 return Error(Op3.getStartLoc(),
Tim Northover3b0846e2014-05-24 12:50:23 +00004661 "expected integer in range [0, 31]");
4662 if (Op4Val < 1 || Op4Val > RegWidth)
David Blaikie960ea3f2014-06-08 16:18:35 +00004663 return Error(Op4.getStartLoc(),
Tim Northover3b0846e2014-05-24 12:50:23 +00004664 "expected integer in range [1, 32]");
4665
4666 uint64_t NewOp4Val = Op3Val + Op4Val - 1;
4667
4668 if (NewOp4Val >= RegWidth || NewOp4Val < Op3Val)
David Blaikie960ea3f2014-06-08 16:18:35 +00004669 return Error(Op4.getStartLoc(),
Tim Northover3b0846e2014-05-24 12:50:23 +00004670 "requested extract overflows register");
4671
4672 const MCExpr *NewOp4 =
Jim Grosbach13760bd2015-05-30 01:25:56 +00004673 MCConstantExpr::create(NewOp4Val, getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004674 Operands[4] = AArch64Operand::CreateImm(
David Blaikie960ea3f2014-06-08 16:18:35 +00004675 NewOp4, Op4.getStartLoc(), Op4.getEndLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004676 if (Tok == "bfxil")
4677 Operands[0] = AArch64Operand::CreateToken(
David Blaikie960ea3f2014-06-08 16:18:35 +00004678 "bfm", false, Op.getStartLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004679 else if (Tok == "sbfx")
4680 Operands[0] = AArch64Operand::CreateToken(
David Blaikie960ea3f2014-06-08 16:18:35 +00004681 "sbfm", false, Op.getStartLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004682 else if (Tok == "ubfx")
4683 Operands[0] = AArch64Operand::CreateToken(
David Blaikie960ea3f2014-06-08 16:18:35 +00004684 "ubfm", false, Op.getStartLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004685 else
4686 llvm_unreachable("No valid mnemonic for alias?");
Tim Northover3b0846e2014-05-24 12:50:23 +00004687 }
4688 }
4689 }
4690 }
Tim Northover9097a072017-12-18 10:36:00 +00004691
4692 // The Cyclone CPU and early successors didn't execute the zero-cycle zeroing
4693 // instruction for FP registers correctly in some rare circumstances. Convert
4694 // it to a safe instruction and warn (because silently changing someone's
4695 // assembly is rude).
4696 if (getSTI().getFeatureBits()[AArch64::FeatureZCZeroingFPWorkaround] &&
4697 NumOperands == 4 && Tok == "movi") {
4698 AArch64Operand &Op1 = static_cast<AArch64Operand &>(*Operands[1]);
4699 AArch64Operand &Op2 = static_cast<AArch64Operand &>(*Operands[2]);
4700 AArch64Operand &Op3 = static_cast<AArch64Operand &>(*Operands[3]);
4701 if ((Op1.isToken() && Op2.isNeonVectorReg() && Op3.isImm()) ||
4702 (Op1.isNeonVectorReg() && Op2.isToken() && Op3.isImm())) {
4703 StringRef Suffix = Op1.isToken() ? Op1.getToken() : Op2.getToken();
4704 if (Suffix.lower() == ".2d" &&
4705 cast<MCConstantExpr>(Op3.getImm())->getValue() == 0) {
4706 Warning(IDLoc, "instruction movi.2d with immediate #0 may not function"
4707 " correctly on this CPU, converting to equivalent movi.16b");
4708 // Switch the suffix to .16b.
4709 unsigned Idx = Op1.isToken() ? 1 : 2;
4710 Operands[Idx] = AArch64Operand::CreateToken(".16b", false, IDLoc,
4711 getContext());
4712 }
4713 }
4714 }
4715
Tim Northover3b0846e2014-05-24 12:50:23 +00004716 // FIXME: Horrible hack for sxtw and uxtw with Wn src and Xd dst operands.
4717 // InstAlias can't quite handle this since the reg classes aren't
4718 // subclasses.
4719 if (NumOperands == 3 && (Tok == "sxtw" || Tok == "uxtw")) {
4720 // The source register can be Wn here, but the matcher expects a
4721 // GPR64. Twiddle it here if necessary.
David Blaikie960ea3f2014-06-08 16:18:35 +00004722 AArch64Operand &Op = static_cast<AArch64Operand &>(*Operands[2]);
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00004723 if (Op.isScalarReg()) {
David Blaikie960ea3f2014-06-08 16:18:35 +00004724 unsigned Reg = getXRegFromWReg(Op.getReg());
Florian Hahnc4422242017-11-07 13:07:50 +00004725 Operands[2] = AArch64Operand::CreateReg(Reg, RegKind::Scalar,
4726 Op.getStartLoc(), Op.getEndLoc(),
4727 getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004728 }
4729 }
4730 // FIXME: Likewise for sxt[bh] with a Xd dst operand
4731 else if (NumOperands == 3 && (Tok == "sxtb" || Tok == "sxth")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00004732 AArch64Operand &Op = static_cast<AArch64Operand &>(*Operands[1]);
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00004733 if (Op.isScalarReg() &&
Tim Northover3b0846e2014-05-24 12:50:23 +00004734 AArch64MCRegisterClasses[AArch64::GPR64allRegClassID].contains(
David Blaikie960ea3f2014-06-08 16:18:35 +00004735 Op.getReg())) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004736 // The source register can be Wn here, but the matcher expects a
4737 // GPR64. Twiddle it here if necessary.
David Blaikie960ea3f2014-06-08 16:18:35 +00004738 AArch64Operand &Op = static_cast<AArch64Operand &>(*Operands[2]);
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00004739 if (Op.isScalarReg()) {
David Blaikie960ea3f2014-06-08 16:18:35 +00004740 unsigned Reg = getXRegFromWReg(Op.getReg());
Florian Hahnc4422242017-11-07 13:07:50 +00004741 Operands[2] = AArch64Operand::CreateReg(Reg, RegKind::Scalar,
4742 Op.getStartLoc(),
David Blaikie960ea3f2014-06-08 16:18:35 +00004743 Op.getEndLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004744 }
4745 }
4746 }
4747 // FIXME: Likewise for uxt[bh] with a Xd dst operand
4748 else if (NumOperands == 3 && (Tok == "uxtb" || Tok == "uxth")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00004749 AArch64Operand &Op = static_cast<AArch64Operand &>(*Operands[1]);
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00004750 if (Op.isScalarReg() &&
Tim Northover3b0846e2014-05-24 12:50:23 +00004751 AArch64MCRegisterClasses[AArch64::GPR64allRegClassID].contains(
David Blaikie960ea3f2014-06-08 16:18:35 +00004752 Op.getReg())) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004753 // The source register can be Wn here, but the matcher expects a
4754 // GPR32. Twiddle it here if necessary.
David Blaikie960ea3f2014-06-08 16:18:35 +00004755 AArch64Operand &Op = static_cast<AArch64Operand &>(*Operands[1]);
Sander de Smalenc9b3e1c2018-01-02 13:39:44 +00004756 if (Op.isScalarReg()) {
David Blaikie960ea3f2014-06-08 16:18:35 +00004757 unsigned Reg = getWRegFromXReg(Op.getReg());
Florian Hahnc4422242017-11-07 13:07:50 +00004758 Operands[1] = AArch64Operand::CreateReg(Reg, RegKind::Scalar,
4759 Op.getStartLoc(),
David Blaikie960ea3f2014-06-08 16:18:35 +00004760 Op.getEndLoc(), getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00004761 }
4762 }
4763 }
4764
Tim Northover3b0846e2014-05-24 12:50:23 +00004765 MCInst Inst;
4766 // First try to match against the secondary set of tables containing the
4767 // short-form NEON instructions (e.g. "fadd.2s v0, v1, v2").
4768 unsigned MatchResult =
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00004769 MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm, 1);
Tim Northover3b0846e2014-05-24 12:50:23 +00004770
4771 // If that fails, try against the alternate table containing long-form NEON:
4772 // "fadd v0.2s, v1.2s, v2.2s"
Ahmed Bougacha9e00ec62015-08-19 17:40:19 +00004773 if (MatchResult != Match_Success) {
4774 // But first, save the short-form match result: we can use it in case the
4775 // long-form match also fails.
4776 auto ShortFormNEONErrorInfo = ErrorInfo;
4777 auto ShortFormNEONMatchResult = MatchResult;
4778
Tim Northover3b0846e2014-05-24 12:50:23 +00004779 MatchResult =
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00004780 MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm, 0);
Tim Northover3b0846e2014-05-24 12:50:23 +00004781
Ahmed Bougacha9e00ec62015-08-19 17:40:19 +00004782 // Now, both matches failed, and the long-form match failed on the mnemonic
4783 // suffix token operand. The short-form match failure is probably more
4784 // relevant: use it instead.
4785 if (MatchResult == Match_InvalidOperand && ErrorInfo == 1 &&
Akira Hatanaka5a4e4f82015-10-13 18:55:34 +00004786 Operands.size() > 1 && ((AArch64Operand &)*Operands[1]).isToken() &&
Ahmed Bougacha9e00ec62015-08-19 17:40:19 +00004787 ((AArch64Operand &)*Operands[1]).isTokenSuffix()) {
4788 MatchResult = ShortFormNEONMatchResult;
4789 ErrorInfo = ShortFormNEONErrorInfo;
4790 }
4791 }
4792
Tim Northover3b0846e2014-05-24 12:50:23 +00004793 switch (MatchResult) {
4794 case Match_Success: {
4795 // Perform range checking and other semantic validations
4796 SmallVector<SMLoc, 8> OperandLocs;
4797 NumOperands = Operands.size();
4798 for (unsigned i = 1; i < NumOperands; ++i)
4799 OperandLocs.push_back(Operands[i]->getStartLoc());
Sander de Smalen9b333092018-07-30 15:42:46 +00004800 if (validateInstruction(Inst, IDLoc, OperandLocs))
Tim Northover3b0846e2014-05-24 12:50:23 +00004801 return true;
4802
4803 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00004804 Out.EmitInstruction(Inst, getSTI());
Tim Northover3b0846e2014-05-24 12:50:23 +00004805 return false;
4806 }
4807 case Match_MissingFeature: {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00004808 assert(ErrorInfo && "Unknown missing feature!");
Tim Northover3b0846e2014-05-24 12:50:23 +00004809 // Special case the error message for the very common case where only
4810 // a single subtarget feature is missing (neon, e.g.).
4811 std::string Msg = "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00004812 uint64_t Mask = 1;
4813 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
4814 if (ErrorInfo & Mask) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004815 Msg += " ";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00004816 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
Tim Northover3b0846e2014-05-24 12:50:23 +00004817 }
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00004818 Mask <<= 1;
Tim Northover3b0846e2014-05-24 12:50:23 +00004819 }
4820 return Error(IDLoc, Msg);
4821 }
4822 case Match_MnemonicFail:
Sander de Smalen0325e302018-07-02 07:34:52 +00004823 return showMatchError(IDLoc, MatchResult, ErrorInfo, Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +00004824 case Match_InvalidOperand: {
4825 SMLoc ErrorLoc = IDLoc;
Ahmed Bougacha80e4ac82015-08-13 21:09:13 +00004826
Tim Northover26bb14e2014-08-18 11:49:42 +00004827 if (ErrorInfo != ~0ULL) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004828 if (ErrorInfo >= Operands.size())
Nirav Davee833c6c2016-11-08 18:31:04 +00004829 return Error(IDLoc, "too few operands for instruction",
4830 SMRange(IDLoc, getTok().getLoc()));
Tim Northover3b0846e2014-05-24 12:50:23 +00004831
David Blaikie960ea3f2014-06-08 16:18:35 +00004832 ErrorLoc = ((AArch64Operand &)*Operands[ErrorInfo]).getStartLoc();
Tim Northover3b0846e2014-05-24 12:50:23 +00004833 if (ErrorLoc == SMLoc())
4834 ErrorLoc = IDLoc;
4835 }
4836 // If the match failed on a suffix token operand, tweak the diagnostic
4837 // accordingly.
David Blaikie960ea3f2014-06-08 16:18:35 +00004838 if (((AArch64Operand &)*Operands[ErrorInfo]).isToken() &&
4839 ((AArch64Operand &)*Operands[ErrorInfo]).isTokenSuffix())
Tim Northover3b0846e2014-05-24 12:50:23 +00004840 MatchResult = Match_InvalidSuffix;
4841
Sander de Smalen0325e302018-07-02 07:34:52 +00004842 return showMatchError(ErrorLoc, MatchResult, ErrorInfo, Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +00004843 }
Sander de Smalen886510f2018-01-10 10:10:56 +00004844 case Match_InvalidTiedOperand:
Tim Northover3b0846e2014-05-24 12:50:23 +00004845 case Match_InvalidMemoryIndexed1:
4846 case Match_InvalidMemoryIndexed2:
4847 case Match_InvalidMemoryIndexed4:
4848 case Match_InvalidMemoryIndexed8:
4849 case Match_InvalidMemoryIndexed16:
4850 case Match_InvalidCondCode:
4851 case Match_AddSubRegExtendSmall:
4852 case Match_AddSubRegExtendLarge:
4853 case Match_AddSubSecondSource:
4854 case Match_LogicalSecondSource:
4855 case Match_AddSubRegShift32:
4856 case Match_AddSubRegShift64:
4857 case Match_InvalidMovImm32Shift:
4858 case Match_InvalidMovImm64Shift:
4859 case Match_InvalidFPImm:
4860 case Match_InvalidMemoryWExtend8:
4861 case Match_InvalidMemoryWExtend16:
4862 case Match_InvalidMemoryWExtend32:
4863 case Match_InvalidMemoryWExtend64:
4864 case Match_InvalidMemoryWExtend128:
4865 case Match_InvalidMemoryXExtend8:
4866 case Match_InvalidMemoryXExtend16:
4867 case Match_InvalidMemoryXExtend32:
4868 case Match_InvalidMemoryXExtend64:
4869 case Match_InvalidMemoryXExtend128:
Sander de Smalen5c625982018-04-13 12:56:14 +00004870 case Match_InvalidMemoryIndexed1SImm4:
Sander de Smalenf836af82018-04-16 07:09:29 +00004871 case Match_InvalidMemoryIndexed2SImm4:
Sander de Smalend239eb32018-04-16 10:10:48 +00004872 case Match_InvalidMemoryIndexed3SImm4:
Sander de Smalen7a210db2018-04-16 10:46:18 +00004873 case Match_InvalidMemoryIndexed4SImm4:
Sander de Smalen67f91542018-05-16 07:50:09 +00004874 case Match_InvalidMemoryIndexed1SImm6:
Sander de Smalenc1e44bd2018-05-02 08:49:08 +00004875 case Match_InvalidMemoryIndexed16SImm4:
Tim Northover3b0846e2014-05-24 12:50:23 +00004876 case Match_InvalidMemoryIndexed4SImm7:
4877 case Match_InvalidMemoryIndexed8SImm7:
4878 case Match_InvalidMemoryIndexed16SImm7:
Sander de Smalen50ded902018-04-29 17:33:38 +00004879 case Match_InvalidMemoryIndexed8UImm5:
4880 case Match_InvalidMemoryIndexed4UImm5:
4881 case Match_InvalidMemoryIndexed2UImm5:
Sander de Smalend8e76492018-05-08 10:46:55 +00004882 case Match_InvalidMemoryIndexed1UImm6:
4883 case Match_InvalidMemoryIndexed2UImm6:
4884 case Match_InvalidMemoryIndexed4UImm6:
4885 case Match_InvalidMemoryIndexed8UImm6:
Sander de Smalen5c625982018-04-13 12:56:14 +00004886 case Match_InvalidMemoryIndexedSImm6:
Sander de Smalen30fda452018-04-10 07:01:53 +00004887 case Match_InvalidMemoryIndexedSImm5:
Sander de Smalen592718f2018-07-05 07:54:10 +00004888 case Match_InvalidMemoryIndexedSImm8:
Tim Northover3b0846e2014-05-24 12:50:23 +00004889 case Match_InvalidMemoryIndexedSImm9:
Sander de Smalenafe1ee22018-04-29 18:18:21 +00004890 case Match_InvalidMemoryIndexed8SImm10:
Alexandros Lamprineas1bab1912015-10-05 13:42:31 +00004891 case Match_InvalidImm0_1:
Tim Northover3b0846e2014-05-24 12:50:23 +00004892 case Match_InvalidImm0_7:
4893 case Match_InvalidImm0_15:
4894 case Match_InvalidImm0_31:
4895 case Match_InvalidImm0_63:
4896 case Match_InvalidImm0_127:
Sjoerd Meijercb2d9502017-02-16 15:52:22 +00004897 case Match_InvalidImm0_255:
Tim Northover3b0846e2014-05-24 12:50:23 +00004898 case Match_InvalidImm0_65535:
4899 case Match_InvalidImm1_8:
4900 case Match_InvalidImm1_16:
4901 case Match_InvalidImm1_32:
4902 case Match_InvalidImm1_64:
Sander de Smalen98686c62018-05-29 10:39:49 +00004903 case Match_InvalidSVEAddSubImm8:
4904 case Match_InvalidSVEAddSubImm16:
4905 case Match_InvalidSVEAddSubImm32:
4906 case Match_InvalidSVEAddSubImm64:
Sander de Smalen62770792018-05-25 09:47:52 +00004907 case Match_InvalidSVECpyImm8:
4908 case Match_InvalidSVECpyImm16:
4909 case Match_InvalidSVECpyImm32:
4910 case Match_InvalidSVECpyImm64:
Sander de Smalenc33d6682018-06-04 06:40:55 +00004911 case Match_InvalidIndexRange1_1:
4912 case Match_InvalidIndexRange0_15:
4913 case Match_InvalidIndexRange0_7:
4914 case Match_InvalidIndexRange0_3:
4915 case Match_InvalidIndexRange0_1:
4916 case Match_InvalidSVEIndexRange0_63:
4917 case Match_InvalidSVEIndexRange0_31:
4918 case Match_InvalidSVEIndexRange0_15:
4919 case Match_InvalidSVEIndexRange0_7:
4920 case Match_InvalidSVEIndexRange0_3:
Tim Northover3b0846e2014-05-24 12:50:23 +00004921 case Match_InvalidLabel:
Sam Parker5f934642017-08-31 09:27:04 +00004922 case Match_InvalidComplexRotationEven:
4923 case Match_InvalidComplexRotationOdd:
Sander de Smalen367694b2018-04-20 08:54:49 +00004924 case Match_InvalidGPR64shifted8:
4925 case Match_InvalidGPR64shifted16:
4926 case Match_InvalidGPR64shifted32:
4927 case Match_InvalidGPR64shifted64:
4928 case Match_InvalidGPR64NoXZRshifted8:
4929 case Match_InvalidGPR64NoXZRshifted16:
4930 case Match_InvalidGPR64NoXZRshifted32:
4931 case Match_InvalidGPR64NoXZRshifted64:
Sander de Smaleneb896b12018-04-25 09:26:47 +00004932 case Match_InvalidZPR32UXTW8:
4933 case Match_InvalidZPR32UXTW16:
4934 case Match_InvalidZPR32UXTW32:
4935 case Match_InvalidZPR32UXTW64:
4936 case Match_InvalidZPR32SXTW8:
4937 case Match_InvalidZPR32SXTW16:
4938 case Match_InvalidZPR32SXTW32:
4939 case Match_InvalidZPR32SXTW64:
4940 case Match_InvalidZPR64UXTW8:
4941 case Match_InvalidZPR64SXTW8:
4942 case Match_InvalidZPR64UXTW16:
4943 case Match_InvalidZPR64SXTW16:
4944 case Match_InvalidZPR64UXTW32:
4945 case Match_InvalidZPR64SXTW32:
4946 case Match_InvalidZPR64UXTW64:
4947 case Match_InvalidZPR64SXTW64:
Sander de Smalenc69944c2018-07-09 09:58:24 +00004948 case Match_InvalidZPR32LSL8:
4949 case Match_InvalidZPR32LSL16:
4950 case Match_InvalidZPR32LSL32:
4951 case Match_InvalidZPR32LSL64:
Sander de Smaleneb896b12018-04-25 09:26:47 +00004952 case Match_InvalidZPR64LSL8:
4953 case Match_InvalidZPR64LSL16:
4954 case Match_InvalidZPR64LSL32:
4955 case Match_InvalidZPR64LSL64:
Sander de Smalen22176a22018-05-16 15:45:17 +00004956 case Match_InvalidZPR0:
4957 case Match_InvalidZPR8:
4958 case Match_InvalidZPR16:
4959 case Match_InvalidZPR32:
4960 case Match_InvalidZPR64:
4961 case Match_InvalidZPR128:
Sander de Smalen8cd1f532018-07-03 15:31:04 +00004962 case Match_InvalidZPR_3b8:
4963 case Match_InvalidZPR_3b16:
4964 case Match_InvalidZPR_3b32:
4965 case Match_InvalidZPR_4b16:
4966 case Match_InvalidZPR_4b32:
4967 case Match_InvalidZPR_4b64:
Sander de Smalencd6be962017-12-20 11:02:42 +00004968 case Match_InvalidSVEPredicateAnyReg:
Sander de Smalen7ab96f52018-01-22 15:29:19 +00004969 case Match_InvalidSVEPattern:
Sander de Smalencd6be962017-12-20 11:02:42 +00004970 case Match_InvalidSVEPredicateBReg:
4971 case Match_InvalidSVEPredicateHReg:
4972 case Match_InvalidSVEPredicateSReg:
4973 case Match_InvalidSVEPredicateDReg:
Sander de Smalendc5e0812018-01-03 10:15:46 +00004974 case Match_InvalidSVEPredicate3bAnyReg:
4975 case Match_InvalidSVEPredicate3bBReg:
4976 case Match_InvalidSVEPredicate3bHReg:
4977 case Match_InvalidSVEPredicate3bSReg:
4978 case Match_InvalidSVEPredicate3bDReg:
Sander de Smalen5eb51d72018-06-15 13:57:51 +00004979 case Match_InvalidSVEExactFPImmOperandHalfOne:
4980 case Match_InvalidSVEExactFPImmOperandHalfTwo:
4981 case Match_InvalidSVEExactFPImmOperandZeroOne:
Tim Northover3b0846e2014-05-24 12:50:23 +00004982 case Match_MSR:
4983 case Match_MRS: {
Artyom Skrobov7e9e31e2014-05-29 11:26:15 +00004984 if (ErrorInfo >= Operands.size())
Nirav Davee833c6c2016-11-08 18:31:04 +00004985 return Error(IDLoc, "too few operands for instruction", SMRange(IDLoc, (*Operands.back()).getEndLoc()));
Tim Northover3b0846e2014-05-24 12:50:23 +00004986 // Any time we get here, there's nothing fancy to do. Just get the
4987 // operand SMLoc and display the diagnostic.
David Blaikie960ea3f2014-06-08 16:18:35 +00004988 SMLoc ErrorLoc = ((AArch64Operand &)*Operands[ErrorInfo]).getStartLoc();
Tim Northover3b0846e2014-05-24 12:50:23 +00004989 if (ErrorLoc == SMLoc())
4990 ErrorLoc = IDLoc;
Sander de Smalen0325e302018-07-02 07:34:52 +00004991 return showMatchError(ErrorLoc, MatchResult, ErrorInfo, Operands);
Tim Northover3b0846e2014-05-24 12:50:23 +00004992 }
4993 }
4994
4995 llvm_unreachable("Implement any new match types added!");
Tim Northover3b0846e2014-05-24 12:50:23 +00004996}
4997
4998/// ParseDirective parses the arm specific directives
4999bool AArch64AsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005000 const MCObjectFileInfo::Environment Format =
5001 getContext().getObjectFileInfo()->getObjectFileType();
5002 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Chad Rosierdcd2a302014-10-22 20:35:57 +00005003
Tim Northover3b0846e2014-05-24 12:50:23 +00005004 StringRef IDVal = DirectiveID.getIdentifier();
5005 SMLoc Loc = DirectiveID.getLoc();
Saleem Abdulrasool6c19ffc2016-06-09 02:56:40 +00005006 if (IDVal == ".arch")
Nirav Davee833c6c2016-11-08 18:31:04 +00005007 parseDirectiveArch(Loc);
5008 else if (IDVal == ".cpu")
5009 parseDirectiveCPU(Loc);
Nirav Davee833c6c2016-11-08 18:31:04 +00005010 else if (IDVal == ".tlsdesccall")
5011 parseDirectiveTLSDescCall(Loc);
5012 else if (IDVal == ".ltorg" || IDVal == ".pool")
5013 parseDirectiveLtorg(Loc);
5014 else if (IDVal == ".unreq")
5015 parseDirectiveUnreq(Loc);
Martin Storsjo3e3d39d2018-07-31 09:26:52 +00005016 else if (IDVal == ".inst")
5017 parseDirectiveInst(Loc);
Luke Cheesemanf6844b32018-09-27 10:39:20 +00005018 else if (IDVal == ".cfi_negate_ra_state")
5019 parseDirectiveCFINegateRAState();
Martin Storsjod4590c32018-08-01 06:50:18 +00005020 else if (IsMachO) {
5021 if (IDVal == MCLOHDirectiveName())
5022 parseDirectiveLOH(IDVal, Loc);
5023 else
5024 return true;
5025 } else
Nirav Davee833c6c2016-11-08 18:31:04 +00005026 return true;
5027 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00005028}
5029
Sjoerd Meijerdc198342018-07-26 07:13:59 +00005030static void ExpandCryptoAEK(AArch64::ArchKind ArchKind,
5031 SmallVector<StringRef, 4> &RequestedExtensions) {
5032 const bool NoCrypto =
5033 (std::find(RequestedExtensions.begin(), RequestedExtensions.end(),
5034 "nocrypto") != std::end(RequestedExtensions));
5035 const bool Crypto =
5036 (std::find(RequestedExtensions.begin(), RequestedExtensions.end(),
5037 "crypto") != std::end(RequestedExtensions));
5038
5039 if (!NoCrypto && Crypto) {
5040 switch (ArchKind) {
5041 default:
5042 // Map 'generic' (and others) to sha2 and aes, because
5043 // that was the traditional meaning of crypto.
5044 case AArch64::ArchKind::ARMV8_1A:
5045 case AArch64::ArchKind::ARMV8_2A:
5046 case AArch64::ArchKind::ARMV8_3A:
5047 RequestedExtensions.push_back("sha2");
5048 RequestedExtensions.push_back("aes");
5049 break;
5050 case AArch64::ArchKind::ARMV8_4A:
Oliver Stannard7c3c4ba2018-09-26 12:48:21 +00005051 case AArch64::ArchKind::ARMV8_5A:
Sjoerd Meijerdc198342018-07-26 07:13:59 +00005052 RequestedExtensions.push_back("sm4");
5053 RequestedExtensions.push_back("sha3");
5054 RequestedExtensions.push_back("sha2");
5055 RequestedExtensions.push_back("aes");
5056 break;
5057 }
5058 } else if (NoCrypto) {
5059 switch (ArchKind) {
5060 default:
5061 // Map 'generic' (and others) to sha2 and aes, because
5062 // that was the traditional meaning of crypto.
5063 case AArch64::ArchKind::ARMV8_1A:
5064 case AArch64::ArchKind::ARMV8_2A:
5065 case AArch64::ArchKind::ARMV8_3A:
5066 RequestedExtensions.push_back("nosha2");
5067 RequestedExtensions.push_back("noaes");
5068 break;
5069 case AArch64::ArchKind::ARMV8_4A:
Oliver Stannard7c3c4ba2018-09-26 12:48:21 +00005070 case AArch64::ArchKind::ARMV8_5A:
Sjoerd Meijerdc198342018-07-26 07:13:59 +00005071 RequestedExtensions.push_back("nosm4");
5072 RequestedExtensions.push_back("nosha3");
5073 RequestedExtensions.push_back("nosha2");
5074 RequestedExtensions.push_back("noaes");
5075 break;
5076 }
5077 }
5078}
5079
Saleem Abdulrasool6c19ffc2016-06-09 02:56:40 +00005080/// parseDirectiveArch
5081/// ::= .arch token
5082bool AArch64AsmParser::parseDirectiveArch(SMLoc L) {
5083 SMLoc ArchLoc = getLoc();
5084
5085 StringRef Arch, ExtensionString;
5086 std::tie(Arch, ExtensionString) =
5087 getParser().parseStringToEndOfStatement().trim().split('+');
5088
Florian Hahn67ddd1d2017-07-27 16:27:56 +00005089 AArch64::ArchKind ID = AArch64::parseArch(Arch);
5090 if (ID == AArch64::ArchKind::INVALID)
Nirav Davee833c6c2016-11-08 18:31:04 +00005091 return Error(ArchLoc, "unknown arch name");
5092
5093 if (parseToken(AsmToken::EndOfStatement))
5094 return true;
Saleem Abdulrasool6c19ffc2016-06-09 02:56:40 +00005095
Eric Christopher98ddbdb2016-09-08 17:27:03 +00005096 // Get the architecture and extension features.
Mehdi Aminia0016ec2016-10-07 08:37:29 +00005097 std::vector<StringRef> AArch64Features;
Eric Christopher98ddbdb2016-09-08 17:27:03 +00005098 AArch64::getArchFeatures(ID, AArch64Features);
5099 AArch64::getExtensionFeatures(AArch64::getDefaultExtensions("generic", ID),
5100 AArch64Features);
Saleem Abdulrasool6c19ffc2016-06-09 02:56:40 +00005101
Eric Christopher98ddbdb2016-09-08 17:27:03 +00005102 MCSubtargetInfo &STI = copySTI();
5103 std::vector<std::string> ArchFeatures(AArch64Features.begin(), AArch64Features.end());
5104 STI.setDefaultFeatures("generic", join(ArchFeatures.begin(), ArchFeatures.end(), ","));
5105
5106 SmallVector<StringRef, 4> RequestedExtensions;
5107 if (!ExtensionString.empty())
5108 ExtensionString.split(RequestedExtensions, '+');
5109
Sjoerd Meijerdc198342018-07-26 07:13:59 +00005110 ExpandCryptoAEK(ID, RequestedExtensions);
5111
Eric Christopher98ddbdb2016-09-08 17:27:03 +00005112 FeatureBitset Features = STI.getFeatureBits();
5113 for (auto Name : RequestedExtensions) {
5114 bool EnableFeature = true;
5115
5116 if (Name.startswith_lower("no")) {
5117 EnableFeature = false;
5118 Name = Name.substr(2);
5119 }
5120
5121 for (const auto &Extension : ExtensionMap) {
5122 if (Extension.Name != Name)
5123 continue;
5124
5125 if (Extension.Features.none())
5126 report_fatal_error("unsupported architectural extension: " + Name);
5127
5128 FeatureBitset ToggleFeatures = EnableFeature
5129 ? (~Features & Extension.Features)
5130 : ( Features & Extension.Features);
5131 uint64_t Features =
5132 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
5133 setAvailableFeatures(Features);
5134 break;
5135 }
5136 }
Saleem Abdulrasool6c19ffc2016-06-09 02:56:40 +00005137 return false;
5138}
5139
Tim Northover8b96c7e2017-05-15 19:42:15 +00005140static SMLoc incrementLoc(SMLoc L, int Offset) {
5141 return SMLoc::getFromPointer(L.getPointer() + Offset);
5142}
5143
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005144/// parseDirectiveCPU
5145/// ::= .cpu id
5146bool AArch64AsmParser::parseDirectiveCPU(SMLoc L) {
Tim Northover8b96c7e2017-05-15 19:42:15 +00005147 SMLoc CurLoc = getLoc();
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005148
5149 StringRef CPU, ExtensionString;
5150 std::tie(CPU, ExtensionString) =
5151 getParser().parseStringToEndOfStatement().trim().split('+');
5152
Nirav Davee833c6c2016-11-08 18:31:04 +00005153 if (parseToken(AsmToken::EndOfStatement))
5154 return true;
5155
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005156 SmallVector<StringRef, 4> RequestedExtensions;
5157 if (!ExtensionString.empty())
5158 ExtensionString.split(RequestedExtensions, '+');
5159
5160 // FIXME This is using tablegen data, but should be moved to ARMTargetParser
5161 // once that is tablegen'ed
5162 if (!getSTI().isCPUStringValid(CPU)) {
Tim Northover8b96c7e2017-05-15 19:42:15 +00005163 Error(CurLoc, "unknown CPU name");
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005164 return false;
5165 }
5166
5167 MCSubtargetInfo &STI = copySTI();
5168 STI.setDefaultFeatures(CPU, "");
Tim Northover8b96c7e2017-05-15 19:42:15 +00005169 CurLoc = incrementLoc(CurLoc, CPU.size());
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005170
Sjoerd Meijerdc198342018-07-26 07:13:59 +00005171 ExpandCryptoAEK(llvm::AArch64::getCPUArchKind(CPU), RequestedExtensions);
5172
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005173 FeatureBitset Features = STI.getFeatureBits();
5174 for (auto Name : RequestedExtensions) {
Tim Northover8b96c7e2017-05-15 19:42:15 +00005175 // Advance source location past '+'.
5176 CurLoc = incrementLoc(CurLoc, 1);
5177
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005178 bool EnableFeature = true;
5179
5180 if (Name.startswith_lower("no")) {
5181 EnableFeature = false;
5182 Name = Name.substr(2);
5183 }
5184
Tim Northover8b96c7e2017-05-15 19:42:15 +00005185 bool FoundExtension = false;
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005186 for (const auto &Extension : ExtensionMap) {
5187 if (Extension.Name != Name)
5188 continue;
5189
5190 if (Extension.Features.none())
5191 report_fatal_error("unsupported architectural extension: " + Name);
5192
5193 FeatureBitset ToggleFeatures = EnableFeature
5194 ? (~Features & Extension.Features)
5195 : ( Features & Extension.Features);
5196 uint64_t Features =
5197 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
5198 setAvailableFeatures(Features);
Tim Northover8b96c7e2017-05-15 19:42:15 +00005199 FoundExtension = true;
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005200
5201 break;
5202 }
Tim Northover8b96c7e2017-05-15 19:42:15 +00005203
5204 if (!FoundExtension)
5205 Error(CurLoc, "unsupported architectural extension");
5206
5207 CurLoc = incrementLoc(CurLoc, Name.size());
Saleem Abdulrasool85b436392016-04-02 19:29:52 +00005208 }
5209 return false;
5210}
5211
Chad Rosierdcd2a302014-10-22 20:35:57 +00005212/// parseDirectiveInst
5213/// ::= .inst opcode [, ...]
5214bool AArch64AsmParser::parseDirectiveInst(SMLoc Loc) {
Nirav Davee833c6c2016-11-08 18:31:04 +00005215 if (getLexer().is(AsmToken::EndOfStatement))
5216 return Error(Loc, "expected expression following '.inst' directive");
Chad Rosierdcd2a302014-10-22 20:35:57 +00005217
Nirav Davee833c6c2016-11-08 18:31:04 +00005218 auto parseOp = [&]() -> bool {
5219 SMLoc L = getLoc();
Chad Rosierdcd2a302014-10-22 20:35:57 +00005220 const MCExpr *Expr;
Nirav Davee833c6c2016-11-08 18:31:04 +00005221 if (check(getParser().parseExpression(Expr), L, "expected expression"))
5222 return true;
Chad Rosierdcd2a302014-10-22 20:35:57 +00005223 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Nirav Davee833c6c2016-11-08 18:31:04 +00005224 if (check(!Value, L, "expected constant expression"))
5225 return true;
Chad Rosierdcd2a302014-10-22 20:35:57 +00005226 getTargetStreamer().emitInst(Value->getValue());
Nirav Davee833c6c2016-11-08 18:31:04 +00005227 return false;
5228 };
Chad Rosierdcd2a302014-10-22 20:35:57 +00005229
Nirav Davee833c6c2016-11-08 18:31:04 +00005230 if (parseMany(parseOp))
5231 return addErrorSuffix(" in '.inst' directive");
Chad Rosierdcd2a302014-10-22 20:35:57 +00005232 return false;
5233}
5234
Tim Northover3b0846e2014-05-24 12:50:23 +00005235// parseDirectiveTLSDescCall:
5236// ::= .tlsdesccall symbol
5237bool AArch64AsmParser::parseDirectiveTLSDescCall(SMLoc L) {
5238 StringRef Name;
Nirav Davee833c6c2016-11-08 18:31:04 +00005239 if (check(getParser().parseIdentifier(Name), L,
5240 "expected symbol after directive") ||
5241 parseToken(AsmToken::EndOfStatement))
5242 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00005243
Jim Grosbach6f482002015-05-18 18:43:14 +00005244 MCSymbol *Sym = getContext().getOrCreateSymbol(Name);
Jim Grosbach13760bd2015-05-30 01:25:56 +00005245 const MCExpr *Expr = MCSymbolRefExpr::create(Sym, getContext());
5246 Expr = AArch64MCExpr::create(Expr, AArch64MCExpr::VK_TLSDESC, getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00005247
5248 MCInst Inst;
5249 Inst.setOpcode(AArch64::TLSDESCCALL);
Jim Grosbache9119e42015-05-13 18:37:00 +00005250 Inst.addOperand(MCOperand::createExpr(Expr));
Tim Northover3b0846e2014-05-24 12:50:23 +00005251
Akira Hatanakabd9fc282015-11-14 05:20:05 +00005252 getParser().getStreamer().EmitInstruction(Inst, getSTI());
Tim Northover3b0846e2014-05-24 12:50:23 +00005253 return false;
5254}
5255
5256/// ::= .loh <lohName | lohId> label1, ..., labelN
5257/// The number of arguments depends on the loh identifier.
5258bool AArch64AsmParser::parseDirectiveLOH(StringRef IDVal, SMLoc Loc) {
Tim Northover3b0846e2014-05-24 12:50:23 +00005259 MCLOHType Kind;
5260 if (getParser().getTok().isNot(AsmToken::Identifier)) {
5261 if (getParser().getTok().isNot(AsmToken::Integer))
5262 return TokError("expected an identifier or a number in directive");
5263 // We successfully get a numeric value for the identifier.
5264 // Check if it is valid.
5265 int64_t Id = getParser().getTok().getIntVal();
Nirav Davee833c6c2016-11-08 18:31:04 +00005266 if (Id <= -1U && !isValidMCLOHType(Id))
5267 return TokError("invalid numeric identifier in directive");
Alexey Samsonov700964e2014-08-29 22:34:28 +00005268 Kind = (MCLOHType)Id;
Tim Northover3b0846e2014-05-24 12:50:23 +00005269 } else {
5270 StringRef Name = getTok().getIdentifier();
5271 // We successfully parse an identifier.
5272 // Check if it is a recognized one.
5273 int Id = MCLOHNameToId(Name);
5274
5275 if (Id == -1)
5276 return TokError("invalid identifier in directive");
5277 Kind = (MCLOHType)Id;
5278 }
5279 // Consume the identifier.
5280 Lex();
5281 // Get the number of arguments of this LOH.
5282 int NbArgs = MCLOHIdToNbArgs(Kind);
5283
5284 assert(NbArgs != -1 && "Invalid number of arguments");
5285
5286 SmallVector<MCSymbol *, 3> Args;
5287 for (int Idx = 0; Idx < NbArgs; ++Idx) {
5288 StringRef Name;
5289 if (getParser().parseIdentifier(Name))
5290 return TokError("expected identifier in directive");
Jim Grosbach6f482002015-05-18 18:43:14 +00005291 Args.push_back(getContext().getOrCreateSymbol(Name));
Tim Northover3b0846e2014-05-24 12:50:23 +00005292
5293 if (Idx + 1 == NbArgs)
5294 break;
Nirav Davee833c6c2016-11-08 18:31:04 +00005295 if (parseToken(AsmToken::Comma,
5296 "unexpected token in '" + Twine(IDVal) + "' directive"))
5297 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00005298 }
Nirav Davee833c6c2016-11-08 18:31:04 +00005299 if (parseToken(AsmToken::EndOfStatement,
5300 "unexpected token in '" + Twine(IDVal) + "' directive"))
5301 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +00005302
5303 getStreamer().EmitLOHDirective((MCLOHType)Kind, Args);
5304 return false;
5305}
5306
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00005307/// parseDirectiveLtorg
5308/// ::= .ltorg | .pool
5309bool AArch64AsmParser::parseDirectiveLtorg(SMLoc L) {
Nirav Davee833c6c2016-11-08 18:31:04 +00005310 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
5311 return true;
Weiming Zhaob1d4dbd2014-06-24 16:21:38 +00005312 getTargetStreamer().emitCurrentConstantPool();
5313 return false;
5314}
5315
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005316/// parseDirectiveReq
5317/// ::= name .req registername
5318bool AArch64AsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005319 MCAsmParser &Parser = getParser();
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005320 Parser.Lex(); // Eat the '.req' token.
5321 SMLoc SRegLoc = getLoc();
Florian Hahnc4422242017-11-07 13:07:50 +00005322 RegKind RegisterKind = RegKind::Scalar;
Sander de Smalen50d87022018-04-19 07:35:08 +00005323 unsigned RegNum;
5324 OperandMatchResultTy ParseRes = tryParseScalarRegister(RegNum);
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005325
Sander de Smalen50d87022018-04-19 07:35:08 +00005326 if (ParseRes != MatchOperand_Success) {
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005327 StringRef Kind;
Florian Hahnc4422242017-11-07 13:07:50 +00005328 RegisterKind = RegKind::NeonVector;
Sander de Smalen50d87022018-04-19 07:35:08 +00005329 ParseRes = tryParseVectorRegister(RegNum, Kind, RegKind::NeonVector);
Sander de Smalen73937b72018-04-11 07:36:10 +00005330
Sander de Smalen50d87022018-04-19 07:35:08 +00005331 if (ParseRes == MatchOperand_ParseFail)
Sander de Smalen73937b72018-04-11 07:36:10 +00005332 return true;
5333
Sander de Smalen50d87022018-04-19 07:35:08 +00005334 if (ParseRes == MatchOperand_Success && !Kind.empty())
Nirav Dave2364748a2016-09-16 18:30:20 +00005335 return Error(SRegLoc, "vector register without type specifier expected");
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005336 }
5337
Sander de Smalen50d87022018-04-19 07:35:08 +00005338 if (ParseRes != MatchOperand_Success) {
Florian Hahn91f11e52017-11-07 16:45:48 +00005339 StringRef Kind;
5340 RegisterKind = RegKind::SVEDataVector;
Sander de Smalen50d87022018-04-19 07:35:08 +00005341 ParseRes =
Sander de Smalen73937b72018-04-11 07:36:10 +00005342 tryParseVectorRegister(RegNum, Kind, RegKind::SVEDataVector);
Sander de Smalen8e607342017-11-15 15:44:43 +00005343
Sander de Smalen50d87022018-04-19 07:35:08 +00005344 if (ParseRes == MatchOperand_ParseFail)
Sander de Smalen8e607342017-11-15 15:44:43 +00005345 return true;
5346
Sander de Smalen50d87022018-04-19 07:35:08 +00005347 if (ParseRes == MatchOperand_Success && !Kind.empty())
Sander de Smalen8e607342017-11-15 15:44:43 +00005348 return Error(SRegLoc,
5349 "sve vector register without type specifier expected");
Florian Hahn91f11e52017-11-07 16:45:48 +00005350 }
5351
Sander de Smalen50d87022018-04-19 07:35:08 +00005352 if (ParseRes != MatchOperand_Success) {
Sander de Smalencd6be962017-12-20 11:02:42 +00005353 StringRef Kind;
5354 RegisterKind = RegKind::SVEPredicateVector;
Sander de Smalen50d87022018-04-19 07:35:08 +00005355 ParseRes = tryParseVectorRegister(RegNum, Kind, RegKind::SVEPredicateVector);
Sander de Smalencd6be962017-12-20 11:02:42 +00005356
Sander de Smalen50d87022018-04-19 07:35:08 +00005357 if (ParseRes == MatchOperand_ParseFail)
Sander de Smalencd6be962017-12-20 11:02:42 +00005358 return true;
5359
Sander de Smalen50d87022018-04-19 07:35:08 +00005360 if (ParseRes == MatchOperand_Success && !Kind.empty())
Sander de Smalencd6be962017-12-20 11:02:42 +00005361 return Error(SRegLoc,
5362 "sve predicate register without type specifier expected");
5363 }
5364
Sander de Smalen50d87022018-04-19 07:35:08 +00005365 if (ParseRes != MatchOperand_Success)
Nirav Dave2364748a2016-09-16 18:30:20 +00005366 return Error(SRegLoc, "register name or alias expected");
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005367
5368 // Shouldn't be anything else.
Nirav Davee833c6c2016-11-08 18:31:04 +00005369 if (parseToken(AsmToken::EndOfStatement,
5370 "unexpected input in .req directive"))
5371 return true;
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005372
Sander de Smalen8e607342017-11-15 15:44:43 +00005373 auto pair = std::make_pair(RegisterKind, (unsigned) RegNum);
Frederic Rissb61f01f2015-02-04 03:10:03 +00005374 if (RegisterReqs.insert(std::make_pair(Name, pair)).first->second != pair)
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005375 Warning(L, "ignoring redefinition of register alias '" + Name + "'");
5376
Nirav Dave2364748a2016-09-16 18:30:20 +00005377 return false;
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005378}
5379
5380/// parseDirectiveUneq
5381/// ::= .unreq registername
5382bool AArch64AsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005383 MCAsmParser &Parser = getParser();
Nirav Davee833c6c2016-11-08 18:31:04 +00005384 if (getTok().isNot(AsmToken::Identifier))
5385 return TokError("unexpected input in .unreq directive.");
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005386 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
5387 Parser.Lex(); // Eat the identifier.
Nirav Davee833c6c2016-11-08 18:31:04 +00005388 if (parseToken(AsmToken::EndOfStatement))
5389 return addErrorSuffix("in '.unreq' directive");
Saleem Abdulrasool2e09c512014-07-02 04:50:23 +00005390 return false;
5391}
5392
Luke Cheesemanf6844b32018-09-27 10:39:20 +00005393bool AArch64AsmParser::parseDirectiveCFINegateRAState() {
5394 if (parseToken(AsmToken::EndOfStatement, "unexpected token in directive"))
5395 return true;
5396 getStreamer().EmitCFINegateRAState();
5397 return false;
5398}
5399
Tim Northover3b0846e2014-05-24 12:50:23 +00005400bool
5401AArch64AsmParser::classifySymbolRef(const MCExpr *Expr,
5402 AArch64MCExpr::VariantKind &ELFRefKind,
5403 MCSymbolRefExpr::VariantKind &DarwinRefKind,
5404 int64_t &Addend) {
5405 ELFRefKind = AArch64MCExpr::VK_INVALID;
5406 DarwinRefKind = MCSymbolRefExpr::VK_None;
5407 Addend = 0;
5408
5409 if (const AArch64MCExpr *AE = dyn_cast<AArch64MCExpr>(Expr)) {
5410 ELFRefKind = AE->getKind();
5411 Expr = AE->getSubExpr();
5412 }
5413
5414 const MCSymbolRefExpr *SE = dyn_cast<MCSymbolRefExpr>(Expr);
5415 if (SE) {
5416 // It's a simple symbol reference with no addend.
5417 DarwinRefKind = SE->getKind();
5418 return true;
5419 }
5420
David Green85d6a552018-09-18 09:44:53 +00005421 // Check that it looks like a symbol + an addend
5422 MCValue Res;
5423 bool Relocatable = Expr->evaluateAsRelocatable(Res, nullptr, nullptr);
5424 if (!Relocatable || !Res.getSymA() || Res.getSymB())
Tim Northover3b0846e2014-05-24 12:50:23 +00005425 return false;
5426
David Green85d6a552018-09-18 09:44:53 +00005427 DarwinRefKind = Res.getSymA()->getKind();
5428 Addend = Res.getConstant();
Tim Northover3b0846e2014-05-24 12:50:23 +00005429
5430 // It's some symbol reference + a constant addend, but really
5431 // shouldn't use both Darwin and ELF syntax.
5432 return ELFRefKind == AArch64MCExpr::VK_INVALID ||
5433 DarwinRefKind == MCSymbolRefExpr::VK_None;
5434}
5435
5436/// Force static initialization.
5437extern "C" void LLVMInitializeAArch64AsmParser() {
Mehdi Aminif42454b2016-10-09 23:00:34 +00005438 RegisterMCAsmParser<AArch64AsmParser> X(getTheAArch64leTarget());
5439 RegisterMCAsmParser<AArch64AsmParser> Y(getTheAArch64beTarget());
5440 RegisterMCAsmParser<AArch64AsmParser> Z(getTheARM64Target());
Tim Northover3b0846e2014-05-24 12:50:23 +00005441}
5442
5443#define GET_REGISTER_MATCHER
5444#define GET_SUBTARGET_FEATURE_NAME
5445#define GET_MATCHER_IMPLEMENTATION
Craig Topper2a060282017-10-26 06:46:40 +00005446#define GET_MNEMONIC_SPELL_CHECKER
Tim Northover3b0846e2014-05-24 12:50:23 +00005447#include "AArch64GenAsmMatcher.inc"
5448
5449// Define this matcher function after the auto-generated include so we
5450// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00005451unsigned AArch64AsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Tim Northover3b0846e2014-05-24 12:50:23 +00005452 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005453 AArch64Operand &Op = static_cast<AArch64Operand &>(AsmOp);
Tim Northover3b0846e2014-05-24 12:50:23 +00005454 // If the kind is a token for a literal immediate, check if our asm
5455 // operand matches. This is for InstAliases which have a fixed-value
5456 // immediate in the syntax.
5457 int64_t ExpectedVal;
5458 switch (Kind) {
5459 default:
5460 return Match_InvalidOperand;
5461 case MCK__35_0:
5462 ExpectedVal = 0;
5463 break;
5464 case MCK__35_1:
5465 ExpectedVal = 1;
5466 break;
5467 case MCK__35_12:
5468 ExpectedVal = 12;
5469 break;
5470 case MCK__35_16:
5471 ExpectedVal = 16;
5472 break;
5473 case MCK__35_2:
5474 ExpectedVal = 2;
5475 break;
5476 case MCK__35_24:
5477 ExpectedVal = 24;
5478 break;
5479 case MCK__35_3:
5480 ExpectedVal = 3;
5481 break;
5482 case MCK__35_32:
5483 ExpectedVal = 32;
5484 break;
5485 case MCK__35_4:
5486 ExpectedVal = 4;
5487 break;
5488 case MCK__35_48:
5489 ExpectedVal = 48;
5490 break;
5491 case MCK__35_6:
5492 ExpectedVal = 6;
5493 break;
5494 case MCK__35_64:
5495 ExpectedVal = 64;
5496 break;
5497 case MCK__35_8:
5498 ExpectedVal = 8;
5499 break;
5500 }
David Blaikie960ea3f2014-06-08 16:18:35 +00005501 if (!Op.isImm())
Tim Northover3b0846e2014-05-24 12:50:23 +00005502 return Match_InvalidOperand;
David Blaikie960ea3f2014-06-08 16:18:35 +00005503 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Tim Northover3b0846e2014-05-24 12:50:23 +00005504 if (!CE)
5505 return Match_InvalidOperand;
5506 if (CE->getValue() == ExpectedVal)
5507 return Match_Success;
5508 return Match_InvalidOperand;
5509}
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005510
Alex Bradbury58eba092016-11-01 16:32:05 +00005511OperandMatchResultTy
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005512AArch64AsmParser::tryParseGPRSeqPair(OperandVector &Operands) {
5513
5514 SMLoc S = getLoc();
5515
5516 if (getParser().getTok().isNot(AsmToken::Identifier)) {
5517 Error(S, "expected register");
5518 return MatchOperand_ParseFail;
5519 }
5520
Sander de Smalen50d87022018-04-19 07:35:08 +00005521 unsigned FirstReg;
5522 OperandMatchResultTy Res = tryParseScalarRegister(FirstReg);
5523 if (Res != MatchOperand_Success)
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005524 return MatchOperand_ParseFail;
Sander de Smalen50d87022018-04-19 07:35:08 +00005525
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005526 const MCRegisterClass &WRegClass =
5527 AArch64MCRegisterClasses[AArch64::GPR32RegClassID];
5528 const MCRegisterClass &XRegClass =
5529 AArch64MCRegisterClasses[AArch64::GPR64RegClassID];
5530
5531 bool isXReg = XRegClass.contains(FirstReg),
5532 isWReg = WRegClass.contains(FirstReg);
5533 if (!isXReg && !isWReg) {
5534 Error(S, "expected first even register of a "
5535 "consecutive same-size even/odd register pair");
5536 return MatchOperand_ParseFail;
5537 }
5538
5539 const MCRegisterInfo *RI = getContext().getRegisterInfo();
5540 unsigned FirstEncoding = RI->getEncodingValue(FirstReg);
5541
5542 if (FirstEncoding & 0x1) {
5543 Error(S, "expected first even register of a "
5544 "consecutive same-size even/odd register pair");
5545 return MatchOperand_ParseFail;
5546 }
5547
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005548 if (getParser().getTok().isNot(AsmToken::Comma)) {
Sander de Smalen50d87022018-04-19 07:35:08 +00005549 Error(getLoc(), "expected comma");
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005550 return MatchOperand_ParseFail;
5551 }
5552 // Eat the comma
5553 getParser().Lex();
5554
5555 SMLoc E = getLoc();
Sander de Smalen50d87022018-04-19 07:35:08 +00005556 unsigned SecondReg;
5557 Res = tryParseScalarRegister(SecondReg);
5558 if (Res != MatchOperand_Success)
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005559 return MatchOperand_ParseFail;
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005560
Eugene Zelenko049b0172017-01-06 00:30:53 +00005561 if (RI->getEncodingValue(SecondReg) != FirstEncoding + 1 ||
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005562 (isXReg && !XRegClass.contains(SecondReg)) ||
5563 (isWReg && !WRegClass.contains(SecondReg))) {
5564 Error(E,"expected second odd register of a "
5565 "consecutive same-size even/odd register pair");
5566 return MatchOperand_ParseFail;
5567 }
Joel Jones504bf332016-10-24 13:37:13 +00005568
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005569 unsigned Pair = 0;
Eugene Zelenko049b0172017-01-06 00:30:53 +00005570 if (isXReg) {
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005571 Pair = RI->getMatchingSuperReg(FirstReg, AArch64::sube64,
5572 &AArch64MCRegisterClasses[AArch64::XSeqPairsClassRegClassID]);
5573 } else {
5574 Pair = RI->getMatchingSuperReg(FirstReg, AArch64::sube32,
5575 &AArch64MCRegisterClasses[AArch64::WSeqPairsClassRegClassID]);
5576 }
5577
Florian Hahnc4422242017-11-07 13:07:50 +00005578 Operands.push_back(AArch64Operand::CreateReg(Pair, RegKind::Scalar, S,
5579 getLoc(), getContext()));
Vladimir Sukharev5f6f60d2015-06-02 10:58:41 +00005580
5581 return MatchOperand_Success;
5582}
Florian Hahn91f11e52017-11-07 16:45:48 +00005583
Sander de Smaleneb896b12018-04-25 09:26:47 +00005584template <bool ParseShiftExtend, bool ParseSuffix>
Florian Hahn91f11e52017-11-07 16:45:48 +00005585OperandMatchResultTy
5586AArch64AsmParser::tryParseSVEDataVector(OperandVector &Operands) {
Florian Hahn91f11e52017-11-07 16:45:48 +00005587 const SMLoc S = getLoc();
5588 // Check for a SVE vector register specifier first.
Sander de Smalen50d87022018-04-19 07:35:08 +00005589 unsigned RegNum;
Florian Hahn91f11e52017-11-07 16:45:48 +00005590 StringRef Kind;
Florian Hahn91f11e52017-11-07 16:45:48 +00005591
Sander de Smalen8e607342017-11-15 15:44:43 +00005592 OperandMatchResultTy Res =
Sander de Smalen73937b72018-04-11 07:36:10 +00005593 tryParseVectorRegister(RegNum, Kind, RegKind::SVEDataVector);
Sander de Smalen8e607342017-11-15 15:44:43 +00005594
5595 if (Res != MatchOperand_Success)
5596 return Res;
Florian Hahn91f11e52017-11-07 16:45:48 +00005597
5598 if (ParseSuffix && Kind.empty())
5599 return MatchOperand_NoMatch;
5600
Sander de Smalen73937b72018-04-11 07:36:10 +00005601 const auto &KindRes = parseVectorKind(Kind, RegKind::SVEDataVector);
5602 if (!KindRes)
Florian Hahn91f11e52017-11-07 16:45:48 +00005603 return MatchOperand_NoMatch;
5604
Sander de Smalen73937b72018-04-11 07:36:10 +00005605 unsigned ElementWidth = KindRes->second;
Sander de Smaleneb896b12018-04-25 09:26:47 +00005606
5607 // No shift/extend is the default.
5608 if (!ParseShiftExtend || getParser().getTok().isNot(AsmToken::Comma)) {
5609 Operands.push_back(AArch64Operand::CreateVectorReg(
5610 RegNum, RegKind::SVEDataVector, ElementWidth, S, S, getContext()));
5611
Sander de Smalenc33d6682018-06-04 06:40:55 +00005612 OperandMatchResultTy Res = tryParseVectorIndex(Operands);
5613 if (Res == MatchOperand_ParseFail)
5614 return MatchOperand_ParseFail;
Sander de Smaleneb896b12018-04-25 09:26:47 +00005615 return MatchOperand_Success;
5616 }
5617
5618 // Eat the comma
5619 getParser().Lex();
5620
5621 // Match the shift
5622 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> ExtOpnd;
5623 Res = tryParseOptionalShiftExtend(ExtOpnd);
5624 if (Res != MatchOperand_Success)
5625 return Res;
5626
5627 auto Ext = static_cast<AArch64Operand *>(ExtOpnd.back().get());
Sander de Smalen73937b72018-04-11 07:36:10 +00005628 Operands.push_back(AArch64Operand::CreateVectorReg(
Sander de Smaleneb896b12018-04-25 09:26:47 +00005629 RegNum, RegKind::SVEDataVector, ElementWidth, S, Ext->getEndLoc(),
5630 getContext(), Ext->getShiftExtendType(), Ext->getShiftExtendAmount(),
5631 Ext->hasShiftExtendAmount()));
Florian Hahn91f11e52017-11-07 16:45:48 +00005632
5633 return MatchOperand_Success;
5634}
Sander de Smalen245e0e62018-01-22 10:46:00 +00005635
5636OperandMatchResultTy
5637AArch64AsmParser::tryParseSVEPattern(OperandVector &Operands) {
5638 MCAsmParser &Parser = getParser();
5639
5640 SMLoc SS = getLoc();
5641 const AsmToken &TokE = Parser.getTok();
5642 bool IsHash = TokE.is(AsmToken::Hash);
5643
5644 if (!IsHash && TokE.isNot(AsmToken::Identifier))
5645 return MatchOperand_NoMatch;
5646
5647 int64_t Pattern;
5648 if (IsHash) {
5649 Parser.Lex(); // Eat hash
5650
5651 // Parse the immediate operand.
5652 const MCExpr *ImmVal;
5653 SS = getLoc();
5654 if (Parser.parseExpression(ImmVal))
5655 return MatchOperand_ParseFail;
5656
5657 auto *MCE = dyn_cast<MCConstantExpr>(ImmVal);
5658 if (!MCE)
5659 return MatchOperand_ParseFail;
5660
5661 Pattern = MCE->getValue();
5662 } else {
5663 // Parse the pattern
5664 auto Pat = AArch64SVEPredPattern::lookupSVEPREDPATByName(TokE.getString());
5665 if (!Pat)
5666 return MatchOperand_NoMatch;
5667
5668 Parser.Lex();
5669 Pattern = Pat->Encoding;
5670 assert(Pattern >= 0 && Pattern < 32);
5671 }
5672
5673 Operands.push_back(
5674 AArch64Operand::CreateImm(MCConstantExpr::create(Pattern, getContext()),
5675 SS, getLoc(), getContext()));
5676
5677 return MatchOperand_Success;
5678}