blob: b19d5cb7714e9a85856ca773e5c60f09829e7754 [file] [log] [blame]
Chandler Carruth664e3542013-01-07 01:37:14 +00001//===-- X86TargetTransformInfo.cpp - X86 specific TTI pass ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements a TargetTransformInfo analysis pass specific to the
11/// X86 target machine. It uses the target's detailed information to provide
12/// more precise answers to certain TTI queries, while letting the target
13/// independent and default TTI implementations handle the rest.
14///
15//===----------------------------------------------------------------------===//
Alexey Bataevb271a582016-10-12 13:24:13 +000016/// About Cost Model numbers used below it's necessary to say the following:
17/// the numbers correspond to some "generic" X86 CPU instead of usage of
18/// concrete CPU model. Usually the numbers correspond to CPU where the feature
19/// apeared at the first time. For example, if we do Subtarget.hasSSE42() in
20/// the lookups below the cost is based on Nehalem as that was the first CPU
21/// to support that feature level and thus has most likely the worst case cost.
22/// Some examples of other technologies/CPUs:
23/// SSE 3 - Pentium4 / Athlon64
24/// SSE 4.1 - Penryn
25/// SSE 4.2 - Nehalem
26/// AVX - Sandy Bridge
27/// AVX2 - Haswell
28/// AVX-512 - Xeon Phi / Skylake
29/// And some examples of instruction target dependent costs (latency)
30/// divss sqrtss rsqrtss
31/// AMD K7 11-16 19 3
32/// Piledriver 9-24 13-15 5
33/// Jaguar 14 16 2
34/// Pentium II,III 18 30 2
35/// Nehalem 7-14 7-18 3
36/// Haswell 10-13 11 5
37/// TODO: Develop and implement the target dependent cost model and
38/// specialize cost numbers for different Cost Model Targets such as throughput,
39/// code size, latency and uop count.
40//===----------------------------------------------------------------------===//
Chandler Carruth664e3542013-01-07 01:37:14 +000041
Chandler Carruth93dcdc42015-01-31 11:17:59 +000042#include "X86TargetTransformInfo.h"
Chandler Carruthd3e73552013-01-07 03:08:10 +000043#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth705b1852015-01-31 03:43:40 +000044#include "llvm/CodeGen/BasicTTIImpl.h"
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000045#include "llvm/IR/IntrinsicInst.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000046#include "llvm/Support/Debug.h"
Renato Golind4c392e2013-01-24 23:01:00 +000047#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000048#include "llvm/Target/TargetLowering.h"
Hans Wennborg083ca9b2015-10-06 23:24:35 +000049
Chandler Carruth664e3542013-01-07 01:37:14 +000050using namespace llvm;
51
Chandler Carruth84e68b22014-04-22 02:41:26 +000052#define DEBUG_TYPE "x86tti"
53
Chandler Carruth664e3542013-01-07 01:37:14 +000054//===----------------------------------------------------------------------===//
55//
56// X86 cost model.
57//
58//===----------------------------------------------------------------------===//
59
Chandler Carruth705b1852015-01-31 03:43:40 +000060TargetTransformInfo::PopcntSupportKind
61X86TTIImpl::getPopcntSupport(unsigned TyWidth) {
Chandler Carruth664e3542013-01-07 01:37:14 +000062 assert(isPowerOf2_32(TyWidth) && "Ty width must be power of 2");
63 // TODO: Currently the __builtin_popcount() implementation using SSE3
64 // instructions is inefficient. Once the problem is fixed, we should
Craig Topper0a63e1d2013-09-08 00:47:31 +000065 // call ST->hasSSE3() instead of ST->hasPOPCNT().
Chandler Carruth705b1852015-01-31 03:43:40 +000066 return ST->hasPOPCNT() ? TTI::PSK_FastHardware : TTI::PSK_Software;
Chandler Carruth664e3542013-01-07 01:37:14 +000067}
68
Chandler Carruth705b1852015-01-31 03:43:40 +000069unsigned X86TTIImpl::getNumberOfRegisters(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000070 if (Vector && !ST->hasSSE1())
71 return 0;
72
Adam Nemet2820a5b2014-07-09 18:22:33 +000073 if (ST->is64Bit()) {
74 if (Vector && ST->hasAVX512())
75 return 32;
Chandler Carruth664e3542013-01-07 01:37:14 +000076 return 16;
Adam Nemet2820a5b2014-07-09 18:22:33 +000077 }
Chandler Carruth664e3542013-01-07 01:37:14 +000078 return 8;
79}
80
Chandler Carruth705b1852015-01-31 03:43:40 +000081unsigned X86TTIImpl::getRegisterBitWidth(bool Vector) {
Nadav Rotemb1791a72013-01-09 22:29:00 +000082 if (Vector) {
Simon Pilgrim6f72eba2017-01-05 19:24:25 +000083 if (ST->hasAVX512())
Mohammed Agabaria189e2d22017-01-05 09:51:02 +000084 return 512;
Simon Pilgrim6f72eba2017-01-05 19:24:25 +000085 if (ST->hasAVX())
Mohammed Agabaria189e2d22017-01-05 09:51:02 +000086 return 256;
Simon Pilgrim6f72eba2017-01-05 19:24:25 +000087 if (ST->hasSSE1())
Mohammed Agabaria189e2d22017-01-05 09:51:02 +000088 return 128;
Nadav Rotemb1791a72013-01-09 22:29:00 +000089 return 0;
90 }
91
92 if (ST->is64Bit())
93 return 64;
Nadav Rotemb1791a72013-01-09 22:29:00 +000094
Hans Wennborg083ca9b2015-10-06 23:24:35 +000095 return 32;
Nadav Rotemb1791a72013-01-09 22:29:00 +000096}
97
Wei Mi062c7442015-05-06 17:12:25 +000098unsigned X86TTIImpl::getMaxInterleaveFactor(unsigned VF) {
99 // If the loop will not be vectorized, don't interleave the loop.
100 // Let regular unroll to unroll the loop, which saves the overflow
101 // check and memory check cost.
102 if (VF == 1)
103 return 1;
104
Nadav Rotemb696c362013-01-09 01:15:42 +0000105 if (ST->isAtom())
106 return 1;
107
108 // Sandybridge and Haswell have multiple execution ports and pipelined
109 // vector units.
110 if (ST->hasAVX())
111 return 4;
112
113 return 2;
114}
115
Chandler Carruth93205eb2015-08-05 18:08:10 +0000116int X86TTIImpl::getArithmeticInstrCost(
Chandler Carruth705b1852015-01-31 03:43:40 +0000117 unsigned Opcode, Type *Ty, TTI::OperandValueKind Op1Info,
118 TTI::OperandValueKind Op2Info, TTI::OperandValueProperties Opd1PropInfo,
119 TTI::OperandValueProperties Opd2PropInfo) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000120 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000121 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Ty);
Chandler Carruth664e3542013-01-07 01:37:14 +0000122
123 int ISD = TLI->InstructionOpcodeToISD(Opcode);
124 assert(ISD && "Invalid opcode");
125
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000126 if (ISD == ISD::SDIV &&
127 Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
128 Opd2PropInfo == TargetTransformInfo::OP_PowerOf2) {
129 // On X86, vector signed division by constants power-of-two are
130 // normally expanded to the sequence SRA + SRL + ADD + SRA.
131 // The OperandValue properties many not be same as that of previous
132 // operation;conservatively assume OP_None.
Chandler Carruth93205eb2015-08-05 18:08:10 +0000133 int Cost = 2 * getArithmeticInstrCost(Instruction::AShr, Ty, Op1Info,
134 Op2Info, TargetTransformInfo::OP_None,
135 TargetTransformInfo::OP_None);
Karthik Bhat7f33ff72014-08-25 04:56:54 +0000136 Cost += getArithmeticInstrCost(Instruction::LShr, Ty, Op1Info, Op2Info,
137 TargetTransformInfo::OP_None,
138 TargetTransformInfo::OP_None);
139 Cost += getArithmeticInstrCost(Instruction::Add, Ty, Op1Info, Op2Info,
140 TargetTransformInfo::OP_None,
141 TargetTransformInfo::OP_None);
142
143 return Cost;
144 }
145
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000146 static const CostTblEntry AVX512BWUniformConstCostTable[] = {
147 { ISD::SDIV, MVT::v32i16, 6 }, // vpmulhw sequence
148 { ISD::UDIV, MVT::v32i16, 6 }, // vpmulhuw sequence
149 };
150
151 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
152 ST->hasBWI()) {
153 if (const auto *Entry = CostTableLookup(AVX512BWUniformConstCostTable, ISD,
154 LT.second))
155 return LT.first * Entry->Cost;
156 }
157
158 static const CostTblEntry AVX512UniformConstCostTable[] = {
159 { ISD::SDIV, MVT::v16i32, 15 }, // vpmuldq sequence
160 { ISD::UDIV, MVT::v16i32, 15 }, // vpmuludq sequence
161 };
162
163 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
164 ST->hasAVX512()) {
165 if (const auto *Entry = CostTableLookup(AVX512UniformConstCostTable, ISD,
166 LT.second))
167 return LT.first * Entry->Cost;
168 }
169
Craig Topper4b275762015-10-28 04:02:12 +0000170 static const CostTblEntry AVX2UniformConstCostTable[] = {
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000171 { ISD::SRA, MVT::v4i64, 4 }, // 2 x psrad + shuffle.
172
Benjamin Kramer7c372272014-04-26 14:53:05 +0000173 { ISD::SDIV, MVT::v16i16, 6 }, // vpmulhw sequence
174 { ISD::UDIV, MVT::v16i16, 6 }, // vpmulhuw sequence
175 { ISD::SDIV, MVT::v8i32, 15 }, // vpmuldq sequence
176 { ISD::UDIV, MVT::v8i32, 15 }, // vpmuludq sequence
177 };
178
179 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
180 ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000181 if (const auto *Entry = CostTableLookup(AVX2UniformConstCostTable, ISD,
182 LT.second))
183 return LT.first * Entry->Cost;
Benjamin Kramer7c372272014-04-26 14:53:05 +0000184 }
185
Simon Pilgrim365be4f2016-10-20 18:00:35 +0000186 static const CostTblEntry SSE2UniformConstCostTable[] = {
187 { ISD::SDIV, MVT::v16i16, 12 }, // pmulhw sequence
188 { ISD::SDIV, MVT::v8i16, 6 }, // pmulhw sequence
189 { ISD::UDIV, MVT::v16i16, 12 }, // pmulhuw sequence
190 { ISD::UDIV, MVT::v8i16, 6 }, // pmulhuw sequence
191 { ISD::SDIV, MVT::v8i32, 38 }, // pmuludq sequence
192 { ISD::SDIV, MVT::v4i32, 19 }, // pmuludq sequence
193 { ISD::UDIV, MVT::v8i32, 30 }, // pmuludq sequence
194 { ISD::UDIV, MVT::v4i32, 15 }, // pmuludq sequence
195 };
196
197 if (Op2Info == TargetTransformInfo::OK_UniformConstantValue &&
198 ST->hasSSE2()) {
199 // pmuldq sequence.
200 if (ISD == ISD::SDIV && LT.second == MVT::v8i32 && ST->hasAVX())
201 return LT.first * 30;
202 if (ISD == ISD::SDIV && LT.second == MVT::v4i32 && ST->hasSSE41())
203 return LT.first * 15;
204
205 if (const auto *Entry = CostTableLookup(SSE2UniformConstCostTable, ISD,
206 LT.second))
207 return LT.first * Entry->Cost;
208 }
209
Simon Pilgrim820e1322016-10-27 15:27:00 +0000210 static const CostTblEntry AVX512DQCostTable[] = {
211 { ISD::MUL, MVT::v2i64, 1 },
212 { ISD::MUL, MVT::v4i64, 1 },
213 { ISD::MUL, MVT::v8i64, 1 }
214 };
215
216 // Look for AVX512DQ lowering tricks for custom cases.
217 if (ST->hasDQI()) {
218 if (const auto *Entry = CostTableLookup(AVX512DQCostTable, ISD,
219 LT.second))
220 return LT.first * Entry->Cost;
221 }
222
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000223 static const CostTblEntry AVX512BWCostTable[] = {
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000224 { ISD::MUL, MVT::v64i8, 11 }, // extend/pmullw/trunc sequence.
225 { ISD::MUL, MVT::v32i8, 4 }, // extend/pmullw/trunc sequence.
226 { ISD::MUL, MVT::v16i8, 4 }, // extend/pmullw/trunc sequence.
227
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000228 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
229 { ISD::SDIV, MVT::v64i8, 64*20 },
230 { ISD::SDIV, MVT::v32i16, 32*20 },
231 { ISD::SDIV, MVT::v16i32, 16*20 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000232 { ISD::SDIV, MVT::v8i64, 8*20 },
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000233 { ISD::UDIV, MVT::v64i8, 64*20 },
234 { ISD::UDIV, MVT::v32i16, 32*20 },
235 { ISD::UDIV, MVT::v16i32, 16*20 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000236 { ISD::UDIV, MVT::v8i64, 8*20 },
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000237 };
238
239 // Look for AVX512BW lowering tricks for custom cases.
240 if (ST->hasBWI()) {
241 if (const auto *Entry = CostTableLookup(AVX512BWCostTable, ISD,
242 LT.second))
243 return LT.first * Entry->Cost;
244 }
245
Craig Topper4b275762015-10-28 04:02:12 +0000246 static const CostTblEntry AVX512CostTable[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000247 { ISD::SHL, MVT::v16i32, 1 },
248 { ISD::SRL, MVT::v16i32, 1 },
249 { ISD::SRA, MVT::v16i32, 1 },
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000250 { ISD::SHL, MVT::v8i64, 1 },
251 { ISD::SRL, MVT::v8i64, 1 },
252 { ISD::SRA, MVT::v8i64, 1 },
253
254 { ISD::MUL, MVT::v32i8, 13 }, // extend/pmullw/trunc sequence.
255 { ISD::MUL, MVT::v16i8, 5 }, // extend/pmullw/trunc sequence.
Simon Pilgrim4c050c212017-01-05 19:42:43 +0000256 { ISD::MUL, MVT::v16i32, 1 }, // pmulld
Simon Pilgrima8bf9752017-01-05 19:01:50 +0000257 { ISD::MUL, MVT::v8i64, 8 } // 3*pmuludq/3*shift/2*add
Elena Demikhovsky27012472014-09-16 07:57:37 +0000258 };
259
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000260 if (ST->hasAVX512()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000261 if (const auto *Entry = CostTableLookup(AVX512CostTable, ISD, LT.second))
262 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000263 }
264
Craig Topper4b275762015-10-28 04:02:12 +0000265 static const CostTblEntry AVX2CostTable[] = {
Michael Liao70dd7f92013-03-20 22:01:10 +0000266 // Shifts on v4i64/v8i32 on AVX2 is legal even though we declare to
267 // customize them to detect the cases where shift amount is a scalar one.
268 { ISD::SHL, MVT::v4i32, 1 },
269 { ISD::SRL, MVT::v4i32, 1 },
270 { ISD::SRA, MVT::v4i32, 1 },
271 { ISD::SHL, MVT::v8i32, 1 },
272 { ISD::SRL, MVT::v8i32, 1 },
273 { ISD::SRA, MVT::v8i32, 1 },
274 { ISD::SHL, MVT::v2i64, 1 },
275 { ISD::SRL, MVT::v2i64, 1 },
276 { ISD::SHL, MVT::v4i64, 1 },
277 { ISD::SRL, MVT::v4i64, 1 },
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000278 };
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000279
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000280 // Look for AVX2 lowering tricks.
281 if (ST->hasAVX2()) {
282 if (ISD == ISD::SHL && LT.second == MVT::v16i16 &&
283 (Op2Info == TargetTransformInfo::OK_UniformConstantValue ||
284 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue))
285 // On AVX2, a packed v16i16 shift left by a constant build_vector
286 // is lowered into a vector multiply (vpmullw).
287 return LT.first;
288
Craig Topperee0c8592015-10-27 04:14:24 +0000289 if (const auto *Entry = CostTableLookup(AVX2CostTable, ISD, LT.second))
290 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000291 }
292
Craig Topper4b275762015-10-28 04:02:12 +0000293 static const CostTblEntry XOPCostTable[] = {
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000294 // 128bit shifts take 1cy, but right shifts require negation beforehand.
295 { ISD::SHL, MVT::v16i8, 1 },
296 { ISD::SRL, MVT::v16i8, 2 },
297 { ISD::SRA, MVT::v16i8, 2 },
298 { ISD::SHL, MVT::v8i16, 1 },
299 { ISD::SRL, MVT::v8i16, 2 },
300 { ISD::SRA, MVT::v8i16, 2 },
301 { ISD::SHL, MVT::v4i32, 1 },
302 { ISD::SRL, MVT::v4i32, 2 },
303 { ISD::SRA, MVT::v4i32, 2 },
304 { ISD::SHL, MVT::v2i64, 1 },
305 { ISD::SRL, MVT::v2i64, 2 },
306 { ISD::SRA, MVT::v2i64, 2 },
307 // 256bit shifts require splitting if AVX2 didn't catch them above.
308 { ISD::SHL, MVT::v32i8, 2 },
309 { ISD::SRL, MVT::v32i8, 4 },
310 { ISD::SRA, MVT::v32i8, 4 },
311 { ISD::SHL, MVT::v16i16, 2 },
312 { ISD::SRL, MVT::v16i16, 4 },
313 { ISD::SRA, MVT::v16i16, 4 },
314 { ISD::SHL, MVT::v8i32, 2 },
315 { ISD::SRL, MVT::v8i32, 4 },
316 { ISD::SRA, MVT::v8i32, 4 },
317 { ISD::SHL, MVT::v4i64, 2 },
318 { ISD::SRL, MVT::v4i64, 4 },
319 { ISD::SRA, MVT::v4i64, 4 },
320 };
321
322 // Look for XOP lowering tricks.
323 if (ST->hasXOP()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000324 if (const auto *Entry = CostTableLookup(XOPCostTable, ISD, LT.second))
325 return LT.first * Entry->Cost;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000326 }
327
Craig Topper4b275762015-10-28 04:02:12 +0000328 static const CostTblEntry AVX2CustomCostTable[] = {
Simon Pilgrim59656802015-06-11 07:46:37 +0000329 { ISD::SHL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000330 { ISD::SHL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000331
Simon Pilgrim59656802015-06-11 07:46:37 +0000332 { ISD::SRL, MVT::v32i8, 11 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000333 { ISD::SRL, MVT::v16i16, 10 }, // extend/vpsrlvd/pack sequence.
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000334
Simon Pilgrim59656802015-06-11 07:46:37 +0000335 { ISD::SRA, MVT::v32i8, 24 }, // vpblendvb sequence.
Simon Pilgrim0be4fa72015-05-25 17:49:13 +0000336 { ISD::SRA, MVT::v16i16, 10 }, // extend/vpsravd/pack sequence.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000337 { ISD::SRA, MVT::v2i64, 4 }, // srl/xor/sub sequence.
338 { ISD::SRA, MVT::v4i64, 4 }, // srl/xor/sub sequence.
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000339
340 { ISD::MUL, MVT::v32i8, 17 }, // extend/pmullw/trunc sequence.
341 { ISD::MUL, MVT::v16i8, 7 }, // extend/pmullw/trunc sequence.
Simon Pilgrim4c050c212017-01-05 19:42:43 +0000342 { ISD::MUL, MVT::v8i32, 1 }, // pmulld
Simon Pilgrima8bf9752017-01-05 19:01:50 +0000343 { ISD::MUL, MVT::v4i64, 8 }, // 3*pmuludq/3*shift/2*add
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000344
Alexey Bataevd07c7312016-10-31 12:10:53 +0000345 { ISD::FDIV, MVT::f32, 7 }, // Haswell from http://www.agner.org/
346 { ISD::FDIV, MVT::v4f32, 7 }, // Haswell from http://www.agner.org/
347 { ISD::FDIV, MVT::v8f32, 14 }, // Haswell from http://www.agner.org/
348 { ISD::FDIV, MVT::f64, 14 }, // Haswell from http://www.agner.org/
349 { ISD::FDIV, MVT::v2f64, 14 }, // Haswell from http://www.agner.org/
350 { ISD::FDIV, MVT::v4f64, 28 }, // Haswell from http://www.agner.org/
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000351 };
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000352
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000353 // Look for AVX2 lowering tricks for custom cases.
354 if (ST->hasAVX2()) {
355 if (const auto *Entry = CostTableLookup(AVX2CustomCostTable, ISD,
356 LT.second))
357 return LT.first * Entry->Cost;
358 }
359
360 static const CostTblEntry AVXCustomCostTable[] = {
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000361 { ISD::MUL, MVT::v32i8, 26 }, // extend/pmullw/trunc sequence.
362
Alexey Bataevd07c7312016-10-31 12:10:53 +0000363 { ISD::FDIV, MVT::f32, 14 }, // SNB from http://www.agner.org/
364 { ISD::FDIV, MVT::v4f32, 14 }, // SNB from http://www.agner.org/
365 { ISD::FDIV, MVT::v8f32, 28 }, // SNB from http://www.agner.org/
366 { ISD::FDIV, MVT::f64, 22 }, // SNB from http://www.agner.org/
367 { ISD::FDIV, MVT::v2f64, 22 }, // SNB from http://www.agner.org/
368 { ISD::FDIV, MVT::v4f64, 44 }, // SNB from http://www.agner.org/
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000369
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000370 // Vectorizing division is a bad idea. See the SSE2 table for more comments.
371 { ISD::SDIV, MVT::v32i8, 32*20 },
372 { ISD::SDIV, MVT::v16i16, 16*20 },
373 { ISD::SDIV, MVT::v8i32, 8*20 },
374 { ISD::SDIV, MVT::v4i64, 4*20 },
375 { ISD::UDIV, MVT::v32i8, 32*20 },
376 { ISD::UDIV, MVT::v16i16, 16*20 },
377 { ISD::UDIV, MVT::v8i32, 8*20 },
378 { ISD::UDIV, MVT::v4i64, 4*20 },
Michael Liao70dd7f92013-03-20 22:01:10 +0000379 };
380
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000381 // Look for AVX2 lowering tricks for custom cases.
Simon Pilgrim025e26d2016-10-20 16:39:11 +0000382 if (ST->hasAVX()) {
383 if (const auto *Entry = CostTableLookup(AVXCustomCostTable, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +0000384 LT.second))
385 return LT.first * Entry->Cost;
Michael Liao70dd7f92013-03-20 22:01:10 +0000386 }
387
Craig Topper4b275762015-10-28 04:02:12 +0000388 static const CostTblEntry
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000389 SSE2UniformCostTable[] = {
390 // Uniform splats are cheaper for the following instructions.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000391 { ISD::SHL, MVT::v16i8, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000392 { ISD::SHL, MVT::v32i8, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000393 { ISD::SHL, MVT::v8i16, 1 }, // psllw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000394 { ISD::SHL, MVT::v16i16, 2 }, // psllw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000395 { ISD::SHL, MVT::v4i32, 1 }, // pslld
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000396 { ISD::SHL, MVT::v8i32, 2 }, // pslld
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000397 { ISD::SHL, MVT::v2i64, 1 }, // psllq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000398 { ISD::SHL, MVT::v4i64, 2 }, // psllq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000399
400 { ISD::SRL, MVT::v16i8, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000401 { ISD::SRL, MVT::v32i8, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000402 { ISD::SRL, MVT::v8i16, 1 }, // psrlw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000403 { ISD::SRL, MVT::v16i16, 2 }, // psrlw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000404 { ISD::SRL, MVT::v4i32, 1 }, // psrld.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000405 { ISD::SRL, MVT::v8i32, 2 }, // psrld.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000406 { ISD::SRL, MVT::v2i64, 1 }, // psrlq.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000407 { ISD::SRL, MVT::v4i64, 2 }, // psrlq.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000408
409 { ISD::SRA, MVT::v16i8, 4 }, // psrlw, pand, pxor, psubb.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000410 { ISD::SRA, MVT::v32i8, 8 }, // psrlw, pand, pxor, psubb.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000411 { ISD::SRA, MVT::v8i16, 1 }, // psraw.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000412 { ISD::SRA, MVT::v16i16, 2 }, // psraw.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000413 { ISD::SRA, MVT::v4i32, 1 }, // psrad.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000414 { ISD::SRA, MVT::v8i32, 2 }, // psrad.
Simon Pilgrim8fbf1c12015-07-06 22:35:19 +0000415 { ISD::SRA, MVT::v2i64, 4 }, // 2 x psrad + shuffle.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000416 { ISD::SRA, MVT::v4i64, 8 }, // 2 x psrad + shuffle.
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000417 };
418
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000419 if (ST->hasSSE2() &&
420 ((Op2Info == TargetTransformInfo::OK_UniformConstantValue) ||
421 (Op2Info == TargetTransformInfo::OK_UniformValue))) {
Michael Kuperstein3ceac2b2016-08-04 22:48:03 +0000422 if (const auto *Entry =
423 CostTableLookup(SSE2UniformCostTable, ISD, LT.second))
Craig Topperee0c8592015-10-27 04:14:24 +0000424 return LT.first * Entry->Cost;
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000425 }
426
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000427 if (ISD == ISD::SHL &&
428 Op2Info == TargetTransformInfo::OK_NonUniformConstantValue) {
Craig Toppereda02a92015-10-25 03:15:29 +0000429 MVT VT = LT.second;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000430 // Vector shift left by non uniform constant can be lowered
431 // into vector multiply (pmullw/pmulld).
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000432 if ((VT == MVT::v8i16 && ST->hasSSE2()) ||
433 (VT == MVT::v4i32 && ST->hasSSE41()))
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000434 return LT.first;
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000435
436 // v16i16 and v8i32 shifts by non-uniform constants are lowered into a
437 // sequence of extract + two vector multiply + insert.
438 if ((VT == MVT::v8i32 || VT == MVT::v16i16) &&
439 (ST->hasAVX() && !ST->hasAVX2()))
440 ISD = ISD::MUL;
441
442 // A vector shift left by non uniform constant is converted
443 // into a vector multiply; the new multiply is eventually
444 // lowered into a sequence of shuffles and 2 x pmuludq.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000445 if (VT == MVT::v4i32 && ST->hasSSE2())
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000446 ISD = ISD::MUL;
447 }
Arnold Schwaighofer44f902e2013-04-04 23:26:24 +0000448
Simon Pilgrim5b06e4d2017-01-05 19:19:39 +0000449 static const CostTblEntry SSE42CostTable[] = {
450 { ISD::FDIV, MVT::f32, 14 }, // Nehalem from http://www.agner.org/
451 { ISD::FDIV, MVT::v4f32, 14 }, // Nehalem from http://www.agner.org/
452 { ISD::FDIV, MVT::f64, 22 }, // Nehalem from http://www.agner.org/
453 { ISD::FDIV, MVT::v2f64, 22 }, // Nehalem from http://www.agner.org/
454 };
455
456 if (ST->hasSSE42())
457 if (const auto *Entry = CostTableLookup(SSE42CostTable, ISD, LT.second))
458 return LT.first * Entry->Cost;
459
Simon Pilgrim6ac1e982016-10-23 16:49:04 +0000460 static const CostTblEntry SSE41CostTable[] = {
461 { ISD::SHL, MVT::v16i8, 11 }, // pblendvb sequence.
462 { ISD::SHL, MVT::v32i8, 2*11 }, // pblendvb sequence.
463 { ISD::SHL, MVT::v8i16, 14 }, // pblendvb sequence.
464 { ISD::SHL, MVT::v16i16, 2*14 }, // pblendvb sequence.
465
466 { ISD::SRL, MVT::v16i8, 12 }, // pblendvb sequence.
467 { ISD::SRL, MVT::v32i8, 2*12 }, // pblendvb sequence.
468 { ISD::SRL, MVT::v8i16, 14 }, // pblendvb sequence.
469 { ISD::SRL, MVT::v16i16, 2*14 }, // pblendvb sequence.
470 { ISD::SRL, MVT::v4i32, 11 }, // Shift each lane + blend.
471 { ISD::SRL, MVT::v8i32, 2*11 }, // Shift each lane + blend.
472
473 { ISD::SRA, MVT::v16i8, 24 }, // pblendvb sequence.
474 { ISD::SRA, MVT::v32i8, 2*24 }, // pblendvb sequence.
475 { ISD::SRA, MVT::v8i16, 14 }, // pblendvb sequence.
476 { ISD::SRA, MVT::v16i16, 2*14 }, // pblendvb sequence.
477 { ISD::SRA, MVT::v4i32, 12 }, // Shift each lane + blend.
478 { ISD::SRA, MVT::v8i32, 2*12 }, // Shift each lane + blend.
Simon Pilgrim4c050c212017-01-05 19:42:43 +0000479
480 { ISD::MUL, MVT::v4i32, 1 } // pmulld
Simon Pilgrim6ac1e982016-10-23 16:49:04 +0000481 };
482
483 if (ST->hasSSE41()) {
484 if (const auto *Entry = CostTableLookup(SSE41CostTable, ISD, LT.second))
485 return LT.first * Entry->Cost;
486 }
487
Craig Topper4b275762015-10-28 04:02:12 +0000488 static const CostTblEntry SSE2CostTable[] = {
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000489 // We don't correctly identify costs of casts because they are marked as
490 // custom.
Simon Pilgrim59656802015-06-11 07:46:37 +0000491 { ISD::SHL, MVT::v16i8, 26 }, // cmpgtb sequence.
492 { ISD::SHL, MVT::v8i16, 32 }, // cmpgtb sequence.
493 { ISD::SHL, MVT::v4i32, 2*5 }, // We optimized this using mul.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000494 { ISD::SHL, MVT::v8i32, 2*2*5 }, // We optimized this using mul.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000495 { ISD::SHL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000496 { ISD::SHL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000497
498 { ISD::SRL, MVT::v16i8, 26 }, // cmpgtb sequence.
499 { ISD::SRL, MVT::v8i16, 32 }, // cmpgtb sequence.
500 { ISD::SRL, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrim59764dc2015-07-18 20:06:30 +0000501 { ISD::SRL, MVT::v2i64, 4 }, // splat+shuffle sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000502 { ISD::SRL, MVT::v4i64, 2*4 }, // splat+shuffle sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000503
504 { ISD::SRA, MVT::v16i8, 54 }, // unpacked cmpgtb sequence.
505 { ISD::SRA, MVT::v8i16, 32 }, // cmpgtb sequence.
506 { ISD::SRA, MVT::v4i32, 16 }, // Shift each lane + blend.
Simon Pilgrim86478c62015-07-29 20:31:45 +0000507 { ISD::SRA, MVT::v2i64, 12 }, // srl/xor/sub sequence.
Simon Pilgrima18ae9b2015-10-17 13:23:38 +0000508 { ISD::SRA, MVT::v4i64, 2*12 }, // srl/xor/sub sequence.
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000509
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000510 { ISD::MUL, MVT::v16i8, 12 }, // extend/pmullw/trunc sequence.
Simon Pilgrim4c050c212017-01-05 19:42:43 +0000511 { ISD::MUL, MVT::v4i32, 6 }, // 3*pmuludq/4*shuffle
Simon Pilgrima8bf9752017-01-05 19:01:50 +0000512 { ISD::MUL, MVT::v2i64, 8 }, // 3*pmuludq/3*shift/2*add
Simon Pilgrim779da8e2016-11-14 15:54:24 +0000513
Alexey Bataevd07c7312016-10-31 12:10:53 +0000514 { ISD::FDIV, MVT::f32, 23 }, // Pentium IV from http://www.agner.org/
515 { ISD::FDIV, MVT::v4f32, 39 }, // Pentium IV from http://www.agner.org/
516 { ISD::FDIV, MVT::f64, 38 }, // Pentium IV from http://www.agner.org/
517 { ISD::FDIV, MVT::v2f64, 69 }, // Pentium IV from http://www.agner.org/
518
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +0000519 // It is not a good idea to vectorize division. We have to scalarize it and
Arnold Schwaighofera04b9ef2013-06-25 19:14:09 +0000520 // in the process we will often end up having to spilling regular
521 // registers. The overhead of division is going to dominate most kernels
522 // anyways so try hard to prevent vectorization of division - it is
523 // generally a bad idea. Assume somewhat arbitrarily that we have to be able
524 // to hide "20 cycles" for each lane.
525 { ISD::SDIV, MVT::v16i8, 16*20 },
526 { ISD::SDIV, MVT::v8i16, 8*20 },
527 { ISD::SDIV, MVT::v4i32, 4*20 },
528 { ISD::SDIV, MVT::v2i64, 2*20 },
529 { ISD::UDIV, MVT::v16i8, 16*20 },
530 { ISD::UDIV, MVT::v8i16, 8*20 },
531 { ISD::UDIV, MVT::v4i32, 4*20 },
532 { ISD::UDIV, MVT::v2i64, 2*20 },
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000533 };
534
535 if (ST->hasSSE2()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000536 if (const auto *Entry = CostTableLookup(SSE2CostTable, ISD, LT.second))
537 return LT.first * Entry->Cost;
Arnold Schwaighofere9b50162013-04-03 21:46:05 +0000538 }
539
Craig Topper4b275762015-10-28 04:02:12 +0000540 static const CostTblEntry AVX1CostTable[] = {
Renato Goline1fb0592013-01-20 20:57:20 +0000541 // We don't have to scalarize unsupported ops. We can issue two half-sized
542 // operations and we only need to extract the upper YMM half.
543 // Two ops + 1 extract + 1 insert = 4.
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000544 { ISD::MUL, MVT::v16i16, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000545 { ISD::MUL, MVT::v8i32, 4 },
Simon Pilgrim27fed8e2016-11-14 14:45:16 +0000546 { ISD::SUB, MVT::v32i8, 4 },
547 { ISD::ADD, MVT::v32i8, 4 },
548 { ISD::SUB, MVT::v16i16, 4 },
549 { ISD::ADD, MVT::v16i16, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000550 { ISD::SUB, MVT::v8i32, 4 },
551 { ISD::ADD, MVT::v8i32, 4 },
Renato Goline1fb0592013-01-20 20:57:20 +0000552 { ISD::SUB, MVT::v4i64, 4 },
553 { ISD::ADD, MVT::v4i64, 4 },
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000554 // A v4i64 multiply is custom lowered as two split v2i64 vectors that then
Simon Pilgrim081abbb2016-12-21 20:00:10 +0000555 // are lowered as a series of long multiplies(3), shifts(3) and adds(2)
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000556 // Because we believe v4i64 to be a legal type, we must also include the
Simon Pilgrimb01e8442017-01-05 18:20:25 +0000557 // extract+insert in the cost table. Therefore, the cost here is 18
Simon Pilgrim081abbb2016-12-21 20:00:10 +0000558 // instead of 8.
Simon Pilgrimb01e8442017-01-05 18:20:25 +0000559 { ISD::MUL, MVT::v4i64, 18 },
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000560 };
Chandler Carruth664e3542013-01-07 01:37:14 +0000561
562 // Look for AVX1 lowering tricks.
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000563 if (ST->hasAVX() && !ST->hasAVX2()) {
Craig Toppereda02a92015-10-25 03:15:29 +0000564 MVT VT = LT.second;
Andrea Di Biagiob7882b32014-02-12 23:43:47 +0000565
Craig Topperee0c8592015-10-27 04:14:24 +0000566 if (const auto *Entry = CostTableLookup(AVX1CostTable, ISD, VT))
567 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000568 }
Arnold Schwaighofer20ef54f2013-03-02 04:02:52 +0000569
Alexey Bataevd07c7312016-10-31 12:10:53 +0000570 static const CostTblEntry SSE1FloatCostTable[] = {
571 { ISD::FDIV, MVT::f32, 17 }, // Pentium III from http://www.agner.org/
572 { ISD::FDIV, MVT::v4f32, 34 }, // Pentium III from http://www.agner.org/
573 };
574
575 if (ST->hasSSE1())
576 if (const auto *Entry = CostTableLookup(SSE1FloatCostTable, ISD,
577 LT.second))
578 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +0000579 // Fallback to the default implementation.
Chandler Carruth705b1852015-01-31 03:43:40 +0000580 return BaseT::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info);
Chandler Carruth664e3542013-01-07 01:37:14 +0000581}
582
Chandler Carruth93205eb2015-08-05 18:08:10 +0000583int X86TTIImpl::getShuffleCost(TTI::ShuffleKind Kind, Type *Tp, int Index,
584 Type *SubTp) {
Simon Pilgrima62395a2017-01-05 14:33:32 +0000585 // 64-bit packed float vectors (v2f32) are widened to type v4f32.
586 // 64-bit packed integer vectors (v2i32) are promoted to type v2i64.
587 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000588
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000589 // For Broadcasts we are splatting the first element from the first input
590 // register, so only need to reference that input and all the output
591 // registers are the same.
592 if (Kind == TTI::SK_Broadcast)
593 LT.first = 1;
Simon Pilgrimbca02f92017-01-05 15:56:08 +0000594
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000595 // We are going to permute multiple sources and the result will be in multiple
596 // destinations. Providing an accurate cost only for splits where the element
597 // type remains the same.
598 if (Kind == TTI::SK_PermuteSingleSrc && LT.first != 1) {
599 MVT LegalVT = LT.second;
600 if (LegalVT.getVectorElementType().getSizeInBits() ==
601 Tp->getVectorElementType()->getPrimitiveSizeInBits() &&
602 LegalVT.getVectorNumElements() < Tp->getVectorNumElements()) {
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000603
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000604 unsigned VecTySize = DL.getTypeStoreSize(Tp);
605 unsigned LegalVTSize = LegalVT.getStoreSize();
606 // Number of source vectors after legalization:
607 unsigned NumOfSrcs = (VecTySize + LegalVTSize - 1) / LegalVTSize;
608 // Number of destination vectors after legalization:
609 unsigned NumOfDests = LT.first;
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000610
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000611 Type *SingleOpTy = VectorType::get(Tp->getVectorElementType(),
612 LegalVT.getVectorNumElements());
Simon Pilgrimbca02f92017-01-05 15:56:08 +0000613
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000614 unsigned NumOfShuffles = (NumOfSrcs - 1) * NumOfDests;
615 return NumOfShuffles *
616 getShuffleCost(TTI::SK_PermuteTwoSrc, SingleOpTy, 0, nullptr);
617 }
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000618
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000619 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
620 }
Andrea Di Biagioc8e8bda2014-07-03 22:24:18 +0000621
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000622 // For 2-input shuffles, we must account for splitting the 2 inputs into many.
623 if (Kind == TTI::SK_PermuteTwoSrc && LT.first != 1) {
Elena Demikhovsky21706cb2017-01-02 10:37:52 +0000624 // We assume that source and destination have the same vector type.
Elena Demikhovsky21706cb2017-01-02 10:37:52 +0000625 int NumOfDests = LT.first;
626 int NumOfShufflesPerDest = LT.first * 2 - 1;
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000627 LT.first = NumOfDests * NumOfShufflesPerDest;
Karthik Bhate03a25d2014-06-20 04:32:48 +0000628 }
629
Simon Pilgrimf74700a2017-01-05 17:56:19 +0000630 static const CostTblEntry AVX512VBMIShuffleTbl[] = {
631 { TTI::SK_Reverse, MVT::v64i8, 1 }, // vpermb
632 { TTI::SK_Reverse, MVT::v32i8, 1 }, // vpermb
633
634 { TTI::SK_PermuteSingleSrc, MVT::v64i8, 1 }, // vpermb
635 { TTI::SK_PermuteSingleSrc, MVT::v32i8, 1 }, // vpermb
636
637 { TTI::SK_PermuteTwoSrc, MVT::v64i8, 1 }, // vpermt2b
638 { TTI::SK_PermuteTwoSrc, MVT::v32i8, 1 }, // vpermt2b
639 { TTI::SK_PermuteTwoSrc, MVT::v16i8, 1 } // vpermt2b
640 };
641
642 if (ST->hasVBMI())
643 if (const auto *Entry =
644 CostTableLookup(AVX512VBMIShuffleTbl, Kind, LT.second))
645 return LT.first * Entry->Cost;
646
647 static const CostTblEntry AVX512BWShuffleTbl[] = {
648 { TTI::SK_Broadcast, MVT::v32i16, 1 }, // vpbroadcastw
649 { TTI::SK_Broadcast, MVT::v64i8, 1 }, // vpbroadcastb
650
651 { TTI::SK_Reverse, MVT::v32i16, 1 }, // vpermw
652 { TTI::SK_Reverse, MVT::v16i16, 1 }, // vpermw
653 { TTI::SK_Reverse, MVT::v64i8, 6 }, // vextracti64x4 + 2*vperm2i128
654 // + 2*pshufb + vinserti64x4
655
656 { TTI::SK_PermuteSingleSrc, MVT::v32i16, 1 }, // vpermw
657 { TTI::SK_PermuteSingleSrc, MVT::v16i16, 1 }, // vpermw
658 { TTI::SK_PermuteSingleSrc, MVT::v8i16, 1 }, // vpermw
659 { TTI::SK_PermuteSingleSrc, MVT::v64i8, 8 }, // extend to v32i16
660 { TTI::SK_PermuteSingleSrc, MVT::v32i8, 3 }, // vpermw + zext/trunc
661
662 { TTI::SK_PermuteTwoSrc, MVT::v32i16, 1 }, // vpermt2w
663 { TTI::SK_PermuteTwoSrc, MVT::v16i16, 1 }, // vpermt2w
664 { TTI::SK_PermuteTwoSrc, MVT::v8i16, 1 }, // vpermt2w
665 { TTI::SK_PermuteTwoSrc, MVT::v32i8, 3 }, // zext + vpermt2w + trunc
666 { TTI::SK_PermuteTwoSrc, MVT::v64i8, 19 }, // 6 * v32i8 + 1
667 { TTI::SK_PermuteTwoSrc, MVT::v16i8, 3 } // zext + vpermt2w + trunc
668 };
669
670 if (ST->hasBWI())
671 if (const auto *Entry =
672 CostTableLookup(AVX512BWShuffleTbl, Kind, LT.second))
673 return LT.first * Entry->Cost;
674
675 static const CostTblEntry AVX512ShuffleTbl[] = {
676 { TTI::SK_Broadcast, MVT::v8f64, 1 }, // vbroadcastpd
677 { TTI::SK_Broadcast, MVT::v16f32, 1 }, // vbroadcastps
678 { TTI::SK_Broadcast, MVT::v8i64, 1 }, // vpbroadcastq
679 { TTI::SK_Broadcast, MVT::v16i32, 1 }, // vpbroadcastd
680
681 { TTI::SK_Reverse, MVT::v8f64, 1 }, // vpermpd
682 { TTI::SK_Reverse, MVT::v16f32, 1 }, // vpermps
683 { TTI::SK_Reverse, MVT::v8i64, 1 }, // vpermq
684 { TTI::SK_Reverse, MVT::v16i32, 1 }, // vpermd
685
686 { TTI::SK_PermuteSingleSrc, MVT::v8f64, 1 }, // vpermpd
687 { TTI::SK_PermuteSingleSrc, MVT::v4f64, 1 }, // vpermpd
688 { TTI::SK_PermuteSingleSrc, MVT::v2f64, 1 }, // vpermpd
689 { TTI::SK_PermuteSingleSrc, MVT::v16f32, 1 }, // vpermps
690 { TTI::SK_PermuteSingleSrc, MVT::v8f32, 1 }, // vpermps
691 { TTI::SK_PermuteSingleSrc, MVT::v4f32, 1 }, // vpermps
692 { TTI::SK_PermuteSingleSrc, MVT::v8i64, 1 }, // vpermq
693 { TTI::SK_PermuteSingleSrc, MVT::v4i64, 1 }, // vpermq
694 { TTI::SK_PermuteSingleSrc, MVT::v2i64, 1 }, // vpermq
695 { TTI::SK_PermuteSingleSrc, MVT::v16i32, 1 }, // vpermd
696 { TTI::SK_PermuteSingleSrc, MVT::v8i32, 1 }, // vpermd
697 { TTI::SK_PermuteSingleSrc, MVT::v4i32, 1 }, // vpermd
698 { TTI::SK_PermuteSingleSrc, MVT::v16i8, 1 }, // pshufb
699
700 { TTI::SK_PermuteTwoSrc, MVT::v8f64, 1 }, // vpermt2pd
701 { TTI::SK_PermuteTwoSrc, MVT::v16f32, 1 }, // vpermt2ps
702 { TTI::SK_PermuteTwoSrc, MVT::v8i64, 1 }, // vpermt2q
703 { TTI::SK_PermuteTwoSrc, MVT::v16i32, 1 }, // vpermt2d
704 { TTI::SK_PermuteTwoSrc, MVT::v4f64, 1 }, // vpermt2pd
705 { TTI::SK_PermuteTwoSrc, MVT::v8f32, 1 }, // vpermt2ps
706 { TTI::SK_PermuteTwoSrc, MVT::v4i64, 1 }, // vpermt2q
707 { TTI::SK_PermuteTwoSrc, MVT::v8i32, 1 }, // vpermt2d
708 { TTI::SK_PermuteTwoSrc, MVT::v2f64, 1 }, // vpermt2pd
709 { TTI::SK_PermuteTwoSrc, MVT::v4f32, 1 }, // vpermt2ps
710 { TTI::SK_PermuteTwoSrc, MVT::v2i64, 1 }, // vpermt2q
711 { TTI::SK_PermuteTwoSrc, MVT::v4i32, 1 } // vpermt2d
712 };
713
714 if (ST->hasAVX512())
715 if (const auto *Entry = CostTableLookup(AVX512ShuffleTbl, Kind, LT.second))
716 return LT.first * Entry->Cost;
717
718 static const CostTblEntry AVX2ShuffleTbl[] = {
719 { TTI::SK_Broadcast, MVT::v4f64, 1 }, // vbroadcastpd
720 { TTI::SK_Broadcast, MVT::v8f32, 1 }, // vbroadcastps
721 { TTI::SK_Broadcast, MVT::v4i64, 1 }, // vpbroadcastq
722 { TTI::SK_Broadcast, MVT::v8i32, 1 }, // vpbroadcastd
723 { TTI::SK_Broadcast, MVT::v16i16, 1 }, // vpbroadcastw
724 { TTI::SK_Broadcast, MVT::v32i8, 1 }, // vpbroadcastb
725
726 { TTI::SK_Reverse, MVT::v4f64, 1 }, // vpermpd
727 { TTI::SK_Reverse, MVT::v8f32, 1 }, // vpermps
728 { TTI::SK_Reverse, MVT::v4i64, 1 }, // vpermq
729 { TTI::SK_Reverse, MVT::v8i32, 1 }, // vpermd
730 { TTI::SK_Reverse, MVT::v16i16, 2 }, // vperm2i128 + pshufb
731 { TTI::SK_Reverse, MVT::v32i8, 2 }, // vperm2i128 + pshufb
732
733 { TTI::SK_Alternate, MVT::v16i16, 1 }, // vpblendw
734 { TTI::SK_Alternate, MVT::v32i8, 1 } // vpblendvb
735 };
736
737 if (ST->hasAVX2())
738 if (const auto *Entry = CostTableLookup(AVX2ShuffleTbl, Kind, LT.second))
739 return LT.first * Entry->Cost;
740
741 static const CostTblEntry AVX1ShuffleTbl[] = {
742 { TTI::SK_Broadcast, MVT::v4f64, 2 }, // vperm2f128 + vpermilpd
743 { TTI::SK_Broadcast, MVT::v8f32, 2 }, // vperm2f128 + vpermilps
744 { TTI::SK_Broadcast, MVT::v4i64, 2 }, // vperm2f128 + vpermilpd
745 { TTI::SK_Broadcast, MVT::v8i32, 2 }, // vperm2f128 + vpermilps
746 { TTI::SK_Broadcast, MVT::v16i16, 3 }, // vpshuflw + vpshufd + vinsertf128
747 { TTI::SK_Broadcast, MVT::v32i8, 2 }, // vpshufb + vinsertf128
748
749 { TTI::SK_Reverse, MVT::v4f64, 2 }, // vperm2f128 + vpermilpd
750 { TTI::SK_Reverse, MVT::v8f32, 2 }, // vperm2f128 + vpermilps
751 { TTI::SK_Reverse, MVT::v4i64, 2 }, // vperm2f128 + vpermilpd
752 { TTI::SK_Reverse, MVT::v8i32, 2 }, // vperm2f128 + vpermilps
753 { TTI::SK_Reverse, MVT::v16i16, 4 }, // vextractf128 + 2*pshufb
754 // + vinsertf128
755 { TTI::SK_Reverse, MVT::v32i8, 4 }, // vextractf128 + 2*pshufb
756 // + vinsertf128
757
758 { TTI::SK_Alternate, MVT::v4i64, 1 }, // vblendpd
759 { TTI::SK_Alternate, MVT::v4f64, 1 }, // vblendpd
760 { TTI::SK_Alternate, MVT::v8i32, 1 }, // vblendps
761 { TTI::SK_Alternate, MVT::v8f32, 1 }, // vblendps
762 { TTI::SK_Alternate, MVT::v16i16, 3 }, // vpand + vpandn + vpor
763 { TTI::SK_Alternate, MVT::v32i8, 3 } // vpand + vpandn + vpor
764 };
765
766 if (ST->hasAVX())
767 if (const auto *Entry = CostTableLookup(AVX1ShuffleTbl, Kind, LT.second))
768 return LT.first * Entry->Cost;
769
770 static const CostTblEntry SSE41ShuffleTbl[] = {
771 { TTI::SK_Alternate, MVT::v2i64, 1 }, // pblendw
772 { TTI::SK_Alternate, MVT::v2f64, 1 }, // movsd
773 { TTI::SK_Alternate, MVT::v4i32, 1 }, // pblendw
774 { TTI::SK_Alternate, MVT::v4f32, 1 }, // blendps
775 { TTI::SK_Alternate, MVT::v8i16, 1 }, // pblendw
776 { TTI::SK_Alternate, MVT::v16i8, 1 } // pblendvb
777 };
778
779 if (ST->hasSSE41())
780 if (const auto *Entry = CostTableLookup(SSE41ShuffleTbl, Kind, LT.second))
781 return LT.first * Entry->Cost;
782
783 static const CostTblEntry SSSE3ShuffleTbl[] = {
784 { TTI::SK_Broadcast, MVT::v8i16, 1 }, // pshufb
785 { TTI::SK_Broadcast, MVT::v16i8, 1 }, // pshufb
786
787 { TTI::SK_Reverse, MVT::v8i16, 1 }, // pshufb
788 { TTI::SK_Reverse, MVT::v16i8, 1 }, // pshufb
789
790 { TTI::SK_Alternate, MVT::v8i16, 3 }, // pshufb + pshufb + por
791 { TTI::SK_Alternate, MVT::v16i8, 3 } // pshufb + pshufb + por
792 };
793
794 if (ST->hasSSSE3())
795 if (const auto *Entry = CostTableLookup(SSSE3ShuffleTbl, Kind, LT.second))
796 return LT.first * Entry->Cost;
797
798 static const CostTblEntry SSE2ShuffleTbl[] = {
799 { TTI::SK_Broadcast, MVT::v2f64, 1 }, // shufpd
800 { TTI::SK_Broadcast, MVT::v2i64, 1 }, // pshufd
801 { TTI::SK_Broadcast, MVT::v4i32, 1 }, // pshufd
802 { TTI::SK_Broadcast, MVT::v8i16, 2 }, // pshuflw + pshufd
803 { TTI::SK_Broadcast, MVT::v16i8, 3 }, // unpck + pshuflw + pshufd
804
805 { TTI::SK_Reverse, MVT::v2f64, 1 }, // shufpd
806 { TTI::SK_Reverse, MVT::v2i64, 1 }, // pshufd
807 { TTI::SK_Reverse, MVT::v4i32, 1 }, // pshufd
808 { TTI::SK_Reverse, MVT::v8i16, 3 }, // pshuflw + pshufhw + pshufd
809 { TTI::SK_Reverse, MVT::v16i8, 9 }, // 2*pshuflw + 2*pshufhw
810 // + 2*pshufd + 2*unpck + packus
811
812 { TTI::SK_Alternate, MVT::v2i64, 1 }, // movsd
813 { TTI::SK_Alternate, MVT::v2f64, 1 }, // movsd
814 { TTI::SK_Alternate, MVT::v4i32, 2 }, // 2*shufps
815 { TTI::SK_Alternate, MVT::v8i16, 3 }, // pand + pandn + por
816 { TTI::SK_Alternate, MVT::v16i8, 3 } // pand + pandn + por
817 };
818
819 if (ST->hasSSE2())
820 if (const auto *Entry = CostTableLookup(SSE2ShuffleTbl, Kind, LT.second))
821 return LT.first * Entry->Cost;
822
823 static const CostTblEntry SSE1ShuffleTbl[] = {
824 { TTI::SK_Broadcast, MVT::v4f32, 1 }, // shufps
825 { TTI::SK_Reverse, MVT::v4f32, 1 }, // shufps
826 { TTI::SK_Alternate, MVT::v4f32, 2 } // 2*shufps
827 };
828
829 if (ST->hasSSE1())
830 if (const auto *Entry = CostTableLookup(SSE1ShuffleTbl, Kind, LT.second))
831 return LT.first * Entry->Cost;
832
Chandler Carruth705b1852015-01-31 03:43:40 +0000833 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Chandler Carruth664e3542013-01-07 01:37:14 +0000834}
835
Chandler Carruth93205eb2015-08-05 18:08:10 +0000836int X86TTIImpl::getCastInstrCost(unsigned Opcode, Type *Dst, Type *Src) {
Chandler Carruth664e3542013-01-07 01:37:14 +0000837 int ISD = TLI->InstructionOpcodeToISD(Opcode);
838 assert(ISD && "Invalid opcode");
839
Cong Hou59898d82015-12-11 00:31:39 +0000840 // FIXME: Need a better design of the cost table to handle non-simple types of
841 // potential massive combinations (elem_num x src_type x dst_type).
842
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000843 static const TypeConversionCostTblEntry AVX512DQConversionTbl[] = {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +0000844 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i64, 1 },
845 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i64, 1 },
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +0000846 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i64, 1 },
847 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 1 },
Simon Pilgrim03cd8f82016-11-23 13:42:09 +0000848 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i64, 1 },
849 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i64, 1 },
850
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000851 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000852 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000853 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000854 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000855 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000856 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000857
Simon Pilgrim841d7ca2016-11-24 14:46:55 +0000858 { ISD::FP_TO_SINT, MVT::v2i64, MVT::v2f32, 1 },
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +0000859 { ISD::FP_TO_SINT, MVT::v4i64, MVT::v4f32, 1 },
Simon Pilgrim03cd8f82016-11-23 13:42:09 +0000860 { ISD::FP_TO_SINT, MVT::v8i64, MVT::v8f32, 1 },
Simon Pilgrim841d7ca2016-11-24 14:46:55 +0000861 { ISD::FP_TO_SINT, MVT::v2i64, MVT::v2f64, 1 },
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +0000862 { ISD::FP_TO_SINT, MVT::v4i64, MVT::v4f64, 1 },
Simon Pilgrim03cd8f82016-11-23 13:42:09 +0000863 { ISD::FP_TO_SINT, MVT::v8i64, MVT::v8f64, 1 },
864
865 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f32, 1 },
866 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f32, 1 },
867 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f32, 1 },
868 { ISD::FP_TO_UINT, MVT::v2i64, MVT::v2f64, 1 },
869 { ISD::FP_TO_UINT, MVT::v4i64, MVT::v4f64, 1 },
870 { ISD::FP_TO_UINT, MVT::v8i64, MVT::v8f64, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000871 };
872
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000873 // TODO: For AVX512DQ + AVX512VL, we also have cheap casts for 128-bit and
874 // 256-bit wide vectors.
875
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000876 static const TypeConversionCostTblEntry AVX512FConversionTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +0000877 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 1 },
878 { ISD::FP_EXTEND, MVT::v8f64, MVT::v16f32, 3 },
879 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000880
881 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 1 },
882 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 1 },
883 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i64, 1 },
884 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000885
886 // v16i1 -> v16i32 - load + broadcast
887 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
888 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i1, 2 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000889 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
890 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 1 },
891 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
892 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 1 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000893 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
894 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i16, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000895 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
896 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000897
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000898 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000899 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000900 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000901 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000902 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000903 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
904 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Elena Demikhovskyd5e95b52014-11-13 11:46:16 +0000905 { ISD::SINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +0000906 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i64, 26 },
907 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000908
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000909 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000910 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i1, 3 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000911 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000912 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
913 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 2 },
914 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i8, 2 },
915 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i8, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000916 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i16, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000917 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
918 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 2 },
919 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i16, 2 },
920 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i16, 2 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000921 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i32, 2 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000922 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000923 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
924 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
925 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
926 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i32, 1 },
927 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i32, 1 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +0000928 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i64, 5 },
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +0000929 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 5 },
930 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 12 },
931 { ISD::UINT_TO_FP, MVT::v8f64, MVT::v8i64, 26 },
932
933 { ISD::FP_TO_UINT, MVT::v2i32, MVT::v2f32, 1 },
934 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f32, 1 },
935 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 1 },
936 { ISD::FP_TO_UINT, MVT::v16i32, MVT::v16f32, 1 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000937 };
938
Craig Topper4b275762015-10-28 04:02:12 +0000939 static const TypeConversionCostTblEntry AVX2ConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000940 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
941 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000942 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
943 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 3 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000944 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
945 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000946 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
947 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
948 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
949 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000950 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
951 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000952 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
953 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 1 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000954 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
955 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 1 },
956
957 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 2 },
958 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 2 },
959 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 2 },
960 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 2 },
961 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 2 },
962 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 4 },
Elena Demikhovsky27012472014-09-16 07:57:37 +0000963
964 { ISD::FP_EXTEND, MVT::v8f64, MVT::v8f32, 3 },
965 { ISD::FP_ROUND, MVT::v8f32, MVT::v8f64, 3 },
Quentin Colombet360460b2014-11-11 02:23:47 +0000966
967 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 8 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000968 };
969
Craig Topper4b275762015-10-28 04:02:12 +0000970 static const TypeConversionCostTblEntry AVXConversionTbl[] = {
Tim Northoverf0e21612014-02-06 18:18:36 +0000971 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i1, 6 },
972 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i1, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000973 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i1, 7 },
974 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i1, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000975 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 6 },
976 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000977 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 7 },
978 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 4 },
979 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
980 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000981 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 6 },
982 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000983 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
984 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000985 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
986 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 4 },
987
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000988 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 4 },
989 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
990 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000991 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i64, 4 },
992 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i64, 4 },
993 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 4 },
Tim Northoverf0e21612014-02-06 18:18:36 +0000994 { ISD::TRUNCATE, MVT::v8i32, MVT::v8i64, 9 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000995
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000996 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +0000997 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i1, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +0000998 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i1, 8 },
999 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001000 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i8, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001001 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i8, 8 },
1002 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i16, 3 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001003 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i16, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001004 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
1005 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001006 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001007 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001008
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001009 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i1, 7 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001010 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i1, 7 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001011 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i1, 6 },
1012 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001013 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001014 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 5 },
1015 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001016 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i16, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001017 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +00001018 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001019 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 6 },
Benjamin Kramer52ceb442013-04-01 10:23:49 +00001020 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i32, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001021 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 9 },
Quentin Colombet85b904d2014-03-27 22:27:41 +00001022 // The generic code to compute the scalar overhead is currently broken.
1023 // Workaround this limitation by estimating the scalarization overhead
1024 // here. We have roughly 10 instructions per scalar element.
1025 // Multiply that by the vector width.
1026 // FIXME: remove that when PR19268 is fixed.
Michael Kupersteinf0c59332016-07-11 21:39:44 +00001027 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 10 },
1028 { ISD::UINT_TO_FP, MVT::v4f64, MVT::v4i64, 20 },
1029 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
1030 { ISD::SINT_TO_FP, MVT::v4f64, MVT::v4i64, 13 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +00001031
Renato Goline1fb0592013-01-20 20:57:20 +00001032 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 1 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001033 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 7 },
Adam Nemet6dafe972014-03-30 18:07:13 +00001034 // This node is expanded into scalarized operations but BasicTTI is overly
1035 // optimistic estimating its cost. It computes 3 per element (one
1036 // vector-extract, one scalar conversion and one vector-insert). The
1037 // problem is that the inserts form a read-modify-write chain so latency
1038 // should be factored in too. Inflating the cost per element by 1.
1039 { ISD::FP_TO_UINT, MVT::v8i32, MVT::v8f32, 8*4 },
Adam Nemet10c4ce22014-03-31 21:54:48 +00001040 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f64, 4*4 },
Michael Kupersteinf0c59332016-07-11 21:39:44 +00001041
1042 { ISD::FP_EXTEND, MVT::v4f64, MVT::v4f32, 1 },
1043 { ISD::FP_ROUND, MVT::v4f32, MVT::v4f64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001044 };
1045
Cong Hou59898d82015-12-11 00:31:39 +00001046 static const TypeConversionCostTblEntry SSE41ConversionTbl[] = {
Michael Kuperstein9a0542a2016-06-10 17:01:05 +00001047 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
1048 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001049 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
1050 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 2 },
1051 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
1052 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 2 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +00001053
Cong Hou59898d82015-12-11 00:31:39 +00001054 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
1055 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 2 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001056 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
1057 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 1 },
1058 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
1059 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
1060 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
1061 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 2 },
1062 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
1063 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 2 },
1064 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
1065 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 4 },
1066 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
1067 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
1068 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
1069 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 2 },
1070 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
1071 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 4 },
Cong Hou59898d82015-12-11 00:31:39 +00001072
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001073 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 2 },
1074 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 1 },
1075 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +00001076 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 1 },
Cong Hou59898d82015-12-11 00:31:39 +00001077 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 3 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +00001078 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 3 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001079 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 6 },
1080
Cong Hou59898d82015-12-11 00:31:39 +00001081 };
1082
1083 static const TypeConversionCostTblEntry SSE2ConversionTbl[] = {
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001084 // These are somewhat magic numbers justified by looking at the output of
1085 // Intel's IACA, running some kernels and making sure when we take
1086 // legalization into account the throughput will be overestimated.
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001087 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001088 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
1089 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
1090 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
Sanjay Patel04b34962016-07-06 19:15:54 +00001091 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 5 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001092 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
1093 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
1094 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
Cong Hou59898d82015-12-11 00:31:39 +00001095
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001096 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v16i8, 16*10 },
1097 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v16i8, 8 },
1098 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v8i16, 15 },
1099 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v8i16, 8*10 },
1100 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v4i32, 4*10 },
1101 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 8 },
1102 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i64, 2*10 },
1103 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v2i64, 15 },
Michael Kuperstein9a0542a2016-06-10 17:01:05 +00001104
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00001105 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 3 },
1106
Cong Hou59898d82015-12-11 00:31:39 +00001107 { ISD::ZERO_EXTEND, MVT::v4i16, MVT::v4i8, 1 },
1108 { ISD::SIGN_EXTEND, MVT::v4i16, MVT::v4i8, 6 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001109 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i8, 2 },
1110 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i8, 3 },
1111 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i8, 4 },
1112 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i8, 8 },
1113 { ISD::ZERO_EXTEND, MVT::v8i16, MVT::v8i8, 1 },
1114 { ISD::SIGN_EXTEND, MVT::v8i16, MVT::v8i8, 2 },
1115 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
1116 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 6 },
1117 { ISD::ZERO_EXTEND, MVT::v16i16, MVT::v16i8, 3 },
1118 { ISD::SIGN_EXTEND, MVT::v16i16, MVT::v16i8, 4 },
1119 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 9 },
1120 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 12 },
1121 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 1 },
1122 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 2 },
1123 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
1124 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 10 },
1125 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i16, 3 },
1126 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i16, 4 },
1127 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i16, 6 },
Simon Pilgrim285d9e42016-07-17 19:02:27 +00001128 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i16, 8 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001129 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i32, 3 },
1130 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i32, 5 },
Cong Hou59898d82015-12-11 00:31:39 +00001131
Cong Hou59898d82015-12-11 00:31:39 +00001132 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i16, 4 },
Michael Kuperstein1b62e0e2016-07-06 18:26:48 +00001133 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i16, 2 },
1134 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i16, 3 },
1135 { ISD::TRUNCATE, MVT::v4i8, MVT::v4i32, 3 },
1136 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 3 },
1137 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 4 },
1138 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 7 },
1139 { ISD::TRUNCATE, MVT::v8i16, MVT::v8i32, 5 },
1140 { ISD::TRUNCATE, MVT::v16i16, MVT::v16i32, 10 },
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001141 };
1142
Chandler Carruth93205eb2015-08-05 18:08:10 +00001143 std::pair<int, MVT> LTSrc = TLI->getTypeLegalizationCost(DL, Src);
1144 std::pair<int, MVT> LTDest = TLI->getTypeLegalizationCost(DL, Dst);
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001145
1146 if (ST->hasSSE2() && !ST->hasAVX()) {
Cong Hou59898d82015-12-11 00:31:39 +00001147 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
Craig Topperee0c8592015-10-27 04:14:24 +00001148 LTDest.second, LTSrc.second))
1149 return LTSrc.first * Entry->Cost;
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001150 }
1151
Simon Pilgrime2c244f2015-07-19 15:36:12 +00001152 EVT SrcTy = TLI->getValueType(DL, Src);
1153 EVT DstTy = TLI->getValueType(DL, Dst);
1154
1155 // The function getSimpleVT only handles simple value types.
1156 if (!SrcTy.isSimple() || !DstTy.isSimple())
1157 return BaseT::getCastInstrCost(Opcode, Dst, Src);
1158
Elena Demikhovskya1a40cc2015-12-02 08:59:47 +00001159 if (ST->hasDQI())
1160 if (const auto *Entry = ConvertCostTableLookup(AVX512DQConversionTbl, ISD,
1161 DstTy.getSimpleVT(),
1162 SrcTy.getSimpleVT()))
1163 return Entry->Cost;
1164
1165 if (ST->hasAVX512())
1166 if (const auto *Entry = ConvertCostTableLookup(AVX512FConversionTbl, ISD,
1167 DstTy.getSimpleVT(),
1168 SrcTy.getSimpleVT()))
1169 return Entry->Cost;
1170
Tim Northoverf0e21612014-02-06 18:18:36 +00001171 if (ST->hasAVX2()) {
Craig Topperee0c8592015-10-27 04:14:24 +00001172 if (const auto *Entry = ConvertCostTableLookup(AVX2ConversionTbl, ISD,
1173 DstTy.getSimpleVT(),
1174 SrcTy.getSimpleVT()))
1175 return Entry->Cost;
Tim Northoverf0e21612014-02-06 18:18:36 +00001176 }
1177
Chandler Carruth664e3542013-01-07 01:37:14 +00001178 if (ST->hasAVX()) {
Craig Topperee0c8592015-10-27 04:14:24 +00001179 if (const auto *Entry = ConvertCostTableLookup(AVXConversionTbl, ISD,
1180 DstTy.getSimpleVT(),
1181 SrcTy.getSimpleVT()))
1182 return Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001183 }
1184
Cong Hou59898d82015-12-11 00:31:39 +00001185 if (ST->hasSSE41()) {
1186 if (const auto *Entry = ConvertCostTableLookup(SSE41ConversionTbl, ISD,
1187 DstTy.getSimpleVT(),
1188 SrcTy.getSimpleVT()))
1189 return Entry->Cost;
1190 }
1191
1192 if (ST->hasSSE2()) {
1193 if (const auto *Entry = ConvertCostTableLookup(SSE2ConversionTbl, ISD,
1194 DstTy.getSimpleVT(),
1195 SrcTy.getSimpleVT()))
1196 return Entry->Cost;
1197 }
1198
Chandler Carruth705b1852015-01-31 03:43:40 +00001199 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001200}
1201
Chandler Carruth93205eb2015-08-05 18:08:10 +00001202int X86TTIImpl::getCmpSelInstrCost(unsigned Opcode, Type *ValTy, Type *CondTy) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001203 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001204 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001205
1206 MVT MTy = LT.second;
1207
1208 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1209 assert(ISD && "Invalid opcode");
1210
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001211 static const CostTblEntry SSE2CostTbl[] = {
1212 { ISD::SETCC, MVT::v2i64, 8 },
1213 { ISD::SETCC, MVT::v4i32, 1 },
1214 { ISD::SETCC, MVT::v8i16, 1 },
1215 { ISD::SETCC, MVT::v16i8, 1 },
1216 };
1217
Craig Topper4b275762015-10-28 04:02:12 +00001218 static const CostTblEntry SSE42CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001219 { ISD::SETCC, MVT::v2f64, 1 },
1220 { ISD::SETCC, MVT::v4f32, 1 },
1221 { ISD::SETCC, MVT::v2i64, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001222 };
1223
Craig Topper4b275762015-10-28 04:02:12 +00001224 static const CostTblEntry AVX1CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001225 { ISD::SETCC, MVT::v4f64, 1 },
1226 { ISD::SETCC, MVT::v8f32, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001227 // AVX1 does not support 8-wide integer compare.
Renato Goline1fb0592013-01-20 20:57:20 +00001228 { ISD::SETCC, MVT::v4i64, 4 },
1229 { ISD::SETCC, MVT::v8i32, 4 },
1230 { ISD::SETCC, MVT::v16i16, 4 },
1231 { ISD::SETCC, MVT::v32i8, 4 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001232 };
1233
Craig Topper4b275762015-10-28 04:02:12 +00001234 static const CostTblEntry AVX2CostTbl[] = {
Renato Goline1fb0592013-01-20 20:57:20 +00001235 { ISD::SETCC, MVT::v4i64, 1 },
1236 { ISD::SETCC, MVT::v8i32, 1 },
1237 { ISD::SETCC, MVT::v16i16, 1 },
1238 { ISD::SETCC, MVT::v32i8, 1 },
Chandler Carruth664e3542013-01-07 01:37:14 +00001239 };
1240
Craig Topper4b275762015-10-28 04:02:12 +00001241 static const CostTblEntry AVX512CostTbl[] = {
Elena Demikhovsky27012472014-09-16 07:57:37 +00001242 { ISD::SETCC, MVT::v8i64, 1 },
1243 { ISD::SETCC, MVT::v16i32, 1 },
1244 { ISD::SETCC, MVT::v8f64, 1 },
1245 { ISD::SETCC, MVT::v16f32, 1 },
1246 };
1247
Craig Topperee0c8592015-10-27 04:14:24 +00001248 if (ST->hasAVX512())
1249 if (const auto *Entry = CostTableLookup(AVX512CostTbl, ISD, MTy))
1250 return LT.first * Entry->Cost;
Elena Demikhovsky27012472014-09-16 07:57:37 +00001251
Craig Topperee0c8592015-10-27 04:14:24 +00001252 if (ST->hasAVX2())
1253 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1254 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001255
Craig Topperee0c8592015-10-27 04:14:24 +00001256 if (ST->hasAVX())
1257 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1258 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001259
Craig Topperee0c8592015-10-27 04:14:24 +00001260 if (ST->hasSSE42())
1261 if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
1262 return LT.first * Entry->Cost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001263
Simon Pilgrimeec3a952016-05-09 21:14:38 +00001264 if (ST->hasSSE2())
1265 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1266 return LT.first * Entry->Cost;
1267
Chandler Carruth705b1852015-01-31 03:43:40 +00001268 return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy);
Chandler Carruth664e3542013-01-07 01:37:14 +00001269}
1270
Simon Pilgrim14000b32016-05-24 08:17:50 +00001271int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1272 ArrayRef<Type *> Tys, FastMathFlags FMF) {
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001273 // Costs should match the codegen from:
1274 // BITREVERSE: llvm\test\CodeGen\X86\vector-bitreverse.ll
1275 // BSWAP: llvm\test\CodeGen\X86\bswap-vector.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001276 // CTLZ: llvm\test\CodeGen\X86\vector-lzcnt-*.ll
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001277 // CTPOP: llvm\test\CodeGen\X86\vector-popcnt-*.ll
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001278 // CTTZ: llvm\test\CodeGen\X86\vector-tzcnt-*.ll
Simon Pilgrim14000b32016-05-24 08:17:50 +00001279 static const CostTblEntry XOPCostTbl[] = {
1280 { ISD::BITREVERSE, MVT::v4i64, 4 },
1281 { ISD::BITREVERSE, MVT::v8i32, 4 },
1282 { ISD::BITREVERSE, MVT::v16i16, 4 },
1283 { ISD::BITREVERSE, MVT::v32i8, 4 },
1284 { ISD::BITREVERSE, MVT::v2i64, 1 },
1285 { ISD::BITREVERSE, MVT::v4i32, 1 },
1286 { ISD::BITREVERSE, MVT::v8i16, 1 },
1287 { ISD::BITREVERSE, MVT::v16i8, 1 },
1288 { ISD::BITREVERSE, MVT::i64, 3 },
1289 { ISD::BITREVERSE, MVT::i32, 3 },
1290 { ISD::BITREVERSE, MVT::i16, 3 },
1291 { ISD::BITREVERSE, MVT::i8, 3 }
1292 };
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001293 static const CostTblEntry AVX2CostTbl[] = {
1294 { ISD::BITREVERSE, MVT::v4i64, 5 },
1295 { ISD::BITREVERSE, MVT::v8i32, 5 },
1296 { ISD::BITREVERSE, MVT::v16i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001297 { ISD::BITREVERSE, MVT::v32i8, 5 },
1298 { ISD::BSWAP, MVT::v4i64, 1 },
1299 { ISD::BSWAP, MVT::v8i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001300 { ISD::BSWAP, MVT::v16i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001301 { ISD::CTLZ, MVT::v4i64, 23 },
1302 { ISD::CTLZ, MVT::v8i32, 18 },
1303 { ISD::CTLZ, MVT::v16i16, 14 },
1304 { ISD::CTLZ, MVT::v32i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001305 { ISD::CTPOP, MVT::v4i64, 7 },
1306 { ISD::CTPOP, MVT::v8i32, 11 },
1307 { ISD::CTPOP, MVT::v16i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001308 { ISD::CTPOP, MVT::v32i8, 6 },
1309 { ISD::CTTZ, MVT::v4i64, 10 },
1310 { ISD::CTTZ, MVT::v8i32, 14 },
1311 { ISD::CTTZ, MVT::v16i16, 12 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001312 { ISD::CTTZ, MVT::v32i8, 9 },
1313 { ISD::FSQRT, MVT::f32, 7 }, // Haswell from http://www.agner.org/
1314 { ISD::FSQRT, MVT::v4f32, 7 }, // Haswell from http://www.agner.org/
1315 { ISD::FSQRT, MVT::v8f32, 14 }, // Haswell from http://www.agner.org/
1316 { ISD::FSQRT, MVT::f64, 14 }, // Haswell from http://www.agner.org/
1317 { ISD::FSQRT, MVT::v2f64, 14 }, // Haswell from http://www.agner.org/
1318 { ISD::FSQRT, MVT::v4f64, 28 }, // Haswell from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001319 };
1320 static const CostTblEntry AVX1CostTbl[] = {
1321 { ISD::BITREVERSE, MVT::v4i64, 10 },
1322 { ISD::BITREVERSE, MVT::v8i32, 10 },
1323 { ISD::BITREVERSE, MVT::v16i16, 10 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001324 { ISD::BITREVERSE, MVT::v32i8, 10 },
1325 { ISD::BSWAP, MVT::v4i64, 4 },
1326 { ISD::BSWAP, MVT::v8i32, 4 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001327 { ISD::BSWAP, MVT::v16i16, 4 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001328 { ISD::CTLZ, MVT::v4i64, 46 },
1329 { ISD::CTLZ, MVT::v8i32, 36 },
1330 { ISD::CTLZ, MVT::v16i16, 28 },
1331 { ISD::CTLZ, MVT::v32i8, 18 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001332 { ISD::CTPOP, MVT::v4i64, 14 },
1333 { ISD::CTPOP, MVT::v8i32, 22 },
1334 { ISD::CTPOP, MVT::v16i16, 18 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001335 { ISD::CTPOP, MVT::v32i8, 12 },
1336 { ISD::CTTZ, MVT::v4i64, 20 },
1337 { ISD::CTTZ, MVT::v8i32, 28 },
1338 { ISD::CTTZ, MVT::v16i16, 24 },
1339 { ISD::CTTZ, MVT::v32i8, 18 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001340 { ISD::FSQRT, MVT::f32, 14 }, // SNB from http://www.agner.org/
1341 { ISD::FSQRT, MVT::v4f32, 14 }, // SNB from http://www.agner.org/
1342 { ISD::FSQRT, MVT::v8f32, 28 }, // SNB from http://www.agner.org/
1343 { ISD::FSQRT, MVT::f64, 21 }, // SNB from http://www.agner.org/
1344 { ISD::FSQRT, MVT::v2f64, 21 }, // SNB from http://www.agner.org/
1345 { ISD::FSQRT, MVT::v4f64, 43 }, // SNB from http://www.agner.org/
1346 };
1347 static const CostTblEntry SSE42CostTbl[] = {
1348 { ISD::FSQRT, MVT::f32, 18 }, // Nehalem from http://www.agner.org/
1349 { ISD::FSQRT, MVT::v4f32, 18 }, // Nehalem from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001350 };
1351 static const CostTblEntry SSSE3CostTbl[] = {
1352 { ISD::BITREVERSE, MVT::v2i64, 5 },
1353 { ISD::BITREVERSE, MVT::v4i32, 5 },
1354 { ISD::BITREVERSE, MVT::v8i16, 5 },
Simon Pilgrim356e8232016-06-20 23:08:21 +00001355 { ISD::BITREVERSE, MVT::v16i8, 5 },
1356 { ISD::BSWAP, MVT::v2i64, 1 },
1357 { ISD::BSWAP, MVT::v4i32, 1 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001358 { ISD::BSWAP, MVT::v8i16, 1 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001359 { ISD::CTLZ, MVT::v2i64, 23 },
1360 { ISD::CTLZ, MVT::v4i32, 18 },
1361 { ISD::CTLZ, MVT::v8i16, 14 },
1362 { ISD::CTLZ, MVT::v16i8, 9 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001363 { ISD::CTPOP, MVT::v2i64, 7 },
1364 { ISD::CTPOP, MVT::v4i32, 11 },
1365 { ISD::CTPOP, MVT::v8i16, 9 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001366 { ISD::CTPOP, MVT::v16i8, 6 },
1367 { ISD::CTTZ, MVT::v2i64, 10 },
1368 { ISD::CTTZ, MVT::v4i32, 14 },
1369 { ISD::CTTZ, MVT::v8i16, 12 },
1370 { ISD::CTTZ, MVT::v16i8, 9 }
Simon Pilgrim356e8232016-06-20 23:08:21 +00001371 };
1372 static const CostTblEntry SSE2CostTbl[] = {
1373 { ISD::BSWAP, MVT::v2i64, 7 },
1374 { ISD::BSWAP, MVT::v4i32, 7 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001375 { ISD::BSWAP, MVT::v8i16, 7 },
Simon Pilgrimd02c5522016-11-08 14:10:28 +00001376 { ISD::CTLZ, MVT::v2i64, 25 },
1377 { ISD::CTLZ, MVT::v4i32, 26 },
1378 { ISD::CTLZ, MVT::v8i16, 20 },
1379 { ISD::CTLZ, MVT::v16i8, 17 },
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001380 { ISD::CTPOP, MVT::v2i64, 12 },
1381 { ISD::CTPOP, MVT::v4i32, 15 },
1382 { ISD::CTPOP, MVT::v8i16, 13 },
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001383 { ISD::CTPOP, MVT::v16i8, 10 },
1384 { ISD::CTTZ, MVT::v2i64, 14 },
1385 { ISD::CTTZ, MVT::v4i32, 18 },
1386 { ISD::CTTZ, MVT::v8i16, 16 },
Alexey Bataevd07c7312016-10-31 12:10:53 +00001387 { ISD::CTTZ, MVT::v16i8, 13 },
1388 { ISD::FSQRT, MVT::f64, 32 }, // Nehalem from http://www.agner.org/
1389 { ISD::FSQRT, MVT::v2f64, 32 }, // Nehalem from http://www.agner.org/
1390 };
1391 static const CostTblEntry SSE1CostTbl[] = {
1392 { ISD::FSQRT, MVT::f32, 28 }, // Pentium III from http://www.agner.org/
1393 { ISD::FSQRT, MVT::v4f32, 56 }, // Pentium III from http://www.agner.org/
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001394 };
Simon Pilgrim14000b32016-05-24 08:17:50 +00001395
1396 unsigned ISD = ISD::DELETED_NODE;
1397 switch (IID) {
1398 default:
1399 break;
1400 case Intrinsic::bitreverse:
1401 ISD = ISD::BITREVERSE;
1402 break;
Simon Pilgrim356e8232016-06-20 23:08:21 +00001403 case Intrinsic::bswap:
1404 ISD = ISD::BSWAP;
1405 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001406 case Intrinsic::ctlz:
1407 ISD = ISD::CTLZ;
1408 break;
Simon Pilgrim1b4f5112016-07-20 10:41:28 +00001409 case Intrinsic::ctpop:
1410 ISD = ISD::CTPOP;
1411 break;
Simon Pilgrim5d5ca9c2016-08-04 10:51:41 +00001412 case Intrinsic::cttz:
1413 ISD = ISD::CTTZ;
1414 break;
Alexey Bataevd07c7312016-10-31 12:10:53 +00001415 case Intrinsic::sqrt:
1416 ISD = ISD::FSQRT;
1417 break;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001418 }
1419
1420 // Legalize the type.
1421 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, RetTy);
1422 MVT MTy = LT.second;
1423
1424 // Attempt to lookup cost.
1425 if (ST->hasXOP())
1426 if (const auto *Entry = CostTableLookup(XOPCostTbl, ISD, MTy))
1427 return LT.first * Entry->Cost;
1428
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001429 if (ST->hasAVX2())
1430 if (const auto *Entry = CostTableLookup(AVX2CostTbl, ISD, MTy))
1431 return LT.first * Entry->Cost;
1432
1433 if (ST->hasAVX())
1434 if (const auto *Entry = CostTableLookup(AVX1CostTbl, ISD, MTy))
1435 return LT.first * Entry->Cost;
1436
Alexey Bataevd07c7312016-10-31 12:10:53 +00001437 if (ST->hasSSE42())
1438 if (const auto *Entry = CostTableLookup(SSE42CostTbl, ISD, MTy))
1439 return LT.first * Entry->Cost;
1440
Simon Pilgrim3fc09f72016-06-11 19:23:02 +00001441 if (ST->hasSSSE3())
1442 if (const auto *Entry = CostTableLookup(SSSE3CostTbl, ISD, MTy))
1443 return LT.first * Entry->Cost;
1444
Simon Pilgrim356e8232016-06-20 23:08:21 +00001445 if (ST->hasSSE2())
1446 if (const auto *Entry = CostTableLookup(SSE2CostTbl, ISD, MTy))
1447 return LT.first * Entry->Cost;
1448
Alexey Bataevd07c7312016-10-31 12:10:53 +00001449 if (ST->hasSSE1())
1450 if (const auto *Entry = CostTableLookup(SSE1CostTbl, ISD, MTy))
1451 return LT.first * Entry->Cost;
1452
Simon Pilgrim14000b32016-05-24 08:17:50 +00001453 return BaseT::getIntrinsicInstrCost(IID, RetTy, Tys, FMF);
1454}
1455
1456int X86TTIImpl::getIntrinsicInstrCost(Intrinsic::ID IID, Type *RetTy,
1457 ArrayRef<Value *> Args, FastMathFlags FMF) {
1458 return BaseT::getIntrinsicInstrCost(IID, RetTy, Args, FMF);
1459}
1460
Chandler Carruth93205eb2015-08-05 18:08:10 +00001461int X86TTIImpl::getVectorInstrCost(unsigned Opcode, Type *Val, unsigned Index) {
Chandler Carruth664e3542013-01-07 01:37:14 +00001462 assert(Val->isVectorTy() && "This must be a vector type");
1463
Sanjay Patelaedc3472016-05-25 17:27:54 +00001464 Type *ScalarType = Val->getScalarType();
1465
Chandler Carruth664e3542013-01-07 01:37:14 +00001466 if (Index != -1U) {
1467 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001468 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Val);
Chandler Carruth664e3542013-01-07 01:37:14 +00001469
1470 // This type is legalized to a scalar type.
1471 if (!LT.second.isVector())
1472 return 0;
1473
1474 // The type may be split. Normalize the index to the new type.
1475 unsigned Width = LT.second.getVectorNumElements();
1476 Index = Index % Width;
1477
1478 // Floating point scalars are already located in index #0.
Sanjay Patelaedc3472016-05-25 17:27:54 +00001479 if (ScalarType->isFloatingPointTy() && Index == 0)
Chandler Carruth664e3542013-01-07 01:37:14 +00001480 return 0;
1481 }
1482
Sanjay Patelaedc3472016-05-25 17:27:54 +00001483 // Add to the base cost if we know that the extracted element of a vector is
1484 // destined to be moved to and used in the integer register file.
1485 int RegisterFileMoveCost = 0;
1486 if (Opcode == Instruction::ExtractElement && ScalarType->isPointerTy())
1487 RegisterFileMoveCost = 1;
1488
1489 return BaseT::getVectorInstrCost(Opcode, Val, Index) + RegisterFileMoveCost;
Chandler Carruth664e3542013-01-07 01:37:14 +00001490}
1491
Chandler Carruth93205eb2015-08-05 18:08:10 +00001492int X86TTIImpl::getScalarizationOverhead(Type *Ty, bool Insert, bool Extract) {
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001493 assert (Ty->isVectorTy() && "Can only scalarize vectors");
Chandler Carruth93205eb2015-08-05 18:08:10 +00001494 int Cost = 0;
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001495
1496 for (int i = 0, e = Ty->getVectorNumElements(); i < e; ++i) {
1497 if (Insert)
Chandler Carruth705b1852015-01-31 03:43:40 +00001498 Cost += getVectorInstrCost(Instruction::InsertElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001499 if (Extract)
Chandler Carruth705b1852015-01-31 03:43:40 +00001500 Cost += getVectorInstrCost(Instruction::ExtractElement, Ty, i);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001501 }
1502
1503 return Cost;
1504}
1505
Chandler Carruth93205eb2015-08-05 18:08:10 +00001506int X86TTIImpl::getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
1507 unsigned AddressSpace) {
Alp Tokerf907b892013-12-05 05:44:44 +00001508 // Handle non-power-of-two vectors such as <3 x float>
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001509 if (VectorType *VTy = dyn_cast<VectorType>(Src)) {
1510 unsigned NumElem = VTy->getVectorNumElements();
1511
1512 // Handle a few common cases:
1513 // <3 x float>
1514 if (NumElem == 3 && VTy->getScalarSizeInBits() == 32)
1515 // Cost = 64 bit store + extract + 32 bit store.
1516 return 3;
1517
1518 // <3 x double>
1519 if (NumElem == 3 && VTy->getScalarSizeInBits() == 64)
1520 // Cost = 128 bit store + unpack + 64 bit store.
1521 return 3;
1522
Alp Tokerf907b892013-12-05 05:44:44 +00001523 // Assume that all other non-power-of-two numbers are scalarized.
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001524 if (!isPowerOf2_32(NumElem)) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001525 int Cost = BaseT::getMemoryOpCost(Opcode, VTy->getScalarType(), Alignment,
1526 AddressSpace);
1527 int SplitCost = getScalarizationOverhead(Src, Opcode == Instruction::Load,
1528 Opcode == Instruction::Store);
Nadav Rotemf9ecbcb2013-06-27 17:52:04 +00001529 return NumElem * Cost + SplitCost;
1530 }
1531 }
1532
Chandler Carruth664e3542013-01-07 01:37:14 +00001533 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001534 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Src);
Chandler Carruth664e3542013-01-07 01:37:14 +00001535 assert((Opcode == Instruction::Load || Opcode == Instruction::Store) &&
1536 "Invalid Opcode");
1537
1538 // Each load/store unit costs 1.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001539 int Cost = LT.first * 1;
Chandler Carruth664e3542013-01-07 01:37:14 +00001540
Sanjay Patel9f6c4d52016-03-09 22:23:33 +00001541 // This isn't exactly right. We're using slow unaligned 32-byte accesses as a
1542 // proxy for a double-pumped AVX memory interface such as on Sandybridge.
1543 if (LT.second.getStoreSize() == 32 && ST->isUnalignedMem32Slow())
1544 Cost *= 2;
Chandler Carruth664e3542013-01-07 01:37:14 +00001545
1546 return Cost;
1547}
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001548
Chandler Carruth93205eb2015-08-05 18:08:10 +00001549int X86TTIImpl::getMaskedMemoryOpCost(unsigned Opcode, Type *SrcTy,
1550 unsigned Alignment,
1551 unsigned AddressSpace) {
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001552 VectorType *SrcVTy = dyn_cast<VectorType>(SrcTy);
1553 if (!SrcVTy)
1554 // To calculate scalar take the regular cost, without mask
1555 return getMemoryOpCost(Opcode, SrcTy, Alignment, AddressSpace);
1556
1557 unsigned NumElem = SrcVTy->getVectorNumElements();
1558 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001559 VectorType::get(Type::getInt8Ty(SrcVTy->getContext()), NumElem);
Elena Demikhovsky20662e32015-10-19 07:43:38 +00001560 if ((Opcode == Instruction::Load && !isLegalMaskedLoad(SrcVTy)) ||
1561 (Opcode == Instruction::Store && !isLegalMaskedStore(SrcVTy)) ||
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001562 !isPowerOf2_32(NumElem)) {
1563 // Scalarization
Chandler Carruth93205eb2015-08-05 18:08:10 +00001564 int MaskSplitCost = getScalarizationOverhead(MaskTy, false, true);
1565 int ScalarCompareCost = getCmpSelInstrCost(
Mehdi Amini867e9142016-04-14 04:36:40 +00001566 Instruction::ICmp, Type::getInt8Ty(SrcVTy->getContext()), nullptr);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001567 int BranchCost = getCFInstrCost(Instruction::Br);
1568 int MaskCmpCost = NumElem * (BranchCost + ScalarCompareCost);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001569
Chandler Carruth93205eb2015-08-05 18:08:10 +00001570 int ValueSplitCost = getScalarizationOverhead(
1571 SrcVTy, Opcode == Instruction::Load, Opcode == Instruction::Store);
1572 int MemopCost =
Chandler Carruth705b1852015-01-31 03:43:40 +00001573 NumElem * BaseT::getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1574 Alignment, AddressSpace);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001575 return MemopCost + ValueSplitCost + MaskSplitCost + MaskCmpCost;
1576 }
1577
1578 // Legalize the type.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001579 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, SrcVTy);
Cong Houda4e8ae2015-10-28 18:15:46 +00001580 auto VT = TLI->getValueType(DL, SrcVTy);
Chandler Carruth93205eb2015-08-05 18:08:10 +00001581 int Cost = 0;
Cong Houda4e8ae2015-10-28 18:15:46 +00001582 if (VT.isSimple() && LT.second != VT.getSimpleVT() &&
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001583 LT.second.getVectorNumElements() == NumElem)
1584 // Promotion requires expand/truncate for data and a shuffle for mask.
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001585 Cost += getShuffleCost(TTI::SK_Alternate, SrcVTy, 0, nullptr) +
1586 getShuffleCost(TTI::SK_Alternate, MaskTy, 0, nullptr);
Chandler Carruth705b1852015-01-31 03:43:40 +00001587
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001588 else if (LT.second.getVectorNumElements() > NumElem) {
1589 VectorType *NewMaskTy = VectorType::get(MaskTy->getVectorElementType(),
1590 LT.second.getVectorNumElements());
1591 // Expanding requires fill mask with zeroes
Chandler Carruth705b1852015-01-31 03:43:40 +00001592 Cost += getShuffleCost(TTI::SK_InsertSubvector, NewMaskTy, 0, MaskTy);
Elena Demikhovskya3232f72015-01-25 08:44:46 +00001593 }
1594 if (!ST->hasAVX512())
1595 return Cost + LT.first*4; // Each maskmov costs 4
1596
1597 // AVX-512 masked load/store is cheapper
1598 return Cost+LT.first;
1599}
1600
Mohammed Agabaria23599ba2017-01-05 14:03:41 +00001601int X86TTIImpl::getAddressComputationCost(Type *Ty, ScalarEvolution *SE,
1602 const SCEV *Ptr) {
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001603 // Address computations in vectorized code with non-consecutive addresses will
1604 // likely result in more instructions compared to scalar code where the
1605 // computation can more often be merged into the index mode. The resulting
1606 // extra micro-ops can significantly decrease throughput.
1607 unsigned NumVectorInstToHideOverhead = 10;
1608
Mohammed Agabaria23599ba2017-01-05 14:03:41 +00001609 // Cost modeling of Strided Access Computation is hidden by the indexing
1610 // modes of X86 regardless of the stride value. We dont believe that there
1611 // is a difference between constant strided access in gerenal and constant
1612 // strided value which is less than or equal to 64.
1613 // Even in the case of (loop invariant) stride whose value is not known at
1614 // compile time, the address computation will not incur more than one extra
1615 // ADD instruction.
1616 if (Ty->isVectorTy() && SE) {
1617 if (!BaseT::isStridedAccess(Ptr))
1618 return NumVectorInstToHideOverhead;
1619 if (!BaseT::getConstantStrideStep(SE, Ptr))
1620 return 1;
1621 }
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001622
Mohammed Agabaria23599ba2017-01-05 14:03:41 +00001623 return BaseT::getAddressComputationCost(Ty, SE, Ptr);
Arnold Schwaighofer6042a262013-07-12 19:16:07 +00001624}
Yi Jiang5c343de2013-09-19 17:48:48 +00001625
Chandler Carruth93205eb2015-08-05 18:08:10 +00001626int X86TTIImpl::getReductionCost(unsigned Opcode, Type *ValTy,
1627 bool IsPairwise) {
Michael Liao5bf95782014-12-04 05:20:33 +00001628
Chandler Carruth93205eb2015-08-05 18:08:10 +00001629 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Michael Liao5bf95782014-12-04 05:20:33 +00001630
Yi Jiang5c343de2013-09-19 17:48:48 +00001631 MVT MTy = LT.second;
Michael Liao5bf95782014-12-04 05:20:33 +00001632
Yi Jiang5c343de2013-09-19 17:48:48 +00001633 int ISD = TLI->InstructionOpcodeToISD(Opcode);
1634 assert(ISD && "Invalid opcode");
Michael Liao5bf95782014-12-04 05:20:33 +00001635
1636 // We use the Intel Architecture Code Analyzer(IACA) to measure the throughput
1637 // and make it as the cost.
1638
Craig Topper4b275762015-10-28 04:02:12 +00001639 static const CostTblEntry SSE42CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001640 { ISD::FADD, MVT::v2f64, 2 },
1641 { ISD::FADD, MVT::v4f32, 4 },
1642 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1643 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1644 { ISD::ADD, MVT::v8i16, 5 },
1645 };
Michael Liao5bf95782014-12-04 05:20:33 +00001646
Craig Topper4b275762015-10-28 04:02:12 +00001647 static const CostTblEntry AVX1CostTblPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001648 { ISD::FADD, MVT::v4f32, 4 },
1649 { ISD::FADD, MVT::v4f64, 5 },
1650 { ISD::FADD, MVT::v8f32, 7 },
1651 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1652 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.5".
1653 { ISD::ADD, MVT::v4i64, 5 }, // The data reported by the IACA tool is "4.8".
1654 { ISD::ADD, MVT::v8i16, 5 },
1655 { ISD::ADD, MVT::v8i32, 5 },
1656 };
1657
Craig Topper4b275762015-10-28 04:02:12 +00001658 static const CostTblEntry SSE42CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001659 { ISD::FADD, MVT::v2f64, 2 },
1660 { ISD::FADD, MVT::v4f32, 4 },
1661 { ISD::ADD, MVT::v2i64, 2 }, // The data reported by the IACA tool is "1.6".
1662 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "3.3".
1663 { ISD::ADD, MVT::v8i16, 4 }, // The data reported by the IACA tool is "4.3".
1664 };
Michael Liao5bf95782014-12-04 05:20:33 +00001665
Craig Topper4b275762015-10-28 04:02:12 +00001666 static const CostTblEntry AVX1CostTblNoPairWise[] = {
Yi Jiang5c343de2013-09-19 17:48:48 +00001667 { ISD::FADD, MVT::v4f32, 3 },
1668 { ISD::FADD, MVT::v4f64, 3 },
1669 { ISD::FADD, MVT::v8f32, 4 },
1670 { ISD::ADD, MVT::v2i64, 1 }, // The data reported by the IACA tool is "1.5".
1671 { ISD::ADD, MVT::v4i32, 3 }, // The data reported by the IACA tool is "2.8".
1672 { ISD::ADD, MVT::v4i64, 3 },
1673 { ISD::ADD, MVT::v8i16, 4 },
1674 { ISD::ADD, MVT::v8i32, 5 },
1675 };
Michael Liao5bf95782014-12-04 05:20:33 +00001676
Yi Jiang5c343de2013-09-19 17:48:48 +00001677 if (IsPairwise) {
Craig Topperee0c8592015-10-27 04:14:24 +00001678 if (ST->hasAVX())
1679 if (const auto *Entry = CostTableLookup(AVX1CostTblPairWise, ISD, MTy))
1680 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001681
Craig Topperee0c8592015-10-27 04:14:24 +00001682 if (ST->hasSSE42())
1683 if (const auto *Entry = CostTableLookup(SSE42CostTblPairWise, ISD, MTy))
1684 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001685 } else {
Craig Topperee0c8592015-10-27 04:14:24 +00001686 if (ST->hasAVX())
1687 if (const auto *Entry = CostTableLookup(AVX1CostTblNoPairWise, ISD, MTy))
1688 return LT.first * Entry->Cost;
Michael Liao5bf95782014-12-04 05:20:33 +00001689
Craig Topperee0c8592015-10-27 04:14:24 +00001690 if (ST->hasSSE42())
1691 if (const auto *Entry = CostTableLookup(SSE42CostTblNoPairWise, ISD, MTy))
1692 return LT.first * Entry->Cost;
Yi Jiang5c343de2013-09-19 17:48:48 +00001693 }
1694
Chandler Carruth705b1852015-01-31 03:43:40 +00001695 return BaseT::getReductionCost(Opcode, ValTy, IsPairwise);
Yi Jiang5c343de2013-09-19 17:48:48 +00001696}
1697
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001698/// \brief Calculate the cost of materializing a 64-bit value. This helper
1699/// method might only calculate a fraction of a larger immediate. Therefore it
1700/// is valid to return a cost of ZERO.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001701int X86TTIImpl::getIntImmCost(int64_t Val) {
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001702 if (Val == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001703 return TTI::TCC_Free;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001704
1705 if (isInt<32>(Val))
Chandler Carruth705b1852015-01-31 03:43:40 +00001706 return TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001707
Chandler Carruth705b1852015-01-31 03:43:40 +00001708 return 2 * TTI::TCC_Basic;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001709}
1710
Chandler Carruth93205eb2015-08-05 18:08:10 +00001711int X86TTIImpl::getIntImmCost(const APInt &Imm, Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001712 assert(Ty->isIntegerTy());
1713
1714 unsigned BitSize = Ty->getPrimitiveSizeInBits();
1715 if (BitSize == 0)
1716 return ~0U;
1717
Juergen Ributzka43176172014-05-19 21:00:53 +00001718 // Never hoist constants larger than 128bit, because this might lead to
1719 // incorrect code generation or assertions in codegen.
1720 // Fixme: Create a cost model for types larger than i128 once the codegen
1721 // issues have been fixed.
1722 if (BitSize > 128)
Chandler Carruth705b1852015-01-31 03:43:40 +00001723 return TTI::TCC_Free;
Juergen Ributzka43176172014-05-19 21:00:53 +00001724
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001725 if (Imm == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001726 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001727
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001728 // Sign-extend all constants to a multiple of 64-bit.
1729 APInt ImmVal = Imm;
1730 if (BitSize & 0x3f)
1731 ImmVal = Imm.sext((BitSize + 63) & ~0x3fU);
1732
1733 // Split the constant into 64-bit chunks and calculate the cost for each
1734 // chunk.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001735 int Cost = 0;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001736 for (unsigned ShiftVal = 0; ShiftVal < BitSize; ShiftVal += 64) {
1737 APInt Tmp = ImmVal.ashr(ShiftVal).sextOrTrunc(64);
1738 int64_t Val = Tmp.getSExtValue();
1739 Cost += getIntImmCost(Val);
1740 }
Sanjay Patel4c7d0942016-04-05 19:27:39 +00001741 // We need at least one instruction to materialize the constant.
Chandler Carruth93205eb2015-08-05 18:08:10 +00001742 return std::max(1, Cost);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001743}
1744
Chandler Carruth93205eb2015-08-05 18:08:10 +00001745int X86TTIImpl::getIntImmCost(unsigned Opcode, unsigned Idx, const APInt &Imm,
1746 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001747 assert(Ty->isIntegerTy());
1748
1749 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001750 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1751 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001752 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001753 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001754
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001755 unsigned ImmIdx = ~0U;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001756 switch (Opcode) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001757 default:
1758 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001759 case Instruction::GetElementPtr:
Juergen Ributzka27435b32014-04-02 21:45:36 +00001760 // Always hoist the base address of a GetElementPtr. This prevents the
1761 // creation of new constants for every base constant that gets constant
1762 // folded with the offset.
Juergen Ributzka631c4912014-03-25 18:01:25 +00001763 if (Idx == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001764 return 2 * TTI::TCC_Basic;
1765 return TTI::TCC_Free;
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001766 case Instruction::Store:
1767 ImmIdx = 0;
1768 break;
Craig Topper074e8452015-12-20 18:41:54 +00001769 case Instruction::ICmp:
1770 // This is an imperfect hack to prevent constant hoisting of
1771 // compares that might be trying to check if a 64-bit value fits in
1772 // 32-bits. The backend can optimize these cases using a right shift by 32.
1773 // Ideally we would check the compare predicate here. There also other
1774 // similar immediates the backend can use shifts for.
1775 if (Idx == 1 && Imm.getBitWidth() == 64) {
1776 uint64_t ImmVal = Imm.getZExtValue();
1777 if (ImmVal == 0x100000000ULL || ImmVal == 0xffffffff)
1778 return TTI::TCC_Free;
1779 }
1780 ImmIdx = 1;
1781 break;
Craig Topper79dd1bf2015-10-06 02:50:24 +00001782 case Instruction::And:
1783 // We support 64-bit ANDs with immediates with 32-bits of leading zeroes
1784 // by using a 32-bit operation with implicit zero extension. Detect such
1785 // immediates here as the normal path expects bit 31 to be sign extended.
1786 if (Idx == 1 && Imm.getBitWidth() == 64 && isUInt<32>(Imm.getZExtValue()))
1787 return TTI::TCC_Free;
Justin Bognerb03fd122016-08-17 05:10:15 +00001788 LLVM_FALLTHROUGH;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001789 case Instruction::Add:
1790 case Instruction::Sub:
1791 case Instruction::Mul:
1792 case Instruction::UDiv:
1793 case Instruction::SDiv:
1794 case Instruction::URem:
1795 case Instruction::SRem:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001796 case Instruction::Or:
1797 case Instruction::Xor:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001798 ImmIdx = 1;
1799 break;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001800 // Always return TCC_Free for the shift value of a shift instruction.
1801 case Instruction::Shl:
1802 case Instruction::LShr:
1803 case Instruction::AShr:
1804 if (Idx == 1)
Chandler Carruth705b1852015-01-31 03:43:40 +00001805 return TTI::TCC_Free;
Michael Zolotukhin1f4a9602014-04-30 19:17:32 +00001806 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001807 case Instruction::Trunc:
1808 case Instruction::ZExt:
1809 case Instruction::SExt:
1810 case Instruction::IntToPtr:
1811 case Instruction::PtrToInt:
1812 case Instruction::BitCast:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001813 case Instruction::PHI:
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001814 case Instruction::Call:
1815 case Instruction::Select:
1816 case Instruction::Ret:
1817 case Instruction::Load:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001818 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001819 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001820
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001821 if (Idx == ImmIdx) {
Chandler Carruth93205eb2015-08-05 18:08:10 +00001822 int NumConstants = (BitSize + 63) / 64;
1823 int Cost = X86TTIImpl::getIntImmCost(Imm, Ty);
Chandler Carruth705b1852015-01-31 03:43:40 +00001824 return (Cost <= NumConstants * TTI::TCC_Basic)
Chandler Carruth93205eb2015-08-05 18:08:10 +00001825 ? static_cast<int>(TTI::TCC_Free)
Chandler Carruth705b1852015-01-31 03:43:40 +00001826 : Cost;
Juergen Ributzkab2e4edb2014-06-10 00:32:29 +00001827 }
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001828
Chandler Carruth705b1852015-01-31 03:43:40 +00001829 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001830}
1831
Chandler Carruth93205eb2015-08-05 18:08:10 +00001832int X86TTIImpl::getIntImmCost(Intrinsic::ID IID, unsigned Idx, const APInt &Imm,
1833 Type *Ty) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001834 assert(Ty->isIntegerTy());
1835
1836 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Juergen Ributzka43176172014-05-19 21:00:53 +00001837 // There is no cost model for constants with a bit size of 0. Return TCC_Free
1838 // here, so that constant hoisting will ignore this constant.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001839 if (BitSize == 0)
Chandler Carruth705b1852015-01-31 03:43:40 +00001840 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001841
1842 switch (IID) {
Chandler Carruth705b1852015-01-31 03:43:40 +00001843 default:
1844 return TTI::TCC_Free;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001845 case Intrinsic::sadd_with_overflow:
1846 case Intrinsic::uadd_with_overflow:
1847 case Intrinsic::ssub_with_overflow:
1848 case Intrinsic::usub_with_overflow:
1849 case Intrinsic::smul_with_overflow:
1850 case Intrinsic::umul_with_overflow:
Juergen Ributzkaf0dff492014-03-21 06:04:45 +00001851 if ((Idx == 1) && Imm.getBitWidth() <= 64 && isInt<32>(Imm.getSExtValue()))
Chandler Carruth705b1852015-01-31 03:43:40 +00001852 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001853 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001854 case Intrinsic::experimental_stackmap:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001855 if ((Idx < 2) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001856 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001857 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001858 case Intrinsic::experimental_patchpoint_void:
1859 case Intrinsic::experimental_patchpoint_i64:
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001860 if ((Idx < 4) || (Imm.getBitWidth() <= 64 && isInt<64>(Imm.getSExtValue())))
Chandler Carruth705b1852015-01-31 03:43:40 +00001861 return TTI::TCC_Free;
Juergen Ributzka5eef98c2014-03-25 18:01:23 +00001862 break;
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001863 }
Chandler Carruth705b1852015-01-31 03:43:40 +00001864 return X86TTIImpl::getIntImmCost(Imm, Ty);
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001865}
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00001866
Elena Demikhovsky54946982015-12-28 20:10:59 +00001867// Return an average cost of Gather / Scatter instruction, maybe improved later
1868int X86TTIImpl::getGSVectorCost(unsigned Opcode, Type *SrcVTy, Value *Ptr,
1869 unsigned Alignment, unsigned AddressSpace) {
1870
1871 assert(isa<VectorType>(SrcVTy) && "Unexpected type in getGSVectorCost");
1872 unsigned VF = SrcVTy->getVectorNumElements();
1873
1874 // Try to reduce index size from 64 bit (default for GEP)
1875 // to 32. It is essential for VF 16. If the index can't be reduced to 32, the
1876 // operation will use 16 x 64 indices which do not fit in a zmm and needs
1877 // to split. Also check that the base pointer is the same for all lanes,
1878 // and that there's at most one variable index.
1879 auto getIndexSizeInBits = [](Value *Ptr, const DataLayout& DL) {
1880 unsigned IndexSize = DL.getPointerSizeInBits();
1881 GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
1882 if (IndexSize < 64 || !GEP)
1883 return IndexSize;
Simon Pilgrim14000b32016-05-24 08:17:50 +00001884
Elena Demikhovsky54946982015-12-28 20:10:59 +00001885 unsigned NumOfVarIndices = 0;
1886 Value *Ptrs = GEP->getPointerOperand();
1887 if (Ptrs->getType()->isVectorTy() && !getSplatValue(Ptrs))
1888 return IndexSize;
1889 for (unsigned i = 1; i < GEP->getNumOperands(); ++i) {
1890 if (isa<Constant>(GEP->getOperand(i)))
1891 continue;
1892 Type *IndxTy = GEP->getOperand(i)->getType();
1893 if (IndxTy->isVectorTy())
1894 IndxTy = IndxTy->getVectorElementType();
1895 if ((IndxTy->getPrimitiveSizeInBits() == 64 &&
1896 !isa<SExtInst>(GEP->getOperand(i))) ||
1897 ++NumOfVarIndices > 1)
1898 return IndexSize; // 64
1899 }
1900 return (unsigned)32;
1901 };
1902
1903
1904 // Trying to reduce IndexSize to 32 bits for vector 16.
1905 // By default the IndexSize is equal to pointer size.
1906 unsigned IndexSize = (VF >= 16) ? getIndexSizeInBits(Ptr, DL) :
1907 DL.getPointerSizeInBits();
1908
Mehdi Amini867e9142016-04-14 04:36:40 +00001909 Type *IndexVTy = VectorType::get(IntegerType::get(SrcVTy->getContext(),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001910 IndexSize), VF);
1911 std::pair<int, MVT> IdxsLT = TLI->getTypeLegalizationCost(DL, IndexVTy);
1912 std::pair<int, MVT> SrcLT = TLI->getTypeLegalizationCost(DL, SrcVTy);
1913 int SplitFactor = std::max(IdxsLT.first, SrcLT.first);
1914 if (SplitFactor > 1) {
1915 // Handle splitting of vector of pointers
1916 Type *SplitSrcTy = VectorType::get(SrcVTy->getScalarType(), VF / SplitFactor);
1917 return SplitFactor * getGSVectorCost(Opcode, SplitSrcTy, Ptr, Alignment,
1918 AddressSpace);
1919 }
1920
1921 // The gather / scatter cost is given by Intel architects. It is a rough
1922 // number since we are looking at one instruction in a time.
1923 const int GSOverhead = 2;
1924 return GSOverhead + VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1925 Alignment, AddressSpace);
1926}
1927
1928/// Return the cost of full scalarization of gather / scatter operation.
1929///
1930/// Opcode - Load or Store instruction.
1931/// SrcVTy - The type of the data vector that should be gathered or scattered.
1932/// VariableMask - The mask is non-constant at compile time.
1933/// Alignment - Alignment for one element.
1934/// AddressSpace - pointer[s] address space.
1935///
1936int X86TTIImpl::getGSScalarCost(unsigned Opcode, Type *SrcVTy,
1937 bool VariableMask, unsigned Alignment,
1938 unsigned AddressSpace) {
1939 unsigned VF = SrcVTy->getVectorNumElements();
1940
1941 int MaskUnpackCost = 0;
1942 if (VariableMask) {
1943 VectorType *MaskTy =
Mehdi Amini867e9142016-04-14 04:36:40 +00001944 VectorType::get(Type::getInt1Ty(SrcVTy->getContext()), VF);
Elena Demikhovsky54946982015-12-28 20:10:59 +00001945 MaskUnpackCost = getScalarizationOverhead(MaskTy, false, true);
1946 int ScalarCompareCost =
Mehdi Amini867e9142016-04-14 04:36:40 +00001947 getCmpSelInstrCost(Instruction::ICmp, Type::getInt1Ty(SrcVTy->getContext()),
Elena Demikhovsky54946982015-12-28 20:10:59 +00001948 nullptr);
1949 int BranchCost = getCFInstrCost(Instruction::Br);
1950 MaskUnpackCost += VF * (BranchCost + ScalarCompareCost);
1951 }
1952
1953 // The cost of the scalar loads/stores.
1954 int MemoryOpCost = VF * getMemoryOpCost(Opcode, SrcVTy->getScalarType(),
1955 Alignment, AddressSpace);
1956
1957 int InsertExtractCost = 0;
1958 if (Opcode == Instruction::Load)
1959 for (unsigned i = 0; i < VF; ++i)
1960 // Add the cost of inserting each scalar load into the vector
1961 InsertExtractCost +=
1962 getVectorInstrCost(Instruction::InsertElement, SrcVTy, i);
1963 else
1964 for (unsigned i = 0; i < VF; ++i)
1965 // Add the cost of extracting each element out of the data vector
1966 InsertExtractCost +=
1967 getVectorInstrCost(Instruction::ExtractElement, SrcVTy, i);
1968
1969 return MemoryOpCost + MaskUnpackCost + InsertExtractCost;
1970}
1971
1972/// Calculate the cost of Gather / Scatter operation
1973int X86TTIImpl::getGatherScatterOpCost(unsigned Opcode, Type *SrcVTy,
1974 Value *Ptr, bool VariableMask,
1975 unsigned Alignment) {
1976 assert(SrcVTy->isVectorTy() && "Unexpected data type for Gather/Scatter");
1977 unsigned VF = SrcVTy->getVectorNumElements();
1978 PointerType *PtrTy = dyn_cast<PointerType>(Ptr->getType());
1979 if (!PtrTy && Ptr->getType()->isVectorTy())
1980 PtrTy = dyn_cast<PointerType>(Ptr->getType()->getVectorElementType());
1981 assert(PtrTy && "Unexpected type for Ptr argument");
1982 unsigned AddressSpace = PtrTy->getAddressSpace();
1983
1984 bool Scalarize = false;
1985 if ((Opcode == Instruction::Load && !isLegalMaskedGather(SrcVTy)) ||
1986 (Opcode == Instruction::Store && !isLegalMaskedScatter(SrcVTy)))
1987 Scalarize = true;
1988 // Gather / Scatter for vector 2 is not profitable on KNL / SKX
1989 // Vector-4 of gather/scatter instruction does not exist on KNL.
1990 // We can extend it to 8 elements, but zeroing upper bits of
1991 // the mask vector will add more instructions. Right now we give the scalar
Elena Demikhovsky21706cb2017-01-02 10:37:52 +00001992 // cost of vector-4 for KNL. TODO: Check, maybe the gather/scatter instruction
1993 // is better in the VariableMask case.
Elena Demikhovsky54946982015-12-28 20:10:59 +00001994 if (VF == 2 || (VF == 4 && !ST->hasVLX()))
1995 Scalarize = true;
1996
1997 if (Scalarize)
Elena Demikhovsky21706cb2017-01-02 10:37:52 +00001998 return getGSScalarCost(Opcode, SrcVTy, VariableMask, Alignment,
1999 AddressSpace);
Elena Demikhovsky54946982015-12-28 20:10:59 +00002000
2001 return getGSVectorCost(Opcode, SrcVTy, Ptr, Alignment, AddressSpace);
2002}
2003
Elena Demikhovsky20662e32015-10-19 07:43:38 +00002004bool X86TTIImpl::isLegalMaskedLoad(Type *DataTy) {
2005 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00002006 int DataWidth = isa<PointerType>(ScalarTy) ?
2007 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00002008
Igor Bregerf44b79d2016-08-02 09:15:28 +00002009 return ((DataWidth == 32 || DataWidth == 64) && ST->hasAVX()) ||
2010 ((DataWidth == 8 || DataWidth == 16) && ST->hasBWI());
NAKAMURA Takumi0b305db2015-07-14 04:03:49 +00002011}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002012
Elena Demikhovsky20662e32015-10-19 07:43:38 +00002013bool X86TTIImpl::isLegalMaskedStore(Type *DataType) {
2014 return isLegalMaskedLoad(DataType);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002015}
2016
Elena Demikhovsky09285852015-10-25 15:37:55 +00002017bool X86TTIImpl::isLegalMaskedGather(Type *DataTy) {
2018 // This function is called now in two cases: from the Loop Vectorizer
2019 // and from the Scalarizer.
2020 // When the Loop Vectorizer asks about legality of the feature,
2021 // the vectorization factor is not calculated yet. The Loop Vectorizer
2022 // sends a scalar type and the decision is based on the width of the
2023 // scalar element.
2024 // Later on, the cost model will estimate usage this intrinsic based on
2025 // the vector type.
2026 // The Scalarizer asks again about legality. It sends a vector type.
2027 // In this case we can reject non-power-of-2 vectors.
2028 if (isa<VectorType>(DataTy) && !isPowerOf2_32(DataTy->getVectorNumElements()))
2029 return false;
2030 Type *ScalarTy = DataTy->getScalarType();
Elena Demikhovsky1ca72e12015-11-19 07:17:16 +00002031 int DataWidth = isa<PointerType>(ScalarTy) ?
2032 DL.getPointerSizeInBits() : ScalarTy->getPrimitiveSizeInBits();
Elena Demikhovsky09285852015-10-25 15:37:55 +00002033
2034 // AVX-512 allows gather and scatter
Igor Bregerf44b79d2016-08-02 09:15:28 +00002035 return (DataWidth == 32 || DataWidth == 64) && ST->hasAVX512();
Elena Demikhovsky09285852015-10-25 15:37:55 +00002036}
2037
2038bool X86TTIImpl::isLegalMaskedScatter(Type *DataType) {
2039 return isLegalMaskedGather(DataType);
2040}
2041
Eric Christopherd566fb12015-07-29 22:09:48 +00002042bool X86TTIImpl::areInlineCompatible(const Function *Caller,
2043 const Function *Callee) const {
Eric Christophere1002262015-07-02 01:11:50 +00002044 const TargetMachine &TM = getTLI()->getTargetMachine();
2045
2046 // Work this as a subsetting of subtarget features.
2047 const FeatureBitset &CallerBits =
2048 TM.getSubtargetImpl(*Caller)->getFeatureBits();
2049 const FeatureBitset &CalleeBits =
2050 TM.getSubtargetImpl(*Callee)->getFeatureBits();
2051
2052 // FIXME: This is likely too limiting as it will include subtarget features
2053 // that we might not care about for inlining, but it is conservatively
2054 // correct.
2055 return (CallerBits & CalleeBits) == CalleeBits;
2056}
Michael Kupersteinb2443ed2016-10-20 21:04:31 +00002057
2058bool X86TTIImpl::enableInterleavedAccessVectorization() {
2059 // TODO: We expect this to be beneficial regardless of arch,
2060 // but there are currently some unexplained performance artifacts on Atom.
2061 // As a temporary solution, disable on Atom.
2062 return !(ST->isAtom() || ST->isSLM());
2063}
Elena Demikhovsky21706cb2017-01-02 10:37:52 +00002064
2065// Get estimation for interleaved load/store operations and strided load.
2066// \p Indices contains indices for strided load.
2067// \p Factor - the factor of interleaving.
2068// AVX-512 provides 3-src shuffles that significantly reduces the cost.
2069int X86TTIImpl::getInterleavedMemoryOpCostAVX512(unsigned Opcode, Type *VecTy,
2070 unsigned Factor,
2071 ArrayRef<unsigned> Indices,
2072 unsigned Alignment,
2073 unsigned AddressSpace) {
2074
2075 // VecTy for interleave memop is <VF*Factor x Elt>.
2076 // So, for VF=4, Interleave Factor = 3, Element type = i32 we have
2077 // VecTy = <12 x i32>.
2078
2079 // Calculate the number of memory operations (NumOfMemOps), required
2080 // for load/store the VecTy.
2081 MVT LegalVT = getTLI()->getTypeLegalizationCost(DL, VecTy).second;
2082 unsigned VecTySize = DL.getTypeStoreSize(VecTy);
2083 unsigned LegalVTSize = LegalVT.getStoreSize();
2084 unsigned NumOfMemOps = (VecTySize + LegalVTSize - 1) / LegalVTSize;
2085
2086 // Get the cost of one memory operation.
2087 Type *SingleMemOpTy = VectorType::get(VecTy->getVectorElementType(),
2088 LegalVT.getVectorNumElements());
2089 unsigned MemOpCost =
2090 getMemoryOpCost(Opcode, SingleMemOpTy, Alignment, AddressSpace);
2091
2092 if (Opcode == Instruction::Load) {
2093 // Kind of shuffle depends on number of loaded values.
2094 // If we load the entire data in one register, we can use a 1-src shuffle.
2095 // Otherwise, we'll merge 2 sources in each operation.
2096 TTI::ShuffleKind ShuffleKind =
2097 (NumOfMemOps > 1) ? TTI::SK_PermuteTwoSrc : TTI::SK_PermuteSingleSrc;
2098
2099 unsigned ShuffleCost =
2100 getShuffleCost(ShuffleKind, SingleMemOpTy, 0, nullptr);
2101
2102 unsigned NumOfLoadsInInterleaveGrp =
2103 Indices.size() ? Indices.size() : Factor;
2104 Type *ResultTy = VectorType::get(VecTy->getVectorElementType(),
2105 VecTy->getVectorNumElements() / Factor);
2106 unsigned NumOfResults =
2107 getTLI()->getTypeLegalizationCost(DL, ResultTy).first *
2108 NumOfLoadsInInterleaveGrp;
2109
2110 // About a half of the loads may be folded in shuffles when we have only
2111 // one result. If we have more than one result, we do not fold loads at all.
2112 unsigned NumOfUnfoldedLoads =
2113 NumOfResults > 1 ? NumOfMemOps : NumOfMemOps / 2;
2114
2115 // Get a number of shuffle operations per result.
2116 unsigned NumOfShufflesPerResult =
2117 std::max((unsigned)1, (unsigned)(NumOfMemOps - 1));
2118
2119 // The SK_MergeTwoSrc shuffle clobbers one of src operands.
2120 // When we have more than one destination, we need additional instructions
2121 // to keep sources.
2122 unsigned NumOfMoves = 0;
2123 if (NumOfResults > 1 && ShuffleKind == TTI::SK_PermuteTwoSrc)
2124 NumOfMoves = NumOfResults * NumOfShufflesPerResult / 2;
2125
2126 int Cost = NumOfResults * NumOfShufflesPerResult * ShuffleCost +
2127 NumOfUnfoldedLoads * MemOpCost + NumOfMoves;
2128
2129 return Cost;
2130 }
2131
2132 // Store.
2133 assert(Opcode == Instruction::Store &&
2134 "Expected Store Instruction at this point");
2135
2136 // There is no strided stores meanwhile. And store can't be folded in
2137 // shuffle.
2138 unsigned NumOfSources = Factor; // The number of values to be merged.
2139 unsigned ShuffleCost =
2140 getShuffleCost(TTI::SK_PermuteTwoSrc, SingleMemOpTy, 0, nullptr);
2141 unsigned NumOfShufflesPerStore = NumOfSources - 1;
2142
2143 // The SK_MergeTwoSrc shuffle clobbers one of src operands.
2144 // We need additional instructions to keep sources.
2145 unsigned NumOfMoves = NumOfMemOps * NumOfShufflesPerStore / 2;
2146 int Cost = NumOfMemOps * (MemOpCost + NumOfShufflesPerStore * ShuffleCost) +
2147 NumOfMoves;
2148 return Cost;
2149}
2150
2151int X86TTIImpl::getInterleavedMemoryOpCost(unsigned Opcode, Type *VecTy,
2152 unsigned Factor,
2153 ArrayRef<unsigned> Indices,
2154 unsigned Alignment,
2155 unsigned AddressSpace) {
2156 auto isSupportedOnAVX512 = [](Type *VecTy, bool &RequiresBW) {
2157 RequiresBW = false;
2158 Type *EltTy = VecTy->getVectorElementType();
2159 if (EltTy->isFloatTy() || EltTy->isDoubleTy() || EltTy->isIntegerTy(64) ||
2160 EltTy->isIntegerTy(32) || EltTy->isPointerTy())
2161 return true;
2162 if (EltTy->isIntegerTy(16) || EltTy->isIntegerTy(8)) {
2163 RequiresBW = true;
2164 return true;
2165 }
2166 return false;
2167 };
2168 bool RequiresBW;
2169 bool HasAVX512Solution = isSupportedOnAVX512(VecTy, RequiresBW);
2170 if (ST->hasAVX512() && HasAVX512Solution && (!RequiresBW || ST->hasBWI()))
2171 return getInterleavedMemoryOpCostAVX512(Opcode, VecTy, Factor, Indices,
2172 Alignment, AddressSpace);
2173 return BaseT::getInterleavedMemoryOpCost(Opcode, VecTy, Factor, Indices,
2174 Alignment, AddressSpace);
2175}