blob: 62394faa688e425494979315113a5f1ad7ebcb11 [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000018#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000019#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000022#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chris Lattnera2907782009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000027
Owen Andersone33c95d2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000030/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000031static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000032 // lsr #32 and asr #32 exist, but should be encoded as a 0.
33 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
34
Owen Andersone33c95d2011-08-11 18:41:59 +000035 if (imm == 0)
36 return 32;
37 return imm;
38}
39
Tim Northover0c97e762012-09-22 11:18:12 +000040/// Prints the shift value with an immediate value.
41static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000042 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000043 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
44 return;
45 O << ", ";
46
47 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
48 O << getShiftOpcStr(ShOpc);
49
Kevin Enderbydccdac62012-10-23 22:52:52 +000050 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000051 O << " ";
52 if (UseMarkup)
53 O << "<imm:";
54 O << "#" << translateShiftImm(ShImm);
55 if (UseMarkup)
56 O << ">";
57 }
Tim Northover0c97e762012-09-22 11:18:12 +000058}
James Molloy4c493e82011-09-07 17:24:38 +000059
60ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000061 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000062 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000063 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000064 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000065 // Initialize the set of available features.
66 setAvailableFeatures(STI.getFeatureBits());
67}
68
Rafael Espindolad6860522011-06-02 02:34:55 +000069void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000070 OS << markup("<reg:")
71 << getRegisterName(RegNo)
72 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000073}
Chris Lattnerf20f7982010-10-28 21:37:33 +000074
Owen Andersona0c3b972011-09-15 23:38:46 +000075void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
76 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000077 unsigned Opcode = MI->getOpcode();
78
Jim Grosbachcb540f52012-06-18 19:45:50 +000079 // Check for HINT instructions w/ canonical names.
80 if (Opcode == ARM::HINT || Opcode == ARM::t2HINT) {
81 switch (MI->getOperand(0).getImm()) {
82 case 0: O << "\tnop"; break;
83 case 1: O << "\tyield"; break;
84 case 2: O << "\twfe"; break;
85 case 3: O << "\twfi"; break;
86 case 4: O << "\tsev"; break;
87 default:
88 // Anything else should just print normally.
89 printInstruction(MI, O);
90 printAnnotation(O, Annot);
91 return;
92 }
93 printPredicateOperand(MI, 1, O);
94 if (Opcode == ARM::t2HINT)
95 O << ".w";
96 printAnnotation(O, Annot);
97 return;
98 }
99
Johnny Chen8f3004c2010-03-17 17:52:21 +0000100 // Check for MOVs and print canonical forms, instead.
Owen Anderson04912702011-07-21 23:38:37 +0000101 if (Opcode == ARM::MOVsr) {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000102 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000103 const MCOperand &Dst = MI->getOperand(0);
104 const MCOperand &MO1 = MI->getOperand(1);
105 const MCOperand &MO2 = MI->getOperand(2);
106 const MCOperand &MO3 = MI->getOperand(3);
107
108 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000109 printSBitModifierOperand(MI, 6, O);
110 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000111
Kevin Enderby62183c42012-10-22 22:31:46 +0000112 O << '\t';
113 printRegName(O, Dst.getReg());
114 O << ", ";
115 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000116
Kevin Enderby62183c42012-10-22 22:31:46 +0000117 O << ", ";
118 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000119 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000120 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000121 return;
122 }
123
Owen Anderson04912702011-07-21 23:38:37 +0000124 if (Opcode == ARM::MOVsi) {
125 // FIXME: Thumb variants?
126 const MCOperand &Dst = MI->getOperand(0);
127 const MCOperand &MO1 = MI->getOperand(1);
128 const MCOperand &MO2 = MI->getOperand(2);
129
130 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
131 printSBitModifierOperand(MI, 5, O);
132 printPredicateOperand(MI, 3, O);
133
Kevin Enderby62183c42012-10-22 22:31:46 +0000134 O << '\t';
135 printRegName(O, Dst.getReg());
136 O << ", ";
137 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000138
Owen Andersond1814792011-09-15 18:36:29 +0000139 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000140 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000141 return;
Owen Andersond1814792011-09-15 18:36:29 +0000142 }
Owen Anderson04912702011-07-21 23:38:37 +0000143
Kevin Enderbydccdac62012-10-23 22:52:52 +0000144 O << ", "
145 << markup("<imm:")
146 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
147 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000148 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000149 return;
150 }
151
152
Johnny Chen8f3004c2010-03-17 17:52:21 +0000153 // A8.6.123 PUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000154 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000155 MI->getOperand(0).getReg() == ARM::SP &&
156 MI->getNumOperands() > 5) {
157 // Should only print PUSH if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000158 O << '\t' << "push";
159 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000160 if (Opcode == ARM::t2STMDB_UPD)
161 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000162 O << '\t';
163 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000164 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000165 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000166 }
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000167 if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP &&
168 MI->getOperand(3).getImm() == -4) {
169 O << '\t' << "push";
170 printPredicateOperand(MI, 4, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000171 O << "\t{";
172 printRegName(O, MI->getOperand(1).getReg());
173 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000174 printAnnotation(O, Annot);
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000175 return;
176 }
Johnny Chen8f3004c2010-03-17 17:52:21 +0000177
178 // A8.6.122 POP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000179 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000180 MI->getOperand(0).getReg() == ARM::SP &&
181 MI->getNumOperands() > 5) {
182 // Should only print POP if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000183 O << '\t' << "pop";
184 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000185 if (Opcode == ARM::t2LDMIA_UPD)
186 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000187 O << '\t';
188 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000189 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000190 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000191 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000192 if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP &&
193 MI->getOperand(4).getImm() == 4) {
194 O << '\t' << "pop";
195 printPredicateOperand(MI, 5, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000196 O << "\t{";
197 printRegName(O, MI->getOperand(0).getReg());
198 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000199 printAnnotation(O, Annot);
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000200 return;
201 }
202
Johnny Chen8f3004c2010-03-17 17:52:21 +0000203
204 // A8.6.355 VPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000205 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000206 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000207 O << '\t' << "vpush";
208 printPredicateOperand(MI, 2, O);
209 O << '\t';
210 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000211 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000212 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000213 }
214
215 // A8.6.354 VPOP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000216 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000217 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000218 O << '\t' << "vpop";
219 printPredicateOperand(MI, 2, O);
220 O << '\t';
221 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000222 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000223 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000224 }
225
Jim Grosbache364ad52011-08-23 17:41:15 +0000226 if (Opcode == ARM::tLDMIA) {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000227 bool Writeback = true;
228 unsigned BaseReg = MI->getOperand(0).getReg();
229 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
230 if (MI->getOperand(i).getReg() == BaseReg)
231 Writeback = false;
232 }
233
Jim Grosbache364ad52011-08-23 17:41:15 +0000234 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000235
236 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000237 O << '\t';
238 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000239 if (Writeback) O << "!";
240 O << ", ";
241 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000242 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000243 return;
244 }
245
Jim Grosbach25977222011-08-19 23:24:36 +0000246 // Thumb1 NOP
247 if (Opcode == ARM::tMOVr && MI->getOperand(0).getReg() == ARM::R8 &&
248 MI->getOperand(1).getReg() == ARM::R8) {
249 O << "\tnop";
Jim Grosbachaf2f8272011-08-24 20:06:14 +0000250 printPredicateOperand(MI, 2, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000251 printAnnotation(O, Annot);
Jim Grosbach25977222011-08-19 23:24:36 +0000252 return;
253 }
254
Weiming Zhao8f56f882012-11-16 21:55:34 +0000255 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
256 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
257 // a single GPRPair reg operand is used in the .td file to replace the two
258 // GPRs. However, when decoding them, the two GRPs cannot be automatically
259 // expressed as a GPRPair, so we have to manually merge them.
260 // FIXME: We would really like to be able to tablegen'erate this.
261 if (Opcode == ARM::LDREXD || Opcode == ARM::STREXD) {
262 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
263 bool isStore = Opcode == ARM::STREXD;
264 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
265 if (MRC.contains(Reg)) {
266 MCInst NewMI;
267 MCOperand NewReg;
268 NewMI.setOpcode(Opcode);
269
270 if (isStore)
271 NewMI.addOperand(MI->getOperand(0));
272 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
273 &MRI.getRegClass(ARM::GPRPairRegClassID)));
274 NewMI.addOperand(NewReg);
275
276 // Copy the rest operands into NewMI.
277 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
278 NewMI.addOperand(MI->getOperand(i));
279 printInstruction(&NewMI, O);
280 return;
281 }
282 }
283
Chris Lattner76c564b2010-04-04 04:47:45 +0000284 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000285 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000286}
Chris Lattnera2907782009-10-19 19:56:26 +0000287
Chris Lattner93e3ef62009-10-19 20:59:55 +0000288void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000289 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000290 const MCOperand &Op = MI->getOperand(OpNo);
291 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000292 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000293 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000294 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000295 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000296 << '#' << formatImm(Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000297 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000298 } else {
299 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderby5dcda642011-10-04 22:44:48 +0000300 // If a symbolic branch target was added as a constant expression then print
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000301 // that address in hex. And only print 32 unsigned bits for the address.
Kevin Enderby5dcda642011-10-04 22:44:48 +0000302 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
303 int64_t Address;
304 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
305 O << "0x";
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000306 O.write_hex((uint32_t)Address);
Kevin Enderby5dcda642011-10-04 22:44:48 +0000307 }
308 else {
309 // Otherwise, just print the expression.
310 O << *Op.getExpr();
311 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000312 }
313}
Chris Lattner89d47202009-10-19 21:21:39 +0000314
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000315void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
316 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000317 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000318 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000319 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000320 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000321 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000322
323 O << markup("<mem:") << "[pc, ";
324
325 int32_t OffImm = (int32_t)MO1.getImm();
326 bool isSub = OffImm < 0;
327
328 // Special value for #-0. All others are normal.
329 if (OffImm == INT32_MIN)
330 OffImm = 0;
331 if (isSub) {
332 O << markup("<imm:")
333 << "#-" << formatImm(-OffImm)
334 << markup(">");
335 } else {
336 O << markup("<imm:")
337 << "#" << formatImm(OffImm)
338 << markup(">");
339 }
340 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000341}
342
Chris Lattner2f69ed82009-10-20 00:40:56 +0000343// so_reg is a 4-operand unit corresponding to register forms of the A5.1
344// "Addressing Mode 1 - Data-processing operands" forms. This includes:
345// REG 0 0 - e.g. R5
346// REG REG 0,SH_OPC - e.g. R5, ROR R3
347// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000348void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000349 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000350 const MCOperand &MO1 = MI->getOperand(OpNum);
351 const MCOperand &MO2 = MI->getOperand(OpNum+1);
352 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000353
Kevin Enderby62183c42012-10-22 22:31:46 +0000354 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000355
Chris Lattner2f69ed82009-10-20 00:40:56 +0000356 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000357 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
358 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000359 if (ShOpc == ARM_AM::rrx)
360 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000361
Kevin Enderby62183c42012-10-22 22:31:46 +0000362 O << ' ';
363 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000364 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000365}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000366
Owen Anderson04912702011-07-21 23:38:37 +0000367void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
368 raw_ostream &O) {
369 const MCOperand &MO1 = MI->getOperand(OpNum);
370 const MCOperand &MO2 = MI->getOperand(OpNum+1);
371
Kevin Enderby62183c42012-10-22 22:31:46 +0000372 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000373
374 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000375 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000376 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000377}
378
379
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000380//===--------------------------------------------------------------------===//
381// Addressing Mode #2
382//===--------------------------------------------------------------------===//
383
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000384void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
385 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000386 const MCOperand &MO1 = MI->getOperand(Op);
387 const MCOperand &MO2 = MI->getOperand(Op+1);
388 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000389
Kevin Enderbydccdac62012-10-23 22:52:52 +0000390 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000391 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000392
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000393 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000394 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000395 O << ", "
396 << markup("<imm:")
397 << "#"
398 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
399 << ARM_AM::getAM2Offset(MO3.getImm())
400 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000401 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000402 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000403 return;
404 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000405
Kevin Enderby62183c42012-10-22 22:31:46 +0000406 O << ", ";
407 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
408 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000409
Tim Northover0c97e762012-09-22 11:18:12 +0000410 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000411 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000412 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000413}
Chris Lattneref2979b2009-10-19 22:09:23 +0000414
Jim Grosbach05541f42011-09-19 22:21:13 +0000415void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
416 raw_ostream &O) {
417 const MCOperand &MO1 = MI->getOperand(Op);
418 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000419 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000420 printRegName(O, MO1.getReg());
421 O << ", ";
422 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000423 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000424}
425
426void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
427 raw_ostream &O) {
428 const MCOperand &MO1 = MI->getOperand(Op);
429 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000430 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000431 printRegName(O, MO1.getReg());
432 O << ", ";
433 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000434 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000435}
436
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000437void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
438 raw_ostream &O) {
439 const MCOperand &MO1 = MI->getOperand(Op);
440
441 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
442 printOperand(MI, Op, O);
443 return;
444 }
445
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000446#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000447 const MCOperand &MO3 = MI->getOperand(Op+2);
448 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000449 assert(IdxMode != ARMII::IndexModePost &&
450 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000451#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000452
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000453 printAM2PreOrOffsetIndexOp(MI, Op, O);
454}
455
Chris Lattner60d51312009-10-20 06:15:28 +0000456void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000457 unsigned OpNum,
458 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000459 const MCOperand &MO1 = MI->getOperand(OpNum);
460 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000461
Chris Lattner60d51312009-10-20 06:15:28 +0000462 if (!MO1.getReg()) {
463 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000464 O << markup("<imm:")
465 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
466 << ImmOffs
467 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000468 return;
469 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000470
Kevin Enderby62183c42012-10-22 22:31:46 +0000471 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
472 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000473
Tim Northover0c97e762012-09-22 11:18:12 +0000474 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000475 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000476}
477
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000478//===--------------------------------------------------------------------===//
479// Addressing Mode #3
480//===--------------------------------------------------------------------===//
481
482void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
483 raw_ostream &O) {
484 const MCOperand &MO1 = MI->getOperand(Op);
485 const MCOperand &MO2 = MI->getOperand(Op+1);
486 const MCOperand &MO3 = MI->getOperand(Op+2);
487
Kevin Enderbydccdac62012-10-23 22:52:52 +0000488 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000489 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000490 O << "], " << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000491
492 if (MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000493 O << (char)ARM_AM::getAM3Op(MO3.getImm());
494 printRegName(O, MO2.getReg());
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000495 return;
496 }
497
498 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000499 O << markup("<imm:")
500 << '#'
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000501 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000502 << ImmOffs
503 << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000504}
505
506void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000507 raw_ostream &O,
508 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000509 const MCOperand &MO1 = MI->getOperand(Op);
510 const MCOperand &MO2 = MI->getOperand(Op+1);
511 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000512
Kevin Enderbydccdac62012-10-23 22:52:52 +0000513 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000514 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000515
Chris Lattner60d51312009-10-20 06:15:28 +0000516 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000517 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000518 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000519 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000520 return;
521 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000522
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000523 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000524 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
525 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000526
Quentin Colombetc3132202013-04-12 18:47:25 +0000527 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000528 O << ", "
529 << markup("<imm:")
530 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000531 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000532 << ImmOffs
533 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000534 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000535 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000536}
537
Quentin Colombetc3132202013-04-12 18:47:25 +0000538template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000539void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
540 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000541 const MCOperand &MO1 = MI->getOperand(Op);
542 if (!MO1.isReg()) { // For label symbolic references.
543 printOperand(MI, Op, O);
544 return;
545 }
546
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000547 const MCOperand &MO3 = MI->getOperand(Op+2);
548 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
549
550 if (IdxMode == ARMII::IndexModePost) {
551 printAM3PostIndexOp(MI, Op, O);
552 return;
553 }
Quentin Colombetc3132202013-04-12 18:47:25 +0000554 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000555}
556
Chris Lattner60d51312009-10-20 06:15:28 +0000557void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000558 unsigned OpNum,
559 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000560 const MCOperand &MO1 = MI->getOperand(OpNum);
561 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000562
Chris Lattner60d51312009-10-20 06:15:28 +0000563 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000564 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
565 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000566 return;
567 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000568
Chris Lattner60d51312009-10-20 06:15:28 +0000569 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000570 O << markup("<imm:")
571 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
572 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000573}
574
Jim Grosbachd3595712011-08-03 23:50:40 +0000575void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
576 unsigned OpNum,
577 raw_ostream &O) {
578 const MCOperand &MO = MI->getOperand(OpNum);
579 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000580 O << markup("<imm:")
581 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
582 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000583}
584
Jim Grosbachbafce842011-08-05 15:48:21 +0000585void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
586 raw_ostream &O) {
587 const MCOperand &MO1 = MI->getOperand(OpNum);
588 const MCOperand &MO2 = MI->getOperand(OpNum+1);
589
Kevin Enderby62183c42012-10-22 22:31:46 +0000590 O << (MO2.getImm() ? "" : "-");
591 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000592}
593
Owen Andersonce519032011-08-04 18:24:14 +0000594void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
595 unsigned OpNum,
596 raw_ostream &O) {
597 const MCOperand &MO = MI->getOperand(OpNum);
598 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000599 O << markup("<imm:")
600 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
601 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000602}
603
604
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000605void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000606 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000607 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
608 .getImm());
609 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000610}
611
Quentin Colombetc3132202013-04-12 18:47:25 +0000612template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000613void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000614 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000615 const MCOperand &MO1 = MI->getOperand(OpNum);
616 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000617
Chris Lattner60d51312009-10-20 06:15:28 +0000618 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000619 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000620 return;
621 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000622
Kevin Enderbydccdac62012-10-23 22:52:52 +0000623 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000624 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000625
Owen Anderson967674d2011-08-29 19:36:44 +0000626 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
627 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000628 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000629 O << ", "
630 << markup("<imm:")
631 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000632 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000633 << ImmOffs * 4
634 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000635 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000636 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000637}
638
Chris Lattner76c564b2010-04-04 04:47:45 +0000639void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
640 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000641 const MCOperand &MO1 = MI->getOperand(OpNum);
642 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000643
Kevin Enderbydccdac62012-10-23 22:52:52 +0000644 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000645 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000646 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000647 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000648 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000649 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000650}
651
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000652void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
653 raw_ostream &O) {
654 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000655 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000656 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000657 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000658}
659
Bob Wilsonae08a732010-03-20 22:13:40 +0000660void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000661 unsigned OpNum,
662 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000663 const MCOperand &MO = MI->getOperand(OpNum);
664 if (MO.getReg() == 0)
665 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000666 else {
667 O << ", ";
668 printRegName(O, MO.getReg());
669 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000670}
671
Bob Wilsonadd513112010-08-11 23:10:46 +0000672void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
673 unsigned OpNum,
674 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000675 const MCOperand &MO = MI->getOperand(OpNum);
676 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000677 int32_t lsb = countTrailingZeros(v);
678 int32_t width = (32 - countLeadingZeros (v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000679 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000680 O << markup("<imm:") << '#' << lsb << markup(">")
681 << ", "
682 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000683}
Chris Lattner60d51312009-10-20 06:15:28 +0000684
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000685void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
686 raw_ostream &O) {
687 unsigned val = MI->getOperand(OpNum).getImm();
688 O << ARM_MB::MemBOptToString(val);
689}
690
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000691void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
692 raw_ostream &O) {
693 unsigned val = MI->getOperand(OpNum).getImm();
694 O << ARM_ISB::InstSyncBOptToString(val);
695}
696
Bob Wilson481d7a92010-08-16 18:27:34 +0000697void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000698 raw_ostream &O) {
699 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000700 bool isASR = (ShiftOp & (1 << 5)) != 0;
701 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000702 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000703 O << ", asr "
704 << markup("<imm:")
705 << "#" << (Amt == 0 ? 32 : Amt)
706 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000707 }
708 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000709 O << ", lsl "
710 << markup("<imm:")
711 << "#" << Amt
712 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000713 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000714}
715
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000716void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
717 raw_ostream &O) {
718 unsigned Imm = MI->getOperand(OpNum).getImm();
719 if (Imm == 0)
720 return;
721 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000722 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000723}
724
725void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
726 raw_ostream &O) {
727 unsigned Imm = MI->getOperand(OpNum).getImm();
728 // A shift amount of 32 is encoded as 0.
729 if (Imm == 0)
730 Imm = 32;
731 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000732 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000733}
734
Chris Lattner76c564b2010-04-04 04:47:45 +0000735void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
736 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000737 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000738 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
739 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000740 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000741 }
742 O << "}";
743}
Chris Lattneradd57492009-10-19 22:23:04 +0000744
Weiming Zhao8f56f882012-11-16 21:55:34 +0000745void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
746 raw_ostream &O) {
747 unsigned Reg = MI->getOperand(OpNum).getReg();
748 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
749 O << ", ";
750 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
751}
752
753
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000754void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
755 raw_ostream &O) {
756 const MCOperand &Op = MI->getOperand(OpNum);
757 if (Op.getImm())
758 O << "be";
759 else
760 O << "le";
761}
762
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000763void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
764 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000765 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000766 O << ARM_PROC::IModToString(Op.getImm());
767}
768
769void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
770 raw_ostream &O) {
771 const MCOperand &Op = MI->getOperand(OpNum);
772 unsigned IFlags = Op.getImm();
773 for (int i=2; i >= 0; --i)
774 if (IFlags & (1 << i))
775 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000776
777 if (IFlags == 0)
778 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000779}
780
Chris Lattner76c564b2010-04-04 04:47:45 +0000781void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
782 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000783 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000784 unsigned SpecRegRBit = Op.getImm() >> 4;
785 unsigned Mask = Op.getImm() & 0xf;
786
James Molloy21efa7d2011-09-28 14:21:38 +0000787 if (getAvailableFeatures() & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000788 unsigned SYSm = Op.getImm();
789 unsigned Opcode = MI->getOpcode();
790 // For reads of the special registers ignore the "mask encoding" bits
791 // which are only for writes.
792 if (Opcode == ARM::t2MRS_M)
793 SYSm &= 0xff;
794 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000795 default: llvm_unreachable("Unexpected mask value!");
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000796 case 0:
797 case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr
798 case 0x400: O << "apsr_g"; return;
799 case 0xc00: O << "apsr_nzcvqg"; return;
800 case 1:
801 case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr
802 case 0x401: O << "iapsr_g"; return;
803 case 0xc01: O << "iapsr_nzcvqg"; return;
804 case 2:
805 case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr
806 case 0x402: O << "eapsr_g"; return;
807 case 0xc02: O << "eapsr_nzcvqg"; return;
808 case 3:
809 case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr
810 case 0x403: O << "xpsr_g"; return;
811 case 0xc03: O << "xpsr_nzcvqg"; return;
Kevin Enderby6c7279e2012-06-15 22:14:44 +0000812 case 5:
813 case 0x805: O << "ipsr"; return;
814 case 6:
815 case 0x806: O << "epsr"; return;
816 case 7:
817 case 0x807: O << "iepsr"; return;
818 case 8:
819 case 0x808: O << "msp"; return;
820 case 9:
821 case 0x809: O << "psp"; return;
822 case 0x10:
823 case 0x810: O << "primask"; return;
824 case 0x11:
825 case 0x811: O << "basepri"; return;
826 case 0x12:
827 case 0x812: O << "basepri_max"; return;
828 case 0x13:
829 case 0x813: O << "faultmask"; return;
830 case 0x14:
831 case 0x814: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000832 }
833 }
834
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000835 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
836 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
837 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
838 O << "APSR_";
839 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000840 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000841 case 4: O << "g"; return;
842 case 8: O << "nzcvq"; return;
843 case 12: O << "nzcvqg"; return;
844 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000845 }
846
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000847 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000848 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000849 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000850 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000851
Johnny Chen8f3004c2010-03-17 17:52:21 +0000852 if (Mask) {
853 O << '_';
854 if (Mask & 8) O << 'f';
855 if (Mask & 4) O << 's';
856 if (Mask & 2) O << 'x';
857 if (Mask & 1) O << 'c';
858 }
859}
860
Chris Lattner76c564b2010-04-04 04:47:45 +0000861void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
862 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000863 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000864 // Handle the undefined 15 CC value here for printing so we don't abort().
865 if ((unsigned)CC == 15)
866 O << "<und>";
867 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000868 O << ARMCondCodeToString(CC);
869}
870
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000871void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000872 unsigned OpNum,
873 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000874 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
875 O << ARMCondCodeToString(CC);
876}
877
Chris Lattner76c564b2010-04-04 04:47:45 +0000878void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
879 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000880 if (MI->getOperand(OpNum).getReg()) {
881 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
882 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000883 O << 's';
884 }
885}
886
Chris Lattner76c564b2010-04-04 04:47:45 +0000887void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
888 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000889 O << MI->getOperand(OpNum).getImm();
890}
891
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000892void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000893 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000894 O << "p" << MI->getOperand(OpNum).getImm();
895}
896
897void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000898 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000899 O << "c" << MI->getOperand(OpNum).getImm();
900}
901
Jim Grosbach48399582011-10-12 17:34:41 +0000902void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
903 raw_ostream &O) {
904 O << "{" << MI->getOperand(OpNum).getImm() << "}";
905}
906
Chris Lattner76c564b2010-04-04 04:47:45 +0000907void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
908 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000909 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000910}
Evan Chengb1852592009-11-19 06:57:41 +0000911
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000912void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
913 raw_ostream &O) {
914 const MCOperand &MO = MI->getOperand(OpNum);
915
916 if (MO.isExpr()) {
917 O << *MO.getExpr();
918 return;
919 }
920
921 int32_t OffImm = (int32_t)MO.getImm();
922
Kevin Enderbydccdac62012-10-23 22:52:52 +0000923 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000924 if (OffImm == INT32_MIN)
925 O << "#-0";
926 else if (OffImm < 0)
927 O << "#-" << -OffImm;
928 else
929 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000930 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000931}
932
Chris Lattner76c564b2010-04-04 04:47:45 +0000933void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
934 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000935 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000936 << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000937 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000938}
939
940void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
941 raw_ostream &O) {
942 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000943 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000944 << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000945 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +0000946}
Johnny Chen8f3004c2010-03-17 17:52:21 +0000947
Chris Lattner76c564b2010-04-04 04:47:45 +0000948void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
949 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000950 // (3 - the number of trailing zeros) is the number of then / else.
951 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +0000952 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
953 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000954 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000955 assert(NumTZ <= 3 && "Invalid IT mask!");
956 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
957 bool T = ((Mask >> Pos) & 1) == CondBit0;
958 if (T)
959 O << 't';
960 else
961 O << 'e';
962 }
963}
964
Chris Lattner76c564b2010-04-04 04:47:45 +0000965void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
966 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000967 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000968 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000969
970 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000971 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000972 return;
973 }
974
Kevin Enderbydccdac62012-10-23 22:52:52 +0000975 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000976 printRegName(O, MO1.getReg());
977 if (unsigned RegNum = MO2.getReg()) {
978 O << ", ";
979 printRegName(O, RegNum);
980 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000981 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +0000982}
983
984void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
985 unsigned Op,
986 raw_ostream &O,
987 unsigned Scale) {
988 const MCOperand &MO1 = MI->getOperand(Op);
989 const MCOperand &MO2 = MI->getOperand(Op + 1);
990
991 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
992 printOperand(MI, Op, O);
993 return;
994 }
995
Kevin Enderbydccdac62012-10-23 22:52:52 +0000996 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000997 printRegName(O, MO1.getReg());
998 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000999 O << ", "
1000 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001001 << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001002 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001003 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001004 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001005}
1006
Bill Wendling092a7bd2010-12-14 03:36:38 +00001007void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1008 unsigned Op,
1009 raw_ostream &O) {
1010 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001011}
1012
Bill Wendling092a7bd2010-12-14 03:36:38 +00001013void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1014 unsigned Op,
1015 raw_ostream &O) {
1016 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001017}
1018
Bill Wendling092a7bd2010-12-14 03:36:38 +00001019void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1020 unsigned Op,
1021 raw_ostream &O) {
1022 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001023}
1024
Chris Lattner76c564b2010-04-04 04:47:45 +00001025void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1026 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001027 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001028}
1029
Johnny Chen8f3004c2010-03-17 17:52:21 +00001030// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1031// register with shift forms.
1032// REG 0 0 - e.g. R5
1033// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001034void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1035 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001036 const MCOperand &MO1 = MI->getOperand(OpNum);
1037 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1038
1039 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001040 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001041
1042 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001043 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001044 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001045 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001046}
1047
Quentin Colombetc3132202013-04-12 18:47:25 +00001048template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001049void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1050 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001051 const MCOperand &MO1 = MI->getOperand(OpNum);
1052 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1053
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001054 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1055 printOperand(MI, OpNum, O);
1056 return;
1057 }
1058
Kevin Enderbydccdac62012-10-23 22:52:52 +00001059 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001060 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001061
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001062 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001063 bool isSub = OffImm < 0;
1064 // Special value for #-0. All others are normal.
1065 if (OffImm == INT32_MIN)
1066 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001067 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001068 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001069 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001070 << "#-" << -OffImm
1071 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001072 }
Quentin Colombetc3132202013-04-12 18:47:25 +00001073 else if (AlwaysPrintImm0 || OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001074 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001075 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001076 << "#" << OffImm
1077 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001078 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001079 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001080}
1081
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001082template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001083void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001084 unsigned OpNum,
1085 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001086 const MCOperand &MO1 = MI->getOperand(OpNum);
1087 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1088
Kevin Enderbydccdac62012-10-23 22:52:52 +00001089 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001090 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001091
1092 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001093 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001094 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001095 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001096 OffImm = 0;
1097 if (isSub) {
1098 O << ", "
1099 << markup("<imm:")
1100 << "#-" << -OffImm
1101 << markup(">");
1102 } else if (AlwaysPrintImm0 || OffImm > 0) {
1103 O << ", "
1104 << markup("<imm:")
1105 << "#" << OffImm
1106 << markup(">");
1107 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001108 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001109}
1110
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001111template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001112void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001113 unsigned OpNum,
1114 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001115 const MCOperand &MO1 = MI->getOperand(OpNum);
1116 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1117
Jim Grosbach8648c102011-12-19 23:06:24 +00001118 if (!MO1.isReg()) { // For label symbolic references.
1119 printOperand(MI, OpNum, O);
1120 return;
1121 }
1122
Kevin Enderbydccdac62012-10-23 22:52:52 +00001123 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001124 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001125
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001126 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001127 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001128
1129 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1130
Johnny Chen8f3004c2010-03-17 17:52:21 +00001131 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001132 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001133 OffImm = 0;
1134 if (isSub) {
1135 O << ", "
1136 << markup("<imm:")
1137 << "#-" << -OffImm
1138 << markup(">");
1139 } else if (AlwaysPrintImm0 || OffImm > 0) {
1140 O << ", "
1141 << markup("<imm:")
1142 << "#" << OffImm
1143 << markup(">");
1144 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001145 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001146}
1147
Jim Grosbacha05627e2011-09-09 18:37:27 +00001148void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1149 unsigned OpNum,
1150 raw_ostream &O) {
1151 const MCOperand &MO1 = MI->getOperand(OpNum);
1152 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1153
Kevin Enderbydccdac62012-10-23 22:52:52 +00001154 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001155 printRegName(O, MO1.getReg());
1156 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001157 O << ", "
1158 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001159 << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001160 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001161 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001162 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001163}
1164
Johnny Chen8f3004c2010-03-17 17:52:21 +00001165void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001166 unsigned OpNum,
1167 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001168 const MCOperand &MO1 = MI->getOperand(OpNum);
1169 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001170 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001171 if (OffImm == INT32_MIN)
1172 O << "#-0";
1173 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001174 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001175 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001176 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001177 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001178}
1179
1180void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001181 unsigned OpNum,
1182 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001183 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001184 int32_t OffImm = (int32_t)MO1.getImm();
1185
1186 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1187
Johnny Chen8f3004c2010-03-17 17:52:21 +00001188 // Don't print +0.
Kevin Enderby62183c42012-10-22 22:31:46 +00001189 if (OffImm != 0)
1190 O << ", ";
1191 if (OffImm != 0 && UseMarkup)
1192 O << "<imm:";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001193 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001194 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001195 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001196 O << "#-" << -OffImm;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001197 else if (OffImm > 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001198 O << "#" << OffImm;
1199 if (OffImm != 0 && UseMarkup)
1200 O << ">";
Johnny Chen8f3004c2010-03-17 17:52:21 +00001201}
1202
1203void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001204 unsigned OpNum,
1205 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001206 const MCOperand &MO1 = MI->getOperand(OpNum);
1207 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1208 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1209
Kevin Enderbydccdac62012-10-23 22:52:52 +00001210 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001211 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001212
1213 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001214 O << ", ";
1215 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001216
1217 unsigned ShAmt = MO3.getImm();
1218 if (ShAmt) {
1219 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001220 O << ", lsl "
1221 << markup("<imm:")
1222 << "#" << ShAmt
1223 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001224 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001225 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001226}
1227
Jim Grosbachefc761a2011-09-30 00:50:06 +00001228void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1229 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001230 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001231 O << markup("<imm:")
1232 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1233 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001234}
1235
Bob Wilson6eae5202010-06-11 21:34:50 +00001236void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1237 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001238 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1239 unsigned EltBits;
1240 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001241 O << markup("<imm:")
1242 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001243 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001244 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001245}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001246
Jim Grosbach475c6db2011-07-25 23:09:14 +00001247void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1248 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001249 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001250 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001251 << "#" << formatImm(Imm + 1)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001252 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001253}
Jim Grosbachd2659132011-07-26 21:28:43 +00001254
1255void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1256 raw_ostream &O) {
1257 unsigned Imm = MI->getOperand(OpNum).getImm();
1258 if (Imm == 0)
1259 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001260 O << ", ror "
1261 << markup("<imm:")
1262 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001263 switch (Imm) {
1264 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001265 case 1: O << "8"; break;
1266 case 2: O << "16"; break;
1267 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001268 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001269 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001270}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001271
Jim Grosbachea231912011-12-22 22:19:05 +00001272void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1273 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001274 O << markup("<imm:")
1275 << "#" << 16 - MI->getOperand(OpNum).getImm()
1276 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001277}
1278
1279void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1280 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001281 O << markup("<imm:")
1282 << "#" << 32 - MI->getOperand(OpNum).getImm()
1283 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001284}
1285
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001286void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1287 raw_ostream &O) {
1288 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1289}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001290
1291void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1292 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001293 O << "{";
1294 printRegName(O, MI->getOperand(OpNum).getReg());
1295 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001296}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001297
Jim Grosbach13a292c2012-03-06 22:01:44 +00001298void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001299 raw_ostream &O) {
1300 unsigned Reg = MI->getOperand(OpNum).getReg();
1301 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1302 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001303 O << "{";
1304 printRegName(O, Reg0);
1305 O << ", ";
1306 printRegName(O, Reg1);
1307 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001308}
1309
Jim Grosbach13a292c2012-03-06 22:01:44 +00001310void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1311 unsigned OpNum,
1312 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001313 unsigned Reg = MI->getOperand(OpNum).getReg();
1314 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1315 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001316 O << "{";
1317 printRegName(O, Reg0);
1318 O << ", ";
1319 printRegName(O, Reg1);
1320 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001321}
1322
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001323void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1324 raw_ostream &O) {
1325 // Normally, it's not safe to use register enum values directly with
1326 // addition to get the next register, but for VFP registers, the
1327 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001328 O << "{";
1329 printRegName(O, MI->getOperand(OpNum).getReg());
1330 O << ", ";
1331 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1332 O << ", ";
1333 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1334 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001335}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001336
1337void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1338 raw_ostream &O) {
1339 // Normally, it's not safe to use register enum values directly with
1340 // addition to get the next register, but for VFP registers, the
1341 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001342 O << "{";
1343 printRegName(O, MI->getOperand(OpNum).getReg());
1344 O << ", ";
1345 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1346 O << ", ";
1347 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1348 O << ", ";
1349 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1350 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001351}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001352
1353void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1354 unsigned OpNum,
1355 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001356 O << "{";
1357 printRegName(O, MI->getOperand(OpNum).getReg());
1358 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001359}
1360
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001361void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1362 unsigned OpNum,
1363 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001364 unsigned Reg = MI->getOperand(OpNum).getReg();
1365 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1366 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001367 O << "{";
1368 printRegName(O, Reg0);
1369 O << "[], ";
1370 printRegName(O, Reg1);
1371 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001372}
Jim Grosbach8d246182011-12-14 19:35:22 +00001373
Jim Grosbachb78403c2012-01-24 23:47:04 +00001374void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1375 unsigned OpNum,
1376 raw_ostream &O) {
1377 // Normally, it's not safe to use register enum values directly with
1378 // addition to get the next register, but for VFP registers, the
1379 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001380 O << "{";
1381 printRegName(O, MI->getOperand(OpNum).getReg());
1382 O << "[], ";
1383 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1384 O << "[], ";
1385 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1386 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001387}
1388
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001389void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1390 unsigned OpNum,
1391 raw_ostream &O) {
1392 // Normally, it's not safe to use register enum values directly with
1393 // addition to get the next register, but for VFP registers, the
1394 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001395 O << "{";
1396 printRegName(O, MI->getOperand(OpNum).getReg());
1397 O << "[], ";
1398 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1399 O << "[], ";
1400 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1401 O << "[], ";
1402 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1403 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001404}
1405
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001406void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1407 unsigned OpNum,
1408 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001409 unsigned Reg = MI->getOperand(OpNum).getReg();
1410 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1411 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001412 O << "{";
1413 printRegName(O, Reg0);
1414 O << "[], ";
1415 printRegName(O, Reg1);
1416 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001417}
1418
Jim Grosbachb78403c2012-01-24 23:47:04 +00001419void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1420 unsigned OpNum,
1421 raw_ostream &O) {
1422 // Normally, it's not safe to use register enum values directly with
1423 // addition to get the next register, but for VFP registers, the
1424 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001425 O << "{";
1426 printRegName(O, MI->getOperand(OpNum).getReg());
1427 O << "[], ";
1428 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1429 O << "[], ";
1430 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1431 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001432}
1433
1434void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1435 unsigned OpNum,
1436 raw_ostream &O) {
1437 // Normally, it's not safe to use register enum values directly with
1438 // addition to get the next register, but for VFP registers, the
1439 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001440 O << "{";
1441 printRegName(O, MI->getOperand(OpNum).getReg());
1442 O << "[], ";
1443 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1444 O << "[], ";
1445 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1446 O << "[], ";
1447 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1448 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001449}
1450
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001451void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1452 unsigned OpNum,
1453 raw_ostream &O) {
1454 // Normally, it's not safe to use register enum values directly with
1455 // addition to get the next register, but for VFP registers, the
1456 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001457 O << "{";
1458 printRegName(O, MI->getOperand(OpNum).getReg());
1459 O << ", ";
1460 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1461 O << ", ";
1462 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1463 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001464}
Jim Grosbached561fc2012-01-24 00:43:17 +00001465
1466void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1467 unsigned OpNum,
1468 raw_ostream &O) {
1469 // Normally, it's not safe to use register enum values directly with
1470 // addition to get the next register, but for VFP registers, the
1471 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001472 O << "{";
1473 printRegName(O, MI->getOperand(OpNum).getReg());
1474 O << ", ";
1475 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1476 O << ", ";
1477 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1478 O << ", ";
1479 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1480 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001481}