blob: a9af8332397609c229a7584372fb816a68dff539 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellardf8794352012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000024/// %vcc = V_CMP_GT_F32 %vgpr1, %vgpr2
25/// %sgpr0 = SI_IF %vcc
26/// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0
27/// %sgpr0 = SI_ELSE %sgpr0
28/// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr0
29/// SI_END_CF %sgpr0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000033/// %sgpr0 = S_AND_SAVEEXEC_B64 %vcc // Save and update the exec mask
34/// %sgpr0 = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000039/// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 // Do the IF block of the branch
Tom Stellard75aadc22012-12-11 21:25:42 +000040///
41/// label0:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000042/// %sgpr0 = S_OR_SAVEEXEC_B64 %exec // Restore the exec mask for the Then block
43/// %exec = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask
Tom Stellard75aadc22012-12-11 21:25:42 +000044/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000046/// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr // Do the THEN block
Tom Stellard75aadc22012-12-11 21:25:42 +000047/// label1:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000048/// %exec = S_OR_B64 %exec, %sgpr0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000054#include "llvm/ADT/SmallVector.h"
55#include "llvm/ADT/StringRef.h"
Matthias Braunf8422972017-12-13 02:51:04 +000056#include "llvm/CodeGen/LiveIntervals.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000057#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000058#include "llvm/CodeGen/MachineFunction.h"
59#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000060#include "llvm/CodeGen/MachineInstr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000061#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000062#include "llvm/CodeGen/MachineOperand.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000063#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000064#include "llvm/CodeGen/Passes.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000065#include "llvm/CodeGen/SlotIndexes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000066#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000067#include "llvm/MC/MCRegisterInfo.h"
68#include "llvm/Pass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000069#include <cassert>
70#include <iterator>
Tom Stellard75aadc22012-12-11 21:25:42 +000071
72using namespace llvm;
73
Matt Arsenault55d49cf2016-02-12 02:16:10 +000074#define DEBUG_TYPE "si-lower-control-flow"
75
Tom Stellard75aadc22012-12-11 21:25:42 +000076namespace {
77
Matt Arsenault55d49cf2016-02-12 02:16:10 +000078class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000079private:
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000080 const SIRegisterInfo *TRI = nullptr;
81 const SIInstrInfo *TII = nullptr;
82 LiveIntervals *LIS = nullptr;
83 MachineRegisterInfo *MRI = nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +000084
Matt Arsenault78fc9da2016-08-22 19:33:16 +000085 void emitIf(MachineInstr &MI);
86 void emitElse(MachineInstr &MI);
87 void emitBreak(MachineInstr &MI);
88 void emitIfBreak(MachineInstr &MI);
89 void emitElseBreak(MachineInstr &MI);
90 void emitLoop(MachineInstr &MI);
91 void emitEndCf(MachineInstr &MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +000092
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +000093 void findMaskOperands(MachineInstr &MI, unsigned OpNo,
94 SmallVectorImpl<MachineOperand> &Src) const;
95
96 void combineMasks(MachineInstr &MI);
97
Tom Stellard75aadc22012-12-11 21:25:42 +000098public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +000099 static char ID;
100
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000101 SILowerControlFlow() : MachineFunctionPass(ID) {}
Tom Stellard75aadc22012-12-11 21:25:42 +0000102
Craig Topper5656db42014-04-29 07:57:24 +0000103 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000104
Mehdi Amini117296c2016-10-01 02:56:57 +0000105 StringRef getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000106 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000107 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000108
109 void getAnalysisUsage(AnalysisUsage &AU) const override {
Matt Arsenaulte6740752016-09-29 01:44:16 +0000110 // Should preserve the same set that TwoAddressInstructions does.
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000111 AU.addPreserved<SlotIndexes>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000112 AU.addPreserved<LiveIntervals>();
113 AU.addPreservedID(LiveVariablesID);
114 AU.addPreservedID(MachineLoopInfoID);
115 AU.addPreservedID(MachineDominatorsID);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000116 AU.setPreservesCFG();
117 MachineFunctionPass::getAnalysisUsage(AU);
118 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000119};
120
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000121} // end anonymous namespace
Tom Stellard75aadc22012-12-11 21:25:42 +0000122
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000123char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000124
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000125INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000126 "SI lower control flow", false, false)
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000127
Matt Arsenaulte6740752016-09-29 01:44:16 +0000128static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) {
129 MachineOperand &ImpDefSCC = MI.getOperand(3);
130 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
131
132 ImpDefSCC.setIsDead(IsDead);
133}
134
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000135char &llvm::SILowerControlFlowID = SILowerControlFlow::ID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000136
Marek Olsakce76ea02017-10-24 10:27:13 +0000137static bool isSimpleIf(const MachineInstr &MI, const MachineRegisterInfo *MRI,
138 const SIInstrInfo *TII) {
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000139 unsigned SaveExecReg = MI.getOperand(0).getReg();
140 auto U = MRI->use_instr_nodbg_begin(SaveExecReg);
141
142 if (U == MRI->use_instr_nodbg_end() ||
143 std::next(U) != MRI->use_instr_nodbg_end() ||
144 U->getOpcode() != AMDGPU::SI_END_CF)
145 return false;
146
Marek Olsakce76ea02017-10-24 10:27:13 +0000147 // Check for SI_KILL_*_TERMINATOR on path from if to endif.
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000148 // if there is any such terminator simplififcations are not safe.
149 auto SMBB = MI.getParent();
150 auto EMBB = U->getParent();
151 DenseSet<const MachineBasicBlock*> Visited;
152 SmallVector<MachineBasicBlock*, 4> Worklist(SMBB->succ_begin(),
153 SMBB->succ_end());
154
155 while (!Worklist.empty()) {
156 MachineBasicBlock *MBB = Worklist.pop_back_val();
157
158 if (MBB == EMBB || !Visited.insert(MBB).second)
159 continue;
160 for(auto &Term : MBB->terminators())
Marek Olsakce76ea02017-10-24 10:27:13 +0000161 if (TII->isKillTerminator(Term.getOpcode()))
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000162 return false;
163
164 Worklist.append(MBB->succ_begin(), MBB->succ_end());
165 }
166
167 return true;
168}
169
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000170void SILowerControlFlow::emitIf(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000171 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000172 const DebugLoc &DL = MI.getDebugLoc();
173 MachineBasicBlock::iterator I(&MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000174
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000175 MachineOperand &SaveExec = MI.getOperand(0);
176 MachineOperand &Cond = MI.getOperand(1);
177 assert(SaveExec.getSubReg() == AMDGPU::NoSubRegister &&
178 Cond.getSubReg() == AMDGPU::NoSubRegister);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000179
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000180 unsigned SaveExecReg = SaveExec.getReg();
Matt Arsenault657f8712016-07-12 19:01:23 +0000181
Matt Arsenaulte6740752016-09-29 01:44:16 +0000182 MachineOperand &ImpDefSCC = MI.getOperand(4);
183 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
184
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000185 // If there is only one use of save exec register and that use is SI_END_CF,
186 // we can optimize SI_IF by returning the full saved exec mask instead of
187 // just cleared bits.
Marek Olsakce76ea02017-10-24 10:27:13 +0000188 bool SimpleIf = isSimpleIf(MI, MRI, TII);
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000189
Matt Arsenaulte6740752016-09-29 01:44:16 +0000190 // Add an implicit def of exec to discourage scheduling VALU after this which
191 // will interfere with trying to form s_and_saveexec_b64 later.
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000192 unsigned CopyReg = SimpleIf ? SaveExecReg
193 : MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000194 MachineInstr *CopyExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000195 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000196 .addReg(AMDGPU::EXEC)
197 .addReg(AMDGPU::EXEC, RegState::ImplicitDefine);
198
199 unsigned Tmp = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
200
201 MachineInstr *And =
202 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_AND_B64), Tmp)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000203 .addReg(CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000204 //.addReg(AMDGPU::EXEC)
205 .addReg(Cond.getReg());
206 setImpSCCDefDead(*And, true);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000207
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000208 MachineInstr *Xor = nullptr;
209 if (!SimpleIf) {
210 Xor =
211 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_XOR_B64), SaveExecReg)
212 .addReg(Tmp)
213 .addReg(CopyReg);
214 setImpSCCDefDead(*Xor, ImpDefSCC.isDead());
215 }
Matt Arsenaulte6740752016-09-29 01:44:16 +0000216
217 // Use a copy that is a terminator to get correct spill code placement it with
218 // fast regalloc.
219 MachineInstr *SetExec =
220 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64_term), AMDGPU::EXEC)
221 .addReg(Tmp, RegState::Kill);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000222
223 // Insert a pseudo terminator to help keep the verifier happy. This will also
224 // be used later when inserting skips.
Diana Picus116bbab2017-01-13 09:58:52 +0000225 MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
226 .add(MI.getOperand(2));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000227
228 if (!LIS) {
229 MI.eraseFromParent();
230 return;
231 }
232
Matt Arsenaulte6740752016-09-29 01:44:16 +0000233 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000234
Matt Arsenaulte6740752016-09-29 01:44:16 +0000235 // Replace with and so we don't need to fix the live interval for condition
236 // register.
237 LIS->ReplaceMachineInstrInMaps(MI, *And);
238
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000239 if (!SimpleIf)
240 LIS->InsertMachineInstrInMaps(*Xor);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000241 LIS->InsertMachineInstrInMaps(*SetExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000242 LIS->InsertMachineInstrInMaps(*NewBr);
243
Matt Arsenaulte6740752016-09-29 01:44:16 +0000244 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000245 MI.eraseFromParent();
246
247 // FIXME: Is there a better way of adjusting the liveness? It shouldn't be
248 // hard to add another def here but I'm not sure how to correctly update the
249 // valno.
250 LIS->removeInterval(SaveExecReg);
251 LIS->createAndComputeVirtRegInterval(SaveExecReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000252 LIS->createAndComputeVirtRegInterval(Tmp);
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000253 if (!SimpleIf)
254 LIS->createAndComputeVirtRegInterval(CopyReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000255}
256
257void SILowerControlFlow::emitElse(MachineInstr &MI) {
258 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault657f8712016-07-12 19:01:23 +0000259 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000260
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000261 unsigned DstReg = MI.getOperand(0).getReg();
262 assert(MI.getOperand(0).getSubReg() == AMDGPU::NoSubRegister);
Matt Arsenault657f8712016-07-12 19:01:23 +0000263
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000264 bool ExecModified = MI.getOperand(3).getImm() != 0;
265 MachineBasicBlock::iterator Start = MBB.begin();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000266
Matt Arsenaulte6740752016-09-29 01:44:16 +0000267 // We are running before TwoAddressInstructions, and si_else's operands are
268 // tied. In order to correctly tie the registers, split this into a copy of
269 // the src like it does.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000270 unsigned CopyReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000271 MachineInstr *CopyExec =
272 BuildMI(MBB, Start, DL, TII->get(AMDGPU::COPY), CopyReg)
Diana Picus116bbab2017-01-13 09:58:52 +0000273 .add(MI.getOperand(1)); // Saved EXEC
Matt Arsenaulte6740752016-09-29 01:44:16 +0000274
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000275 // This must be inserted before phis and any spill code inserted before the
276 // else.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000277 unsigned SaveReg = ExecModified ?
278 MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass) : DstReg;
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000279 MachineInstr *OrSaveExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000280 BuildMI(MBB, Start, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), SaveReg)
281 .addReg(CopyReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000282
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000283 MachineBasicBlock *DestBB = MI.getOperand(2).getMBB();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000284
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000285 MachineBasicBlock::iterator ElsePt(MI);
Matt Arsenault657f8712016-07-12 19:01:23 +0000286
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000287 if (ExecModified) {
288 MachineInstr *And =
289 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_AND_B64), DstReg)
290 .addReg(AMDGPU::EXEC)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000291 .addReg(SaveReg);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000292
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000293 if (LIS)
294 LIS->InsertMachineInstrInMaps(*And);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000295 }
296
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000297 MachineInstr *Xor =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000298 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_XOR_B64_term), AMDGPU::EXEC)
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000299 .addReg(AMDGPU::EXEC)
300 .addReg(DstReg);
Tom Stellardf8794352012-12-19 22:10:31 +0000301
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000302 MachineInstr *Branch =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000303 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
Matt Arsenaultf98a5962016-08-27 00:42:21 +0000304 .addMBB(DestBB);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000305
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000306 if (!LIS) {
307 MI.eraseFromParent();
308 return;
309 }
310
311 LIS->RemoveMachineInstrFromMaps(MI);
Tom Stellardf8794352012-12-19 22:10:31 +0000312 MI.eraseFromParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000313
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000314 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000315 LIS->InsertMachineInstrInMaps(*OrSaveExec);
316
317 LIS->InsertMachineInstrInMaps(*Xor);
318 LIS->InsertMachineInstrInMaps(*Branch);
319
320 // src reg is tied to dst reg.
321 LIS->removeInterval(DstReg);
322 LIS->createAndComputeVirtRegInterval(DstReg);
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000323 LIS->createAndComputeVirtRegInterval(CopyReg);
324 if (ExecModified)
325 LIS->createAndComputeVirtRegInterval(SaveReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000326
327 // Let this be recomputed.
328 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Tom Stellardf8794352012-12-19 22:10:31 +0000329}
330
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000331void SILowerControlFlow::emitBreak(MachineInstr &MI) {
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000332 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000333 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000334 unsigned Dst = MI.getOperand(0).getReg();
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000335
Diana Picus116bbab2017-01-13 09:58:52 +0000336 MachineInstr *Or = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
337 .addReg(AMDGPU::EXEC)
338 .add(MI.getOperand(1));
Tom Stellardf8794352012-12-19 22:10:31 +0000339
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000340 if (LIS)
341 LIS->ReplaceMachineInstrInMaps(MI, *Or);
Tom Stellardf8794352012-12-19 22:10:31 +0000342 MI.eraseFromParent();
343}
344
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000345void SILowerControlFlow::emitIfBreak(MachineInstr &MI) {
346 MI.setDesc(TII->get(AMDGPU::S_OR_B64));
Tom Stellardf8794352012-12-19 22:10:31 +0000347}
348
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000349void SILowerControlFlow::emitElseBreak(MachineInstr &MI) {
350 MI.setDesc(TII->get(AMDGPU::S_OR_B64));
Tom Stellarde7b907d2012-12-19 22:10:33 +0000351}
352
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000353void SILowerControlFlow::emitLoop(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000354 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000355 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000356
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000357 MachineInstr *AndN2 =
Diana Picus116bbab2017-01-13 09:58:52 +0000358 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64_term), AMDGPU::EXEC)
359 .addReg(AMDGPU::EXEC)
360 .add(MI.getOperand(0));
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000361
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000362 MachineInstr *Branch =
Diana Picus116bbab2017-01-13 09:58:52 +0000363 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
364 .add(MI.getOperand(1));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000365
366 if (LIS) {
367 LIS->ReplaceMachineInstrInMaps(MI, *AndN2);
368 LIS->InsertMachineInstrInMaps(*Branch);
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000369 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000370
371 MI.eraseFromParent();
372}
373
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000374void SILowerControlFlow::emitEndCf(MachineInstr &MI) {
375 MachineBasicBlock &MBB = *MI.getParent();
376 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault786724a2016-07-12 21:41:32 +0000377
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000378 MachineBasicBlock::iterator InsPt = MBB.begin();
379 MachineInstr *NewMI =
Diana Picus116bbab2017-01-13 09:58:52 +0000380 BuildMI(MBB, InsPt, DL, TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
381 .addReg(AMDGPU::EXEC)
382 .add(MI.getOperand(0));
Matt Arsenault786724a2016-07-12 21:41:32 +0000383
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000384 if (LIS)
385 LIS->ReplaceMachineInstrInMaps(MI, *NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000386
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000387 MI.eraseFromParent();
388
389 if (LIS)
390 LIS->handleMove(*NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000391}
392
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000393// Returns replace operands for a logical operation, either single result
394// for exec or two operands if source was another equivalent operation.
395void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo,
396 SmallVectorImpl<MachineOperand> &Src) const {
397 MachineOperand &Op = MI.getOperand(OpNo);
398 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg())) {
399 Src.push_back(Op);
400 return;
401 }
402
403 MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg());
404 if (!Def || Def->getParent() != MI.getParent() ||
405 !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode())))
406 return;
407
408 // Make sure we do not modify exec between def and use.
409 // A copy with implcitly defined exec inserted earlier is an exclusion, it
410 // does not really modify exec.
411 for (auto I = Def->getIterator(); I != MI.getIterator(); ++I)
412 if (I->modifiesRegister(AMDGPU::EXEC, TRI) &&
413 !(I->isCopy() && I->getOperand(0).getReg() != AMDGPU::EXEC))
414 return;
415
416 for (const auto &SrcOp : Def->explicit_operands())
417 if (SrcOp.isUse() && (!SrcOp.isReg() ||
418 TargetRegisterInfo::isVirtualRegister(SrcOp.getReg()) ||
419 SrcOp.getReg() == AMDGPU::EXEC))
420 Src.push_back(SrcOp);
421}
422
423// Search and combine pairs of equivalent instructions, like
424// S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y
425// S_OR_B64 x, (S_OR_B64 x, y) => S_OR_B64 x, y
426// One of the operands is exec mask.
427void SILowerControlFlow::combineMasks(MachineInstr &MI) {
428 assert(MI.getNumExplicitOperands() == 3);
429 SmallVector<MachineOperand, 4> Ops;
430 unsigned OpToReplace = 1;
431 findMaskOperands(MI, 1, Ops);
432 if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy
433 findMaskOperands(MI, 2, Ops);
434 if (Ops.size() != 3) return;
435
436 unsigned UniqueOpndIdx;
437 if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2;
438 else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
439 else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
440 else return;
441
442 unsigned Reg = MI.getOperand(OpToReplace).getReg();
443 MI.RemoveOperand(OpToReplace);
444 MI.addOperand(Ops[UniqueOpndIdx]);
445 if (MRI->use_empty(Reg))
446 MRI->getUniqueVRegDef(Reg)->eraseFromParent();
447}
448
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000449bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000450 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
451 TII = ST.getInstrInfo();
452 TRI = &TII->getRegisterInfo();
453
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000454 // This doesn't actually need LiveIntervals, but we can preserve them.
455 LIS = getAnalysisIfAvailable<LiveIntervals>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000456 MRI = &MF.getRegInfo();
Tom Stellard75aadc22012-12-11 21:25:42 +0000457
Matt Arsenault9babdf42016-06-22 20:15:28 +0000458 MachineFunction::iterator NextBB;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000459 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
460 BI != BE; BI = NextBB) {
461 NextBB = std::next(BI);
Tom Stellardf8794352012-12-19 22:10:31 +0000462 MachineBasicBlock &MBB = *BI;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000463
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000464 MachineBasicBlock::iterator I, Next, Last;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000465
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000466 for (I = MBB.begin(), Last = MBB.end(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000467 Next = std::next(I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000468 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000469
Tom Stellard75aadc22012-12-11 21:25:42 +0000470 switch (MI.getOpcode()) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000471 case AMDGPU::SI_IF:
472 emitIf(MI);
473 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000474
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000475 case AMDGPU::SI_ELSE:
476 emitElse(MI);
477 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000478
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000479 case AMDGPU::SI_BREAK:
480 emitBreak(MI);
481 break;
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000482
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000483 case AMDGPU::SI_IF_BREAK:
484 emitIfBreak(MI);
485 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000486
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000487 case AMDGPU::SI_ELSE_BREAK:
488 emitElseBreak(MI);
489 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000490
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000491 case AMDGPU::SI_LOOP:
492 emitLoop(MI);
493 break;
Tom Stellardf8794352012-12-19 22:10:31 +0000494
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000495 case AMDGPU::SI_END_CF:
496 emitEndCf(MI);
497 break;
Matt Arsenaultb91805e2016-07-15 00:58:15 +0000498
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000499 case AMDGPU::S_AND_B64:
500 case AMDGPU::S_OR_B64:
501 // Cleanup bit manipulations on exec mask
502 combineMasks(MI);
503 Last = I;
504 continue;
505
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000506 default:
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000507 Last = I;
508 continue;
Tom Stellard75aadc22012-12-11 21:25:42 +0000509 }
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000510
511 // Replay newly inserted code to combine masks
512 Next = (Last == MBB.end()) ? MBB.begin() : Last;
Tom Stellard75aadc22012-12-11 21:25:42 +0000513 }
514 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000515
Tom Stellard75aadc22012-12-11 21:25:42 +0000516 return true;
517}