blob: 303282426e0c641e9ce04d5290220056713e4aae [file] [log] [blame]
Eric Christopher84bdfd82010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Craig Toppera9253262014-03-22 23:51:00 +000017#include "ARMBaseRegisterInfo.h"
Eric Christopher72497e52010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopher83a5ec82010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
JF Bastien3c6bb8e2013-06-11 22:13:46 +000024#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/Analysis.h"
26#include "llvm/CodeGen/FastISel.h"
27#include "llvm/CodeGen/FunctionLoweringInfo.h"
28#include "llvm/CodeGen/MachineConstantPool.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineMemOperand.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000034#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/CallingConv.h"
36#include "llvm/IR/DataLayout.h"
37#include "llvm/IR/DerivedTypes.h"
Chandler Carruth03eb0de2014-03-04 10:40:04 +000038#include "llvm/IR/GetElementPtrTypeIterator.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/GlobalVariable.h"
40#include "llvm/IR/Instructions.h"
41#include "llvm/IR/IntrinsicInst.h"
42#include "llvm/IR/Module.h"
43#include "llvm/IR/Operator.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000044#include "llvm/Support/ErrorHandling.h"
Eric Christopher09f757d2010-08-17 01:25:29 +000045#include "llvm/Target/TargetInstrInfo.h"
46#include "llvm/Target/TargetLowering.h"
47#include "llvm/Target/TargetMachine.h"
Eric Christopher84bdfd82010-07-21 22:26:11 +000048#include "llvm/Target/TargetOptions.h"
49using namespace llvm;
50
51namespace {
Eric Christopher0a3c28b2010-11-20 22:38:27 +000052
Eric Christopherfef5f312010-11-19 22:30:02 +000053 // All possible address modes, plus some.
54 typedef struct Address {
55 enum {
56 RegBase,
57 FrameIndexBase
58 } BaseType;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000059
Eric Christopherfef5f312010-11-19 22:30:02 +000060 union {
61 unsigned Reg;
62 int FI;
63 } Base;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000064
Eric Christopherfef5f312010-11-19 22:30:02 +000065 int Offset;
Eric Christopher0a3c28b2010-11-20 22:38:27 +000066
Eric Christopherfef5f312010-11-19 22:30:02 +000067 // Innocuous defaults for our address.
68 Address()
Jim Grosbach4e983162011-05-16 22:24:07 +000069 : BaseType(RegBase), Offset(0) {
Eric Christopherfef5f312010-11-19 22:30:02 +000070 Base.Reg = 0;
71 }
72 } Address;
Eric Christopher84bdfd82010-07-21 22:26:11 +000073
Craig Topper26696312014-03-18 07:27:13 +000074class ARMFastISel final : public FastISel {
Eric Christopher84bdfd82010-07-21 22:26:11 +000075
76 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
77 /// make the right decision when generating code for different targets.
78 const ARMSubtarget *Subtarget;
Bill Wendling6c1d9592013-12-30 05:17:29 +000079 Module &M;
Eric Christopher09f757d2010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopher83a5ec82010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopher84bdfd82010-07-21 22:26:11 +000084
Eric Christopherb024be32010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier0439cfc2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopherb024be32010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christopher6a0333c2010-09-02 01:39:14 +000088
Eric Christopher84bdfd82010-07-21 22:26:11 +000089 public:
Bob Wilson3e6fa462012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
Eric Christopherd9134482014-08-04 21:25:23 +000092 : FastISel(funcInfo, libInfo),
Eric Christopherc125e122015-01-29 00:19:37 +000093 Subtarget(
94 &static_cast<const ARMSubtarget &>(funcInfo.MF->getSubtarget())),
Eric Christopherd9134482014-08-04 21:25:23 +000095 M(const_cast<Module &>(*funcInfo.Fn->getParent())),
Eric Christopherc125e122015-01-29 00:19:37 +000096 TM(funcInfo.MF->getTarget()), TII(*Subtarget->getInstrInfo()),
97 TLI(*Subtarget->getTargetLowering()) {
Eric Christopher8d03b8a2010-08-23 22:32:45 +000098 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier0439cfc2011-11-08 21:12:00 +000099 isThumb2 = AFI->isThumbFunction();
Eric Christopherb024be32010-09-29 22:24:45 +0000100 Context = &funcInfo.Fn->getContext();
Eric Christopher84bdfd82010-07-21 22:26:11 +0000101 }
102
Eric Christopherd8e8a292010-08-20 00:20:31 +0000103 // Code from FastISel.cpp.
Craig Topperfd1c9252012-08-18 21:38:45 +0000104 private:
Juergen Ributzka88e32512014-09-03 20:56:59 +0000105 unsigned fastEmitInst_r(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000106 const TargetRegisterClass *RC,
107 unsigned Op0, bool Op0IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000108 unsigned fastEmitInst_rr(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000109 const TargetRegisterClass *RC,
110 unsigned Op0, bool Op0IsKill,
111 unsigned Op1, bool Op1IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000112 unsigned fastEmitInst_rrr(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000113 const TargetRegisterClass *RC,
114 unsigned Op0, bool Op0IsKill,
115 unsigned Op1, bool Op1IsKill,
116 unsigned Op2, bool Op2IsKill);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000117 unsigned fastEmitInst_ri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000118 const TargetRegisterClass *RC,
119 unsigned Op0, bool Op0IsKill,
120 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000121 unsigned fastEmitInst_rri(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000122 const TargetRegisterClass *RC,
123 unsigned Op0, bool Op0IsKill,
124 unsigned Op1, bool Op1IsKill,
125 uint64_t Imm);
Juergen Ributzka88e32512014-09-03 20:56:59 +0000126 unsigned fastEmitInst_i(unsigned MachineInstOpcode,
Craig Topperfd1c9252012-08-18 21:38:45 +0000127 const TargetRegisterClass *RC,
128 uint64_t Imm);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000129
Eric Christopherd8e8a292010-08-20 00:20:31 +0000130 // Backend specific FastISel code.
Craig Topperfd1c9252012-08-18 21:38:45 +0000131 private:
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000132 bool fastSelectInstruction(const Instruction *I) override;
133 unsigned fastMaterializeConstant(const Constant *C) override;
134 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000135 bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
136 const LoadInst *LI) override;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000137 bool fastLowerArguments() override;
Craig Topperfd1c9252012-08-18 21:38:45 +0000138 private:
Eric Christopher84bdfd82010-07-21 22:26:11 +0000139 #include "ARMGenFastISel.inc"
Eric Christopher2ff757d2010-09-09 01:06:51 +0000140
Eric Christopher00202ee2010-08-23 21:44:12 +0000141 // Instruction selection routines.
Eric Christophercc766a22010-09-10 23:10:30 +0000142 private:
Eric Christopher2f8637d2010-10-21 21:47:51 +0000143 bool SelectLoad(const Instruction *I);
144 bool SelectStore(const Instruction *I);
145 bool SelectBranch(const Instruction *I);
Chad Rosierded4c992012-02-07 23:56:08 +0000146 bool SelectIndirectBr(const Instruction *I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000147 bool SelectCmp(const Instruction *I);
148 bool SelectFPExt(const Instruction *I);
149 bool SelectFPTrunc(const Instruction *I);
Chad Rosier685b20c2012-02-06 23:50:07 +0000150 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
151 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosiere023d5d2012-02-03 21:14:11 +0000152 bool SelectIToFP(const Instruction *I, bool isSigned);
153 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosieraaa55a82012-02-03 21:07:27 +0000154 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosierb84a4b42012-02-03 21:23:45 +0000155 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosiera7ebc562011-11-11 23:31:03 +0000156 bool SelectCall(const Instruction *I, const char *IntrMemName);
157 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher2f8637d2010-10-21 21:47:51 +0000158 bool SelectSelect(const Instruction *I);
Eric Christopher93bbe652010-10-22 01:28:00 +0000159 bool SelectRet(const Instruction *I);
Chad Rosieree7e4522011-11-02 00:18:48 +0000160 bool SelectTrunc(const Instruction *I);
161 bool SelectIntExt(const Instruction *I);
Jush Lu4705da92012-08-03 02:37:48 +0000162 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000163
Eric Christopher00202ee2010-08-23 21:44:12 +0000164 // Utility routines.
Eric Christopher0d274a02010-08-19 00:37:05 +0000165 private:
Chris Lattner229907c2011-07-18 04:54:35 +0000166 bool isTypeLegal(Type *Ty, MVT &VT);
167 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosier9cf803c2011-11-02 18:08:25 +0000168 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
David Blaikie3ef249c92015-01-30 23:04:39 +0000169 bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000170 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosiera26979b2011-12-14 17:26:05 +0000171 unsigned Alignment = 0, bool isZExt = true,
172 bool allocReg = true);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000173 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +0000174 unsigned Alignment = 0);
Eric Christopherfef5f312010-11-19 22:30:02 +0000175 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier150d35b2012-12-17 22:35:29 +0000176 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier057b6d32011-11-14 23:04:09 +0000177 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosier9f5c68a2012-12-06 01:34:31 +0000178 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
179 unsigned Alignment);
Chad Rosier62a144f2012-12-17 19:59:43 +0000180 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000181 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
182 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
183 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
184 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
185 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000186 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000187 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000188
Eric Christopher1b21f002015-01-29 00:19:33 +0000189 const TargetLowering *getTargetLowering() { return &TLI; }
Christian Pirker238c7c12014-05-12 11:19:20 +0000190
Eric Christopher72497e52010-09-10 23:18:12 +0000191 // Call handling routines.
192 private:
Jush Lue67e07b2012-07-19 09:49:00 +0000193 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
194 bool Return,
195 bool isVarArg);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000196 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christopher79398062010-09-29 23:11:09 +0000197 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +0000198 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +0000199 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
200 SmallVectorImpl<unsigned> &RegArgs,
201 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000202 unsigned &NumBytes,
203 bool isVarArg);
Chad Rosierc6916f82012-06-12 19:25:13 +0000204 unsigned getLibcallReg(const Twine &Name);
Duncan Sandsf5dda012010-11-03 11:35:31 +0000205 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +0000206 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +0000207 unsigned &NumBytes, bool isVarArg);
Eric Christopher7990df12010-09-28 01:21:42 +0000208 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopher72497e52010-09-10 23:18:12 +0000209
210 // OptionalDef handling routines.
211 private:
Eric Christopher174d8722011-03-12 01:09:29 +0000212 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher0d274a02010-08-19 00:37:05 +0000213 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
214 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier150d35b2012-12-17 22:35:29 +0000215 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000216 const MachineInstrBuilder &MIB,
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000217 unsigned Flags, bool useAM3);
Eric Christopher0d274a02010-08-19 00:37:05 +0000218};
Eric Christopher84bdfd82010-07-21 22:26:11 +0000219
220} // end anonymous namespace
221
Eric Christopher72497e52010-09-10 23:18:12 +0000222#include "ARMGenCallingConv.inc"
Eric Christopher84bdfd82010-07-21 22:26:11 +0000223
Eric Christopher0d274a02010-08-19 00:37:05 +0000224// DefinesOptionalPredicate - This is different from DefinesPredicate in that
225// we don't care about implicit defs here, just places we'll need to add a
226// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
227bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000228 if (!MI->hasOptionalDef())
Eric Christopher0d274a02010-08-19 00:37:05 +0000229 return false;
230
231 // Look to see if our OptionalDef is defining CPSR or CCR.
232 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
233 const MachineOperand &MO = MI->getOperand(i);
Eric Christopher985d9e42010-08-20 00:36:24 +0000234 if (!MO.isReg() || !MO.isDef()) continue;
235 if (MO.getReg() == ARM::CPSR)
Eric Christopher0d274a02010-08-19 00:37:05 +0000236 *CPSR = true;
237 }
238 return true;
239}
240
Eric Christopher174d8722011-03-12 01:09:29 +0000241bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000242 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher501d2e22011-04-29 00:03:10 +0000243
Joey Goulya5153cb2013-09-09 14:21:49 +0000244 // If we're a thumb2 or not NEON function we'll be handled via isPredicable.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000245 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopher174d8722011-03-12 01:09:29 +0000246 AFI->isThumb2Function())
Joey Goulya5153cb2013-09-09 14:21:49 +0000247 return MI->isPredicable();
Eric Christopher501d2e22011-04-29 00:03:10 +0000248
Evan Cheng6cc775f2011-06-28 19:10:37 +0000249 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
250 if (MCID.OpInfo[i].isPredicate())
Eric Christopher174d8722011-03-12 01:09:29 +0000251 return true;
Eric Christopher501d2e22011-04-29 00:03:10 +0000252
Eric Christopher174d8722011-03-12 01:09:29 +0000253 return false;
254}
255
Eric Christopher0d274a02010-08-19 00:37:05 +0000256// If the machine is predicable go ahead and add the predicate operands, if
257// it needs default CC operands add those.
Eric Christophere8fccc82010-11-02 01:21:28 +0000258// TODO: If we want to support thumb1 then we'll need to deal with optional
259// CPSR defs that need to be added before the remaining operands. See s_cc_out
260// for descriptions why.
Eric Christopher0d274a02010-08-19 00:37:05 +0000261const MachineInstrBuilder &
262ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
263 MachineInstr *MI = &*MIB;
264
Eric Christopher174d8722011-03-12 01:09:29 +0000265 // Do we use a predicate? or...
266 // Are we NEON in ARM mode and have a predicate operand? If so, I know
267 // we're not predicable but add it anyways.
Joey Goulya5153cb2013-09-09 14:21:49 +0000268 if (isARMNEONPred(MI))
Eric Christopher0d274a02010-08-19 00:37:05 +0000269 AddDefaultPred(MIB);
Eric Christopher501d2e22011-04-29 00:03:10 +0000270
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000271 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher0d274a02010-08-19 00:37:05 +0000272 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christophera5d60c62010-08-19 15:35:27 +0000273 bool CPSR = false;
Eric Christopher0d274a02010-08-19 00:37:05 +0000274 if (DefinesOptionalPredicate(MI, &CPSR)) {
275 if (CPSR)
276 AddDefaultT1CC(MIB);
277 else
278 AddDefaultCC(MIB);
279 }
280 return MIB;
281}
282
Juergen Ributzka88e32512014-09-03 20:56:59 +0000283unsigned ARMFastISel::fastEmitInst_r(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000284 const TargetRegisterClass *RC,
285 unsigned Op0, bool Op0IsKill) {
286 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000287 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000288
Jim Grosbach06c2a682013-08-16 23:37:31 +0000289 // Make sure the input operand is sufficiently constrained to be legal
290 // for this instruction.
291 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000292 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000293 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
294 ResultReg).addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000295 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000296 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000297 .addReg(Op0, Op0IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000298 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000299 TII.get(TargetOpcode::COPY), ResultReg)
300 .addReg(II.ImplicitDefs[0]));
301 }
302 return ResultReg;
303}
304
Juergen Ributzka88e32512014-09-03 20:56:59 +0000305unsigned ARMFastISel::fastEmitInst_rr(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000306 const TargetRegisterClass *RC,
307 unsigned Op0, bool Op0IsKill,
308 unsigned Op1, bool Op1IsKill) {
309 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000310 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000311
Jim Grosbach06c2a682013-08-16 23:37:31 +0000312 // Make sure the input operands are sufficiently constrained to be legal
313 // for this instruction.
314 Op0 = constrainOperandRegClass(II, Op0, 1);
315 Op1 = constrainOperandRegClass(II, Op1, 2);
316
Chad Rosier0bc51322012-02-15 17:36:21 +0000317 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000318 AddOptionalDefs(
319 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
320 .addReg(Op0, Op0IsKill * RegState::Kill)
321 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000322 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000323 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000324 .addReg(Op0, Op0IsKill * RegState::Kill)
325 .addReg(Op1, Op1IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000326 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000327 TII.get(TargetOpcode::COPY), ResultReg)
328 .addReg(II.ImplicitDefs[0]));
329 }
330 return ResultReg;
331}
332
Juergen Ributzka88e32512014-09-03 20:56:59 +0000333unsigned ARMFastISel::fastEmitInst_rrr(unsigned MachineInstOpcode,
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000334 const TargetRegisterClass *RC,
335 unsigned Op0, bool Op0IsKill,
336 unsigned Op1, bool Op1IsKill,
337 unsigned Op2, bool Op2IsKill) {
338 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000339 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000340
Jim Grosbach06c2a682013-08-16 23:37:31 +0000341 // Make sure the input operands are sufficiently constrained to be legal
342 // for this instruction.
343 Op0 = constrainOperandRegClass(II, Op0, 1);
344 Op1 = constrainOperandRegClass(II, Op1, 2);
345 Op2 = constrainOperandRegClass(II, Op1, 3);
346
Chad Rosier0bc51322012-02-15 17:36:21 +0000347 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000348 AddOptionalDefs(
349 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
350 .addReg(Op0, Op0IsKill * RegState::Kill)
351 .addReg(Op1, Op1IsKill * RegState::Kill)
352 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier0bc51322012-02-15 17:36:21 +0000353 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000354 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000355 .addReg(Op0, Op0IsKill * RegState::Kill)
356 .addReg(Op1, Op1IsKill * RegState::Kill)
357 .addReg(Op2, Op2IsKill * RegState::Kill));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000358 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000359 TII.get(TargetOpcode::COPY), ResultReg)
360 .addReg(II.ImplicitDefs[0]));
361 }
362 return ResultReg;
363}
364
Juergen Ributzka88e32512014-09-03 20:56:59 +0000365unsigned ARMFastISel::fastEmitInst_ri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000366 const TargetRegisterClass *RC,
367 unsigned Op0, bool Op0IsKill,
368 uint64_t Imm) {
369 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000370 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000371
Jim Grosbach06c2a682013-08-16 23:37:31 +0000372 // Make sure the input operand is sufficiently constrained to be legal
373 // for this instruction.
374 Op0 = constrainOperandRegClass(II, Op0, 1);
Chad Rosier0bc51322012-02-15 17:36:21 +0000375 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000376 AddOptionalDefs(
377 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
378 .addReg(Op0, Op0IsKill * RegState::Kill)
379 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000380 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000381 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000382 .addReg(Op0, Op0IsKill * RegState::Kill)
383 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000384 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000385 TII.get(TargetOpcode::COPY), ResultReg)
386 .addReg(II.ImplicitDefs[0]));
387 }
388 return ResultReg;
389}
390
Juergen Ributzka88e32512014-09-03 20:56:59 +0000391unsigned ARMFastISel::fastEmitInst_rri(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000392 const TargetRegisterClass *RC,
393 unsigned Op0, bool Op0IsKill,
394 unsigned Op1, bool Op1IsKill,
395 uint64_t Imm) {
396 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000397 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher09f757d2010-08-17 01:25:29 +0000398
Jim Grosbach06c2a682013-08-16 23:37:31 +0000399 // Make sure the input operands are sufficiently constrained to be legal
400 // for this instruction.
401 Op0 = constrainOperandRegClass(II, Op0, 1);
402 Op1 = constrainOperandRegClass(II, Op1, 2);
Chad Rosier0bc51322012-02-15 17:36:21 +0000403 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000404 AddOptionalDefs(
405 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
406 .addReg(Op0, Op0IsKill * RegState::Kill)
407 .addReg(Op1, Op1IsKill * RegState::Kill)
408 .addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000409 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000410 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000411 .addReg(Op0, Op0IsKill * RegState::Kill)
412 .addReg(Op1, Op1IsKill * RegState::Kill)
413 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000414 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000415 TII.get(TargetOpcode::COPY), ResultReg)
416 .addReg(II.ImplicitDefs[0]));
417 }
418 return ResultReg;
419}
420
Juergen Ributzka88e32512014-09-03 20:56:59 +0000421unsigned ARMFastISel::fastEmitInst_i(unsigned MachineInstOpcode,
Eric Christopher09f757d2010-08-17 01:25:29 +0000422 const TargetRegisterClass *RC,
423 uint64_t Imm) {
424 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000425 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000426
Chad Rosier0bc51322012-02-15 17:36:21 +0000427 if (II.getNumDefs() >= 1) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000428 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
429 ResultReg).addImm(Imm));
Chad Rosier0bc51322012-02-15 17:36:21 +0000430 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000431 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Eric Christopher09f757d2010-08-17 01:25:29 +0000432 .addImm(Imm));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000433 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher09f757d2010-08-17 01:25:29 +0000434 TII.get(TargetOpcode::COPY), ResultReg)
435 .addReg(II.ImplicitDefs[0]));
436 }
437 return ResultReg;
438}
439
Eric Christopher860fc932010-09-10 00:34:35 +0000440// TODO: Don't worry about 64-bit now, but when this is fixed remove the
441// checks from the various callers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000442unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000443 if (VT == MVT::f64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000444
Eric Christopher4bd70472010-09-09 21:44:45 +0000445 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000446 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000447 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher4bd70472010-09-09 21:44:45 +0000448 .addReg(SrcReg));
449 return MoveReg;
450}
451
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000452unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sands14627772010-11-03 12:17:33 +0000453 if (VT == MVT::i64) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000454
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000455 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000456 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbach6990e5f2012-03-01 22:47:09 +0000457 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopher2cbe0fd2010-09-09 20:49:25 +0000458 .addReg(SrcReg));
459 return MoveReg;
460}
461
Eric Christopher3cf63f12010-09-09 00:19:41 +0000462// For double width floating point we need to materialize two constants
463// (the high and the low) into integer registers then use a move to get
464// the combined constant into an FP reg.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000465unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher3cf63f12010-09-09 00:19:41 +0000466 const APFloat Val = CFP->getValueAPF();
Duncan Sands14627772010-11-03 12:17:33 +0000467 bool is64bit = VT == MVT::f64;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000468
Eric Christopher3cf63f12010-09-09 00:19:41 +0000469 // This checks to see if we can use VFP3 instructions to materialize
470 // a constant, otherwise we have to go through the constant pool.
471 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbachefc761a2011-09-30 00:50:06 +0000472 int Imm;
473 unsigned Opc;
474 if (is64bit) {
475 Imm = ARM_AM::getFP64Imm(Val);
476 Opc = ARM::FCONSTD;
477 } else {
478 Imm = ARM_AM::getFP32Imm(Val);
479 Opc = ARM::FCONSTS;
480 }
Eric Christopher3cf63f12010-09-09 00:19:41 +0000481 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000482 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
483 TII.get(Opc), DestReg).addImm(Imm));
Eric Christopher3cf63f12010-09-09 00:19:41 +0000484 return DestReg;
485 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000486
Eric Christopher860fc932010-09-10 00:34:35 +0000487 // Require VFP2 for loading fp constants.
Eric Christopher22fd29a2010-09-09 23:50:00 +0000488 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000489
Eric Christopher22fd29a2010-09-09 23:50:00 +0000490 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000491 unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000492 if (Align == 0) {
493 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000494 Align = DL.getTypeAllocSize(CFP->getType());
Eric Christopher22fd29a2010-09-09 23:50:00 +0000495 }
496 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
497 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
498 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000499
Eric Christopher860fc932010-09-10 00:34:35 +0000500 // The extra reg is for addrmode5.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000501 AddOptionalDefs(
502 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
503 .addConstantPoolIndex(Idx)
504 .addReg(0));
Eric Christopher22fd29a2010-09-09 23:50:00 +0000505 return DestReg;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000506}
507
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000508unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopher7ac602b2010-10-11 08:38:55 +0000509
Chad Rosier67f96882011-11-04 22:29:00 +0000510 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000511 return 0;
Eric Christophere4dd7372010-11-03 20:21:17 +0000512
513 // If we can do this in a single instruction without a constant pool entry
514 // do so now.
515 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiere8b8b772011-11-04 23:09:49 +0000516 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier0439cfc2011-11-08 21:12:00 +0000517 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier2e82ad12012-11-27 01:06:49 +0000518 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
519 &ARM::GPRRegClass;
520 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000521 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier67f96882011-11-04 22:29:00 +0000522 TII.get(Opc), ImmReg)
Chad Rosierd0191a52011-11-05 20:16:15 +0000523 .addImm(CI->getZExtValue()));
Chad Rosier67f96882011-11-04 22:29:00 +0000524 return ImmReg;
Eric Christophere4dd7372010-11-03 20:21:17 +0000525 }
526
Chad Rosier2a3503e2011-11-11 00:36:21 +0000527 // Use MVN to emit negative constants.
528 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
529 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosiere19b0a92011-11-11 06:27:41 +0000530 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier2a3503e2011-11-11 00:36:21 +0000531 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosiere19b0a92011-11-11 06:27:41 +0000532 if (UseImm) {
Chad Rosier2a3503e2011-11-11 00:36:21 +0000533 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
Juergen Ributzka2cbcf7a2014-08-13 21:39:18 +0000534 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
535 &ARM::GPRRegClass;
536 unsigned ImmReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000537 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier2a3503e2011-11-11 00:36:21 +0000538 TII.get(Opc), ImmReg)
539 .addImm(Imm));
540 return ImmReg;
541 }
542 }
543
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000544 unsigned ResultReg = 0;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000545 if (Subtarget->useMovt(*FuncInfo.MF))
Juergen Ributzka88e32512014-09-03 20:56:59 +0000546 ResultReg = fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000547
548 if (ResultReg)
549 return ResultReg;
Juergen Ributzkaa5b08382014-08-13 21:42:19 +0000550
Chad Rosier2a3503e2011-11-11 00:36:21 +0000551 // Load from constant pool. For now 32-bit only.
Chad Rosier67f96882011-11-04 22:29:00 +0000552 if (VT != MVT::i32)
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000553 return 0;
Chad Rosier67f96882011-11-04 22:29:00 +0000554
Eric Christopherc3e118e2010-09-02 23:43:26 +0000555 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000556 unsigned Align = DL.getPrefTypeAlignment(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000557 if (Align == 0) {
558 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000559 Align = DL.getTypeAllocSize(C->getType());
Eric Christopherc3e118e2010-09-02 23:43:26 +0000560 }
561 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000562 ResultReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000563 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000564 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000565 TII.get(ARM::t2LDRpci), ResultReg)
566 .addConstantPoolIndex(Idx));
Tim Northovere42fb072014-02-04 10:38:46 +0000567 else {
Eric Christopher22d04922010-11-12 09:48:30 +0000568 // The extra immediate is for addrmode2.
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000569 ResultReg = constrainOperandRegClass(TII.get(ARM::LDRcp), ResultReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000570 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000571 TII.get(ARM::LDRcp), ResultReg)
572 .addConstantPoolIndex(Idx)
573 .addImm(0));
Tim Northovere42fb072014-02-04 10:38:46 +0000574 }
Juergen Ributzka5df8603df2014-08-15 16:59:46 +0000575 return ResultReg;
Eric Christopher92db2012010-09-02 01:48:11 +0000576}
577
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000578unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher7787f792010-10-02 00:32:44 +0000579 // For now 32-bit only.
Tim Northoverbd41cf82016-01-07 09:03:03 +0000580 if (VT != MVT::i32 || GV->isThreadLocal()) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000581
Eric Christopher7787f792010-10-02 00:32:44 +0000582 Reloc::Model RelocM = TM.getRelocationModel();
Jush Lue87e5592012-08-29 02:41:21 +0000583 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Craig Topper61e88f42014-11-21 05:58:21 +0000584 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
585 : &ARM::GPRRegClass;
Chad Rosier65710a72012-11-07 00:13:01 +0000586 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000587
Tim Northoverd6a729b2014-01-06 14:28:05 +0000588 // FastISel TLS support on non-MachO is broken, punt to SelectionDAG.
JF Bastien18db1f22013-06-14 02:49:43 +0000589 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
590 bool IsThreadLocal = GVar && GVar->isThreadLocal();
Tim Northoverd6a729b2014-01-06 14:28:05 +0000591 if (!Subtarget->isTargetMachO() && IsThreadLocal) return 0;
JF Bastien18db1f22013-06-14 02:49:43 +0000592
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000593 // Use movw+movt when possible, it avoids constant pool entries.
Tim Northoverfa36dfe2013-11-26 12:45:05 +0000594 // Non-darwin targets only support static movt relocations in FastISel.
Eric Christopherc1058df2014-07-04 01:55:26 +0000595 if (Subtarget->useMovt(*FuncInfo.MF) &&
Tim Northoverd6a729b2014-01-06 14:28:05 +0000596 (Subtarget->isTargetMachO() || RelocM == Reloc::Static)) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000597 unsigned Opc;
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000598 unsigned char TF = 0;
Tim Northoverd6a729b2014-01-06 14:28:05 +0000599 if (Subtarget->isTargetMachO())
Tim Northoverdb962e2c2013-11-25 16:24:52 +0000600 TF = ARMII::MO_NONLAZY;
601
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000602 switch (RelocM) {
603 case Reloc::PIC_:
604 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
605 break;
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000606 default:
607 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
608 break;
609 }
Rafael Espindolaea09c592014-02-18 22:05:46 +0000610 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
611 TII.get(Opc), DestReg).addGlobalAddress(GV, 0, TF));
Eric Christopher7787f792010-10-02 00:32:44 +0000612 } else {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000613 // MachineConstantPool wants an explicit alignment.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000614 unsigned Align = DL.getPrefTypeAlignment(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000615 if (Align == 0) {
616 // TODO: Figure out if this is correct.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000617 Align = DL.getTypeAllocSize(GV->getType());
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000618 }
619
Jush Lu47172a02012-09-27 05:21:41 +0000620 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
621 return ARMLowerPICELF(GV, Align, VT);
622
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000623 // Grab index.
624 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
625 (Subtarget->isThumb() ? 4 : 8);
626 unsigned Id = AFI->createPICLabelUId();
627 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
628 ARMCP::CPValue,
629 PCAdj);
630 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
631
632 // Load value.
633 MachineInstrBuilder MIB;
634 if (isThumb2) {
635 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000636 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc),
637 DestReg).addConstantPoolIndex(Idx);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000638 if (RelocM == Reloc::PIC_)
639 MIB.addImm(Id);
Jush Lue87e5592012-08-29 02:41:21 +0000640 AddOptionalDefs(MIB);
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000641 } else {
642 // The extra immediate is for addrmode2.
Jim Grosbach5f71aab2013-08-26 20:07:29 +0000643 DestReg = constrainOperandRegClass(TII.get(ARM::LDRcp), DestReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000644 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
645 TII.get(ARM::LDRcp), DestReg)
646 .addConstantPoolIndex(Idx)
647 .addImm(0);
Jush Lue87e5592012-08-29 02:41:21 +0000648 AddOptionalDefs(MIB);
649
650 if (RelocM == Reloc::PIC_) {
651 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
652 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
653
654 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +0000655 DbgLoc, TII.get(Opc), NewDestReg)
Jush Lue87e5592012-08-29 02:41:21 +0000656 .addReg(DestReg)
657 .addImm(Id);
658 AddOptionalDefs(MIB);
659 return NewDestReg;
660 }
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000661 }
Eric Christopher7787f792010-10-02 00:32:44 +0000662 }
Eli Friedman86585792011-06-03 01:13:19 +0000663
Jush Lue87e5592012-08-29 02:41:21 +0000664 if (IsIndirect) {
Jakob Stoklund Olesen68f034e2012-01-07 01:47:05 +0000665 MachineInstrBuilder MIB;
Eli Friedman86585792011-06-03 01:13:19 +0000666 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier0439cfc2011-11-08 21:12:00 +0000667 if (isThumb2)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000668 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jim Grosbache7e2aca2011-09-13 20:30:37 +0000669 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedman86585792011-06-03 01:13:19 +0000670 .addReg(DestReg)
671 .addImm(0);
672 else
Rafael Espindolaea09c592014-02-18 22:05:46 +0000673 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
674 TII.get(ARM::LDRi12), NewDestReg)
675 .addReg(DestReg)
676 .addImm(0);
Eli Friedman86585792011-06-03 01:13:19 +0000677 DestReg = NewDestReg;
678 AddOptionalDefs(MIB);
679 }
680
Eric Christopher7787f792010-10-02 00:32:44 +0000681 return DestReg;
Eric Christopher83a5ec82010-10-01 23:24:42 +0000682}
683
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000684unsigned ARMFastISel::fastMaterializeConstant(const Constant *C) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000685 EVT CEVT = TLI.getValueType(DL, C->getType(), true);
Patrik Hagglundc494d242012-12-17 14:30:06 +0000686
687 // Only handle simple types.
688 if (!CEVT.isSimple()) return 0;
689 MVT VT = CEVT.getSimpleVT();
Eric Christopher3cf63f12010-09-09 00:19:41 +0000690
691 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
692 return ARMMaterializeFP(CFP, VT);
Eric Christopher83a5ec82010-10-01 23:24:42 +0000693 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
694 return ARMMaterializeGV(GV, VT);
695 else if (isa<ConstantInt>(C))
696 return ARMMaterializeInt(C, VT);
Eric Christopher7ac602b2010-10-11 08:38:55 +0000697
Eric Christopher83a5ec82010-10-01 23:24:42 +0000698 return 0;
Eric Christopher3cf63f12010-09-09 00:19:41 +0000699}
700
Chad Rosier0eff3e52011-11-17 21:46:13 +0000701// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
702
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000703unsigned ARMFastISel::fastMaterializeAlloca(const AllocaInst *AI) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000704 // Don't handle dynamic allocas.
705 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000706
Duncan Sandsf5dda012010-11-03 11:35:31 +0000707 MVT VT;
Chad Rosier466d3d82012-05-11 16:41:38 +0000708 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopher7ac602b2010-10-11 08:38:55 +0000709
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000710 DenseMap<const AllocaInst*, int>::iterator SI =
711 FuncInfo.StaticAllocaMap.find(AI);
712
713 // This will get lowered later into the correct offsets and registers
714 // via rewriteXFrameIndex.
715 if (SI != FuncInfo.StaticAllocaMap.end()) {
Tim Northover76fc8a42013-12-11 16:04:57 +0000716 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Craig Topper760b1342012-02-22 05:59:10 +0000717 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000718 unsigned ResultReg = createResultReg(RC);
Tim Northover76fc8a42013-12-11 16:04:57 +0000719 ResultReg = constrainOperandRegClass(TII.get(Opc), ResultReg, 0);
720
Rafael Espindolaea09c592014-02-18 22:05:46 +0000721 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000722 TII.get(Opc), ResultReg)
723 .addFrameIndex(SI->second)
724 .addImm(0));
725 return ResultReg;
726 }
Eric Christopher7ac602b2010-10-11 08:38:55 +0000727
Eric Christopher78f8d4e2010-09-30 20:49:44 +0000728 return 0;
729}
730
Chris Lattner229907c2011-07-18 04:54:35 +0000731bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000732 EVT evt = TLI.getValueType(DL, Ty, true);
Eric Christopher2ff757d2010-09-09 01:06:51 +0000733
Eric Christopher761e7fb2010-08-25 07:23:49 +0000734 // Only handle simple types.
Duncan Sandsf5dda012010-11-03 11:35:31 +0000735 if (evt == MVT::Other || !evt.isSimple()) return false;
736 VT = evt.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +0000737
Eric Christopher901176a2010-08-31 01:28:42 +0000738 // Handle all legal types, i.e. a register that will directly hold this
739 // value.
740 return TLI.isTypeLegal(VT);
Eric Christopher761e7fb2010-08-25 07:23:49 +0000741}
742
Chris Lattner229907c2011-07-18 04:54:35 +0000743bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000744 if (isTypeLegal(Ty, VT)) return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000745
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000746 // If this is a type than can be sign or zero-extended to a basic operation
747 // go ahead and accept it now.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000748 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000749 return true;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000750
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000751 return false;
752}
753
Eric Christopher558b61e2010-11-19 22:36:41 +0000754// Computes the address to get to an object.
Eric Christopherfef5f312010-11-19 22:30:02 +0000755bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000756 // Some boilerplate from the X86 FastISel.
Craig Topper062a2ba2014-04-25 05:30:21 +0000757 const User *U = nullptr;
Eric Christopher00202ee2010-08-23 21:44:12 +0000758 unsigned Opcode = Instruction::UserOp1;
Eric Christopher9d4e4712010-08-24 00:07:24 +0000759 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christophercee83d62010-11-19 22:37:58 +0000760 // Don't walk into other basic blocks unless the object is an alloca from
761 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher96494372010-11-15 21:11:06 +0000762 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
763 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
764 Opcode = I->getOpcode();
765 U = I;
766 }
Eric Christopher9d4e4712010-08-24 00:07:24 +0000767 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher00202ee2010-08-23 21:44:12 +0000768 Opcode = C->getOpcode();
769 U = C;
770 }
771
Chris Lattner229907c2011-07-18 04:54:35 +0000772 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher00202ee2010-08-23 21:44:12 +0000773 if (Ty->getAddressSpace() > 255)
774 // Fast instruction selection doesn't support the special
775 // address spaces.
776 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +0000777
Eric Christopher00202ee2010-08-23 21:44:12 +0000778 switch (Opcode) {
Eric Christopher2ff757d2010-09-09 01:06:51 +0000779 default:
Eric Christopher00202ee2010-08-23 21:44:12 +0000780 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000781 case Instruction::BitCast:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000782 // Look through bitcasts.
Eric Christopherfef5f312010-11-19 22:30:02 +0000783 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher3931cf92013-07-12 22:08:24 +0000784 case Instruction::IntToPtr:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000785 // Look past no-op inttoptrs.
Mehdi Amini44ede332015-07-09 02:09:04 +0000786 if (TLI.getValueType(DL, U->getOperand(0)->getType()) ==
787 TLI.getPointerTy(DL))
Eric Christopherfef5f312010-11-19 22:30:02 +0000788 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000789 break;
Eric Christopher3931cf92013-07-12 22:08:24 +0000790 case Instruction::PtrToInt:
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000791 // Look past no-op ptrtoints.
Mehdi Amini44ede332015-07-09 02:09:04 +0000792 if (TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Eric Christopherfef5f312010-11-19 22:30:02 +0000793 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopherdb3bcc92010-10-12 00:43:21 +0000794 break;
Eric Christopher21d0c172010-10-14 09:29:41 +0000795 case Instruction::GetElementPtr: {
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000796 Address SavedAddr = Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +0000797 int TmpOffset = Addr.Offset;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000798
Eric Christopher21d0c172010-10-14 09:29:41 +0000799 // Iterate through the GEP folding the constants into offsets where
800 // we can.
801 gep_type_iterator GTI = gep_type_begin(U);
802 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
803 i != e; ++i, ++GTI) {
804 const Value *Op = *i;
Chris Lattner229907c2011-07-18 04:54:35 +0000805 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000806 const StructLayout *SL = DL.getStructLayout(STy);
Eric Christopher21d0c172010-10-14 09:29:41 +0000807 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
808 TmpOffset += SL->getElementOffset(Idx);
809 } else {
Rafael Espindolaea09c592014-02-18 22:05:46 +0000810 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
Eric Christophera5a779e2011-03-22 19:39:17 +0000811 for (;;) {
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000812 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
813 // Constant-offset addressing.
814 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000815 break;
816 }
Bob Wilson9f3e6b22013-11-15 19:09:27 +0000817 if (canFoldAddIntoGEP(U, Op)) {
818 // A compatible add with a constant operand. Fold the constant.
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000819 ConstantInt *CI =
Eric Christophera5a779e2011-03-22 19:39:17 +0000820 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000821 TmpOffset += CI->getSExtValue() * S;
Eric Christophera5a779e2011-03-22 19:39:17 +0000822 // Iterate on the other operand.
823 Op = cast<AddOperator>(Op)->getOperand(0);
824 continue;
Eric Christopher501d2e22011-04-29 00:03:10 +0000825 }
Eric Christophera5a779e2011-03-22 19:39:17 +0000826 // Unsupported
827 goto unsupported_gep;
828 }
Eric Christopher21d0c172010-10-14 09:29:41 +0000829 }
830 }
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000831
832 // Try to grab the base operand now.
Eric Christopherfef5f312010-11-19 22:30:02 +0000833 Addr.Offset = TmpOffset;
834 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000835
836 // We failed, restore everything and try the other options.
Eric Christopher35e2d7f2010-11-19 22:39:56 +0000837 Addr = SavedAddr;
Eric Christophere4b3d6b2010-10-15 18:02:07 +0000838
Eric Christopher21d0c172010-10-14 09:29:41 +0000839 unsupported_gep:
Eric Christopher21d0c172010-10-14 09:29:41 +0000840 break;
841 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000842 case Instruction::Alloca: {
Eric Christopher7cd5cda2010-10-12 05:39:06 +0000843 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000844 DenseMap<const AllocaInst*, int>::iterator SI =
845 FuncInfo.StaticAllocaMap.find(AI);
846 if (SI != FuncInfo.StaticAllocaMap.end()) {
847 Addr.BaseType = Address::FrameIndexBase;
848 Addr.Base.FI = SI->second;
849 return true;
850 }
851 break;
Eric Christopher00202ee2010-08-23 21:44:12 +0000852 }
853 }
Eric Christopher2ff757d2010-09-09 01:06:51 +0000854
Eric Christopher9d4e4712010-08-24 00:07:24 +0000855 // Try to get this in a register if nothing else has worked.
Eric Christopherfef5f312010-11-19 22:30:02 +0000856 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
857 return Addr.Base.Reg != 0;
Eric Christopher21d0c172010-10-14 09:29:41 +0000858}
859
Chad Rosier150d35b2012-12-17 22:35:29 +0000860void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher73bc5b02010-10-21 19:40:30 +0000861 bool needsLowering = false;
Chad Rosier150d35b2012-12-17 22:35:29 +0000862 switch (VT.SimpleTy) {
Craig Toppere55c5562012-02-07 02:50:20 +0000863 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher73bc5b02010-10-21 19:40:30 +0000864 case MVT::i1:
865 case MVT::i8:
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000866 case MVT::i16:
Eric Christopher73bc5b02010-10-21 19:40:30 +0000867 case MVT::i32:
Chad Rosieradfd2002011-11-14 20:22:27 +0000868 if (!useAM3) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000869 // Integer loads/stores handle 12-bit offsets.
870 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosieradfd2002011-11-14 20:22:27 +0000871 // Handle negative offsets.
Chad Rosier45110fd2011-11-14 22:34:48 +0000872 if (needsLowering && isThumb2)
873 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
874 Addr.Offset > -256);
Chad Rosieradfd2002011-11-14 20:22:27 +0000875 } else {
Chad Rosier5196efd2011-11-13 04:25:02 +0000876 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosier2a1df882011-11-14 04:09:28 +0000877 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosieradfd2002011-11-14 20:22:27 +0000878 }
Eric Christopher73bc5b02010-10-21 19:40:30 +0000879 break;
880 case MVT::f32:
881 case MVT::f64:
882 // Floating point operands handle 8-bit offsets.
Eric Christopherfef5f312010-11-19 22:30:02 +0000883 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher73bc5b02010-10-21 19:40:30 +0000884 break;
885 }
Jim Grosbach055de2c2010-10-27 21:39:08 +0000886
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000887 // If this is a stack pointer and the offset needs to be simplified then
888 // put the alloca address into a register, set the base type back to
889 // register and continue. This should almost never happen.
890 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper61e88f42014-11-21 05:58:21 +0000891 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
892 : &ARM::GPRRegClass;
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000893 unsigned ResultReg = createResultReg(RC);
Chad Rosier0439cfc2011-11-08 21:12:00 +0000894 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000895 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher0a3c28b2010-11-20 22:38:27 +0000896 TII.get(Opc), ResultReg)
897 .addFrameIndex(Addr.Base.FI)
898 .addImm(0));
899 Addr.Base.Reg = ResultReg;
900 Addr.BaseType = Address::RegBase;
901 }
902
Eric Christopher73bc5b02010-10-21 19:40:30 +0000903 // Since the offset is too large for the load/store instruction
Eric Christopher74487fc2010-09-02 00:53:56 +0000904 // get the reg+offset into a register.
Eric Christopher73bc5b02010-10-21 19:40:30 +0000905 if (needsLowering) {
Juergen Ributzka88e32512014-09-03 20:56:59 +0000906 Addr.Base.Reg = fastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
Eli Friedman86caced2011-04-29 21:22:56 +0000907 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopherfef5f312010-11-19 22:30:02 +0000908 Addr.Offset = 0;
Eric Christopher74487fc2010-09-02 00:53:56 +0000909 }
Eric Christopher00202ee2010-08-23 21:44:12 +0000910}
911
Chad Rosier150d35b2012-12-17 22:35:29 +0000912void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarich6528a542011-05-28 20:34:49 +0000913 const MachineInstrBuilder &MIB,
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000914 unsigned Flags, bool useAM3) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000915 // addrmode5 output depends on the selection dag addressing dividing the
916 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier150d35b2012-12-17 22:35:29 +0000917 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher119ff7f2010-12-01 01:40:24 +0000918 Addr.Offset /= 4;
Eric Christopher501d2e22011-04-29 00:03:10 +0000919
Eric Christopher119ff7f2010-12-01 01:40:24 +0000920 // Frame base works a bit differently. Handle it separately.
921 if (Addr.BaseType == Address::FrameIndexBase) {
922 int FI = Addr.Base.FI;
923 int Offset = Addr.Offset;
Alex Lorenze40c8a22015-08-11 23:09:45 +0000924 MachineMemOperand *MMO = FuncInfo.MF->getMachineMemOperand(
925 MachinePointerInfo::getFixedStack(*FuncInfo.MF, FI, Offset), Flags,
926 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Eric Christopher119ff7f2010-12-01 01:40:24 +0000927 // Now add the rest of the operands.
928 MIB.addFrameIndex(FI);
929
Bob Wilson80381f62011-12-04 00:52:23 +0000930 // ARM halfword load/stores and signed byte loads need an additional
931 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000932 if (useAM3) {
933 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
934 MIB.addReg(0);
935 MIB.addImm(Imm);
936 } else {
937 MIB.addImm(Addr.Offset);
938 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000939 MIB.addMemOperand(MMO);
940 } else {
941 // Now add the rest of the operands.
942 MIB.addReg(Addr.Base.Reg);
Eric Christopher501d2e22011-04-29 00:03:10 +0000943
Bob Wilson80381f62011-12-04 00:52:23 +0000944 // ARM halfword load/stores and signed byte loads need an additional
945 // operand.
Chad Rosier2a1df882011-11-14 04:09:28 +0000946 if (useAM3) {
947 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
948 MIB.addReg(0);
949 MIB.addImm(Imm);
950 } else {
951 MIB.addImm(Addr.Offset);
952 }
Eric Christopher119ff7f2010-12-01 01:40:24 +0000953 }
954 AddOptionalDefs(MIB);
955}
956
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000957bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier563de602011-12-13 19:22:14 +0000958 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopher901176a2010-08-31 01:28:42 +0000959 unsigned Opc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000960 bool useAM3 = false;
Chad Rosier563de602011-12-13 19:22:14 +0000961 bool needVMOV = false;
Craig Topper760b1342012-02-22 05:59:10 +0000962 const TargetRegisterClass *RC;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +0000963 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +0000964 // This is mostly going to be Neon/vector support.
965 default: return false;
Chad Rosier023ede52011-11-11 02:38:59 +0000966 case MVT::i1:
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000967 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +0000968 if (isThumb2) {
969 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
970 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
971 else
972 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000973 } else {
Chad Rosieradfd2002011-11-14 20:22:27 +0000974 if (isZExt) {
975 Opc = ARM::LDRBi12;
976 } else {
977 Opc = ARM::LDRSB;
978 useAM3 = true;
979 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +0000980 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000981 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher3ce9c4a2010-09-01 18:01:32 +0000982 break;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000983 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +0000984 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +0000985 return false;
986
Chad Rosieradfd2002011-11-14 20:22:27 +0000987 if (isThumb2) {
988 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
989 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
990 else
991 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
992 } else {
993 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
994 useAM3 = true;
995 }
JF Bastien652fa6a2013-06-09 00:20:24 +0000996 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier2f27fab2011-11-09 21:30:12 +0000997 break;
Eric Christopher901176a2010-08-31 01:28:42 +0000998 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +0000999 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +00001000 return false;
1001
Chad Rosieradfd2002011-11-14 20:22:27 +00001002 if (isThumb2) {
1003 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1004 Opc = ARM::t2LDRi8;
1005 else
1006 Opc = ARM::t2LDRi12;
1007 } else {
1008 Opc = ARM::LDRi12;
1009 }
JF Bastien652fa6a2013-06-09 00:20:24 +00001010 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher901176a2010-08-31 01:28:42 +00001011 break;
Eric Christopheraef6499b2010-09-18 01:59:37 +00001012 case MVT::f32:
Chad Rosierded61602011-12-14 17:55:03 +00001013 if (!Subtarget->hasVFP2()) return false;
Chad Rosier563de602011-12-13 19:22:14 +00001014 // Unaligned loads need special handling. Floats require word-alignment.
1015 if (Alignment && Alignment < 4) {
1016 needVMOV = true;
1017 VT = MVT::i32;
1018 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien652fa6a2013-06-09 00:20:24 +00001019 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier563de602011-12-13 19:22:14 +00001020 } else {
1021 Opc = ARM::VLDRS;
1022 RC = TLI.getRegClassFor(VT);
1023 }
Eric Christopheraef6499b2010-09-18 01:59:37 +00001024 break;
1025 case MVT::f64:
Chad Rosierded61602011-12-14 17:55:03 +00001026 if (!Subtarget->hasVFP2()) return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001027 // FIXME: Unaligned loads need special handling. Doublewords require
1028 // word-alignment.
1029 if (Alignment && Alignment < 4)
Chad Rosier563de602011-12-13 19:22:14 +00001030 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001031
Eric Christopheraef6499b2010-09-18 01:59:37 +00001032 Opc = ARM::VLDRD;
Eric Christophera2583ea2010-10-07 05:50:44 +00001033 RC = TLI.getRegClassFor(VT);
Eric Christopheraef6499b2010-09-18 01:59:37 +00001034 break;
Eric Christopher761e7fb2010-08-25 07:23:49 +00001035 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001036 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001037 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001038
Eric Christopher119ff7f2010-12-01 01:40:24 +00001039 // Create the base instruction, then add the operands.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001040 if (allocReg)
1041 ResultReg = createResultReg(RC);
1042 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Rafael Espindolaea09c592014-02-18 22:05:46 +00001043 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001044 TII.get(Opc), ResultReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001045 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier563de602011-12-13 19:22:14 +00001046
1047 // If we had an unaligned load of a float we've converted it to an regular
1048 // load. Now we must move from the GRP to the FP register.
1049 if (needVMOV) {
1050 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001051 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier563de602011-12-13 19:22:14 +00001052 TII.get(ARM::VMOVSR), MoveReg)
1053 .addReg(ResultReg));
1054 ResultReg = MoveReg;
1055 }
Eric Christopher901176a2010-08-31 01:28:42 +00001056 return true;
Eric Christopher761e7fb2010-08-25 07:23:49 +00001057}
1058
Eric Christopher29ab6d12010-09-27 06:02:23 +00001059bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001060 // Atomic loads need special handling.
1061 if (cast<LoadInst>(I)->isAtomic())
1062 return false;
1063
Manman Ren57518142016-04-11 21:08:06 +00001064 const Value *SV = I->getOperand(0);
1065 if (TLI.supportSwiftError()) {
1066 // Swifterror values can come from either a function parameter with
1067 // swifterror attribute or an alloca with swifterror attribute.
1068 if (const Argument *Arg = dyn_cast<Argument>(SV)) {
1069 if (Arg->hasSwiftErrorAttr())
1070 return false;
1071 }
1072
1073 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
1074 if (Alloca->isSwiftError())
1075 return false;
1076 }
1077 }
1078
Eric Christopher860fc932010-09-10 00:34:35 +00001079 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001080 MVT VT;
Eric Christopher860fc932010-09-10 00:34:35 +00001081 if (!isLoadTypeLegal(I->getType(), VT))
1082 return false;
1083
Eric Christopher119ff7f2010-12-01 01:40:24 +00001084 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001085 Address Addr;
Eric Christopher119ff7f2010-12-01 01:40:24 +00001086 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopher860fc932010-09-10 00:34:35 +00001087
1088 unsigned ResultReg;
Chad Rosier563de602011-12-13 19:22:14 +00001089 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1090 return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001091 updateValueMap(I, ResultReg);
Eric Christopher860fc932010-09-10 00:34:35 +00001092 return true;
1093}
1094
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001095bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson80381f62011-12-04 00:52:23 +00001096 unsigned Alignment) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001097 unsigned StrOpc;
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001098 bool useAM3 = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001099 switch (VT.SimpleTy) {
Eric Christopher119ff7f2010-12-01 01:40:24 +00001100 // This is mostly going to be Neon/vector support.
Eric Christopher74487fc2010-09-02 00:53:56 +00001101 default: return false;
Eric Christopher1e43892e2010-11-02 23:59:09 +00001102 case MVT::i1: {
Craig Topper61e88f42014-11-21 05:58:21 +00001103 unsigned Res = createResultReg(isThumb2 ? &ARM::tGPRRegClass
1104 : &ARM::GPRRegClass);
Chad Rosier0439cfc2011-11-08 21:12:00 +00001105 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001106 SrcReg = constrainOperandRegClass(TII.get(Opc), SrcReg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001107 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher1e43892e2010-11-02 23:59:09 +00001108 TII.get(Opc), Res)
1109 .addReg(SrcReg).addImm(1));
1110 SrcReg = Res;
1111 } // Fallthrough here.
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001112 case MVT::i8:
Chad Rosieradfd2002011-11-14 20:22:27 +00001113 if (isThumb2) {
1114 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1115 StrOpc = ARM::t2STRBi8;
1116 else
1117 StrOpc = ARM::t2STRBi12;
1118 } else {
1119 StrOpc = ARM::STRBi12;
1120 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001121 break;
1122 case MVT::i16:
Chad Rosier66bb1782012-11-09 18:25:27 +00001123 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosier2364f582012-09-21 00:41:42 +00001124 return false;
1125
Chad Rosieradfd2002011-11-14 20:22:27 +00001126 if (isThumb2) {
1127 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1128 StrOpc = ARM::t2STRHi8;
1129 else
1130 StrOpc = ARM::t2STRHi12;
1131 } else {
1132 StrOpc = ARM::STRH;
1133 useAM3 = true;
1134 }
Eric Christopher7cd5cda2010-10-12 05:39:06 +00001135 break;
Eric Christopherc918d552010-10-16 01:10:35 +00001136 case MVT::i32:
Chad Rosier66bb1782012-11-09 18:25:27 +00001137 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosier8bf01fc2012-09-21 16:58:35 +00001138 return false;
1139
Chad Rosieradfd2002011-11-14 20:22:27 +00001140 if (isThumb2) {
1141 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1142 StrOpc = ARM::t2STRi8;
1143 else
1144 StrOpc = ARM::t2STRi12;
1145 } else {
1146 StrOpc = ARM::STRi12;
1147 }
Eric Christopherc918d552010-10-16 01:10:35 +00001148 break;
Eric Christopherc3e118e2010-09-02 23:43:26 +00001149 case MVT::f32:
1150 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001151 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosierec3b77e2011-12-03 02:21:57 +00001152 if (Alignment && Alignment < 4) {
1153 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001154 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosierec3b77e2011-12-03 02:21:57 +00001155 TII.get(ARM::VMOVRS), MoveReg)
1156 .addReg(SrcReg));
1157 SrcReg = MoveReg;
1158 VT = MVT::i32;
1159 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosierfce28912011-12-14 17:32:02 +00001160 } else {
1161 StrOpc = ARM::VSTRS;
Chad Rosierec3b77e2011-12-03 02:21:57 +00001162 }
Eric Christopherc3e118e2010-09-02 23:43:26 +00001163 break;
1164 case MVT::f64:
1165 if (!Subtarget->hasVFP2()) return false;
Chad Rosierc77830d2011-12-06 01:44:17 +00001166 // FIXME: Unaligned stores need special handling. Doublewords require
1167 // word-alignment.
Chad Rosiera26979b2011-12-14 17:26:05 +00001168 if (Alignment && Alignment < 4)
Chad Rosierec3b77e2011-12-03 02:21:57 +00001169 return false;
Chad Rosiera26979b2011-12-14 17:26:05 +00001170
Eric Christopherc3e118e2010-09-02 23:43:26 +00001171 StrOpc = ARM::VSTRD;
1172 break;
Eric Christopher74487fc2010-09-02 00:53:56 +00001173 }
Eric Christopher119ff7f2010-12-01 01:40:24 +00001174 // Simplify this down to something we can handle.
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001175 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach055de2c2010-10-27 21:39:08 +00001176
Eric Christopher119ff7f2010-12-01 01:40:24 +00001177 // Create the base instruction, then add the operands.
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001178 SrcReg = constrainOperandRegClass(TII.get(StrOpc), SrcReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001179 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher119ff7f2010-12-01 01:40:24 +00001180 TII.get(StrOpc))
Chad Rosierce619dd2011-11-17 01:16:53 +00001181 .addReg(SrcReg);
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00001182 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher74487fc2010-09-02 00:53:56 +00001183 return true;
1184}
1185
Eric Christopher29ab6d12010-09-27 06:02:23 +00001186bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher74487fc2010-09-02 00:53:56 +00001187 Value *Op0 = I->getOperand(0);
1188 unsigned SrcReg = 0;
1189
Eli Friedmanf3dd6da2011-09-02 22:33:24 +00001190 // Atomic stores need special handling.
1191 if (cast<StoreInst>(I)->isAtomic())
1192 return false;
1193
Manman Ren57518142016-04-11 21:08:06 +00001194 const Value *PtrV = I->getOperand(1);
1195 if (TLI.supportSwiftError()) {
1196 // Swifterror values can come from either a function parameter with
1197 // swifterror attribute or an alloca with swifterror attribute.
1198 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
1199 if (Arg->hasSwiftErrorAttr())
1200 return false;
1201 }
1202
1203 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
1204 if (Alloca->isSwiftError())
1205 return false;
1206 }
1207 }
1208
Eric Christopher119ff7f2010-12-01 01:40:24 +00001209 // Verify we have a legal type before going any further.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001210 MVT VT;
Eric Christopher74487fc2010-09-02 00:53:56 +00001211 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001212 return false;
Eric Christopher74487fc2010-09-02 00:53:56 +00001213
Eric Christopher92db2012010-09-02 01:48:11 +00001214 // Get the value to be stored into a register.
1215 SrcReg = getRegForValue(Op0);
Eric Christopher119ff7f2010-12-01 01:40:24 +00001216 if (SrcReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001217
Eric Christopher119ff7f2010-12-01 01:40:24 +00001218 // See if we can handle this address.
Eric Christopherfef5f312010-11-19 22:30:02 +00001219 Address Addr;
Eric Christopherfef5f312010-11-19 22:30:02 +00001220 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher74487fc2010-09-02 00:53:56 +00001221 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001222
Chad Rosierec3b77e2011-12-03 02:21:57 +00001223 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1224 return false;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001225 return true;
1226}
1227
1228static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1229 switch (Pred) {
1230 // Needs two compares...
1231 case CmpInst::FCMP_ONE:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001232 case CmpInst::FCMP_UEQ:
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001233 default:
Eric Christopherb2abb502010-11-02 01:24:49 +00001234 // AL is our "false" for now. The other two need more compares.
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001235 return ARMCC::AL;
1236 case CmpInst::ICMP_EQ:
1237 case CmpInst::FCMP_OEQ:
1238 return ARMCC::EQ;
1239 case CmpInst::ICMP_SGT:
1240 case CmpInst::FCMP_OGT:
1241 return ARMCC::GT;
1242 case CmpInst::ICMP_SGE:
1243 case CmpInst::FCMP_OGE:
1244 return ARMCC::GE;
1245 case CmpInst::ICMP_UGT:
1246 case CmpInst::FCMP_UGT:
1247 return ARMCC::HI;
1248 case CmpInst::FCMP_OLT:
1249 return ARMCC::MI;
1250 case CmpInst::ICMP_ULE:
1251 case CmpInst::FCMP_OLE:
1252 return ARMCC::LS;
1253 case CmpInst::FCMP_ORD:
1254 return ARMCC::VC;
1255 case CmpInst::FCMP_UNO:
1256 return ARMCC::VS;
1257 case CmpInst::FCMP_UGE:
1258 return ARMCC::PL;
1259 case CmpInst::ICMP_SLT:
1260 case CmpInst::FCMP_ULT:
Eric Christopher7ac602b2010-10-11 08:38:55 +00001261 return ARMCC::LT;
Eric Christopher2ccc1aa2010-09-17 22:28:18 +00001262 case CmpInst::ICMP_SLE:
1263 case CmpInst::FCMP_ULE:
1264 return ARMCC::LE;
1265 case CmpInst::FCMP_UNE:
1266 case CmpInst::ICMP_NE:
1267 return ARMCC::NE;
1268 case CmpInst::ICMP_UGE:
1269 return ARMCC::HS;
1270 case CmpInst::ICMP_ULT:
1271 return ARMCC::LO;
1272 }
Eric Christopherfde5a3d2010-09-01 22:16:27 +00001273}
1274
Eric Christopher29ab6d12010-09-27 06:02:23 +00001275bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christopher6aaed722010-09-03 00:35:47 +00001276 const BranchInst *BI = cast<BranchInst>(I);
1277 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1278 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopher2ff757d2010-09-09 01:06:51 +00001279
Eric Christopher6aaed722010-09-03 00:35:47 +00001280 // Simple branch support.
Jim Grosbach68147ee2010-11-09 19:22:26 +00001281
Eric Christopher5c308f82010-10-29 21:08:19 +00001282 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1283 // behavior.
Eric Christopher5c308f82010-10-29 21:08:19 +00001284 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001285 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher5c308f82010-10-29 21:08:19 +00001286
1287 // Get the compare predicate.
Eric Christopher26b8ac42011-04-29 21:56:31 +00001288 // Try to take advantage of fallthrough opportunities.
1289 CmpInst::Predicate Predicate = CI->getPredicate();
1290 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1291 std::swap(TBB, FBB);
1292 Predicate = CmpInst::getInversePredicate(Predicate);
1293 }
1294
1295 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher5c308f82010-10-29 21:08:19 +00001296
1297 // We may not handle every CC for now.
1298 if (ARMPred == ARMCC::AL) return false;
1299
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001300 // Emit the compare.
David Blaikie3ef249c92015-01-30 23:04:39 +00001301 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosiereafbf3f2011-10-26 23:17:28 +00001302 return false;
Jim Grosbach68147ee2010-11-09 19:22:26 +00001303
Chad Rosier0439cfc2011-11-08 21:12:00 +00001304 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001305 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher5c308f82010-10-29 21:08:19 +00001306 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
Matthias Braunccfc9c82015-08-26 01:55:47 +00001307 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher5c308f82010-10-29 21:08:19 +00001308 return true;
1309 }
Eric Christopher8d46b472011-04-29 20:02:39 +00001310 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1311 MVT SourceVT;
1312 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedmanc7035512011-05-25 23:49:02 +00001313 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier0439cfc2011-11-08 21:12:00 +00001314 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopher8d46b472011-04-29 20:02:39 +00001315 unsigned OpReg = getRegForValue(TI->getOperand(0));
Jim Grosbach667b1472013-08-26 20:22:05 +00001316 OpReg = constrainOperandRegClass(TII.get(TstOpc), OpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001317 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher8d46b472011-04-29 20:02:39 +00001318 TII.get(TstOpc))
1319 .addReg(OpReg).addImm(1));
1320
1321 unsigned CCMode = ARMCC::NE;
1322 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1323 std::swap(TBB, FBB);
1324 CCMode = ARMCC::EQ;
1325 }
1326
Chad Rosier0439cfc2011-11-08 21:12:00 +00001327 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001328 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher8d46b472011-04-29 20:02:39 +00001329 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1330
Matthias Braunccfc9c82015-08-26 01:55:47 +00001331 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher8d46b472011-04-29 20:02:39 +00001332 return true;
1333 }
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001334 } else if (const ConstantInt *CI =
1335 dyn_cast<ConstantInt>(BI->getCondition())) {
1336 uint64_t Imm = CI->getZExtValue();
1337 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001338 fastEmitBranch(Target, DbgLoc);
Chad Rosierd24e7e1d2011-10-27 00:21:16 +00001339 return true;
Eric Christopher5c308f82010-10-29 21:08:19 +00001340 }
Jim Grosbach68147ee2010-11-09 19:22:26 +00001341
Eric Christopher5c308f82010-10-29 21:08:19 +00001342 unsigned CmpReg = getRegForValue(BI->getCondition());
1343 if (CmpReg == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001344
Stuart Hastingsebddfe62011-04-16 03:31:26 +00001345 // We've been divorced from our compare! Our block was split, and
1346 // now our compare lives in a predecessor block. We musn't
1347 // re-compare here, as the children of the compare aren't guaranteed
1348 // live across the block boundary (we *could* check for this).
1349 // Regardless, the compare has been done in the predecessor block,
1350 // and it left a value for us in a virtual register. Ergo, we test
1351 // the one-bit value left in the virtual register.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001352 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Jim Grosbach667b1472013-08-26 20:22:05 +00001353 CmpReg = constrainOperandRegClass(TII.get(TstOpc), CmpReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001354 AddOptionalDefs(
1355 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
1356 .addReg(CmpReg)
1357 .addImm(1));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001358
Eric Christopher4f012fd2011-04-28 16:52:09 +00001359 unsigned CCMode = ARMCC::NE;
1360 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1361 std::swap(TBB, FBB);
1362 CCMode = ARMCC::EQ;
1363 }
1364
Chad Rosier0439cfc2011-11-08 21:12:00 +00001365 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001366 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(BrOpc))
Eric Christopher4f012fd2011-04-28 16:52:09 +00001367 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Matthias Braunccfc9c82015-08-26 01:55:47 +00001368 finishCondBranch(BI->getParent(), TBB, FBB);
Eric Christopher7ac602b2010-10-11 08:38:55 +00001369 return true;
Eric Christopher6aaed722010-09-03 00:35:47 +00001370}
1371
Chad Rosierded4c992012-02-07 23:56:08 +00001372bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1373 unsigned AddrReg = getRegForValue(I->getOperand(0));
1374 if (AddrReg == 0) return false;
1375
1376 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1378 TII.get(Opc)).addReg(AddrReg));
Bill Wendling12cda502012-10-22 23:30:04 +00001379
1380 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
Pete Cooperebcd7482015-08-06 20:22:46 +00001381 for (const BasicBlock *SuccBB : IB->successors())
1382 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[SuccBB]);
Bill Wendling12cda502012-10-22 23:30:04 +00001383
Jush Luac96b762012-06-14 06:08:19 +00001384 return true;
Chad Rosierded4c992012-02-07 23:56:08 +00001385}
1386
Chad Rosier9cf803c2011-11-02 18:08:25 +00001387bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
David Blaikie3ef249c92015-01-30 23:04:39 +00001388 bool isZExt) {
Chad Rosier78127d32011-10-26 23:25:44 +00001389 Type *Ty = Src1Value->getType();
Mehdi Amini44ede332015-07-09 02:09:04 +00001390 EVT SrcEVT = TLI.getValueType(DL, Ty, true);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001391 if (!SrcEVT.isSimple()) return false;
1392 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001393
Chad Rosier78127d32011-10-26 23:25:44 +00001394 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1395 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherc3e9c402010-09-08 23:13:45 +00001396 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001397
Chad Rosier595d4192011-11-09 03:22:02 +00001398 // Check to see if the 2nd operand is a constant that we can encode directly
1399 // in the compare.
Chad Rosiere19b0a92011-11-11 06:27:41 +00001400 int Imm = 0;
1401 bool UseImm = false;
Chad Rosier595d4192011-11-09 03:22:02 +00001402 bool isNegativeImm = false;
Chad Rosieraf13d762011-11-16 00:32:20 +00001403 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1404 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier595d4192011-11-09 03:22:02 +00001405 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1406 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1407 SrcVT == MVT::i1) {
1408 const APInt &CIVal = ConstInt->getValue();
Chad Rosiere19b0a92011-11-11 06:27:41 +00001409 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier26d05882012-03-15 22:54:20 +00001410 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
Jim Grosbach1a597112014-04-03 23:43:18 +00001411 // then a cmn, because there is no way to represent 2147483648 as a
Chad Rosier26d05882012-03-15 22:54:20 +00001412 // signed 32-bit int.
1413 if (Imm < 0 && Imm != (int)0x80000000) {
1414 isNegativeImm = true;
1415 Imm = -Imm;
Chad Rosier3fbd0942011-11-10 01:30:39 +00001416 }
Chad Rosier26d05882012-03-15 22:54:20 +00001417 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1418 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier595d4192011-11-09 03:22:02 +00001419 }
1420 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1421 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1422 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosiere19b0a92011-11-11 06:27:41 +00001423 UseImm = true;
Chad Rosier595d4192011-11-09 03:22:02 +00001424 }
1425
Eric Christopherc3e9c402010-09-08 23:13:45 +00001426 unsigned CmpOpc;
Chad Rosier595d4192011-11-09 03:22:02 +00001427 bool isICmp = true;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001428 bool needsExt = false;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001429 switch (SrcVT.SimpleTy) {
Eric Christopherc3e9c402010-09-08 23:13:45 +00001430 default: return false;
1431 // TODO: Verify compares.
1432 case MVT::f32:
Chad Rosier595d4192011-11-09 03:22:02 +00001433 isICmp = false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001434 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001435 break;
1436 case MVT::f64:
Chad Rosier595d4192011-11-09 03:22:02 +00001437 isICmp = false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001438 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherc3e9c402010-09-08 23:13:45 +00001439 break;
Chad Rosier9cf803c2011-11-02 18:08:25 +00001440 case MVT::i1:
1441 case MVT::i8:
1442 case MVT::i16:
1443 needsExt = true;
1444 // Intentional fall-through.
Eric Christopherc3e9c402010-09-08 23:13:45 +00001445 case MVT::i32:
Chad Rosier595d4192011-11-09 03:22:02 +00001446 if (isThumb2) {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001447 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001448 CmpOpc = ARM::t2CMPrr;
1449 else
Bill Wendling4b796472012-06-11 08:07:26 +00001450 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001451 } else {
Chad Rosiere19b0a92011-11-11 06:27:41 +00001452 if (!UseImm)
Chad Rosier595d4192011-11-09 03:22:02 +00001453 CmpOpc = ARM::CMPrr;
1454 else
Bill Wendling4b796472012-06-11 08:07:26 +00001455 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier595d4192011-11-09 03:22:02 +00001456 }
Eric Christopherc3e9c402010-09-08 23:13:45 +00001457 break;
1458 }
1459
Chad Rosier9cf803c2011-11-02 18:08:25 +00001460 unsigned SrcReg1 = getRegForValue(Src1Value);
1461 if (SrcReg1 == 0) return false;
Chad Rosier59a20192011-10-26 22:47:55 +00001462
Duncan Sands12330652011-11-28 10:31:27 +00001463 unsigned SrcReg2 = 0;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001464 if (!UseImm) {
Chad Rosier595d4192011-11-09 03:22:02 +00001465 SrcReg2 = getRegForValue(Src2Value);
1466 if (SrcReg2 == 0) return false;
1467 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001468
1469 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1470 if (needsExt) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001471 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1472 if (SrcReg1 == 0) return false;
Chad Rosiere19b0a92011-11-11 06:27:41 +00001473 if (!UseImm) {
Chad Rosiera0d3c752012-02-16 22:45:33 +00001474 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1475 if (SrcReg2 == 0) return false;
Chad Rosier595d4192011-11-09 03:22:02 +00001476 }
Chad Rosier9cf803c2011-11-02 18:08:25 +00001477 }
Chad Rosier59a20192011-10-26 22:47:55 +00001478
Jim Grosbachd7866792013-08-16 23:37:40 +00001479 const MCInstrDesc &II = TII.get(CmpOpc);
1480 SrcReg1 = constrainOperandRegClass(II, SrcReg1, 0);
Chad Rosiere19b0a92011-11-11 06:27:41 +00001481 if (!UseImm) {
Jim Grosbachd7866792013-08-16 23:37:40 +00001482 SrcReg2 = constrainOperandRegClass(II, SrcReg2, 1);
David Blaikie3ef249c92015-01-30 23:04:39 +00001483 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001484 .addReg(SrcReg1).addReg(SrcReg2));
1485 } else {
1486 MachineInstrBuilder MIB;
David Blaikie3ef249c92015-01-30 23:04:39 +00001487 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Chad Rosier595d4192011-11-09 03:22:02 +00001488 .addReg(SrcReg1);
1489
1490 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1491 if (isICmp)
Chad Rosiere19b0a92011-11-11 06:27:41 +00001492 MIB.addImm(Imm);
Chad Rosier595d4192011-11-09 03:22:02 +00001493 AddOptionalDefs(MIB);
1494 }
Chad Rosier78127d32011-10-26 23:25:44 +00001495
1496 // For floating point we need to move the result to a comparison register
1497 // that we can then use for branches.
1498 if (Ty->isFloatTy() || Ty->isDoubleTy())
David Blaikie3ef249c92015-01-30 23:04:39 +00001499 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier78127d32011-10-26 23:25:44 +00001500 TII.get(ARM::FMSTAT)));
Chad Rosier59a20192011-10-26 22:47:55 +00001501 return true;
1502}
1503
1504bool ARMFastISel::SelectCmp(const Instruction *I) {
1505 const CmpInst *CI = cast<CmpInst>(I);
1506
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001507 // Get the compare predicate.
1508 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopher7ac602b2010-10-11 08:38:55 +00001509
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001510 // We may not handle every CC for now.
1511 if (ARMPred == ARMCC::AL) return false;
1512
Chad Rosier59a20192011-10-26 22:47:55 +00001513 // Emit the compare.
David Blaikie3ef249c92015-01-30 23:04:39 +00001514 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier59a20192011-10-26 22:47:55 +00001515 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001516
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001517 // Now set a register based on the comparison. Explicitly set the predicates
1518 // here.
Chad Rosier0439cfc2011-11-08 21:12:00 +00001519 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper61e88f42014-11-21 05:58:21 +00001520 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass
1521 : &ARM::GPRRegClass;
Eric Christopher76a97522010-10-07 05:39:19 +00001522 unsigned DestReg = createResultReg(RC);
Chad Rosier78127d32011-10-26 23:25:44 +00001523 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001524 unsigned ZeroReg = fastMaterializeConstant(Zero);
Chad Rosier377f1f22012-03-07 20:59:26 +00001525 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Rafael Espindolaea09c592014-02-18 22:05:46 +00001526 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc), DestReg)
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001527 .addReg(ZeroReg).addImm(1)
Chad Rosier377f1f22012-03-07 20:59:26 +00001528 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher3a7e8cd2010-09-29 01:14:47 +00001529
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001530 updateValueMap(I, DestReg);
Eric Christopherc3e9c402010-09-08 23:13:45 +00001531 return true;
1532}
1533
Eric Christopher29ab6d12010-09-27 06:02:23 +00001534bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001535 // Make sure we have VFP and that we're extending float to double.
1536 if (!Subtarget->hasVFP2()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001537
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001538 Value *V = I->getOperand(0);
1539 if (!I->getType()->isDoubleTy() ||
1540 !V->getType()->isFloatTy()) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001541
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001542 unsigned Op = getRegForValue(V);
1543 if (Op == 0) return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001544
Craig Topperc7242e02012-04-20 07:30:17 +00001545 unsigned Result = createResultReg(&ARM::DPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001546 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001547 TII.get(ARM::VCVTDS), Result)
Eric Christopher5903c0b2010-09-09 20:26:31 +00001548 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001549 updateValueMap(I, Result);
Eric Christopher5903c0b2010-09-09 20:26:31 +00001550 return true;
1551}
1552
Eric Christopher29ab6d12010-09-27 06:02:23 +00001553bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopher5903c0b2010-09-09 20:26:31 +00001554 // Make sure we have VFP and that we're truncating double to float.
1555 if (!Subtarget->hasVFP2()) return false;
1556
1557 Value *V = I->getOperand(0);
Eric Christopher8cfc4592010-10-05 23:13:24 +00001558 if (!(I->getType()->isFloatTy() &&
1559 V->getType()->isDoubleTy())) return false;
Eric Christopher5903c0b2010-09-09 20:26:31 +00001560
1561 unsigned Op = getRegForValue(V);
1562 if (Op == 0) return false;
1563
Craig Topperc7242e02012-04-20 07:30:17 +00001564 unsigned Result = createResultReg(&ARM::SPRRegClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001565 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher82b05d72010-09-09 20:36:19 +00001566 TII.get(ARM::VCVTSD), Result)
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001567 .addReg(Op));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001568 updateValueMap(I, Result);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00001569 return true;
1570}
1571
Chad Rosiere023d5d2012-02-03 21:14:11 +00001572bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001573 // Make sure we have VFP.
1574 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001575
Duncan Sandsf5dda012010-11-03 11:35:31 +00001576 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001577 Type *Ty = I->getType();
Eric Christopher4bd70472010-09-09 21:44:45 +00001578 if (!isTypeLegal(Ty, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001579 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001580
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001581 Value *Src = I->getOperand(0);
Mehdi Amini44ede332015-07-09 02:09:04 +00001582 EVT SrcEVT = TLI.getValueType(DL, Src->getType(), true);
Patrik Hagglundc494d242012-12-17 14:30:06 +00001583 if (!SrcEVT.isSimple())
1584 return false;
1585 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001586 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman5bbb7562011-05-25 19:09:45 +00001587 return false;
1588
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001589 unsigned SrcReg = getRegForValue(Src);
1590 if (SrcReg == 0) return false;
1591
1592 // Handle sign-extension.
1593 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier62a144f2012-12-17 19:59:43 +00001594 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosiere023d5d2012-02-03 21:14:11 +00001595 /*isZExt*/!isSigned);
Chad Rosiera0d3c752012-02-16 22:45:33 +00001596 if (SrcReg == 0) return false;
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001597 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00001598
Eric Christopher860fc932010-09-10 00:34:35 +00001599 // The conversion routine works on fp-reg to fp-reg and the operand above
1600 // was an integer, move it to the fp registers if possible.
Chad Rosierbf5f4be2011-11-03 02:04:59 +00001601 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001602 if (FP == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001603
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001604 unsigned Opc;
Chad Rosiere023d5d2012-02-03 21:14:11 +00001605 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1606 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001607 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001608
Eric Christopher4bd70472010-09-09 21:44:45 +00001609 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001610 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1611 TII.get(Opc), ResultReg).addReg(FP));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001612 updateValueMap(I, ResultReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001613 return true;
1614}
1615
Chad Rosiere023d5d2012-02-03 21:14:11 +00001616bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001617 // Make sure we have VFP.
1618 if (!Subtarget->hasVFP2()) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001619
Duncan Sandsf5dda012010-11-03 11:35:31 +00001620 MVT DstVT;
Chris Lattner229907c2011-07-18 04:54:35 +00001621 Type *RetTy = I->getType();
Eric Christopher712bd0a2010-09-10 00:35:09 +00001622 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001623 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001624
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001625 unsigned Op = getRegForValue(I->getOperand(0));
1626 if (Op == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001627
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001628 unsigned Opc;
Chris Lattner229907c2011-07-18 04:54:35 +00001629 Type *OpTy = I->getOperand(0)->getType();
Chad Rosiere023d5d2012-02-03 21:14:11 +00001630 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1631 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosier17847ae2011-08-31 23:49:05 +00001632 else return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001633
Chad Rosier41f0e782012-02-03 20:27:51 +00001634 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher8cfc4592010-10-05 23:13:24 +00001635 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001636 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1637 TII.get(Opc), ResultReg).addReg(Op));
Eric Christopher7ac602b2010-10-11 08:38:55 +00001638
Eric Christopher4bd70472010-09-09 21:44:45 +00001639 // This result needs to be in an integer register, but the conversion only
1640 // takes place in fp-regs.
Eric Christopher860fc932010-09-10 00:34:35 +00001641 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher4bd70472010-09-09 21:44:45 +00001642 if (IntReg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00001643
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001644 updateValueMap(I, IntReg);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00001645 return true;
1646}
1647
Eric Christopher511aa312010-10-11 08:27:59 +00001648bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001649 MVT VT;
1650 if (!isTypeLegal(I->getType(), VT))
Eric Christopher511aa312010-10-11 08:27:59 +00001651 return false;
1652
1653 // Things need to be register sized for register moves.
Duncan Sandsf5dda012010-11-03 11:35:31 +00001654 if (VT != MVT::i32) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001655
1656 unsigned CondReg = getRegForValue(I->getOperand(0));
1657 if (CondReg == 0) return false;
1658 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1659 if (Op1Reg == 0) return false;
Eric Christopher511aa312010-10-11 08:27:59 +00001660
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001661 // Check to see if we can use an immediate in the conditional move.
1662 int Imm = 0;
1663 bool UseImm = false;
1664 bool isNegativeImm = false;
1665 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1666 assert (VT == MVT::i32 && "Expecting an i32.");
1667 Imm = (int)ConstInt->getValue().getZExtValue();
1668 if (Imm < 0) {
1669 isNegativeImm = true;
1670 Imm = ~Imm;
1671 }
1672 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1673 (ARM_AM::getSOImmVal(Imm) != -1);
1674 }
1675
Duncan Sands12330652011-11-28 10:31:27 +00001676 unsigned Op2Reg = 0;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001677 if (!UseImm) {
1678 Op2Reg = getRegForValue(I->getOperand(2));
1679 if (Op2Reg == 0) return false;
1680 }
1681
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001682 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
1683 CondReg = constrainOperandRegClass(TII.get(TstOpc), CondReg, 0);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001684 AddOptionalDefs(
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001685 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TstOpc))
Rafael Espindolaea09c592014-02-18 22:05:46 +00001686 .addReg(CondReg)
Ahmed Bougachae8d0c4c2015-05-06 04:14:02 +00001687 .addImm(1));
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001688
1689 unsigned MovCCOpc;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001690 const TargetRegisterClass *RC;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001691 if (!UseImm) {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001692 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001693 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1694 } else {
Chad Rosier2ec7db02012-11-27 21:46:46 +00001695 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1696 if (!isNegativeImm)
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001697 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosier2ec7db02012-11-27 21:46:46 +00001698 else
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001699 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosier7ddd63c2011-11-11 06:20:39 +00001700 }
Eric Christopher511aa312010-10-11 08:27:59 +00001701 unsigned ResultReg = createResultReg(RC);
Jim Grosbachd7866792013-08-16 23:37:40 +00001702 if (!UseImm) {
Jim Grosbach71a78f92013-08-20 19:12:42 +00001703 Op2Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op2Reg, 1);
Jim Grosbachd7866792013-08-16 23:37:40 +00001704 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001705 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1706 ResultReg)
1707 .addReg(Op2Reg)
1708 .addReg(Op1Reg)
1709 .addImm(ARMCC::NE)
1710 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001711 } else {
1712 Op1Reg = constrainOperandRegClass(TII.get(MovCCOpc), Op1Reg, 1);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001713 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(MovCCOpc),
1714 ResultReg)
1715 .addReg(Op1Reg)
1716 .addImm(Imm)
1717 .addImm(ARMCC::EQ)
1718 .addReg(ARM::CPSR);
Jim Grosbachd7866792013-08-16 23:37:40 +00001719 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001720 updateValueMap(I, ResultReg);
Eric Christopher511aa312010-10-11 08:27:59 +00001721 return true;
1722}
1723
Chad Rosieraaa55a82012-02-03 21:07:27 +00001724bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001725 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001726 Type *Ty = I->getType();
Eric Christopher56094ff2010-09-30 22:34:19 +00001727 if (!isTypeLegal(Ty, VT))
1728 return false;
1729
1730 // If we have integer div support we should have selected this automagically.
1731 // In case we have a real miss go ahead and return false and we'll pick
1732 // it up later.
Eric Christopher7ac602b2010-10-11 08:38:55 +00001733 if (Subtarget->hasDivide()) return false;
1734
Eric Christopher56094ff2010-09-30 22:34:19 +00001735 // Otherwise emit a libcall.
1736 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christophere11017c2010-10-11 08:31:54 +00001737 if (VT == MVT::i8)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001738 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christophere11017c2010-10-11 08:31:54 +00001739 else if (VT == MVT::i16)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001740 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher56094ff2010-09-30 22:34:19 +00001741 else if (VT == MVT::i32)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001742 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher56094ff2010-09-30 22:34:19 +00001743 else if (VT == MVT::i64)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001744 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher56094ff2010-09-30 22:34:19 +00001745 else if (VT == MVT::i128)
Chad Rosieraaa55a82012-02-03 21:07:27 +00001746 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher56094ff2010-09-30 22:34:19 +00001747 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopher7ac602b2010-10-11 08:38:55 +00001748
Eric Christopher56094ff2010-09-30 22:34:19 +00001749 return ARMEmitLibcall(I, LC);
1750}
1751
Chad Rosierb84a4b42012-02-03 21:23:45 +00001752bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00001753 MVT VT;
Chris Lattner229907c2011-07-18 04:54:35 +00001754 Type *Ty = I->getType();
Eric Christophereae1b382010-10-11 08:37:26 +00001755 if (!isTypeLegal(Ty, VT))
1756 return false;
1757
1758 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1759 if (VT == MVT::i8)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001760 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christophereae1b382010-10-11 08:37:26 +00001761 else if (VT == MVT::i16)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001762 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christophereae1b382010-10-11 08:37:26 +00001763 else if (VT == MVT::i32)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001764 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christophereae1b382010-10-11 08:37:26 +00001765 else if (VT == MVT::i64)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001766 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christophereae1b382010-10-11 08:37:26 +00001767 else if (VT == MVT::i128)
Chad Rosierb84a4b42012-02-03 21:23:45 +00001768 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophere1bcb432010-10-11 08:40:05 +00001769 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christophere4b3d6b2010-10-15 18:02:07 +00001770
Eric Christophereae1b382010-10-11 08:37:26 +00001771 return ARMEmitLibcall(I, LC);
1772}
1773
Chad Rosier685b20c2012-02-06 23:50:07 +00001774bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001775 EVT DestVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosier685b20c2012-02-06 23:50:07 +00001776
1777 // We can get here in the case when we have a binary operation on a non-legal
1778 // type and the target independent selector doesn't know how to handle it.
1779 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1780 return false;
Jush Luac96b762012-06-14 06:08:19 +00001781
Chad Rosierbd471252012-02-08 02:29:21 +00001782 unsigned Opc;
1783 switch (ISDOpcode) {
1784 default: return false;
1785 case ISD::ADD:
1786 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1787 break;
1788 case ISD::OR:
1789 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1790 break;
Chad Rosier0ee8c512012-02-08 02:45:44 +00001791 case ISD::SUB:
1792 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1793 break;
Chad Rosierbd471252012-02-08 02:29:21 +00001794 }
1795
Chad Rosier685b20c2012-02-06 23:50:07 +00001796 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1797 if (SrcReg1 == 0) return false;
1798
1799 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1800 // in the instruction, rather then materializing the value in a register.
1801 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1802 if (SrcReg2 == 0) return false;
1803
JF Bastien13969d02013-05-29 15:45:47 +00001804 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Joey Goulyc7cda1c2013-08-23 15:20:56 +00001805 SrcReg1 = constrainOperandRegClass(TII.get(Opc), SrcReg1, 1);
1806 SrcReg2 = constrainOperandRegClass(TII.get(Opc), SrcReg2, 2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001807 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier685b20c2012-02-06 23:50:07 +00001808 TII.get(Opc), ResultReg)
1809 .addReg(SrcReg1).addReg(SrcReg2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001810 updateValueMap(I, ResultReg);
Chad Rosier685b20c2012-02-06 23:50:07 +00001811 return true;
1812}
1813
1814bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001815 EVT FPVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosier62a144f2012-12-17 19:59:43 +00001816 if (!FPVT.isSimple()) return false;
1817 MVT VT = FPVT.getSimpleVT();
Eric Christopher2ff757d2010-09-09 01:06:51 +00001818
Pete Cooperd927c6e2015-05-06 16:39:17 +00001819 // FIXME: Support vector types where possible.
1820 if (VT.isVector())
1821 return false;
1822
Eric Christopher24dc27f2010-09-09 00:53:57 +00001823 // We can get here in the case when we want to use NEON for our fp
1824 // operations, but can't figure out how to. Just use the vfp instructions
1825 // if we have them.
1826 // FIXME: It'd be nice to use NEON instructions.
Chris Lattner229907c2011-07-18 04:54:35 +00001827 Type *Ty = I->getType();
Eric Christopherbd3d1212010-09-09 01:02:03 +00001828 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1829 if (isFloat && !Subtarget->hasVFP2())
1830 return false;
Eric Christopher2ff757d2010-09-09 01:06:51 +00001831
Eric Christopher24dc27f2010-09-09 00:53:57 +00001832 unsigned Opc;
Duncan Sands14627772010-11-03 12:17:33 +00001833 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001834 switch (ISDOpcode) {
1835 default: return false;
1836 case ISD::FADD:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001837 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001838 break;
1839 case ISD::FSUB:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001840 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001841 break;
1842 case ISD::FMUL:
Eric Christopherbd3d1212010-09-09 01:02:03 +00001843 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopher24dc27f2010-09-09 00:53:57 +00001844 break;
1845 }
Chad Rosier80979b62011-11-16 18:39:44 +00001846 unsigned Op1 = getRegForValue(I->getOperand(0));
1847 if (Op1 == 0) return false;
1848
1849 unsigned Op2 = getRegForValue(I->getOperand(1));
1850 if (Op2 == 0) return false;
1851
Chad Rosier62a144f2012-12-17 19:59:43 +00001852 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001853 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher24dc27f2010-09-09 00:53:57 +00001854 TII.get(Opc), ResultReg)
1855 .addReg(Op1).addReg(Op2));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001856 updateValueMap(I, ResultReg);
Eric Christopher24dc27f2010-09-09 00:53:57 +00001857 return true;
1858}
1859
Eric Christopher72497e52010-09-10 23:18:12 +00001860// Call Handling Code
1861
Jush Lue67e07b2012-07-19 09:49:00 +00001862// This is largely taken directly from CCAssignFnForNode
Eric Christopher72497e52010-09-10 23:18:12 +00001863// TODO: We may not support all of this.
Jush Lue67e07b2012-07-19 09:49:00 +00001864CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1865 bool Return,
1866 bool isVarArg) {
Eric Christopher72497e52010-09-10 23:18:12 +00001867 switch (CC) {
1868 default:
1869 llvm_unreachable("Unsupported calling convention");
Eric Christopher72497e52010-09-10 23:18:12 +00001870 case CallingConv::Fast:
Jush Lu26088cb2012-08-16 05:15:53 +00001871 if (Subtarget->hasVFP2() && !isVarArg) {
1872 if (!Subtarget->isAAPCS_ABI())
1873 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1874 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1875 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1876 }
Evan Cheng21abfc92010-10-22 18:57:05 +00001877 // Fallthrough
1878 case CallingConv::C:
Manman Ren2828c572016-03-18 23:38:49 +00001879 case CallingConv::CXX_FAST_TLS:
Eric Christopher72497e52010-09-10 23:18:12 +00001880 // Use target triple & subtarget features to do actual dispatch.
1881 if (Subtarget->isAAPCS_ABI()) {
1882 if (Subtarget->hasVFP2() &&
Jush Lue67e07b2012-07-19 09:49:00 +00001883 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopher72497e52010-09-10 23:18:12 +00001884 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1885 else
1886 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Bob Wilson8823b842015-09-19 06:20:59 +00001887 } else {
1888 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1889 }
Eric Christopher72497e52010-09-10 23:18:12 +00001890 case CallingConv::ARM_AAPCS_VFP:
Manman Ren802cd6f2016-04-05 22:44:44 +00001891 case CallingConv::Swift:
Jush Lue67e07b2012-07-19 09:49:00 +00001892 if (!isVarArg)
1893 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1894 // Fall through to soft float variant, variadic functions don't
1895 // use hard floating point ABI.
Eric Christopher72497e52010-09-10 23:18:12 +00001896 case CallingConv::ARM_AAPCS:
1897 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1898 case CallingConv::ARM_APCS:
1899 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001900 case CallingConv::GHC:
1901 if (Return)
1902 llvm_unreachable("Can't return in GHC call convention");
1903 else
1904 return CC_ARM_APCS_GHC;
Eric Christopher72497e52010-09-10 23:18:12 +00001905 }
1906}
1907
Eric Christopher79398062010-09-29 23:11:09 +00001908bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1909 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sandsf5dda012010-11-03 11:35:31 +00001910 SmallVectorImpl<MVT> &ArgVTs,
Eric Christopher79398062010-09-29 23:11:09 +00001911 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1912 SmallVectorImpl<unsigned> &RegArgs,
1913 CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00001914 unsigned &NumBytes,
1915 bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00001916 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001917 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, ArgLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00001918 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1919 CCAssignFnForCall(CC, false, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00001920
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001921 // Check that we can handle all of the arguments. If we can't, then bail out
1922 // now before we add code to the MBB.
1923 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1924 CCValAssign &VA = ArgLocs[i];
1925 MVT ArgVT = ArgVTs[VA.getValNo()];
1926
1927 // We don't handle NEON/vector parameters yet.
1928 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1929 return false;
1930
1931 // Now copy/store arg to correct locations.
1932 if (VA.isRegLoc() && !VA.needsCustom()) {
1933 continue;
1934 } else if (VA.needsCustom()) {
1935 // TODO: We need custom lowering for vector (v2f64) args.
1936 if (VA.getLocVT() != MVT::f64 ||
1937 // TODO: Only handle register args for now.
1938 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1939 return false;
1940 } else {
Craig Topper56710102013-08-15 02:33:50 +00001941 switch (ArgVT.SimpleTy) {
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001942 default:
1943 return false;
1944 case MVT::i1:
1945 case MVT::i8:
1946 case MVT::i16:
1947 case MVT::i32:
1948 break;
1949 case MVT::f32:
1950 if (!Subtarget->hasVFP2())
1951 return false;
1952 break;
1953 case MVT::f64:
1954 if (!Subtarget->hasVFP2())
1955 return false;
1956 break;
1957 }
1958 }
1959 }
1960
1961 // At the point, we are able to handle the call's arguments in fast isel.
1962
Eric Christopher79398062010-09-29 23:11:09 +00001963 // Get a count of how many bytes are to be pushed on the stack.
1964 NumBytes = CCInfo.getNextStackOffset();
1965
1966 // Issue CALLSEQ_START
Evan Cheng194c3dc2011-06-28 21:14:33 +00001967 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00001968 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00001969 TII.get(AdjStackDown))
1970 .addImm(NumBytes));
Eric Christopher79398062010-09-29 23:11:09 +00001971
1972 // Process the args.
1973 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1974 CCValAssign &VA = ArgLocs[i];
Juergen Ributzka4c018a12014-08-01 18:04:14 +00001975 const Value *ArgVal = Args[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001976 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sandsf5dda012010-11-03 11:35:31 +00001977 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christopher79398062010-09-29 23:11:09 +00001978
Bill Wendling23f8c4a2012-03-16 23:11:07 +00001979 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1980 "We don't handle NEON/vector parameters yet.");
Eric Christopherc9616f22010-10-23 09:37:17 +00001981
Eric Christopher78f8d4e2010-09-30 20:49:44 +00001982 // Handle arg promotion, etc.
Eric Christopher79398062010-09-29 23:11:09 +00001983 switch (VA.getLocInfo()) {
1984 case CCValAssign::Full: break;
Eric Christopherc103c662010-10-18 02:17:53 +00001985 case CCValAssign::SExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001986 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001987 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1988 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001989 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001990 break;
1991 }
Chad Rosierd0191a52011-11-05 20:16:15 +00001992 case CCValAssign::AExt:
1993 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherc103c662010-10-18 02:17:53 +00001994 case CCValAssign::ZExt: {
Chad Rosier9fd0e552011-12-02 20:25:18 +00001995 MVT DestVT = VA.getLocVT();
Chad Rosier5b9c3972012-02-14 22:29:48 +00001996 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
JF Bastien06ce03d2013-06-07 20:10:37 +00001997 assert (Arg != 0 && "Failed to emit a zext");
Chad Rosier9fd0e552011-12-02 20:25:18 +00001998 ArgVT = DestVT;
Eric Christopherc103c662010-10-18 02:17:53 +00001999 break;
2000 }
2001 case CCValAssign::BCvt: {
Juergen Ributzka88e32512014-09-03 20:56:59 +00002002 unsigned BC = fastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sandsf5dda012010-11-03 11:35:31 +00002003 /*TODO: Kill=*/false);
Eric Christopherc103c662010-10-18 02:17:53 +00002004 assert(BC != 0 && "Failed to emit a bitcast!");
2005 Arg = BC;
2006 ArgVT = VA.getLocVT();
2007 break;
2008 }
2009 default: llvm_unreachable("Unknown arg promotion!");
Eric Christopher79398062010-09-29 23:11:09 +00002010 }
2011
2012 // Now copy/store arg to correct locations.
Eric Christopher71ef1af2010-10-11 21:20:02 +00002013 if (VA.isRegLoc() && !VA.needsCustom()) {
Rafael Espindolaea09c592014-02-18 22:05:46 +00002014 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2015 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(Arg);
Eric Christopher79398062010-09-29 23:11:09 +00002016 RegArgs.push_back(VA.getLocReg());
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002017 } else if (VA.needsCustom()) {
2018 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002019 assert(VA.getLocVT() == MVT::f64 &&
2020 "Custom lowering for v2f64 args not available");
Jim Grosbach055de2c2010-10-27 21:39:08 +00002021
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002022 CCValAssign &NextVA = ArgLocs[++i];
2023
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002024 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2025 "We only handle register args!");
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002026
Rafael Espindolaea09c592014-02-18 22:05:46 +00002027 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher4ac3ed02010-10-21 00:01:47 +00002028 TII.get(ARM::VMOVRRD), VA.getLocReg())
2029 .addReg(NextVA.getLocReg(), RegState::Define)
2030 .addReg(Arg));
2031 RegArgs.push_back(VA.getLocReg());
2032 RegArgs.push_back(NextVA.getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002033 } else {
Eric Christopherb353e4f2010-10-21 20:09:54 +00002034 assert(VA.isMemLoc());
2035 // Need to store on the stack.
Juergen Ributzka4c018a12014-08-01 18:04:14 +00002036
2037 // Don't emit stores for undef values.
2038 if (isa<UndefValue>(ArgVal))
2039 continue;
2040
Eric Christopherfef5f312010-11-19 22:30:02 +00002041 Address Addr;
2042 Addr.BaseType = Address::RegBase;
2043 Addr.Base.Reg = ARM::SP;
2044 Addr.Offset = VA.getLocMemOffset();
Eric Christopherb353e4f2010-10-21 20:09:54 +00002045
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002046 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2047 assert(EmitRet && "Could not emit a store for argument!");
Eric Christopher79398062010-09-29 23:11:09 +00002048 }
2049 }
Bill Wendling23f8c4a2012-03-16 23:11:07 +00002050
Eric Christopher79398062010-09-29 23:11:09 +00002051 return true;
2052}
2053
Duncan Sandsf5dda012010-11-03 11:35:31 +00002054bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christopher79398062010-09-29 23:11:09 +00002055 const Instruction *I, CallingConv::ID CC,
Jush Lue67e07b2012-07-19 09:49:00 +00002056 unsigned &NumBytes, bool isVarArg) {
Eric Christopher79398062010-09-29 23:11:09 +00002057 // Issue CALLSEQ_END
Evan Cheng194c3dc2011-06-28 21:14:33 +00002058 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Rafael Espindolaea09c592014-02-18 22:05:46 +00002059 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopher71ef1af2010-10-11 21:20:02 +00002060 TII.get(AdjStackUp))
2061 .addImm(NumBytes).addImm(0));
Eric Christopher79398062010-09-29 23:11:09 +00002062
2063 // Now the return value.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002064 if (RetVT != MVT::isVoid) {
Eric Christopher79398062010-09-29 23:11:09 +00002065 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002066 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002067 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christopher79398062010-09-29 23:11:09 +00002068
2069 // Copy all of the result registers out of their specified physreg.
Duncan Sandsf5dda012010-11-03 11:35:31 +00002070 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopherc1e209d2010-10-01 00:00:11 +00002071 // For this move we copy into two registers and then move into the
2072 // double fp reg we want.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002073 MVT DestVT = RVLocs[0].getValVT();
Craig Topper760b1342012-02-22 05:59:10 +00002074 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002075 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002076 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Eric Christopherc1e209d2010-10-01 00:00:11 +00002077 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopheraf719ef2010-10-20 08:02:24 +00002078 .addReg(RVLocs[0].getLocReg())
2079 .addReg(RVLocs[1].getLocReg()));
Eric Christopher7ac602b2010-10-11 08:38:55 +00002080
Eric Christopheraf719ef2010-10-20 08:02:24 +00002081 UsedRegs.push_back(RVLocs[0].getLocReg());
2082 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach055de2c2010-10-27 21:39:08 +00002083
Eric Christopher7ac602b2010-10-11 08:38:55 +00002084 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002085 updateValueMap(I, ResultReg);
Chad Rosier90f9afe2012-05-11 18:51:55 +00002086 } else {
2087 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002088 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier5de1bea2011-11-08 00:03:32 +00002089
2090 // Special handling for extended integers.
2091 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2092 CopyVT = MVT::i32;
2093
Craig Topper760b1342012-02-22 05:59:10 +00002094 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christopher79398062010-09-29 23:11:09 +00002095
Eric Christopherc1e209d2010-10-01 00:00:11 +00002096 unsigned ResultReg = createResultReg(DstRC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002097 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2098 TII.get(TargetOpcode::COPY),
Eric Christopherc1e209d2010-10-01 00:00:11 +00002099 ResultReg).addReg(RVLocs[0].getLocReg());
2100 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christopher79398062010-09-29 23:11:09 +00002101
Eric Christopher7ac602b2010-10-11 08:38:55 +00002102 // Finally update the result.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002103 updateValueMap(I, ResultReg);
Eric Christopherc1e209d2010-10-01 00:00:11 +00002104 }
Eric Christopher79398062010-09-29 23:11:09 +00002105 }
2106
Eric Christopher7ac602b2010-10-11 08:38:55 +00002107 return true;
Eric Christopher79398062010-09-29 23:11:09 +00002108}
2109
Eric Christopher93bbe652010-10-22 01:28:00 +00002110bool ARMFastISel::SelectRet(const Instruction *I) {
2111 const ReturnInst *Ret = cast<ReturnInst>(I);
2112 const Function &F = *I->getParent()->getParent();
Jim Grosbach055de2c2010-10-27 21:39:08 +00002113
Eric Christopher93bbe652010-10-22 01:28:00 +00002114 if (!FuncInfo.CanLowerReturn)
2115 return false;
Jim Grosbach055de2c2010-10-27 21:39:08 +00002116
Manman Ren57518142016-04-11 21:08:06 +00002117 if (TLI.supportSwiftError() &&
2118 F.getAttributes().hasAttrSomewhere(Attribute::SwiftError))
2119 return false;
2120
Manman Ren5e9e65e2016-01-12 00:47:18 +00002121 if (TLI.supportSplitCSR(FuncInfo.MF))
2122 return false;
2123
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002124 // Build a list of return value registers.
2125 SmallVector<unsigned, 4> RetRegs;
2126
Eric Christopher93bbe652010-10-22 01:28:00 +00002127 CallingConv::ID CC = F.getCallingConv();
2128 if (Ret->getNumOperands() > 0) {
2129 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00002130 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI, DL);
Eric Christopher93bbe652010-10-22 01:28:00 +00002131
2132 // Analyze operands of the call, assigning locations to each operand.
2133 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002134 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
Jush Lue67e07b2012-07-19 09:49:00 +00002135 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2136 F.isVarArg()));
Eric Christopher93bbe652010-10-22 01:28:00 +00002137
2138 const Value *RV = Ret->getOperand(0);
2139 unsigned Reg = getRegForValue(RV);
2140 if (Reg == 0)
2141 return false;
2142
2143 // Only handle a single return value for now.
2144 if (ValLocs.size() != 1)
2145 return false;
2146
2147 CCValAssign &VA = ValLocs[0];
Jim Grosbach055de2c2010-10-27 21:39:08 +00002148
Eric Christopher93bbe652010-10-22 01:28:00 +00002149 // Don't bother handling odd stuff for now.
2150 if (VA.getLocInfo() != CCValAssign::Full)
2151 return false;
2152 // Only handle register returns for now.
2153 if (!VA.isRegLoc())
2154 return false;
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002155
2156 unsigned SrcReg = Reg + VA.getValNo();
Mehdi Amini44ede332015-07-09 02:09:04 +00002157 EVT RVEVT = TLI.getValueType(DL, RV->getType());
Chad Rosier62a144f2012-12-17 19:59:43 +00002158 if (!RVEVT.isSimple()) return false;
2159 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002160 MVT DestVT = VA.getValVT();
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002161 // Special handling for extended integers.
2162 if (RVVT != DestVT) {
2163 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2164 return false;
2165
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002166 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2167
Chad Rosierfcd29ae2012-02-17 01:21:28 +00002168 // Perform extension if flagged as either zext or sext. Otherwise, do
2169 // nothing.
2170 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2171 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2172 if (SrcReg == 0) return false;
2173 }
Chad Rosierf3e73ad2011-11-04 00:50:21 +00002174 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002175
Eric Christopher93bbe652010-10-22 01:28:00 +00002176 // Make the copy.
Eric Christopher93bbe652010-10-22 01:28:00 +00002177 unsigned DstReg = VA.getLocReg();
2178 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2179 // Avoid a cross-class copy. This is very unlikely.
2180 if (!SrcRC->contains(DstReg))
2181 return false;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002182 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2183 TII.get(TargetOpcode::COPY), DstReg).addReg(SrcReg);
Eric Christopher93bbe652010-10-22 01:28:00 +00002184
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002185 // Add register to return instruction.
2186 RetRegs.push_back(VA.getLocReg());
Eric Christopher93bbe652010-10-22 01:28:00 +00002187 }
Jim Grosbach055de2c2010-10-27 21:39:08 +00002188
Chad Rosier0439cfc2011-11-08 21:12:00 +00002189 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002190 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002191 TII.get(RetOpc));
2192 AddOptionalDefs(MIB);
2193 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2194 MIB.addReg(RetRegs[i], RegState::Implicit);
Eric Christopher93bbe652010-10-22 01:28:00 +00002195 return true;
2196}
2197
Chad Rosierc6916f82012-06-12 19:25:13 +00002198unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2199 if (UseReg)
2200 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2201 else
2202 return isThumb2 ? ARM::tBL : ARM::BL;
2203}
2204
2205unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
Chandler Carruth1c82d332013-07-27 11:23:08 +00002206 // Manually compute the global's type to avoid building it when unnecessary.
2207 Type *GVTy = Type::getInt32PtrTy(*Context, /*AS=*/0);
Mehdi Amini44ede332015-07-09 02:09:04 +00002208 EVT LCREVT = TLI.getValueType(DL, GVTy);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002209 if (!LCREVT.isSimple()) return 0;
2210
Bill Wendling76cce192013-12-29 08:00:04 +00002211 GlobalValue *GV = new GlobalVariable(M, Type::getInt32Ty(*Context), false,
Craig Topper062a2ba2014-04-25 05:30:21 +00002212 GlobalValue::ExternalLinkage, nullptr,
2213 Name);
Chandler Carruth1c82d332013-07-27 11:23:08 +00002214 assert(GV->getType() == GVTy && "We miscomputed the type for the global!");
Chad Rosier62a144f2012-12-17 19:59:43 +00002215 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher919772f2011-02-22 01:37:10 +00002216}
2217
Eric Christopher8b912662010-09-14 23:03:37 +00002218// A quick function that will emit a call for a named libcall in F with the
2219// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopher7ac602b2010-10-11 08:38:55 +00002220// can emit a call for any libcall we can produce. This is an abridged version
2221// of the full call infrastructure since we won't need to worry about things
Eric Christopher8b912662010-09-14 23:03:37 +00002222// like computed function pointers or strange arguments at call sites.
2223// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2224// with X86.
Eric Christopher7990df12010-09-28 01:21:42 +00002225bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2226 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002227
Eric Christopher8b912662010-09-14 23:03:37 +00002228 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002229 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002230 MVT RetVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002231 if (RetTy->isVoidTy())
2232 RetVT = MVT::isVoid;
2233 else if (!isTypeLegal(RetTy, RetVT))
2234 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002235
Chad Rosier90f9afe2012-05-11 18:51:55 +00002236 // Can't handle non-double multi-reg retvals.
Jush Luac96b762012-06-14 06:08:19 +00002237 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier90f9afe2012-05-11 18:51:55 +00002238 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002239 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002240 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002241 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2242 return false;
2243 }
2244
Eric Christopher79398062010-09-29 23:11:09 +00002245 // Set up the argument vectors.
Eric Christopher8b912662010-09-14 23:03:37 +00002246 SmallVector<Value*, 8> Args;
2247 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002248 SmallVector<MVT, 8> ArgVTs;
Eric Christopher8b912662010-09-14 23:03:37 +00002249 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2250 Args.reserve(I->getNumOperands());
2251 ArgRegs.reserve(I->getNumOperands());
2252 ArgVTs.reserve(I->getNumOperands());
2253 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7990df12010-09-28 01:21:42 +00002254 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopher8b912662010-09-14 23:03:37 +00002255 Value *Op = I->getOperand(i);
2256 unsigned Arg = getRegForValue(Op);
2257 if (Arg == 0) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002258
Chris Lattner229907c2011-07-18 04:54:35 +00002259 Type *ArgTy = Op->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002260 MVT ArgVT;
Eric Christopher8b912662010-09-14 23:03:37 +00002261 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002262
Eric Christopher8b912662010-09-14 23:03:37 +00002263 ISD::ArgFlagsTy Flags;
Rafael Espindolaea09c592014-02-18 22:05:46 +00002264 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher8b912662010-09-14 23:03:37 +00002265 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002266
Eric Christopher8b912662010-09-14 23:03:37 +00002267 Args.push_back(Op);
2268 ArgRegs.push_back(Arg);
2269 ArgVTs.push_back(ArgVT);
2270 ArgFlags.push_back(Flags);
2271 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002272
Eric Christopher79398062010-09-29 23:11:09 +00002273 // Handle the arguments now that we've gotten them.
Eric Christopher8b912662010-09-14 23:03:37 +00002274 SmallVector<unsigned, 4> RegArgs;
Eric Christopher79398062010-09-29 23:11:09 +00002275 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002276 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2277 RegArgs, CC, NumBytes, false))
Eric Christopher79398062010-09-29 23:11:09 +00002278 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002279
Chad Rosierc6916f82012-06-12 19:25:13 +00002280 unsigned CalleeReg = 0;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002281 if (Subtarget->genLongCalls()) {
Chad Rosierc6916f82012-06-12 19:25:13 +00002282 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2283 if (CalleeReg == 0) return false;
2284 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002285
Chad Rosierc6916f82012-06-12 19:25:13 +00002286 // Issue the call.
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002287 unsigned CallOpc = ARMSelectCallOp(Subtarget->genLongCalls());
Chad Rosierc6916f82012-06-12 19:25:13 +00002288 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002289 DbgLoc, TII.get(CallOpc));
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002290 // BL / BLX don't take a predicate, but tBL / tBLX do.
2291 if (isThumb2)
Chad Rosierc6916f82012-06-12 19:25:13 +00002292 AddDefaultPred(MIB);
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002293 if (Subtarget->genLongCalls())
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002294 MIB.addReg(CalleeReg);
2295 else
2296 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosierc6916f82012-06-12 19:25:13 +00002297
Eric Christopher8b912662010-09-14 23:03:37 +00002298 // Add implicit physical register uses to the call.
2299 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002300 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002301
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002302 // Add a register mask with the call-preserved registers.
2303 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002304 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002305
Eric Christopher79398062010-09-29 23:11:09 +00002306 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002307 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002308 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002309
Eric Christopher8b912662010-09-14 23:03:37 +00002310 // Set all unused physreg defs as dead.
2311 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002312
Eric Christopher8b912662010-09-14 23:03:37 +00002313 return true;
2314}
2315
Chad Rosiera7ebc562011-11-11 23:31:03 +00002316bool ARMFastISel::SelectCall(const Instruction *I,
Craig Topper062a2ba2014-04-25 05:30:21 +00002317 const char *IntrMemName = nullptr) {
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002318 const CallInst *CI = cast<CallInst>(I);
2319 const Value *Callee = CI->getCalledValue();
2320
Chad Rosiera7ebc562011-11-11 23:31:03 +00002321 // Can't handle inline asm.
2322 if (isa<InlineAsm>(Callee)) return false;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002323
Chad Rosierdf42cf32012-12-11 00:18:02 +00002324 // Allow SelectionDAG isel to handle tail calls.
2325 if (CI->isTailCall()) return false;
2326
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002327 // Check the calling convention.
2328 ImmutableCallSite CS(CI);
2329 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher167a70022010-10-18 06:49:12 +00002330
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002331 // TODO: Avoid some calling conventions?
Eric Christopher7ac602b2010-10-11 08:38:55 +00002332
Manuel Jacob190577a2016-01-17 22:37:39 +00002333 FunctionType *FTy = CS.getFunctionType();
Jush Lue67e07b2012-07-19 09:49:00 +00002334 bool isVarArg = FTy->isVarArg();
Eric Christopher7ac602b2010-10-11 08:38:55 +00002335
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002336 // Handle *simple* calls for now.
Chris Lattner229907c2011-07-18 04:54:35 +00002337 Type *RetTy = I->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002338 MVT RetVT;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002339 if (RetTy->isVoidTy())
2340 RetVT = MVT::isVoid;
Chad Rosier5de1bea2011-11-08 00:03:32 +00002341 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2342 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002343 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002344
Chad Rosier90f9afe2012-05-11 18:51:55 +00002345 // Can't handle non-double multi-reg retvals.
2346 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2347 RetVT != MVT::i16 && RetVT != MVT::i32) {
2348 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002349 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, RVLocs, *Context);
Jush Lue67e07b2012-07-19 09:49:00 +00002350 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier90f9afe2012-05-11 18:51:55 +00002351 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2352 return false;
2353 }
2354
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002355 // Set up the argument vectors.
2356 SmallVector<Value*, 8> Args;
2357 SmallVector<unsigned, 8> ArgRegs;
Duncan Sandsf5dda012010-11-03 11:35:31 +00002358 SmallVector<MVT, 8> ArgVTs;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002359 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosierdccc4792012-02-15 00:23:55 +00002360 unsigned arg_size = CS.arg_size();
2361 Args.reserve(arg_size);
2362 ArgRegs.reserve(arg_size);
2363 ArgVTs.reserve(arg_size);
2364 ArgFlags.reserve(arg_size);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002365 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2366 i != e; ++i) {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002367 // If we're lowering a memory intrinsic instead of a regular call, skip the
Pete Cooper67cf9a72015-11-19 05:56:52 +00002368 // last two arguments, which shouldn't be passed to the underlying function.
2369 if (IntrMemName && e-i <= 2)
Chad Rosiera7ebc562011-11-11 23:31:03 +00002370 break;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002371
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002372 ISD::ArgFlagsTy Flags;
2373 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002374 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002375 Flags.setSExt();
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002376 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002377 Flags.setZExt();
2378
Chad Rosier8a98ec42011-11-04 00:58:10 +00002379 // FIXME: Only handle *easy* calls for now.
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002380 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2381 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
Manman Renf46262e2016-03-29 17:37:21 +00002382 CS.paramHasAttr(AttrInd, Attribute::SwiftSelf) ||
Manman Ren57518142016-04-11 21:08:06 +00002383 CS.paramHasAttr(AttrInd, Attribute::SwiftError) ||
Bill Wendling3d7b0b82012-12-19 07:18:57 +00002384 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2385 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002386 return false;
2387
Chris Lattner229907c2011-07-18 04:54:35 +00002388 Type *ArgTy = (*i)->getType();
Duncan Sandsf5dda012010-11-03 11:35:31 +00002389 MVT ArgVT;
Chad Rosierd0191a52011-11-05 20:16:15 +00002390 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2391 ArgVT != MVT::i1)
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002392 return false;
Chad Rosieree93ff72011-11-18 01:17:34 +00002393
2394 unsigned Arg = getRegForValue(*i);
2395 if (Arg == 0)
2396 return false;
2397
Rafael Espindolaea09c592014-02-18 22:05:46 +00002398 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002399 Flags.setOrigAlign(OriginalAlignment);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002400
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002401 Args.push_back(*i);
2402 ArgRegs.push_back(Arg);
2403 ArgVTs.push_back(ArgVT);
2404 ArgFlags.push_back(Flags);
2405 }
Eric Christopher7ac602b2010-10-11 08:38:55 +00002406
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002407 // Handle the arguments now that we've gotten them.
2408 SmallVector<unsigned, 4> RegArgs;
2409 unsigned NumBytes;
Jush Lue67e07b2012-07-19 09:49:00 +00002410 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2411 RegArgs, CC, NumBytes, isVarArg))
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002412 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002413
Chad Rosierc6916f82012-06-12 19:25:13 +00002414 bool UseReg = false;
Chad Rosier223faf72012-05-23 18:38:57 +00002415 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Akira Hatanaka1bc8af72015-07-07 06:54:42 +00002416 if (!GV || Subtarget->genLongCalls()) UseReg = true;
Chad Rosier223faf72012-05-23 18:38:57 +00002417
Chad Rosierc6916f82012-06-12 19:25:13 +00002418 unsigned CalleeReg = 0;
2419 if (UseReg) {
2420 if (IntrMemName)
2421 CalleeReg = getLibcallReg(IntrMemName);
2422 else
2423 CalleeReg = getRegForValue(Callee);
2424
Chad Rosier223faf72012-05-23 18:38:57 +00002425 if (CalleeReg == 0) return false;
2426 }
2427
Chad Rosierc6916f82012-06-12 19:25:13 +00002428 // Issue the call.
2429 unsigned CallOpc = ARMSelectCallOp(UseReg);
2430 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00002431 DbgLoc, TII.get(CallOpc));
Chad Rosierc6916f82012-06-12 19:25:13 +00002432
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002433 // ARM calls don't take a predicate, but tBL / tBLX do.
2434 if(isThumb2)
Chad Rosierc6916f82012-06-12 19:25:13 +00002435 AddDefaultPred(MIB);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002436 if (UseReg)
2437 MIB.addReg(CalleeReg);
2438 else if (!IntrMemName)
Rafael Espindolaafade352016-06-16 16:09:53 +00002439 MIB.addGlobalAddress(GV, 0, 0);
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002440 else
Rafael Espindolaafade352016-06-16 16:09:53 +00002441 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luac96b762012-06-14 06:08:19 +00002442
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002443 // Add implicit physical register uses to the call.
2444 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesene6afde52012-08-24 20:52:46 +00002445 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002446
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002447 // Add a register mask with the call-preserved registers.
2448 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00002449 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00002450
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002451 // Finish off the call including any return values.
Eric Christopher7ac602b2010-10-11 08:38:55 +00002452 SmallVector<unsigned, 4> UsedRegs;
Jush Lue67e07b2012-07-19 09:49:00 +00002453 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2454 return false;
Eric Christopher7ac602b2010-10-11 08:38:55 +00002455
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002456 // Set all unused physreg defs as dead.
2457 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopher7ac602b2010-10-11 08:38:55 +00002458
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002459 return true;
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002460}
2461
Chad Rosier057b6d32011-11-14 23:04:09 +00002462bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002463 return Len <= 16;
2464}
2465
Jim Grosbach0c509fa2012-04-06 23:43:50 +00002466bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002467 uint64_t Len, unsigned Alignment) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002468 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier057b6d32011-11-14 23:04:09 +00002469 if (!ARMIsMemCpySmall(Len))
Chad Rosierab7223e2011-11-14 22:46:17 +00002470 return false;
2471
Chad Rosierab7223e2011-11-14 22:46:17 +00002472 while (Len) {
2473 MVT VT;
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002474 if (!Alignment || Alignment >= 4) {
2475 if (Len >= 4)
2476 VT = MVT::i32;
2477 else if (Len >= 2)
2478 VT = MVT::i16;
2479 else {
2480 assert (Len == 1 && "Expected a length of 1!");
2481 VT = MVT::i8;
2482 }
2483 } else {
2484 // Bound based on alignment.
2485 if (Len >= 2 && Alignment == 2)
2486 VT = MVT::i16;
2487 else {
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002488 VT = MVT::i8;
2489 }
Chad Rosierab7223e2011-11-14 22:46:17 +00002490 }
2491
2492 bool RV;
2493 unsigned ResultReg;
2494 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherd284c1d2012-01-11 20:55:27 +00002495 assert (RV == true && "Should be able to handle this load.");
Chad Rosierab7223e2011-11-14 22:46:17 +00002496 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherd284c1d2012-01-11 20:55:27 +00002497 assert (RV == true && "Should be able to handle this store.");
Duncan Sandsae22c602012-02-05 14:20:11 +00002498 (void)RV;
Chad Rosierab7223e2011-11-14 22:46:17 +00002499
2500 unsigned Size = VT.getSizeInBits()/8;
2501 Len -= Size;
2502 Dest.Offset += Size;
2503 Src.Offset += Size;
2504 }
2505
2506 return true;
2507}
2508
Chad Rosiera7ebc562011-11-11 23:31:03 +00002509bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2510 // FIXME: Handle more intrinsics.
2511 switch (I.getIntrinsicID()) {
2512 default: return false;
Chad Rosier820d248c2012-05-30 17:23:22 +00002513 case Intrinsic::frameaddress: {
2514 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2515 MFI->setFrameAddressIsTaken(true);
2516
Craig Topper61e88f42014-11-21 05:58:21 +00002517 unsigned LdrOpc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
2518 const TargetRegisterClass *RC = isThumb2 ? &ARM::tGPRRegClass
2519 : &ARM::GPRRegClass;
Chad Rosier820d248c2012-05-30 17:23:22 +00002520
2521 const ARMBaseRegisterInfo *RegInfo =
Eric Christopher1b21f002015-01-29 00:19:33 +00002522 static_cast<const ARMBaseRegisterInfo *>(Subtarget->getRegisterInfo());
Chad Rosier820d248c2012-05-30 17:23:22 +00002523 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2524 unsigned SrcReg = FramePtr;
2525
2526 // Recursively load frame address
2527 // ldr r0 [fp]
2528 // ldr r0 [r0]
2529 // ldr r0 [r0]
2530 // ...
2531 unsigned DestReg;
2532 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2533 while (Depth--) {
2534 DestReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00002535 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Chad Rosier820d248c2012-05-30 17:23:22 +00002536 TII.get(LdrOpc), DestReg)
2537 .addReg(SrcReg).addImm(0));
2538 SrcReg = DestReg;
2539 }
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002540 updateValueMap(&I, SrcReg);
Chad Rosier820d248c2012-05-30 17:23:22 +00002541 return true;
2542 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002543 case Intrinsic::memcpy:
2544 case Intrinsic::memmove: {
Chad Rosiera7ebc562011-11-11 23:31:03 +00002545 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2546 // Don't handle volatile.
2547 if (MTI.isVolatile())
2548 return false;
Chad Rosierab7223e2011-11-14 22:46:17 +00002549
2550 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2551 // we would emit dead code because we don't currently handle memmoves.
2552 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2553 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier057b6d32011-11-14 23:04:09 +00002554 // Small memcpy's are common enough that we want to do them without a call
2555 // if possible.
Chad Rosierab7223e2011-11-14 22:46:17 +00002556 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier057b6d32011-11-14 23:04:09 +00002557 if (ARMIsMemCpySmall(Len)) {
Chad Rosierab7223e2011-11-14 22:46:17 +00002558 Address Dest, Src;
2559 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2560 !ARMComputeAddress(MTI.getRawSource(), Src))
2561 return false;
Pete Cooper67cf9a72015-11-19 05:56:52 +00002562 unsigned Alignment = MTI.getAlignment();
Chad Rosier9f5c68a2012-12-06 01:34:31 +00002563 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosierab7223e2011-11-14 22:46:17 +00002564 return true;
2565 }
2566 }
Jush Luac96b762012-06-14 06:08:19 +00002567
Chad Rosiera7ebc562011-11-11 23:31:03 +00002568 if (!MTI.getLength()->getType()->isIntegerTy(32))
2569 return false;
Jush Luac96b762012-06-14 06:08:19 +00002570
Chad Rosiera7ebc562011-11-11 23:31:03 +00002571 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2572 return false;
2573
2574 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2575 return SelectCall(&I, IntrMemName);
2576 }
2577 case Intrinsic::memset: {
2578 const MemSetInst &MSI = cast<MemSetInst>(I);
2579 // Don't handle volatile.
2580 if (MSI.isVolatile())
2581 return false;
Jush Luac96b762012-06-14 06:08:19 +00002582
Chad Rosiera7ebc562011-11-11 23:31:03 +00002583 if (!MSI.getLength()->getType()->isIntegerTy(32))
2584 return false;
Jush Luac96b762012-06-14 06:08:19 +00002585
Chad Rosiera7ebc562011-11-11 23:31:03 +00002586 if (MSI.getDestAddressSpace() > 255)
2587 return false;
Jush Luac96b762012-06-14 06:08:19 +00002588
Chad Rosiera7ebc562011-11-11 23:31:03 +00002589 return SelectCall(&I, "memset");
2590 }
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002591 case Intrinsic::trap: {
Rafael Espindolaea09c592014-02-18 22:05:46 +00002592 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(
Eli Bendersky2e2ce492013-01-30 16:30:19 +00002593 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosieraa9cb9d2012-05-11 21:33:49 +00002594 return true;
2595 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002596 }
Chad Rosiera7ebc562011-11-11 23:31:03 +00002597}
2598
Chad Rosieree7e4522011-11-02 00:18:48 +00002599bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luac96b762012-06-14 06:08:19 +00002600 // The high bits for a type smaller than the register size are assumed to be
Chad Rosieree7e4522011-11-02 00:18:48 +00002601 // undefined.
2602 Value *Op = I->getOperand(0);
2603
2604 EVT SrcVT, DestVT;
Mehdi Amini44ede332015-07-09 02:09:04 +00002605 SrcVT = TLI.getValueType(DL, Op->getType(), true);
2606 DestVT = TLI.getValueType(DL, I->getType(), true);
Chad Rosieree7e4522011-11-02 00:18:48 +00002607
2608 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2609 return false;
2610 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2611 return false;
2612
2613 unsigned SrcReg = getRegForValue(Op);
2614 if (!SrcReg) return false;
2615
2616 // Because the high bits are undefined, a truncate doesn't generate
2617 // any code.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002618 updateValueMap(I, SrcReg);
Chad Rosieree7e4522011-11-02 00:18:48 +00002619 return true;
2620}
2621
Chad Rosier62a144f2012-12-17 19:59:43 +00002622unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier4489f942011-11-02 17:20:24 +00002623 bool isZExt) {
Eli Friedmanc7035512011-05-25 23:49:02 +00002624 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier4489f942011-11-02 17:20:24 +00002625 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002626 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier4489f942011-11-02 17:20:24 +00002627 return 0;
JF Bastien06ce03d2013-06-07 20:10:37 +00002628
2629 // Table of which combinations can be emitted as a single instruction,
2630 // and which will require two.
2631 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2632 // ARM Thumb
2633 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2634 // ext: s z s z s z s z
2635 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2636 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2637 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2638 };
2639
2640 // Target registers for:
2641 // - For ARM can never be PC.
2642 // - For 16-bit Thumb are restricted to lower 8 registers.
2643 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2644 static const TargetRegisterClass *RCTbl[2][2] = {
2645 // Instructions: Two Single
2646 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2647 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2648 };
2649
2650 // Table governing the instruction(s) to be emitted.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002651 static const struct InstructionTable {
2652 uint32_t Opc : 16;
2653 uint32_t hasS : 1; // Some instructions have an S bit, always set it to 0.
2654 uint32_t Shift : 7; // For shift operand addressing mode, used by MOVsi.
2655 uint32_t Imm : 8; // All instructions have either a shift or a mask.
2656 } IT[2][2][3][2] = {
JF Bastien06ce03d2013-06-07 20:10:37 +00002657 { // Two instructions (first is left shift, second is in this table).
JF Bastiencd4c64d2013-07-17 05:46:46 +00002658 { // ARM Opc S Shift Imm
2659 /* 1 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 31 },
2660 /* 1 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 31 } },
2661 /* 8 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 24 },
2662 /* 8 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 24 } },
2663 /* 16 bit sext */ { { ARM::MOVsi , 1, ARM_AM::asr , 16 },
2664 /* 16 bit zext */ { ARM::MOVsi , 1, ARM_AM::lsr , 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002665 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002666 { // Thumb Opc S Shift Imm
2667 /* 1 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 31 },
2668 /* 1 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 31 } },
2669 /* 8 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 24 },
2670 /* 8 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 24 } },
2671 /* 16 bit sext */ { { ARM::tASRri , 0, ARM_AM::no_shift, 16 },
2672 /* 16 bit zext */ { ARM::tLSRri , 0, ARM_AM::no_shift, 16 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002673 }
2674 },
2675 { // Single instruction.
JF Bastiencd4c64d2013-07-17 05:46:46 +00002676 { // ARM Opc S Shift Imm
2677 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2678 /* 1 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 1 } },
2679 /* 8 bit sext */ { { ARM::SXTB , 0, ARM_AM::no_shift, 0 },
2680 /* 8 bit zext */ { ARM::ANDri , 1, ARM_AM::no_shift, 255 } },
2681 /* 16 bit sext */ { { ARM::SXTH , 0, ARM_AM::no_shift, 0 },
2682 /* 16 bit zext */ { ARM::UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002683 },
JF Bastiencd4c64d2013-07-17 05:46:46 +00002684 { // Thumb Opc S Shift Imm
2685 /* 1 bit sext */ { { ARM::KILL , 0, ARM_AM::no_shift, 0 },
2686 /* 1 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 1 } },
2687 /* 8 bit sext */ { { ARM::t2SXTB , 0, ARM_AM::no_shift, 0 },
2688 /* 8 bit zext */ { ARM::t2ANDri, 1, ARM_AM::no_shift, 255 } },
2689 /* 16 bit sext */ { { ARM::t2SXTH , 0, ARM_AM::no_shift, 0 },
2690 /* 16 bit zext */ { ARM::t2UXTH , 0, ARM_AM::no_shift, 0 } }
JF Bastien06ce03d2013-06-07 20:10:37 +00002691 }
2692 }
2693 };
2694
2695 unsigned SrcBits = SrcVT.getSizeInBits();
2696 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien60a24422013-06-08 00:51:51 +00002697 (void) DestBits;
JF Bastien06ce03d2013-06-07 20:10:37 +00002698 assert((SrcBits < DestBits) && "can only extend to larger types");
2699 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2700 "other sizes unimplemented");
2701 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2702 "other sizes unimplemented");
2703
2704 bool hasV6Ops = Subtarget->hasV6Ops();
JF Bastiencd4c64d2013-07-17 05:46:46 +00002705 unsigned Bitness = SrcBits / 8; // {1,8,16}=>{0,1,2}
JF Bastien06ce03d2013-06-07 20:10:37 +00002706 assert((Bitness < 3) && "sanity-check table bounds");
2707
2708 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2709 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
JF Bastiencd4c64d2013-07-17 05:46:46 +00002710 const InstructionTable *ITP = &IT[isSingleInstr][isThumb2][Bitness][isZExt];
2711 unsigned Opc = ITP->Opc;
JF Bastien06ce03d2013-06-07 20:10:37 +00002712 assert(ARM::KILL != Opc && "Invalid table entry");
JF Bastiencd4c64d2013-07-17 05:46:46 +00002713 unsigned hasS = ITP->hasS;
2714 ARM_AM::ShiftOpc Shift = (ARM_AM::ShiftOpc) ITP->Shift;
2715 assert(((Shift == ARM_AM::no_shift) == (Opc != ARM::MOVsi)) &&
2716 "only MOVsi has shift operand addressing mode");
2717 unsigned Imm = ITP->Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002718
2719 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2720 bool setsCPSR = &ARM::tGPRRegClass == RC;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002721 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::MOVsi;
JF Bastien06ce03d2013-06-07 20:10:37 +00002722 unsigned ResultReg;
JF Bastiencd4c64d2013-07-17 05:46:46 +00002723 // MOVsi encodes shift and immediate in shift operand addressing mode.
2724 // The following condition has the same value when emitting two
2725 // instruction sequences: both are shifts.
2726 bool ImmIsSO = (Shift != ARM_AM::no_shift);
JF Bastien06ce03d2013-06-07 20:10:37 +00002727
2728 // Either one or two instructions are emitted.
2729 // They're always of the form:
2730 // dst = in OP imm
2731 // CPSR is set only by 16-bit Thumb instructions.
2732 // Predicate, if any, is AL.
2733 // S bit, if available, is always 0.
2734 // When two are emitted the first's result will feed as the second's input,
2735 // that value is then dead.
2736 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2737 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2738 ResultReg = createResultReg(RC);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002739 bool isLsl = (0 == Instr) && !isSingleInstr;
2740 unsigned Opcode = isLsl ? LSLOpc : Opc;
2741 ARM_AM::ShiftOpc ShiftAM = isLsl ? ARM_AM::lsl : Shift;
2742 unsigned ImmEnc = ImmIsSO ? ARM_AM::getSORegOpc(ShiftAM, Imm) : Imm;
JF Bastien06ce03d2013-06-07 20:10:37 +00002743 bool isKill = 1 == Instr;
2744 MachineInstrBuilder MIB = BuildMI(
Rafael Espindolaea09c592014-02-18 22:05:46 +00002745 *FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opcode), ResultReg);
JF Bastien06ce03d2013-06-07 20:10:37 +00002746 if (setsCPSR)
2747 MIB.addReg(ARM::CPSR, RegState::Define);
Jim Grosbach3fa74912013-08-16 23:37:36 +00002748 SrcReg = constrainOperandRegClass(TII.get(Opcode), SrcReg, 1 + setsCPSR);
JF Bastiencd4c64d2013-07-17 05:46:46 +00002749 AddDefaultPred(MIB.addReg(SrcReg, isKill * RegState::Kill).addImm(ImmEnc));
JF Bastien06ce03d2013-06-07 20:10:37 +00002750 if (hasS)
2751 AddDefaultCC(MIB);
2752 // Second instruction consumes the first's result.
2753 SrcReg = ResultReg;
Eli Friedmanc7035512011-05-25 23:49:02 +00002754 }
2755
Chad Rosier4489f942011-11-02 17:20:24 +00002756 return ResultReg;
2757}
2758
2759bool ARMFastISel::SelectIntExt(const Instruction *I) {
2760 // On ARM, in general, integer casts don't involve legal types; this code
2761 // handles promotable integers.
Chad Rosier4489f942011-11-02 17:20:24 +00002762 Type *DestTy = I->getType();
2763 Value *Src = I->getOperand(0);
2764 Type *SrcTy = Src->getType();
2765
Chad Rosier4489f942011-11-02 17:20:24 +00002766 bool isZExt = isa<ZExtInst>(I);
2767 unsigned SrcReg = getRegForValue(Src);
2768 if (!SrcReg) return false;
2769
Chad Rosier62a144f2012-12-17 19:59:43 +00002770 EVT SrcEVT, DestEVT;
Mehdi Amini44ede332015-07-09 02:09:04 +00002771 SrcEVT = TLI.getValueType(DL, SrcTy, true);
2772 DestEVT = TLI.getValueType(DL, DestTy, true);
Chad Rosier62a144f2012-12-17 19:59:43 +00002773 if (!SrcEVT.isSimple()) return false;
2774 if (!DestEVT.isSimple()) return false;
Patrik Hagglundc494d242012-12-17 14:30:06 +00002775
Chad Rosier62a144f2012-12-17 19:59:43 +00002776 MVT SrcVT = SrcEVT.getSimpleVT();
2777 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier4489f942011-11-02 17:20:24 +00002778 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2779 if (ResultReg == 0) return false;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002780 updateValueMap(I, ResultReg);
Eli Friedmanc7035512011-05-25 23:49:02 +00002781 return true;
2782}
2783
Jush Lu4705da92012-08-03 02:37:48 +00002784bool ARMFastISel::SelectShift(const Instruction *I,
2785 ARM_AM::ShiftOpc ShiftTy) {
2786 // We handle thumb2 mode by target independent selector
2787 // or SelectionDAG ISel.
2788 if (isThumb2)
2789 return false;
2790
2791 // Only handle i32 now.
Mehdi Amini44ede332015-07-09 02:09:04 +00002792 EVT DestVT = TLI.getValueType(DL, I->getType(), true);
Jush Lu4705da92012-08-03 02:37:48 +00002793 if (DestVT != MVT::i32)
2794 return false;
2795
2796 unsigned Opc = ARM::MOVsr;
2797 unsigned ShiftImm;
2798 Value *Src2Value = I->getOperand(1);
2799 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2800 ShiftImm = CI->getZExtValue();
2801
2802 // Fall back to selection DAG isel if the shift amount
2803 // is zero or greater than the width of the value type.
2804 if (ShiftImm == 0 || ShiftImm >=32)
2805 return false;
2806
2807 Opc = ARM::MOVsi;
2808 }
2809
2810 Value *Src1Value = I->getOperand(0);
2811 unsigned Reg1 = getRegForValue(Src1Value);
2812 if (Reg1 == 0) return false;
2813
Nadav Rotema8e15b02012-09-06 11:13:55 +00002814 unsigned Reg2 = 0;
Jush Lu4705da92012-08-03 02:37:48 +00002815 if (Opc == ARM::MOVsr) {
2816 Reg2 = getRegForValue(Src2Value);
2817 if (Reg2 == 0) return false;
2818 }
2819
JF Bastien13969d02013-05-29 15:45:47 +00002820 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu4705da92012-08-03 02:37:48 +00002821 if(ResultReg == 0) return false;
2822
Rafael Espindolaea09c592014-02-18 22:05:46 +00002823 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Jush Lu4705da92012-08-03 02:37:48 +00002824 TII.get(Opc), ResultReg)
2825 .addReg(Reg1);
2826
2827 if (Opc == ARM::MOVsi)
2828 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2829 else if (Opc == ARM::MOVsr) {
2830 MIB.addReg(Reg2);
2831 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2832 }
2833
2834 AddOptionalDefs(MIB);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002835 updateValueMap(I, ResultReg);
Jush Lu4705da92012-08-03 02:37:48 +00002836 return true;
2837}
2838
Eric Christopherc3e118e2010-09-02 23:43:26 +00002839// TODO: SoftFP support.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002840bool ARMFastISel::fastSelectInstruction(const Instruction *I) {
Eric Christopher2ff757d2010-09-09 01:06:51 +00002841
Eric Christopher84bdfd82010-07-21 22:26:11 +00002842 switch (I->getOpcode()) {
Eric Christopher00202ee2010-08-23 21:44:12 +00002843 case Instruction::Load:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002844 return SelectLoad(I);
Eric Christopherfde5a3d2010-09-01 22:16:27 +00002845 case Instruction::Store:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002846 return SelectStore(I);
Eric Christopher6aaed722010-09-03 00:35:47 +00002847 case Instruction::Br:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002848 return SelectBranch(I);
Chad Rosierded4c992012-02-07 23:56:08 +00002849 case Instruction::IndirectBr:
2850 return SelectIndirectBr(I);
Eric Christopherc3e9c402010-09-08 23:13:45 +00002851 case Instruction::ICmp:
2852 case Instruction::FCmp:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002853 return SelectCmp(I);
Eric Christopherf14b9bf2010-09-09 00:26:48 +00002854 case Instruction::FPExt:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002855 return SelectFPExt(I);
Eric Christopher5903c0b2010-09-09 20:26:31 +00002856 case Instruction::FPTrunc:
Eric Christopher29ab6d12010-09-27 06:02:23 +00002857 return SelectFPTrunc(I);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002858 case Instruction::SIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002859 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosiera8a8ac52012-02-03 19:42:52 +00002860 case Instruction::UIToFP:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002861 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher6e3eeba2010-09-09 18:54:59 +00002862 case Instruction::FPToSI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002863 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosier41f0e782012-02-03 20:27:51 +00002864 case Instruction::FPToUI:
Chad Rosiere023d5d2012-02-03 21:14:11 +00002865 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier685b20c2012-02-06 23:50:07 +00002866 case Instruction::Add:
2867 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosierbd471252012-02-08 02:29:21 +00002868 case Instruction::Or:
2869 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier0ee8c512012-02-08 02:45:44 +00002870 case Instruction::Sub:
2871 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002872 case Instruction::FAdd:
Chad Rosier685b20c2012-02-06 23:50:07 +00002873 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002874 case Instruction::FSub:
Chad Rosier685b20c2012-02-06 23:50:07 +00002875 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopher24dc27f2010-09-09 00:53:57 +00002876 case Instruction::FMul:
Chad Rosier685b20c2012-02-06 23:50:07 +00002877 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopher8b912662010-09-14 23:03:37 +00002878 case Instruction::SDiv:
Chad Rosieraaa55a82012-02-03 21:07:27 +00002879 return SelectDiv(I, /*isSigned*/ true);
2880 case Instruction::UDiv:
2881 return SelectDiv(I, /*isSigned*/ false);
Eric Christophereae1b382010-10-11 08:37:26 +00002882 case Instruction::SRem:
Chad Rosierb84a4b42012-02-03 21:23:45 +00002883 return SelectRem(I, /*isSigned*/ true);
2884 case Instruction::URem:
2885 return SelectRem(I, /*isSigned*/ false);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002886 case Instruction::Call:
Chad Rosiera7ebc562011-11-11 23:31:03 +00002887 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2888 return SelectIntrinsicCall(*II);
Eric Christopher78f8d4e2010-09-30 20:49:44 +00002889 return SelectCall(I);
Eric Christopher511aa312010-10-11 08:27:59 +00002890 case Instruction::Select:
2891 return SelectSelect(I);
Eric Christopher93bbe652010-10-22 01:28:00 +00002892 case Instruction::Ret:
2893 return SelectRet(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002894 case Instruction::Trunc:
Chad Rosieree7e4522011-11-02 00:18:48 +00002895 return SelectTrunc(I);
Eli Friedmanc7035512011-05-25 23:49:02 +00002896 case Instruction::ZExt:
2897 case Instruction::SExt:
Chad Rosieree7e4522011-11-02 00:18:48 +00002898 return SelectIntExt(I);
Jush Lu4705da92012-08-03 02:37:48 +00002899 case Instruction::Shl:
2900 return SelectShift(I, ARM_AM::lsl);
2901 case Instruction::LShr:
2902 return SelectShift(I, ARM_AM::lsr);
2903 case Instruction::AShr:
2904 return SelectShift(I, ARM_AM::asr);
Eric Christopher84bdfd82010-07-21 22:26:11 +00002905 default: break;
2906 }
2907 return false;
2908}
2909
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002910namespace {
2911// This table describes sign- and zero-extend instructions which can be
2912// folded into a preceding load. All of these extends have an immediate
2913// (sometimes a mask and sometimes a shift) that's applied after
2914// extension.
2915const struct FoldableLoadExtendsStruct {
2916 uint16_t Opc[2]; // ARM, Thumb.
2917 uint8_t ExpectedImm;
2918 uint8_t isZExt : 1;
2919 uint8_t ExpectedVT : 7;
2920} FoldableLoadExtends[] = {
2921 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
2922 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },
2923 { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8 },
2924 { { ARM::SXTB, ARM::t2SXTB }, 0, 0, MVT::i8 },
2925 { { ARM::UXTB, ARM::t2UXTB }, 0, 1, MVT::i8 }
2926};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00002927}
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002928
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002929/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002930/// vreg is being provided by the specified load instruction. If possible,
2931/// try to fold the load as an operand to the instruction, returning true if
2932/// successful.
Eli Bendersky90dd3e72013-04-19 22:29:18 +00002933bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2934 const LoadInst *LI) {
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002935 // Verify we have a legal type before going any further.
2936 MVT VT;
2937 if (!isLoadTypeLegal(LI->getType(), VT))
2938 return false;
2939
2940 // Combine load followed by zero- or sign-extend.
2941 // ldrb r1, [r0] ldrb r1, [r0]
2942 // uxtb r2, r1 =>
2943 // mov r3, r2 mov r3, r1
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002944 if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2945 return false;
2946 const uint64_t Imm = MI->getOperand(2).getImm();
2947
2948 bool Found = false;
2949 bool isZExt;
2950 for (unsigned i = 0, e = array_lengthof(FoldableLoadExtends);
2951 i != e; ++i) {
2952 if (FoldableLoadExtends[i].Opc[isThumb2] == MI->getOpcode() &&
2953 (uint64_t)FoldableLoadExtends[i].ExpectedImm == Imm &&
2954 MVT((MVT::SimpleValueType)FoldableLoadExtends[i].ExpectedVT) == VT) {
2955 Found = true;
2956 isZExt = FoldableLoadExtends[i].isZExt;
2957 }
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002958 }
JF Bastien3c6bb8e2013-06-11 22:13:46 +00002959 if (!Found) return false;
2960
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002961 // See if we can handle this address.
2962 Address Addr;
2963 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luac96b762012-06-14 06:08:19 +00002964
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002965 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier563de602011-12-13 19:22:14 +00002966 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierc8cfd3a2011-11-13 02:23:59 +00002967 return false;
2968 MI->eraseFromParent();
2969 return true;
2970}
2971
Jush Lu47172a02012-09-27 05:21:41 +00002972unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002973 unsigned Align, MVT VT) {
Peter Collingbourne97aae402015-10-26 18:23:16 +00002974 bool UseGOT_PREL =
Peter Collingbourne99fac802015-10-26 20:46:44 +00002975 !(GV->hasHiddenVisibility() || GV->hasLocalLinkage());
Jush Lu47172a02012-09-27 05:21:41 +00002976
Peter Collingbourne97aae402015-10-26 18:23:16 +00002977 LLVMContext *Context = &MF->getFunction()->getContext();
2978 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
2979 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
2980 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(
2981 GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj,
2982 UseGOT_PREL ? ARMCP::GOT_PREL : ARMCP::no_modifier,
2983 /*AddCurrentAddress=*/UseGOT_PREL);
Jush Lu47172a02012-09-27 05:21:41 +00002984
Peter Collingbourne97aae402015-10-26 18:23:16 +00002985 unsigned ConstAlign =
2986 MF->getDataLayout().getPrefTypeAlignment(Type::getInt32PtrTy(*Context));
2987 unsigned Idx = MF->getConstantPool()->getConstantPoolIndex(CPV, ConstAlign);
Jush Lu47172a02012-09-27 05:21:41 +00002988
Peter Collingbourne97aae402015-10-26 18:23:16 +00002989 unsigned TempReg = MF->getRegInfo().createVirtualRegister(&ARM::rGPRRegClass);
2990 unsigned Opc = isThumb2 ? ARM::t2LDRpci : ARM::LDRcp;
2991 MachineInstrBuilder MIB =
2992 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), TempReg)
2993 .addConstantPoolIndex(Idx);
2994 if (Opc == ARM::LDRcp)
Jush Lu47172a02012-09-27 05:21:41 +00002995 MIB.addImm(0);
Peter Collingbourne97aae402015-10-26 18:23:16 +00002996 AddDefaultPred(MIB);
Jush Lu47172a02012-09-27 05:21:41 +00002997
Peter Collingbourne97aae402015-10-26 18:23:16 +00002998 // Fix the address by adding pc.
2999 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
3000 Opc = Subtarget->isThumb() ? ARM::tPICADD : UseGOT_PREL ? ARM::PICLDR
3001 : ARM::PICADD;
3002 DestReg = constrainOperandRegClass(TII.get(Opc), DestReg, 0);
3003 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), DestReg)
3004 .addReg(TempReg)
3005 .addImm(ARMPCLabelIndex);
3006 if (!Subtarget->isThumb())
3007 AddDefaultPred(MIB);
3008
3009 if (UseGOT_PREL && Subtarget->isThumb()) {
3010 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
3011 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3012 TII.get(ARM::t2LDRi12), NewDestReg)
3013 .addReg(DestReg)
3014 .addImm(0);
3015 DestReg = NewDestReg;
3016 AddOptionalDefs(MIB);
3017 }
3018 return DestReg;
Jush Lu47172a02012-09-27 05:21:41 +00003019}
3020
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003021bool ARMFastISel::fastLowerArguments() {
Evan Cheng615620c2013-02-11 01:27:15 +00003022 if (!FuncInfo.CanLowerReturn)
3023 return false;
3024
3025 const Function *F = FuncInfo.Fn;
3026 if (F->isVarArg())
3027 return false;
3028
3029 CallingConv::ID CC = F->getCallingConv();
3030 switch (CC) {
3031 default:
3032 return false;
3033 case CallingConv::Fast:
3034 case CallingConv::C:
3035 case CallingConv::ARM_AAPCS_VFP:
3036 case CallingConv::ARM_AAPCS:
3037 case CallingConv::ARM_APCS:
Manman Ren802cd6f2016-04-05 22:44:44 +00003038 case CallingConv::Swift:
Evan Cheng615620c2013-02-11 01:27:15 +00003039 break;
3040 }
3041
3042 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
3043 // which are passed in r0 - r3.
3044 unsigned Idx = 1;
3045 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3046 I != E; ++I, ++Idx) {
3047 if (Idx > 4)
3048 return false;
3049
3050 if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
3051 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
Manman Renf46262e2016-03-29 17:37:21 +00003052 F->getAttributes().hasAttribute(Idx, Attribute::SwiftSelf) ||
Manman Ren57518142016-04-11 21:08:06 +00003053 F->getAttributes().hasAttribute(Idx, Attribute::SwiftError) ||
Evan Cheng615620c2013-02-11 01:27:15 +00003054 F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
3055 return false;
3056
3057 Type *ArgTy = I->getType();
3058 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3059 return false;
3060
Mehdi Amini44ede332015-07-09 02:09:04 +00003061 EVT ArgVT = TLI.getValueType(DL, ArgTy);
Chad Rosier1b33e8d2013-02-26 01:05:31 +00003062 if (!ArgVT.isSimple()) return false;
Evan Cheng615620c2013-02-11 01:27:15 +00003063 switch (ArgVT.getSimpleVT().SimpleTy) {
3064 case MVT::i8:
3065 case MVT::i16:
3066 case MVT::i32:
3067 break;
3068 default:
3069 return false;
3070 }
3071 }
3072
3073
Craig Toppere5e035a32015-12-05 07:13:35 +00003074 static const MCPhysReg GPRArgRegs[] = {
Evan Cheng615620c2013-02-11 01:27:15 +00003075 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3076 };
3077
Jim Grosbachd69f3ed2013-08-16 23:37:23 +00003078 const TargetRegisterClass *RC = &ARM::rGPRRegClass;
Evan Cheng615620c2013-02-11 01:27:15 +00003079 Idx = 0;
3080 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3081 I != E; ++I, ++Idx) {
Evan Cheng615620c2013-02-11 01:27:15 +00003082 unsigned SrcReg = GPRArgRegs[Idx];
3083 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3084 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3085 // Without this, EmitLiveInCopies may eliminate the livein if its only
3086 // use is a bitcast (which isn't turned into an instruction).
3087 unsigned ResultReg = createResultReg(RC);
Rafael Espindolaea09c592014-02-18 22:05:46 +00003088 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3089 TII.get(TargetOpcode::COPY),
Evan Cheng615620c2013-02-11 01:27:15 +00003090 ResultReg).addReg(DstReg, getKillRegState(true));
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00003091 updateValueMap(&*I, ResultReg);
Evan Cheng615620c2013-02-11 01:27:15 +00003092 }
3093
3094 return true;
3095}
3096
Eric Christopher84bdfd82010-07-21 22:26:11 +00003097namespace llvm {
Bob Wilson3e6fa462012-08-03 04:06:28 +00003098 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3099 const TargetLibraryInfo *libInfo) {
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003100 if (funcInfo.MF->getSubtarget<ARMSubtarget>().useFastISel())
Bob Wilson3e6fa462012-08-03 04:06:28 +00003101 return new ARMFastISel(funcInfo, libInfo);
Akira Hatanakaddf76aa2015-05-23 01:14:08 +00003102
Craig Topper062a2ba2014-04-25 05:30:21 +00003103 return nullptr;
Eric Christopher84bdfd82010-07-21 22:26:11 +00003104 }
3105}