Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1 | //===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// |
| 12 | /// The AMDGPUAsmPrinter is used to print both assembly string and also binary |
| 13 | /// code. When passed an MCAsmStreamer it prints assembly and when passed |
| 14 | /// an MCObjectStreamer it outputs binary code. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | // |
| 18 | |
| 19 | #include "AMDGPUAsmPrinter.h" |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 20 | #include "AMDGPUTargetMachine.h" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/AMDGPUTargetStreamer.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 22 | #include "InstPrinter/AMDGPUInstPrinter.h" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 23 | #include "Utils/AMDGPUBaseInfo.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 24 | #include "AMDGPU.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 25 | #include "AMDGPUSubtarget.h" |
| 26 | #include "R600Defines.h" |
| 27 | #include "R600MachineFunctionInfo.h" |
| 28 | #include "R600RegisterInfo.h" |
| 29 | #include "SIDefines.h" |
| 30 | #include "SIMachineFunctionInfo.h" |
Matt Arsenault | a9720c6 | 2016-06-20 17:51:32 +0000 | [diff] [blame] | 31 | #include "SIInstrInfo.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 32 | #include "SIRegisterInfo.h" |
| 33 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Matt Arsenault | ff98241 | 2016-06-20 18:13:04 +0000 | [diff] [blame] | 34 | #include "llvm/IR/DiagnosticInfo.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 35 | #include "llvm/MC/MCContext.h" |
| 36 | #include "llvm/MC/MCSectionELF.h" |
| 37 | #include "llvm/MC/MCStreamer.h" |
| 38 | #include "llvm/Support/ELF.h" |
| 39 | #include "llvm/Support/MathExtras.h" |
| 40 | #include "llvm/Support/TargetRegistry.h" |
| 41 | #include "llvm/Target/TargetLoweringObjectFile.h" |
| 42 | |
| 43 | using namespace llvm; |
| 44 | |
| 45 | // TODO: This should get the default rounding mode from the kernel. We just set |
| 46 | // the default here, but this could change if the OpenCL rounding mode pragmas |
| 47 | // are used. |
| 48 | // |
| 49 | // The denormal mode here should match what is reported by the OpenCL runtime |
| 50 | // for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but |
| 51 | // can also be override to flush with the -cl-denorms-are-zero compiler flag. |
| 52 | // |
| 53 | // AMD OpenCL only sets flush none and reports CL_FP_DENORM for double |
| 54 | // precision, and leaves single precision to flush all and does not report |
| 55 | // CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports |
| 56 | // CL_FP_DENORM for both. |
| 57 | // |
| 58 | // FIXME: It seems some instructions do not support single precision denormals |
| 59 | // regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32, |
| 60 | // and sin_f32, cos_f32 on most parts). |
| 61 | |
| 62 | // We want to use these instructions, and using fp32 denormals also causes |
| 63 | // instructions to run at the double precision rate for the device so it's |
| 64 | // probably best to just report no single precision denormals. |
| 65 | static uint32_t getFPMode(const MachineFunction &F) { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 66 | const SISubtarget& ST = F.getSubtarget<SISubtarget>(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 67 | // TODO: Is there any real use for the flush in only / flush out only modes? |
| 68 | |
| 69 | uint32_t FP32Denormals = |
| 70 | ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT; |
| 71 | |
| 72 | uint32_t FP64Denormals = |
| 73 | ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT; |
| 74 | |
| 75 | return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) | |
| 76 | FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) | |
| 77 | FP_DENORM_MODE_SP(FP32Denormals) | |
| 78 | FP_DENORM_MODE_DP(FP64Denormals); |
| 79 | } |
| 80 | |
| 81 | static AsmPrinter * |
| 82 | createAMDGPUAsmPrinterPass(TargetMachine &tm, |
| 83 | std::unique_ptr<MCStreamer> &&Streamer) { |
| 84 | return new AMDGPUAsmPrinter(tm, std::move(Streamer)); |
| 85 | } |
| 86 | |
| 87 | extern "C" void LLVMInitializeAMDGPUAsmPrinter() { |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 88 | TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(), |
| 89 | createAMDGPUAsmPrinterPass); |
| 90 | TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(), |
| 91 | createAMDGPUAsmPrinterPass); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 92 | } |
| 93 | |
| 94 | AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM, |
| 95 | std::unique_ptr<MCStreamer> Streamer) |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 96 | : AsmPrinter(TM, std::move(Streamer)) { |
| 97 | AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS(); |
| 98 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 99 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 100 | StringRef AMDGPUAsmPrinter::getPassName() const { |
Matt Arsenault | f9245b7 | 2016-07-22 17:01:25 +0000 | [diff] [blame] | 101 | return "AMDGPU Assembly Printer"; |
| 102 | } |
| 103 | |
Konstantin Zhuravlyov | 7498cd6 | 2017-03-22 22:32:22 +0000 | [diff] [blame] | 104 | const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const { |
| 105 | return TM.getMCSubtargetInfo(); |
| 106 | } |
| 107 | |
| 108 | AMDGPUTargetStreamer& AMDGPUAsmPrinter::getTargetStreamer() const { |
| 109 | return static_cast<AMDGPUTargetStreamer&>(*OutStreamer->getTargetStreamer()); |
| 110 | } |
| 111 | |
Tom Stellard | f421837 | 2016-01-12 17:18:17 +0000 | [diff] [blame] | 112 | void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) { |
| 113 | if (TM.getTargetTriple().getOS() != Triple::AMDHSA) |
| 114 | return; |
| 115 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 116 | AMDGPU::IsaInfo::IsaVersion ISA = |
Konstantin Zhuravlyov | 7498cd6 | 2017-03-22 22:32:22 +0000 | [diff] [blame] | 117 | AMDGPU::IsaInfo::getIsaVersion(getSTI()->getFeatureBits()); |
Yaxun Liu | d6fbe65 | 2016-11-10 21:18:49 +0000 | [diff] [blame] | 118 | |
Konstantin Zhuravlyov | 7498cd6 | 2017-03-22 22:32:22 +0000 | [diff] [blame] | 119 | getTargetStreamer().EmitDirectiveHSACodeObjectVersion(2, 1); |
| 120 | getTargetStreamer().EmitDirectiveHSACodeObjectISA( |
| 121 | ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU"); |
Konstantin Zhuravlyov | 4cbb689 | 2017-03-22 23:27:09 +0000 | [diff] [blame] | 122 | getTargetStreamer().EmitStartOfCodeObjectMetadata(M); |
Konstantin Zhuravlyov | 7498cd6 | 2017-03-22 22:32:22 +0000 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) { |
| 126 | if (TM.getTargetTriple().getOS() != Triple::AMDHSA) |
| 127 | return; |
| 128 | |
Konstantin Zhuravlyov | 4cbb689 | 2017-03-22 23:27:09 +0000 | [diff] [blame] | 129 | getTargetStreamer().EmitEndOfCodeObjectMetadata(); |
Tom Stellard | f421837 | 2016-01-12 17:18:17 +0000 | [diff] [blame] | 130 | } |
| 131 | |
Matt Arsenault | 6bc43d8 | 2016-10-06 16:20:41 +0000 | [diff] [blame] | 132 | bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough( |
| 133 | const MachineBasicBlock *MBB) const { |
| 134 | if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB)) |
| 135 | return false; |
| 136 | |
| 137 | if (MBB->empty()) |
| 138 | return true; |
| 139 | |
| 140 | // If this is a block implementing a long branch, an expression relative to |
| 141 | // the start of the block is needed. to the start of the block. |
| 142 | // XXX - Is there a smarter way to check this? |
| 143 | return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64); |
| 144 | } |
| 145 | |
Tom Stellard | f151a45 | 2015-06-26 21:14:58 +0000 | [diff] [blame] | 146 | void AMDGPUAsmPrinter::EmitFunctionBodyStart() { |
Matt Arsenault | 021a218 | 2017-04-19 19:38:10 +0000 | [diff] [blame] | 147 | const AMDGPUMachineFunction *MFI = MF->getInfo<AMDGPUMachineFunction>(); |
| 148 | if (!MFI->isEntryFunction()) |
| 149 | return; |
| 150 | |
Tom Stellard | f151a45 | 2015-06-26 21:14:58 +0000 | [diff] [blame] | 151 | const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>(); |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 152 | amd_kernel_code_t KernelCode; |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 153 | if (STM.isAmdCodeObjectV2(*MF)) { |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 154 | getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF); |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 155 | |
| 156 | OutStreamer->SwitchSection(getObjFileLowering().getTextSection()); |
| 157 | getTargetStreamer().EmitAMDKernelCodeT(KernelCode); |
Tom Stellard | f151a45 | 2015-06-26 21:14:58 +0000 | [diff] [blame] | 158 | } |
Konstantin Zhuravlyov | 7498cd6 | 2017-03-22 22:32:22 +0000 | [diff] [blame] | 159 | |
| 160 | if (TM.getTargetTriple().getOS() != Triple::AMDHSA) |
| 161 | return; |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 162 | getTargetStreamer().EmitKernelCodeObjectMetadata(*MF->getFunction(), |
| 163 | KernelCode); |
Tom Stellard | f151a45 | 2015-06-26 21:14:58 +0000 | [diff] [blame] | 164 | } |
| 165 | |
Tom Stellard | 1e1b05d | 2015-11-06 11:45:14 +0000 | [diff] [blame] | 166 | void AMDGPUAsmPrinter::EmitFunctionEntryLabel() { |
| 167 | const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); |
| 168 | const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>(); |
Matt Arsenault | 1074cb5 | 2017-03-30 23:58:04 +0000 | [diff] [blame] | 169 | if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(*MF)) { |
Tom Stellard | 1b9748c | 2016-09-26 17:29:25 +0000 | [diff] [blame] | 170 | SmallString<128> SymbolName; |
| 171 | getNameWithPrefix(SymbolName, MF->getFunction()), |
Konstantin Zhuravlyov | 7498cd6 | 2017-03-22 22:32:22 +0000 | [diff] [blame] | 172 | getTargetStreamer().EmitAMDGPUSymbolType( |
| 173 | SymbolName, ELF::STT_AMDGPU_HSA_KERNEL); |
Tom Stellard | 1e1b05d | 2015-11-06 11:45:14 +0000 | [diff] [blame] | 174 | } |
| 175 | |
| 176 | AsmPrinter::EmitFunctionEntryLabel(); |
| 177 | } |
| 178 | |
Tom Stellard | e3b5aea | 2015-12-02 17:00:42 +0000 | [diff] [blame] | 179 | void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) { |
| 180 | |
Tom Stellard | 00f2f91 | 2015-12-02 19:47:57 +0000 | [diff] [blame] | 181 | // Group segment variables aren't emitted in HSA. |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 182 | if (AMDGPU::isGroupSegment(GV, AMDGPUASI)) |
Tom Stellard | 00f2f91 | 2015-12-02 19:47:57 +0000 | [diff] [blame] | 183 | return; |
| 184 | |
Tom Stellard | fcfaea4 | 2016-05-05 17:03:33 +0000 | [diff] [blame] | 185 | AsmPrinter::EmitGlobalVariable(GV); |
Tom Stellard | e3b5aea | 2015-12-02 17:00:42 +0000 | [diff] [blame] | 186 | } |
| 187 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 188 | bool AMDGPUAsmPrinter::doFinalization(Module &M) { |
| 189 | CallGraphResourceInfo.clear(); |
| 190 | return AsmPrinter::doFinalization(M); |
| 191 | } |
| 192 | |
| 193 | // Print comments that apply to both callable functions and entry points. |
| 194 | void AMDGPUAsmPrinter::emitCommonFunctionComments( |
| 195 | uint32_t NumVGPR, |
| 196 | uint32_t NumSGPR, |
| 197 | uint32_t ScratchSize, |
| 198 | uint64_t CodeSize) { |
| 199 | OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false); |
| 200 | OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false); |
| 201 | OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false); |
| 202 | OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false); |
| 203 | } |
| 204 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 205 | bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) { |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 206 | CurrentProgramInfo = SIProgramInfo(); |
| 207 | |
Matt Arsenault | 6cb7b8a | 2017-04-19 17:42:39 +0000 | [diff] [blame] | 208 | const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 209 | |
| 210 | // The starting address of all shader programs must be 256 bytes aligned. |
Matt Arsenault | 6cb7b8a | 2017-04-19 17:42:39 +0000 | [diff] [blame] | 211 | // Regular functions just need the basic required instruction alignment. |
| 212 | MF.setAlignment(MFI->isEntryFunction() ? 8 : 2); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 213 | |
| 214 | SetupMachineFunction(MF); |
| 215 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 216 | const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>(); |
Konstantin Zhuravlyov | 67a6d54 | 2017-01-06 17:02:10 +0000 | [diff] [blame] | 217 | MCContext &Context = getObjFileLowering().getContext(); |
| 218 | if (!STM.isAmdHsaOS()) { |
| 219 | MCSectionELF *ConfigSection = |
| 220 | Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0); |
| 221 | OutStreamer->SwitchSection(ConfigSection); |
| 222 | } |
| 223 | |
Tom Stellard | f151a45 | 2015-06-26 21:14:58 +0000 | [diff] [blame] | 224 | if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) { |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 225 | if (MFI->isEntryFunction()) { |
| 226 | getSIProgramInfo(CurrentProgramInfo, MF); |
| 227 | } else { |
| 228 | auto I = CallGraphResourceInfo.insert( |
| 229 | std::make_pair(MF.getFunction(), SIFunctionResourceInfo())); |
| 230 | SIFunctionResourceInfo &Info = I.first->second; |
| 231 | assert(I.second && "should only be called once per function"); |
| 232 | Info = analyzeResourceUsage(MF); |
| 233 | } |
| 234 | |
Tom Stellard | f151a45 | 2015-06-26 21:14:58 +0000 | [diff] [blame] | 235 | if (!STM.isAmdHsaOS()) { |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 236 | EmitProgramInfoSI(MF, CurrentProgramInfo); |
Tom Stellard | f151a45 | 2015-06-26 21:14:58 +0000 | [diff] [blame] | 237 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 238 | } else { |
| 239 | EmitProgramInfoR600(MF); |
| 240 | } |
| 241 | |
| 242 | DisasmLines.clear(); |
| 243 | HexLines.clear(); |
| 244 | DisasmLineMaxLen = 0; |
| 245 | |
| 246 | EmitFunctionBody(); |
| 247 | |
| 248 | if (isVerbose()) { |
| 249 | MCSectionELF *CommentSection = |
| 250 | Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0); |
| 251 | OutStreamer->SwitchSection(CommentSection); |
| 252 | |
| 253 | if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) { |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 254 | if (!MFI->isEntryFunction()) { |
Matt Arsenault | 021a218 | 2017-04-19 19:38:10 +0000 | [diff] [blame] | 255 | OutStreamer->emitRawComment(" Function info:", false); |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 256 | SIFunctionResourceInfo &Info = CallGraphResourceInfo[MF.getFunction()]; |
| 257 | emitCommonFunctionComments( |
| 258 | Info.NumVGPR, |
| 259 | Info.getTotalNumSGPRs(MF.getSubtarget<SISubtarget>()), |
| 260 | Info.PrivateSegmentSize, |
| 261 | getFunctionCodeSize(MF)); |
| 262 | return false; |
Matt Arsenault | 021a218 | 2017-04-19 19:38:10 +0000 | [diff] [blame] | 263 | } |
| 264 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 265 | OutStreamer->emitRawComment(" Kernel info:", false); |
| 266 | emitCommonFunctionComments(CurrentProgramInfo.NumVGPR, |
| 267 | CurrentProgramInfo.NumSGPR, |
| 268 | CurrentProgramInfo.ScratchSize, |
| 269 | getFunctionCodeSize(MF)); |
| 270 | |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 271 | OutStreamer->emitRawComment(" codeLenInByte = " + |
| 272 | Twine(getFunctionCodeSize(MF)), false); |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 273 | OutStreamer->emitRawComment( |
| 274 | " NumSgprs: " + Twine(CurrentProgramInfo.NumSGPR), false); |
| 275 | OutStreamer->emitRawComment( |
| 276 | " NumVgprs: " + Twine(CurrentProgramInfo.NumVGPR), false); |
Matt Arsenault | 021a218 | 2017-04-19 19:38:10 +0000 | [diff] [blame] | 277 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 278 | OutStreamer->emitRawComment( |
| 279 | " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false); |
| 280 | OutStreamer->emitRawComment( |
| 281 | " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false); |
| 282 | OutStreamer->emitRawComment( |
| 283 | " ScratchSize: " + Twine(CurrentProgramInfo.ScratchSize), false); |
| 284 | OutStreamer->emitRawComment( |
| 285 | " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) + |
| 286 | " bytes/workgroup (compile time only)", false); |
Matt Arsenault | d41c0db | 2015-11-05 05:27:07 +0000 | [diff] [blame] | 287 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 288 | OutStreamer->emitRawComment( |
| 289 | " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false); |
| 290 | OutStreamer->emitRawComment( |
| 291 | " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false); |
Matt Arsenault | 021a218 | 2017-04-19 19:38:10 +0000 | [diff] [blame] | 292 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 293 | OutStreamer->emitRawComment( |
| 294 | " NumSGPRsForWavesPerEU: " + |
| 295 | Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false); |
| 296 | OutStreamer->emitRawComment( |
| 297 | " NumVGPRsForWavesPerEU: " + |
| 298 | Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 299 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 300 | OutStreamer->emitRawComment( |
| 301 | " ReservedVGPRFirst: " + Twine(CurrentProgramInfo.ReservedVGPRFirst), |
| 302 | false); |
| 303 | OutStreamer->emitRawComment( |
| 304 | " ReservedVGPRCount: " + Twine(CurrentProgramInfo.ReservedVGPRCount), |
| 305 | false); |
Konstantin Zhuravlyov | 1d99c4d | 2016-04-26 15:43:14 +0000 | [diff] [blame] | 306 | |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 307 | if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) { |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 308 | OutStreamer->emitRawComment( |
| 309 | " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" + |
| 310 | Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false); |
| 311 | OutStreamer->emitRawComment( |
| 312 | " DebuggerPrivateSegmentBufferSGPR: s" + |
| 313 | Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false); |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 314 | } |
| 315 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 316 | OutStreamer->emitRawComment( |
| 317 | " COMPUTE_PGM_RSRC2:USER_SGPR: " + |
| 318 | Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false); |
| 319 | OutStreamer->emitRawComment( |
| 320 | " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " + |
| 321 | Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false); |
| 322 | OutStreamer->emitRawComment( |
| 323 | " COMPUTE_PGM_RSRC2:TGID_X_EN: " + |
| 324 | Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false); |
| 325 | OutStreamer->emitRawComment( |
| 326 | " COMPUTE_PGM_RSRC2:TGID_Y_EN: " + |
| 327 | Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false); |
| 328 | OutStreamer->emitRawComment( |
| 329 | " COMPUTE_PGM_RSRC2:TGID_Z_EN: " + |
| 330 | Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false); |
| 331 | OutStreamer->emitRawComment( |
| 332 | " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " + |
| 333 | Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)), |
| 334 | false); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 335 | } else { |
| 336 | R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>(); |
| 337 | OutStreamer->emitRawComment( |
Matt Arsenault | f9245b7 | 2016-07-22 17:01:25 +0000 | [diff] [blame] | 338 | Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize))); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 339 | } |
| 340 | } |
| 341 | |
| 342 | if (STM.dumpCode()) { |
| 343 | |
| 344 | OutStreamer->SwitchSection( |
| 345 | Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0)); |
| 346 | |
| 347 | for (size_t i = 0; i < DisasmLines.size(); ++i) { |
| 348 | std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' '); |
| 349 | Comment += " ; " + HexLines[i] + "\n"; |
| 350 | |
| 351 | OutStreamer->EmitBytes(StringRef(DisasmLines[i])); |
| 352 | OutStreamer->EmitBytes(StringRef(Comment)); |
| 353 | } |
| 354 | } |
| 355 | |
| 356 | return false; |
| 357 | } |
| 358 | |
| 359 | void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) { |
| 360 | unsigned MaxGPR = 0; |
| 361 | bool killPixel = false; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 362 | const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>(); |
| 363 | const R600RegisterInfo *RI = STM.getRegisterInfo(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 364 | const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>(); |
| 365 | |
| 366 | for (const MachineBasicBlock &MBB : MF) { |
| 367 | for (const MachineInstr &MI : MBB) { |
| 368 | if (MI.getOpcode() == AMDGPU::KILLGT) |
| 369 | killPixel = true; |
| 370 | unsigned numOperands = MI.getNumOperands(); |
| 371 | for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) { |
| 372 | const MachineOperand &MO = MI.getOperand(op_idx); |
| 373 | if (!MO.isReg()) |
| 374 | continue; |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 375 | unsigned HWReg = RI->getHWRegIndex(MO.getReg()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 376 | |
| 377 | // Register with value > 127 aren't GPR |
| 378 | if (HWReg > 127) |
| 379 | continue; |
| 380 | MaxGPR = std::max(MaxGPR, HWReg); |
| 381 | } |
| 382 | } |
| 383 | } |
| 384 | |
| 385 | unsigned RsrcReg; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 386 | if (STM.getGeneration() >= R600Subtarget::EVERGREEN) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 387 | // Evergreen / Northern Islands |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 388 | switch (MF.getFunction()->getCallingConv()) { |
Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 389 | default: LLVM_FALLTHROUGH; |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 390 | case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break; |
| 391 | case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break; |
| 392 | case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break; |
| 393 | case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 394 | } |
| 395 | } else { |
| 396 | // R600 / R700 |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 397 | switch (MF.getFunction()->getCallingConv()) { |
Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 398 | default: LLVM_FALLTHROUGH; |
| 399 | case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH; |
| 400 | case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH; |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 401 | case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break; |
| 402 | case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 403 | } |
| 404 | } |
| 405 | |
| 406 | OutStreamer->EmitIntValue(RsrcReg, 4); |
| 407 | OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) | |
Matt Arsenault | f9245b7 | 2016-07-22 17:01:25 +0000 | [diff] [blame] | 408 | S_STACK_SIZE(MFI->CFStackSize), 4); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 409 | OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4); |
| 410 | OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4); |
| 411 | |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 412 | if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 413 | OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4); |
Matt Arsenault | 52ef401 | 2016-07-26 16:45:58 +0000 | [diff] [blame] | 414 | OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 415 | } |
| 416 | } |
| 417 | |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 418 | uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 419 | const SISubtarget &STM = MF.getSubtarget<SISubtarget>(); |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 420 | const SIInstrInfo *TII = STM.getInstrInfo(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 421 | |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 422 | uint64_t CodeSize = 0; |
| 423 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 424 | for (const MachineBasicBlock &MBB : MF) { |
| 425 | for (const MachineInstr &MI : MBB) { |
| 426 | // TODO: CodeSize should account for multiple functions. |
Matt Arsenault | c574686 | 2015-08-12 09:04:44 +0000 | [diff] [blame] | 427 | |
| 428 | // TODO: Should we count size of debug info? |
| 429 | if (MI.isDebugValue()) |
| 430 | continue; |
| 431 | |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 432 | CodeSize += TII->getInstSizeInBytes(MI); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 433 | } |
| 434 | } |
| 435 | |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 436 | return CodeSize; |
| 437 | } |
| 438 | |
| 439 | static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI, |
| 440 | const SIInstrInfo &TII, |
| 441 | unsigned Reg) { |
| 442 | for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) { |
| 443 | if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent())) |
| 444 | return true; |
| 445 | } |
| 446 | |
| 447 | return false; |
| 448 | } |
| 449 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 450 | static unsigned getNumExtraSGPRs(const SISubtarget &ST, |
| 451 | bool VCCUsed, |
| 452 | bool FlatScrUsed) { |
Nicolai Haehnle | 3c05d6d | 2016-01-07 17:10:20 +0000 | [diff] [blame] | 453 | unsigned ExtraSGPRs = 0; |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 454 | if (VCCUsed) |
Nicolai Haehnle | 3c05d6d | 2016-01-07 17:10:20 +0000 | [diff] [blame] | 455 | ExtraSGPRs = 2; |
| 456 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 457 | if (ST.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) { |
| 458 | if (FlatScrUsed) |
Nicolai Haehnle | 3c05d6d | 2016-01-07 17:10:20 +0000 | [diff] [blame] | 459 | ExtraSGPRs = 4; |
| 460 | } else { |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 461 | if (ST.isXNACKEnabled()) |
Nicolai Haehnle | 3c05d6d | 2016-01-07 17:10:20 +0000 | [diff] [blame] | 462 | ExtraSGPRs = 4; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 463 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 464 | if (FlatScrUsed) |
Nicolai Haehnle | 3c05d6d | 2016-01-07 17:10:20 +0000 | [diff] [blame] | 465 | ExtraSGPRs = 6; |
Tom Stellard | caaa3aa | 2015-12-17 17:05:09 +0000 | [diff] [blame] | 466 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 467 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 468 | return ExtraSGPRs; |
| 469 | } |
| 470 | |
| 471 | int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs( |
| 472 | const SISubtarget &ST) const { |
| 473 | return NumExplicitSGPR + getNumExtraSGPRs(ST, UsesVCC, UsesFlatScratch); |
| 474 | } |
| 475 | |
| 476 | AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage( |
| 477 | const MachineFunction &MF) const { |
| 478 | SIFunctionResourceInfo Info; |
| 479 | |
| 480 | const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); |
| 481 | const SISubtarget &ST = MF.getSubtarget<SISubtarget>(); |
| 482 | const MachineFrameInfo &FrameInfo = MF.getFrameInfo(); |
| 483 | const MachineRegisterInfo &MRI = MF.getRegInfo(); |
| 484 | const SIInstrInfo *TII = ST.getInstrInfo(); |
| 485 | const SIRegisterInfo &TRI = TII->getRegisterInfo(); |
| 486 | |
| 487 | Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) || |
| 488 | MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI); |
| 489 | |
| 490 | // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat |
| 491 | // instructions aren't used to access the scratch buffer. Inline assembly may |
| 492 | // need it though. |
| 493 | // |
| 494 | // If we only have implicit uses of flat_scr on flat instructions, it is not |
| 495 | // really needed. |
| 496 | if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() && |
| 497 | (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) && |
| 498 | !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) && |
| 499 | !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) { |
| 500 | Info.UsesFlatScratch = false; |
| 501 | } |
| 502 | |
| 503 | Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects(); |
| 504 | Info.PrivateSegmentSize = FrameInfo.getStackSize(); |
| 505 | |
| 506 | if (!FrameInfo.hasCalls()) { |
| 507 | Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) || |
| 508 | MRI.isPhysRegUsed(AMDGPU::VCC_HI); |
| 509 | |
| 510 | // If there are no calls, MachineRegisterInfo can tell us the used register |
| 511 | // count easily. |
| 512 | |
| 513 | MCPhysReg HighestVGPRReg = AMDGPU::NoRegister; |
| 514 | for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) { |
| 515 | if (MRI.isPhysRegUsed(Reg)) { |
| 516 | HighestVGPRReg = Reg; |
| 517 | break; |
| 518 | } |
| 519 | } |
| 520 | |
| 521 | MCPhysReg HighestSGPRReg = AMDGPU::NoRegister; |
| 522 | for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) { |
| 523 | if (MRI.isPhysRegUsed(Reg)) { |
| 524 | HighestSGPRReg = Reg; |
| 525 | break; |
| 526 | } |
| 527 | } |
| 528 | |
| 529 | // We found the maximum register index. They start at 0, so add one to get the |
| 530 | // number of registers. |
| 531 | Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 : |
| 532 | TRI.getHWRegIndex(HighestVGPRReg) + 1; |
| 533 | Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 : |
| 534 | TRI.getHWRegIndex(HighestSGPRReg) + 1; |
| 535 | |
| 536 | return Info; |
| 537 | } |
| 538 | |
| 539 | llvm_unreachable("calls not implemented"); |
| 540 | } |
| 541 | |
| 542 | void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo, |
| 543 | const MachineFunction &MF) { |
| 544 | SIFunctionResourceInfo Info = analyzeResourceUsage(MF); |
| 545 | |
| 546 | ProgInfo.NumVGPR = Info.NumVGPR; |
| 547 | ProgInfo.NumSGPR = Info.NumExplicitSGPR; |
| 548 | ProgInfo.ScratchSize = Info.PrivateSegmentSize; |
| 549 | ProgInfo.VCCUsed = Info.UsesVCC; |
| 550 | ProgInfo.FlatUsed = Info.UsesFlatScratch; |
| 551 | ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion; |
| 552 | |
| 553 | const SISubtarget &STM = MF.getSubtarget<SISubtarget>(); |
| 554 | const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); |
| 555 | const SIInstrInfo *TII = STM.getInstrInfo(); |
| 556 | const SIRegisterInfo *RI = &TII->getRegisterInfo(); |
| 557 | |
| 558 | unsigned ExtraSGPRs = getNumExtraSGPRs(STM, |
| 559 | ProgInfo.VCCUsed, |
| 560 | ProgInfo.FlatUsed); |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 561 | unsigned ExtraVGPRs = STM.getReservedNumVGPRs(MF); |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 562 | |
Marek Olsak | 91f22fb | 2016-12-09 19:49:40 +0000 | [diff] [blame] | 563 | // Check the addressable register limit before we add ExtraSGPRs. |
| 564 | if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS && |
| 565 | !STM.hasSGPRInitBug()) { |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 566 | unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs(); |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 567 | if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) { |
Marek Olsak | 91f22fb | 2016-12-09 19:49:40 +0000 | [diff] [blame] | 568 | // This can happen due to a compiler bug or when using inline asm. |
| 569 | LLVMContext &Ctx = MF.getFunction()->getContext(); |
| 570 | DiagnosticInfoResourceLimit Diag(*MF.getFunction(), |
| 571 | "addressable scalar registers", |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 572 | ProgInfo.NumSGPR, DS_Error, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 573 | DK_ResourceLimit, |
| 574 | MaxAddressableNumSGPRs); |
Marek Olsak | 91f22fb | 2016-12-09 19:49:40 +0000 | [diff] [blame] | 575 | Ctx.diagnose(Diag); |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 576 | ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1; |
Marek Olsak | 91f22fb | 2016-12-09 19:49:40 +0000 | [diff] [blame] | 577 | } |
| 578 | } |
| 579 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 580 | // Account for extra SGPRs and VGPRs reserved for debugger use. |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 581 | ProgInfo.NumSGPR += ExtraSGPRs; |
| 582 | ProgInfo.NumVGPR += ExtraVGPRs; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 583 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 584 | // Adjust number of registers used to meet default/requested minimum/maximum |
| 585 | // number of waves per execution unit request. |
| 586 | ProgInfo.NumSGPRsForWavesPerEU = std::max( |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 587 | std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU())); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 588 | ProgInfo.NumVGPRsForWavesPerEU = std::max( |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 589 | std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU())); |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 590 | |
Marek Olsak | 91f22fb | 2016-12-09 19:49:40 +0000 | [diff] [blame] | 591 | if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS || |
| 592 | STM.hasSGPRInitBug()) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 593 | unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs(); |
| 594 | if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) { |
| 595 | // This can happen due to a compiler bug or when using inline asm to use |
| 596 | // the registers which are usually reserved for vcc etc. |
Marek Olsak | 91f22fb | 2016-12-09 19:49:40 +0000 | [diff] [blame] | 597 | LLVMContext &Ctx = MF.getFunction()->getContext(); |
| 598 | DiagnosticInfoResourceLimit Diag(*MF.getFunction(), |
| 599 | "scalar registers", |
| 600 | ProgInfo.NumSGPR, DS_Error, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 601 | DK_ResourceLimit, |
| 602 | MaxAddressableNumSGPRs); |
Marek Olsak | 91f22fb | 2016-12-09 19:49:40 +0000 | [diff] [blame] | 603 | Ctx.diagnose(Diag); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 604 | ProgInfo.NumSGPR = MaxAddressableNumSGPRs; |
| 605 | ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs; |
Marek Olsak | 91f22fb | 2016-12-09 19:49:40 +0000 | [diff] [blame] | 606 | } |
Matt Arsenault | 4eae301 | 2016-10-28 20:31:47 +0000 | [diff] [blame] | 607 | } |
| 608 | |
| 609 | if (STM.hasSGPRInitBug()) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 610 | ProgInfo.NumSGPR = |
| 611 | AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG; |
| 612 | ProgInfo.NumSGPRsForWavesPerEU = |
| 613 | AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 614 | } |
| 615 | |
Matt Arsenault | 161e2b4 | 2017-04-18 20:59:40 +0000 | [diff] [blame] | 616 | if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) { |
Matt Arsenault | 41003af | 2015-11-30 21:16:07 +0000 | [diff] [blame] | 617 | LLVMContext &Ctx = MF.getFunction()->getContext(); |
Matt Arsenault | ff98241 | 2016-06-20 18:13:04 +0000 | [diff] [blame] | 618 | DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "user SGPRs", |
Matt Arsenault | 161e2b4 | 2017-04-18 20:59:40 +0000 | [diff] [blame] | 619 | MFI->getNumUserSGPRs(), DS_Error); |
Matt Arsenault | ff98241 | 2016-06-20 18:13:04 +0000 | [diff] [blame] | 620 | Ctx.diagnose(Diag); |
Matt Arsenault | 41003af | 2015-11-30 21:16:07 +0000 | [diff] [blame] | 621 | } |
| 622 | |
Matt Arsenault | 52ef401 | 2016-07-26 16:45:58 +0000 | [diff] [blame] | 623 | if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) { |
Matt Arsenault | 1c4d0ef | 2016-04-28 19:37:35 +0000 | [diff] [blame] | 624 | LLVMContext &Ctx = MF.getFunction()->getContext(); |
Matt Arsenault | ff98241 | 2016-06-20 18:13:04 +0000 | [diff] [blame] | 625 | DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "local memory", |
Matt Arsenault | 52ef401 | 2016-07-26 16:45:58 +0000 | [diff] [blame] | 626 | MFI->getLDSSize(), DS_Error); |
Matt Arsenault | ff98241 | 2016-06-20 18:13:04 +0000 | [diff] [blame] | 627 | Ctx.diagnose(Diag); |
Matt Arsenault | 1c4d0ef | 2016-04-28 19:37:35 +0000 | [diff] [blame] | 628 | } |
| 629 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 630 | // SGPRBlocks is actual number of SGPR blocks minus 1. |
| 631 | ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU, |
Konstantin Zhuravlyov | e22fbcb | 2017-02-08 13:18:40 +0000 | [diff] [blame] | 632 | STM.getSGPREncodingGranule()); |
| 633 | ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / STM.getSGPREncodingGranule() - 1; |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 634 | |
| 635 | // VGPRBlocks is actual number of VGPR blocks minus 1. |
| 636 | ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU, |
Konstantin Zhuravlyov | e22fbcb | 2017-02-08 13:18:40 +0000 | [diff] [blame] | 637 | STM.getVGPREncodingGranule()); |
| 638 | ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / STM.getVGPREncodingGranule() - 1; |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 639 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 640 | // Record first reserved VGPR and number of reserved VGPRs. |
Matt Arsenault | a3566f2 | 2017-04-17 19:48:30 +0000 | [diff] [blame] | 641 | ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? ProgInfo.NumVGPR : 0; |
Konstantin Zhuravlyov | e03b1d7 | 2017-02-08 13:02:33 +0000 | [diff] [blame] | 642 | ProgInfo.ReservedVGPRCount = STM.getReservedNumVGPRs(MF); |
| 643 | |
| 644 | // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and |
| 645 | // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue" |
| 646 | // attribute was requested. |
| 647 | if (STM.debuggerEmitPrologue()) { |
| 648 | ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR = |
| 649 | RI->getHWRegIndex(MFI->getScratchWaveOffsetReg()); |
| 650 | ProgInfo.DebuggerPrivateSegmentBufferSGPR = |
| 651 | RI->getHWRegIndex(MFI->getScratchRSrcReg()); |
| 652 | } |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 653 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 654 | // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode |
| 655 | // register. |
| 656 | ProgInfo.FloatMode = getFPMode(MF); |
| 657 | |
Wei Ding | 3cb2a1e | 2016-10-19 22:34:49 +0000 | [diff] [blame] | 658 | ProgInfo.IEEEMode = STM.enableIEEEBit(MF); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 659 | |
Matt Arsenault | 7293f98 | 2016-01-28 20:53:35 +0000 | [diff] [blame] | 660 | // Make clamp modifier on NaN input returns 0. |
Matt Arsenault | 2fdf2a1 | 2017-02-21 23:35:48 +0000 | [diff] [blame] | 661 | ProgInfo.DX10Clamp = STM.enableDX10Clamp(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 662 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 663 | unsigned LDSAlignShift; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 664 | if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 665 | // LDS is allocated in 64 dword blocks. |
| 666 | LDSAlignShift = 8; |
| 667 | } else { |
| 668 | // LDS is allocated in 128 dword blocks. |
| 669 | LDSAlignShift = 9; |
| 670 | } |
| 671 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 672 | unsigned LDSSpillSize = |
Matt Arsenault | 161e2b4 | 2017-04-18 20:59:40 +0000 | [diff] [blame] | 673 | MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 674 | |
Matt Arsenault | 52ef401 | 2016-07-26 16:45:58 +0000 | [diff] [blame] | 675 | ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 676 | ProgInfo.LDSBlocks = |
Aaron Ballman | ef0fe1e | 2016-03-30 21:30:00 +0000 | [diff] [blame] | 677 | alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 678 | |
| 679 | // Scratch is allocated in 256 dword blocks. |
| 680 | unsigned ScratchAlignShift = 10; |
| 681 | // We need to program the hardware with the amount of scratch memory that |
| 682 | // is used by the entire wave. ProgInfo.ScratchSize is the amount of |
| 683 | // scratch memory used per thread. |
| 684 | ProgInfo.ScratchBlocks = |
Rui Ueyama | da00f2f | 2016-01-14 21:06:47 +0000 | [diff] [blame] | 685 | alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(), |
Aaron Ballman | ef0fe1e | 2016-03-30 21:30:00 +0000 | [diff] [blame] | 686 | 1ULL << ScratchAlignShift) >> |
Rui Ueyama | da00f2f | 2016-01-14 21:06:47 +0000 | [diff] [blame] | 687 | ScratchAlignShift; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 688 | |
| 689 | ProgInfo.ComputePGMRSrc1 = |
| 690 | S_00B848_VGPRS(ProgInfo.VGPRBlocks) | |
| 691 | S_00B848_SGPRS(ProgInfo.SGPRBlocks) | |
| 692 | S_00B848_PRIORITY(ProgInfo.Priority) | |
| 693 | S_00B848_FLOAT_MODE(ProgInfo.FloatMode) | |
| 694 | S_00B848_PRIV(ProgInfo.Priv) | |
| 695 | S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) | |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 696 | S_00B848_DEBUG_MODE(ProgInfo.DebugMode) | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 697 | S_00B848_IEEE_MODE(ProgInfo.IEEEMode); |
| 698 | |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 699 | // 0 = X, 1 = XY, 2 = XYZ |
| 700 | unsigned TIDIGCompCnt = 0; |
| 701 | if (MFI->hasWorkItemIDZ()) |
| 702 | TIDIGCompCnt = 2; |
| 703 | else if (MFI->hasWorkItemIDY()) |
| 704 | TIDIGCompCnt = 1; |
| 705 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 706 | ProgInfo.ComputePGMRSrc2 = |
| 707 | S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) | |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 708 | S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) | |
Wei Ding | 205bfdb | 2017-02-10 02:15:29 +0000 | [diff] [blame] | 709 | S_00B84C_TRAP_HANDLER(STM.isTrapHandlerEnabled()) | |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 710 | S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) | |
| 711 | S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) | |
| 712 | S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) | |
| 713 | S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) | |
| 714 | S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) | |
| 715 | S_00B84C_EXCP_EN_MSB(0) | |
| 716 | S_00B84C_LDS_SIZE(ProgInfo.LDSBlocks) | |
| 717 | S_00B84C_EXCP_EN(0); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 718 | } |
| 719 | |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 720 | static unsigned getRsrcReg(CallingConv::ID CallConv) { |
| 721 | switch (CallConv) { |
Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 722 | default: LLVM_FALLTHROUGH; |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 723 | case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1; |
Marek Olsak | a302a736 | 2017-05-02 15:41:10 +0000 | [diff] [blame] | 724 | case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS; |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 725 | case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS; |
| 726 | case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS; |
| 727 | case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 728 | } |
| 729 | } |
| 730 | |
| 731 | void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF, |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 732 | const SIProgramInfo &CurrentProgramInfo) { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 733 | const SISubtarget &STM = MF.getSubtarget<SISubtarget>(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 734 | const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 735 | unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 736 | |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 737 | if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 738 | OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4); |
| 739 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 740 | OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 741 | |
| 742 | OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4); |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 743 | OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 744 | |
| 745 | OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4); |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 746 | OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 747 | |
| 748 | // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 = |
| 749 | // 0" comment but I don't see a corresponding field in the register spec. |
| 750 | } else { |
| 751 | OutStreamer->EmitIntValue(RsrcReg, 4); |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 752 | OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) | |
| 753 | S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4); |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 754 | if (STM.isVGPRSpillingEnabled(*MF.getFunction())) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 755 | OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4); |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 756 | OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 757 | } |
| 758 | } |
| 759 | |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 760 | if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 761 | OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4); |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 762 | OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks), 4); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 763 | OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4); |
Matt Arsenault | e622dc3 | 2017-04-11 22:29:24 +0000 | [diff] [blame] | 764 | OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4); |
Marek Olsak | fccabaf | 2016-01-13 11:45:36 +0000 | [diff] [blame] | 765 | OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4); |
| 766 | OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 767 | } |
Marek Olsak | 0532c19 | 2016-07-13 17:35:15 +0000 | [diff] [blame] | 768 | |
| 769 | OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4); |
| 770 | OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4); |
| 771 | OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4); |
| 772 | OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 773 | } |
| 774 | |
Matt Arsenault | 24ee078 | 2016-02-12 02:40:47 +0000 | [diff] [blame] | 775 | // This is supposed to be log2(Size) |
| 776 | static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) { |
| 777 | switch (Size) { |
| 778 | case 4: |
| 779 | return AMD_ELEMENT_4_BYTES; |
| 780 | case 8: |
| 781 | return AMD_ELEMENT_8_BYTES; |
| 782 | case 16: |
| 783 | return AMD_ELEMENT_16_BYTES; |
| 784 | default: |
| 785 | llvm_unreachable("invalid private_element_size"); |
| 786 | } |
| 787 | } |
| 788 | |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 789 | void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out, |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 790 | const SIProgramInfo &CurrentProgramInfo, |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 791 | const MachineFunction &MF) const { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 792 | const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 793 | const SISubtarget &STM = MF.getSubtarget<SISubtarget>(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 794 | |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 795 | AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 796 | |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 797 | Out.compute_pgm_resource_registers = |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 798 | CurrentProgramInfo.ComputePGMRSrc1 | |
| 799 | (CurrentProgramInfo.ComputePGMRSrc2 << 32); |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 800 | Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64; |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 801 | |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 802 | if (CurrentProgramInfo.DynamicCallStack) |
| 803 | Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK; |
| 804 | |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 805 | AMD_HSA_BITS_SET(Out.code_properties, |
Matt Arsenault | 24ee078 | 2016-02-12 02:40:47 +0000 | [diff] [blame] | 806 | AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE, |
| 807 | getElementByteSizeValue(STM.getMaxPrivateElementSize())); |
| 808 | |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 809 | if (MFI->hasPrivateSegmentBuffer()) { |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 810 | Out.code_properties |= |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 811 | AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER; |
| 812 | } |
| 813 | |
| 814 | if (MFI->hasDispatchPtr()) |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 815 | Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR; |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 816 | |
| 817 | if (MFI->hasQueuePtr()) |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 818 | Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR; |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 819 | |
| 820 | if (MFI->hasKernargSegmentPtr()) |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 821 | Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR; |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 822 | |
| 823 | if (MFI->hasDispatchID()) |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 824 | Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID; |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 825 | |
| 826 | if (MFI->hasFlatScratchInit()) |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 827 | Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT; |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 828 | |
| 829 | if (MFI->hasGridWorkgroupCountX()) { |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 830 | Out.code_properties |= |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 831 | AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X; |
| 832 | } |
| 833 | |
| 834 | if (MFI->hasGridWorkgroupCountY()) { |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 835 | Out.code_properties |= |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 836 | AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y; |
| 837 | } |
| 838 | |
| 839 | if (MFI->hasGridWorkgroupCountZ()) { |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 840 | Out.code_properties |= |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 841 | AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z; |
| 842 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 843 | |
Tom Stellard | 48f29f2 | 2015-11-26 00:43:29 +0000 | [diff] [blame] | 844 | if (MFI->hasDispatchPtr()) |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 845 | Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR; |
Tom Stellard | 48f29f2 | 2015-11-26 00:43:29 +0000 | [diff] [blame] | 846 | |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 847 | if (STM.debuggerSupported()) |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 848 | Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED; |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 849 | |
Nicolai Haehnle | 5b50497 | 2016-01-04 23:35:53 +0000 | [diff] [blame] | 850 | if (STM.isXNACKEnabled()) |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 851 | Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED; |
Nicolai Haehnle | 5b50497 | 2016-01-04 23:35:53 +0000 | [diff] [blame] | 852 | |
Matt Arsenault | 52ef401 | 2016-07-26 16:45:58 +0000 | [diff] [blame] | 853 | // FIXME: Should use getKernArgSize |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 854 | Out.kernarg_segment_byte_size = |
Tom Stellard | 2f3f985 | 2017-01-25 01:25:13 +0000 | [diff] [blame] | 855 | STM.getKernArgSegmentSize(MF, MFI->getABIArgOffset()); |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 856 | Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR; |
| 857 | Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR; |
| 858 | Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize; |
| 859 | Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize; |
| 860 | Out.reserved_vgpr_first = CurrentProgramInfo.ReservedVGPRFirst; |
| 861 | Out.reserved_vgpr_count = CurrentProgramInfo.ReservedVGPRCount; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 862 | |
Tom Stellard | 175959e | 2016-12-06 21:53:10 +0000 | [diff] [blame] | 863 | // These alignment values are specified in powers of two, so alignment = |
| 864 | // 2^n. The minimum alignment is 2^4 = 16. |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 865 | Out.kernarg_segment_alignment = std::max((size_t)4, |
Tom Stellard | 175959e | 2016-12-06 21:53:10 +0000 | [diff] [blame] | 866 | countTrailingZeros(MFI->getMaxKernArgAlign())); |
| 867 | |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 868 | if (STM.debuggerEmitPrologue()) { |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 869 | Out.debug_wavefront_private_segment_offset_sgpr = |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 870 | CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR; |
Konstantin Zhuravlyov | ca0e7f6 | 2017-03-22 22:54:39 +0000 | [diff] [blame] | 871 | Out.debug_private_segment_buffer_sgpr = |
Matt Arsenault | b03dd8d | 2017-05-02 17:14:00 +0000 | [diff] [blame^] | 872 | CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR; |
Konstantin Zhuravlyov | f2f3d14 | 2016-06-25 03:11:28 +0000 | [diff] [blame] | 873 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 874 | } |
| 875 | |
| 876 | bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo, |
| 877 | unsigned AsmVariant, |
| 878 | const char *ExtraCode, raw_ostream &O) { |
| 879 | if (ExtraCode && ExtraCode[0]) { |
| 880 | if (ExtraCode[1] != 0) |
| 881 | return true; // Unknown modifier. |
| 882 | |
| 883 | switch (ExtraCode[0]) { |
| 884 | default: |
| 885 | // See if this is a generic print operand |
| 886 | return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O); |
| 887 | case 'r': |
| 888 | break; |
| 889 | } |
| 890 | } |
| 891 | |
| 892 | AMDGPUInstPrinter::printRegOperand(MI->getOperand(OpNo).getReg(), O, |
| 893 | *TM.getSubtargetImpl(*MF->getFunction())->getRegisterInfo()); |
| 894 | return false; |
| 895 | } |