blob: 2ce23dbf08e68d5819b7382e0004520780858b77 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000020#include "AMDGPUTargetMachine.h"
Tom Stellard347ac792015-06-26 21:15:07 +000021#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000022#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard347ac792015-06-26 21:15:07 +000023#include "Utils/AMDGPUBaseInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000024#include "AMDGPU.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000025#include "AMDGPUSubtarget.h"
26#include "R600Defines.h"
27#include "R600MachineFunctionInfo.h"
28#include "R600RegisterInfo.h"
29#include "SIDefines.h"
30#include "SIMachineFunctionInfo.h"
Matt Arsenaulta9720c62016-06-20 17:51:32 +000031#include "SIInstrInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "SIRegisterInfo.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultff982412016-06-20 18:13:04 +000034#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/MC/MCContext.h"
36#include "llvm/MC/MCSectionELF.h"
37#include "llvm/MC/MCStreamer.h"
38#include "llvm/Support/ELF.h"
39#include "llvm/Support/MathExtras.h"
40#include "llvm/Support/TargetRegistry.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42
43using namespace llvm;
44
45// TODO: This should get the default rounding mode from the kernel. We just set
46// the default here, but this could change if the OpenCL rounding mode pragmas
47// are used.
48//
49// The denormal mode here should match what is reported by the OpenCL runtime
50// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
51// can also be override to flush with the -cl-denorms-are-zero compiler flag.
52//
53// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
54// precision, and leaves single precision to flush all and does not report
55// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
56// CL_FP_DENORM for both.
57//
58// FIXME: It seems some instructions do not support single precision denormals
59// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
60// and sin_f32, cos_f32 on most parts).
61
62// We want to use these instructions, and using fp32 denormals also causes
63// instructions to run at the double precision rate for the device so it's
64// probably best to just report no single precision denormals.
65static uint32_t getFPMode(const MachineFunction &F) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000066 const SISubtarget& ST = F.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +000067 // TODO: Is there any real use for the flush in only / flush out only modes?
68
69 uint32_t FP32Denormals =
70 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
71
72 uint32_t FP64Denormals =
73 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
74
75 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
76 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
77 FP_DENORM_MODE_SP(FP32Denormals) |
78 FP_DENORM_MODE_DP(FP64Denormals);
79}
80
81static AsmPrinter *
82createAMDGPUAsmPrinterPass(TargetMachine &tm,
83 std::unique_ptr<MCStreamer> &&Streamer) {
84 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
85}
86
87extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +000088 TargetRegistry::RegisterAsmPrinter(getTheAMDGPUTarget(),
89 createAMDGPUAsmPrinterPass);
90 TargetRegistry::RegisterAsmPrinter(getTheGCNTarget(),
91 createAMDGPUAsmPrinterPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +000092}
93
94AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
95 std::unique_ptr<MCStreamer> Streamer)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000096 : AsmPrinter(TM, std::move(Streamer)) {
97 AMDGPUASI = static_cast<AMDGPUTargetMachine*>(&TM)->getAMDGPUAS();
98 }
Tom Stellard45bb48e2015-06-13 03:28:10 +000099
Mehdi Amini117296c2016-10-01 02:56:57 +0000100StringRef AMDGPUAsmPrinter::getPassName() const {
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000101 return "AMDGPU Assembly Printer";
102}
103
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000104const MCSubtargetInfo* AMDGPUAsmPrinter::getSTI() const {
105 return TM.getMCSubtargetInfo();
106}
107
108AMDGPUTargetStreamer& AMDGPUAsmPrinter::getTargetStreamer() const {
109 return static_cast<AMDGPUTargetStreamer&>(*OutStreamer->getTargetStreamer());
110}
111
Tom Stellardf4218372016-01-12 17:18:17 +0000112void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
113 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
114 return;
115
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000116 AMDGPU::IsaInfo::IsaVersion ISA =
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000117 AMDGPU::IsaInfo::getIsaVersion(getSTI()->getFeatureBits());
Yaxun Liud6fbe652016-11-10 21:18:49 +0000118
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000119 getTargetStreamer().EmitDirectiveHSACodeObjectVersion(2, 1);
120 getTargetStreamer().EmitDirectiveHSACodeObjectISA(
121 ISA.Major, ISA.Minor, ISA.Stepping, "AMD", "AMDGPU");
Konstantin Zhuravlyov4cbb6892017-03-22 23:27:09 +0000122 getTargetStreamer().EmitStartOfCodeObjectMetadata(M);
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000123}
124
125void AMDGPUAsmPrinter::EmitEndOfAsmFile(Module &M) {
126 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
127 return;
128
Konstantin Zhuravlyov4cbb6892017-03-22 23:27:09 +0000129 getTargetStreamer().EmitEndOfCodeObjectMetadata();
Tom Stellardf4218372016-01-12 17:18:17 +0000130}
131
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000132bool AMDGPUAsmPrinter::isBlockOnlyReachableByFallthrough(
133 const MachineBasicBlock *MBB) const {
134 if (!AsmPrinter::isBlockOnlyReachableByFallthrough(MBB))
135 return false;
136
137 if (MBB->empty())
138 return true;
139
140 // If this is a block implementing a long branch, an expression relative to
141 // the start of the block is needed. to the start of the block.
142 // XXX - Is there a smarter way to check this?
143 return (MBB->back().getOpcode() != AMDGPU::S_SETPC_B64);
144}
145
Tom Stellardf151a452015-06-26 21:14:58 +0000146void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
Matt Arsenault021a2182017-04-19 19:38:10 +0000147 const AMDGPUMachineFunction *MFI = MF->getInfo<AMDGPUMachineFunction>();
148 if (!MFI->isEntryFunction())
149 return;
150
Tom Stellardf151a452015-06-26 21:14:58 +0000151 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000152 amd_kernel_code_t KernelCode;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000153 if (STM.isAmdCodeObjectV2(*MF)) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000154 getAmdKernelCode(KernelCode, CurrentProgramInfo, *MF);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000155
156 OutStreamer->SwitchSection(getObjFileLowering().getTextSection());
157 getTargetStreamer().EmitAMDKernelCodeT(KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000158 }
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000159
160 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
161 return;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000162 getTargetStreamer().EmitKernelCodeObjectMetadata(*MF->getFunction(),
163 KernelCode);
Tom Stellardf151a452015-06-26 21:14:58 +0000164}
165
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000166void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
167 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
168 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
Matt Arsenault1074cb52017-03-30 23:58:04 +0000169 if (MFI->isEntryFunction() && STM.isAmdCodeObjectV2(*MF)) {
Tom Stellard1b9748c2016-09-26 17:29:25 +0000170 SmallString<128> SymbolName;
171 getNameWithPrefix(SymbolName, MF->getFunction()),
Konstantin Zhuravlyov7498cd62017-03-22 22:32:22 +0000172 getTargetStreamer().EmitAMDGPUSymbolType(
173 SymbolName, ELF::STT_AMDGPU_HSA_KERNEL);
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000174 }
175
176 AsmPrinter::EmitFunctionEntryLabel();
177}
178
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000179void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
180
Tom Stellard00f2f912015-12-02 19:47:57 +0000181 // Group segment variables aren't emitted in HSA.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000182 if (AMDGPU::isGroupSegment(GV, AMDGPUASI))
Tom Stellard00f2f912015-12-02 19:47:57 +0000183 return;
184
Tom Stellardfcfaea42016-05-05 17:03:33 +0000185 AsmPrinter::EmitGlobalVariable(GV);
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000186}
187
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000188bool AMDGPUAsmPrinter::doFinalization(Module &M) {
189 CallGraphResourceInfo.clear();
190 return AsmPrinter::doFinalization(M);
191}
192
193// Print comments that apply to both callable functions and entry points.
194void AMDGPUAsmPrinter::emitCommonFunctionComments(
195 uint32_t NumVGPR,
196 uint32_t NumSGPR,
197 uint32_t ScratchSize,
198 uint64_t CodeSize) {
199 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(CodeSize), false);
200 OutStreamer->emitRawComment(" NumSgprs: " + Twine(NumSGPR), false);
201 OutStreamer->emitRawComment(" NumVgprs: " + Twine(NumVGPR), false);
202 OutStreamer->emitRawComment(" ScratchSize: " + Twine(ScratchSize), false);
203}
204
Tom Stellard45bb48e2015-06-13 03:28:10 +0000205bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000206 CurrentProgramInfo = SIProgramInfo();
207
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000208 const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000209
210 // The starting address of all shader programs must be 256 bytes aligned.
Matt Arsenault6cb7b8a2017-04-19 17:42:39 +0000211 // Regular functions just need the basic required instruction alignment.
212 MF.setAlignment(MFI->isEntryFunction() ? 8 : 2);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000213
214 SetupMachineFunction(MF);
215
Tom Stellard45bb48e2015-06-13 03:28:10 +0000216 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
Konstantin Zhuravlyov67a6d542017-01-06 17:02:10 +0000217 MCContext &Context = getObjFileLowering().getContext();
218 if (!STM.isAmdHsaOS()) {
219 MCSectionELF *ConfigSection =
220 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
221 OutStreamer->SwitchSection(ConfigSection);
222 }
223
Tom Stellardf151a452015-06-26 21:14:58 +0000224 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000225 if (MFI->isEntryFunction()) {
226 getSIProgramInfo(CurrentProgramInfo, MF);
227 } else {
228 auto I = CallGraphResourceInfo.insert(
229 std::make_pair(MF.getFunction(), SIFunctionResourceInfo()));
230 SIFunctionResourceInfo &Info = I.first->second;
231 assert(I.second && "should only be called once per function");
232 Info = analyzeResourceUsage(MF);
233 }
234
Tom Stellardf151a452015-06-26 21:14:58 +0000235 if (!STM.isAmdHsaOS()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000236 EmitProgramInfoSI(MF, CurrentProgramInfo);
Tom Stellardf151a452015-06-26 21:14:58 +0000237 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000238 } else {
239 EmitProgramInfoR600(MF);
240 }
241
242 DisasmLines.clear();
243 HexLines.clear();
244 DisasmLineMaxLen = 0;
245
246 EmitFunctionBody();
247
248 if (isVerbose()) {
249 MCSectionELF *CommentSection =
250 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
251 OutStreamer->SwitchSection(CommentSection);
252
253 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000254 if (!MFI->isEntryFunction()) {
Matt Arsenault021a2182017-04-19 19:38:10 +0000255 OutStreamer->emitRawComment(" Function info:", false);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000256 SIFunctionResourceInfo &Info = CallGraphResourceInfo[MF.getFunction()];
257 emitCommonFunctionComments(
258 Info.NumVGPR,
259 Info.getTotalNumSGPRs(MF.getSubtarget<SISubtarget>()),
260 Info.PrivateSegmentSize,
261 getFunctionCodeSize(MF));
262 return false;
Matt Arsenault021a2182017-04-19 19:38:10 +0000263 }
264
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000265 OutStreamer->emitRawComment(" Kernel info:", false);
266 emitCommonFunctionComments(CurrentProgramInfo.NumVGPR,
267 CurrentProgramInfo.NumSGPR,
268 CurrentProgramInfo.ScratchSize,
269 getFunctionCodeSize(MF));
270
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000271 OutStreamer->emitRawComment(" codeLenInByte = " +
272 Twine(getFunctionCodeSize(MF)), false);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000273 OutStreamer->emitRawComment(
274 " NumSgprs: " + Twine(CurrentProgramInfo.NumSGPR), false);
275 OutStreamer->emitRawComment(
276 " NumVgprs: " + Twine(CurrentProgramInfo.NumVGPR), false);
Matt Arsenault021a2182017-04-19 19:38:10 +0000277
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000278 OutStreamer->emitRawComment(
279 " FloatMode: " + Twine(CurrentProgramInfo.FloatMode), false);
280 OutStreamer->emitRawComment(
281 " IeeeMode: " + Twine(CurrentProgramInfo.IEEEMode), false);
282 OutStreamer->emitRawComment(
283 " ScratchSize: " + Twine(CurrentProgramInfo.ScratchSize), false);
284 OutStreamer->emitRawComment(
285 " LDSByteSize: " + Twine(CurrentProgramInfo.LDSSize) +
286 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000287
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000288 OutStreamer->emitRawComment(
289 " SGPRBlocks: " + Twine(CurrentProgramInfo.SGPRBlocks), false);
290 OutStreamer->emitRawComment(
291 " VGPRBlocks: " + Twine(CurrentProgramInfo.VGPRBlocks), false);
Matt Arsenault021a2182017-04-19 19:38:10 +0000292
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000293 OutStreamer->emitRawComment(
294 " NumSGPRsForWavesPerEU: " +
295 Twine(CurrentProgramInfo.NumSGPRsForWavesPerEU), false);
296 OutStreamer->emitRawComment(
297 " NumVGPRsForWavesPerEU: " +
298 Twine(CurrentProgramInfo.NumVGPRsForWavesPerEU), false);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000299
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000300 OutStreamer->emitRawComment(
301 " ReservedVGPRFirst: " + Twine(CurrentProgramInfo.ReservedVGPRFirst),
302 false);
303 OutStreamer->emitRawComment(
304 " ReservedVGPRCount: " + Twine(CurrentProgramInfo.ReservedVGPRCount),
305 false);
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000306
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000307 if (MF.getSubtarget<SISubtarget>().debuggerEmitPrologue()) {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000308 OutStreamer->emitRawComment(
309 " DebuggerWavefrontPrivateSegmentOffsetSGPR: s" +
310 Twine(CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR), false);
311 OutStreamer->emitRawComment(
312 " DebuggerPrivateSegmentBufferSGPR: s" +
313 Twine(CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR), false);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000314 }
315
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000316 OutStreamer->emitRawComment(
317 " COMPUTE_PGM_RSRC2:USER_SGPR: " +
318 Twine(G_00B84C_USER_SGPR(CurrentProgramInfo.ComputePGMRSrc2)), false);
319 OutStreamer->emitRawComment(
320 " COMPUTE_PGM_RSRC2:TRAP_HANDLER: " +
321 Twine(G_00B84C_TRAP_HANDLER(CurrentProgramInfo.ComputePGMRSrc2)), false);
322 OutStreamer->emitRawComment(
323 " COMPUTE_PGM_RSRC2:TGID_X_EN: " +
324 Twine(G_00B84C_TGID_X_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
325 OutStreamer->emitRawComment(
326 " COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
327 Twine(G_00B84C_TGID_Y_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
328 OutStreamer->emitRawComment(
329 " COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
330 Twine(G_00B84C_TGID_Z_EN(CurrentProgramInfo.ComputePGMRSrc2)), false);
331 OutStreamer->emitRawComment(
332 " COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
333 Twine(G_00B84C_TIDIG_COMP_CNT(CurrentProgramInfo.ComputePGMRSrc2)),
334 false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000335 } else {
336 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
337 OutStreamer->emitRawComment(
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000338 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->CFStackSize)));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000339 }
340 }
341
342 if (STM.dumpCode()) {
343
344 OutStreamer->SwitchSection(
345 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
346
347 for (size_t i = 0; i < DisasmLines.size(); ++i) {
348 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
349 Comment += " ; " + HexLines[i] + "\n";
350
351 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
352 OutStreamer->EmitBytes(StringRef(Comment));
353 }
354 }
355
356 return false;
357}
358
359void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
360 unsigned MaxGPR = 0;
361 bool killPixel = false;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000362 const R600Subtarget &STM = MF.getSubtarget<R600Subtarget>();
363 const R600RegisterInfo *RI = STM.getRegisterInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000364 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
365
366 for (const MachineBasicBlock &MBB : MF) {
367 for (const MachineInstr &MI : MBB) {
368 if (MI.getOpcode() == AMDGPU::KILLGT)
369 killPixel = true;
370 unsigned numOperands = MI.getNumOperands();
371 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
372 const MachineOperand &MO = MI.getOperand(op_idx);
373 if (!MO.isReg())
374 continue;
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000375 unsigned HWReg = RI->getHWRegIndex(MO.getReg());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000376
377 // Register with value > 127 aren't GPR
378 if (HWReg > 127)
379 continue;
380 MaxGPR = std::max(MaxGPR, HWReg);
381 }
382 }
383 }
384
385 unsigned RsrcReg;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000386 if (STM.getGeneration() >= R600Subtarget::EVERGREEN) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000387 // Evergreen / Northern Islands
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000388 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000389 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000390 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
391 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
392 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
393 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000394 }
395 } else {
396 // R600 / R700
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000397 switch (MF.getFunction()->getCallingConv()) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000398 default: LLVM_FALLTHROUGH;
399 case CallingConv::AMDGPU_GS: LLVM_FALLTHROUGH;
400 case CallingConv::AMDGPU_CS: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000401 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
402 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000403 }
404 }
405
406 OutStreamer->EmitIntValue(RsrcReg, 4);
407 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000408 S_STACK_SIZE(MFI->CFStackSize), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000409 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
410 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
411
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000412 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000413 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Matt Arsenault52ef4012016-07-26 16:45:58 +0000414 OutStreamer->EmitIntValue(alignTo(MFI->getLDSSize(), 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000415 }
416}
417
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000418uint64_t AMDGPUAsmPrinter::getFunctionCodeSize(const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000419 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000420 const SIInstrInfo *TII = STM.getInstrInfo();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000421
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000422 uint64_t CodeSize = 0;
423
Tom Stellard45bb48e2015-06-13 03:28:10 +0000424 for (const MachineBasicBlock &MBB : MF) {
425 for (const MachineInstr &MI : MBB) {
426 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000427
428 // TODO: Should we count size of debug info?
429 if (MI.isDebugValue())
430 continue;
431
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000432 CodeSize += TII->getInstSizeInBytes(MI);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000433 }
434 }
435
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000436 return CodeSize;
437}
438
439static bool hasAnyNonFlatUseOfReg(const MachineRegisterInfo &MRI,
440 const SIInstrInfo &TII,
441 unsigned Reg) {
442 for (const MachineOperand &UseOp : MRI.reg_operands(Reg)) {
443 if (!UseOp.isImplicit() || !TII.isFLAT(*UseOp.getParent()))
444 return true;
445 }
446
447 return false;
448}
449
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000450static unsigned getNumExtraSGPRs(const SISubtarget &ST,
451 bool VCCUsed,
452 bool FlatScrUsed) {
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000453 unsigned ExtraSGPRs = 0;
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000454 if (VCCUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000455 ExtraSGPRs = 2;
456
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000457 if (ST.getGeneration() < SISubtarget::VOLCANIC_ISLANDS) {
458 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000459 ExtraSGPRs = 4;
460 } else {
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000461 if (ST.isXNACKEnabled())
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000462 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000463
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000464 if (FlatScrUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000465 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000466 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000467
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000468 return ExtraSGPRs;
469}
470
471int32_t AMDGPUAsmPrinter::SIFunctionResourceInfo::getTotalNumSGPRs(
472 const SISubtarget &ST) const {
473 return NumExplicitSGPR + getNumExtraSGPRs(ST, UsesVCC, UsesFlatScratch);
474}
475
476AMDGPUAsmPrinter::SIFunctionResourceInfo AMDGPUAsmPrinter::analyzeResourceUsage(
477 const MachineFunction &MF) const {
478 SIFunctionResourceInfo Info;
479
480 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
481 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
482 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
483 const MachineRegisterInfo &MRI = MF.getRegInfo();
484 const SIInstrInfo *TII = ST.getInstrInfo();
485 const SIRegisterInfo &TRI = TII->getRegisterInfo();
486
487 Info.UsesFlatScratch = MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_LO) ||
488 MRI.isPhysRegUsed(AMDGPU::FLAT_SCR_HI);
489
490 // Even if FLAT_SCRATCH is implicitly used, it has no effect if flat
491 // instructions aren't used to access the scratch buffer. Inline assembly may
492 // need it though.
493 //
494 // If we only have implicit uses of flat_scr on flat instructions, it is not
495 // really needed.
496 if (Info.UsesFlatScratch && !MFI->hasFlatScratchInit() &&
497 (!hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR) &&
498 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_LO) &&
499 !hasAnyNonFlatUseOfReg(MRI, *TII, AMDGPU::FLAT_SCR_HI))) {
500 Info.UsesFlatScratch = false;
501 }
502
503 Info.HasDynamicallySizedStack = FrameInfo.hasVarSizedObjects();
504 Info.PrivateSegmentSize = FrameInfo.getStackSize();
505
506 if (!FrameInfo.hasCalls()) {
507 Info.UsesVCC = MRI.isPhysRegUsed(AMDGPU::VCC_LO) ||
508 MRI.isPhysRegUsed(AMDGPU::VCC_HI);
509
510 // If there are no calls, MachineRegisterInfo can tell us the used register
511 // count easily.
512
513 MCPhysReg HighestVGPRReg = AMDGPU::NoRegister;
514 for (MCPhysReg Reg : reverse(AMDGPU::VGPR_32RegClass.getRegisters())) {
515 if (MRI.isPhysRegUsed(Reg)) {
516 HighestVGPRReg = Reg;
517 break;
518 }
519 }
520
521 MCPhysReg HighestSGPRReg = AMDGPU::NoRegister;
522 for (MCPhysReg Reg : reverse(AMDGPU::SGPR_32RegClass.getRegisters())) {
523 if (MRI.isPhysRegUsed(Reg)) {
524 HighestSGPRReg = Reg;
525 break;
526 }
527 }
528
529 // We found the maximum register index. They start at 0, so add one to get the
530 // number of registers.
531 Info.NumVGPR = HighestVGPRReg == AMDGPU::NoRegister ? 0 :
532 TRI.getHWRegIndex(HighestVGPRReg) + 1;
533 Info.NumExplicitSGPR = HighestSGPRReg == AMDGPU::NoRegister ? 0 :
534 TRI.getHWRegIndex(HighestSGPRReg) + 1;
535
536 return Info;
537 }
538
539 llvm_unreachable("calls not implemented");
540}
541
542void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
543 const MachineFunction &MF) {
544 SIFunctionResourceInfo Info = analyzeResourceUsage(MF);
545
546 ProgInfo.NumVGPR = Info.NumVGPR;
547 ProgInfo.NumSGPR = Info.NumExplicitSGPR;
548 ProgInfo.ScratchSize = Info.PrivateSegmentSize;
549 ProgInfo.VCCUsed = Info.UsesVCC;
550 ProgInfo.FlatUsed = Info.UsesFlatScratch;
551 ProgInfo.DynamicCallStack = Info.HasDynamicallySizedStack || Info.HasRecursion;
552
553 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
554 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
555 const SIInstrInfo *TII = STM.getInstrInfo();
556 const SIRegisterInfo *RI = &TII->getRegisterInfo();
557
558 unsigned ExtraSGPRs = getNumExtraSGPRs(STM,
559 ProgInfo.VCCUsed,
560 ProgInfo.FlatUsed);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000561 unsigned ExtraVGPRs = STM.getReservedNumVGPRs(MF);
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000562
Marek Olsak91f22fb2016-12-09 19:49:40 +0000563 // Check the addressable register limit before we add ExtraSGPRs.
564 if (STM.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
565 !STM.hasSGPRInitBug()) {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000566 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000567 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
Marek Olsak91f22fb2016-12-09 19:49:40 +0000568 // This can happen due to a compiler bug or when using inline asm.
569 LLVMContext &Ctx = MF.getFunction()->getContext();
570 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
571 "addressable scalar registers",
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000572 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000573 DK_ResourceLimit,
574 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000575 Ctx.diagnose(Diag);
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000576 ProgInfo.NumSGPR = MaxAddressableNumSGPRs - 1;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000577 }
578 }
579
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000580 // Account for extra SGPRs and VGPRs reserved for debugger use.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000581 ProgInfo.NumSGPR += ExtraSGPRs;
582 ProgInfo.NumVGPR += ExtraVGPRs;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000583
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000584 // Adjust number of registers used to meet default/requested minimum/maximum
585 // number of waves per execution unit request.
586 ProgInfo.NumSGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000587 std::max(ProgInfo.NumSGPR, 1u), STM.getMinNumSGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000588 ProgInfo.NumVGPRsForWavesPerEU = std::max(
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000589 std::max(ProgInfo.NumVGPR, 1u), STM.getMinNumVGPRs(MFI->getMaxWavesPerEU()));
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000590
Marek Olsak91f22fb2016-12-09 19:49:40 +0000591 if (STM.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS ||
592 STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000593 unsigned MaxAddressableNumSGPRs = STM.getAddressableNumSGPRs();
594 if (ProgInfo.NumSGPR > MaxAddressableNumSGPRs) {
595 // This can happen due to a compiler bug or when using inline asm to use
596 // the registers which are usually reserved for vcc etc.
Marek Olsak91f22fb2016-12-09 19:49:40 +0000597 LLVMContext &Ctx = MF.getFunction()->getContext();
598 DiagnosticInfoResourceLimit Diag(*MF.getFunction(),
599 "scalar registers",
600 ProgInfo.NumSGPR, DS_Error,
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000601 DK_ResourceLimit,
602 MaxAddressableNumSGPRs);
Marek Olsak91f22fb2016-12-09 19:49:40 +0000603 Ctx.diagnose(Diag);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000604 ProgInfo.NumSGPR = MaxAddressableNumSGPRs;
605 ProgInfo.NumSGPRsForWavesPerEU = MaxAddressableNumSGPRs;
Marek Olsak91f22fb2016-12-09 19:49:40 +0000606 }
Matt Arsenault4eae3012016-10-28 20:31:47 +0000607 }
608
609 if (STM.hasSGPRInitBug()) {
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000610 ProgInfo.NumSGPR =
611 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
612 ProgInfo.NumSGPRsForWavesPerEU =
613 AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000614 }
615
Matt Arsenault161e2b42017-04-18 20:59:40 +0000616 if (MFI->getNumUserSGPRs() > STM.getMaxNumUserSGPRs()) {
Matt Arsenault41003af2015-11-30 21:16:07 +0000617 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000618 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "user SGPRs",
Matt Arsenault161e2b42017-04-18 20:59:40 +0000619 MFI->getNumUserSGPRs(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000620 Ctx.diagnose(Diag);
Matt Arsenault41003af2015-11-30 21:16:07 +0000621 }
622
Matt Arsenault52ef4012016-07-26 16:45:58 +0000623 if (MFI->getLDSSize() > static_cast<unsigned>(STM.getLocalMemorySize())) {
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000624 LLVMContext &Ctx = MF.getFunction()->getContext();
Matt Arsenaultff982412016-06-20 18:13:04 +0000625 DiagnosticInfoResourceLimit Diag(*MF.getFunction(), "local memory",
Matt Arsenault52ef4012016-07-26 16:45:58 +0000626 MFI->getLDSSize(), DS_Error);
Matt Arsenaultff982412016-06-20 18:13:04 +0000627 Ctx.diagnose(Diag);
Matt Arsenault1c4d0ef2016-04-28 19:37:35 +0000628 }
629
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000630 // SGPRBlocks is actual number of SGPR blocks minus 1.
631 ProgInfo.SGPRBlocks = alignTo(ProgInfo.NumSGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000632 STM.getSGPREncodingGranule());
633 ProgInfo.SGPRBlocks = ProgInfo.SGPRBlocks / STM.getSGPREncodingGranule() - 1;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000634
635 // VGPRBlocks is actual number of VGPR blocks minus 1.
636 ProgInfo.VGPRBlocks = alignTo(ProgInfo.NumVGPRsForWavesPerEU,
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +0000637 STM.getVGPREncodingGranule());
638 ProgInfo.VGPRBlocks = ProgInfo.VGPRBlocks / STM.getVGPREncodingGranule() - 1;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000639
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000640 // Record first reserved VGPR and number of reserved VGPRs.
Matt Arsenaulta3566f22017-04-17 19:48:30 +0000641 ProgInfo.ReservedVGPRFirst = STM.debuggerReserveRegs() ? ProgInfo.NumVGPR : 0;
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000642 ProgInfo.ReservedVGPRCount = STM.getReservedNumVGPRs(MF);
643
644 // Update DebuggerWavefrontPrivateSegmentOffsetSGPR and
645 // DebuggerPrivateSegmentBufferSGPR fields if "amdgpu-debugger-emit-prologue"
646 // attribute was requested.
647 if (STM.debuggerEmitPrologue()) {
648 ProgInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR =
649 RI->getHWRegIndex(MFI->getScratchWaveOffsetReg());
650 ProgInfo.DebuggerPrivateSegmentBufferSGPR =
651 RI->getHWRegIndex(MFI->getScratchRSrcReg());
652 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000653
Tom Stellard45bb48e2015-06-13 03:28:10 +0000654 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
655 // register.
656 ProgInfo.FloatMode = getFPMode(MF);
657
Wei Ding3cb2a1e2016-10-19 22:34:49 +0000658 ProgInfo.IEEEMode = STM.enableIEEEBit(MF);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000659
Matt Arsenault7293f982016-01-28 20:53:35 +0000660 // Make clamp modifier on NaN input returns 0.
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000661 ProgInfo.DX10Clamp = STM.enableDX10Clamp();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000662
Tom Stellard45bb48e2015-06-13 03:28:10 +0000663 unsigned LDSAlignShift;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000664 if (STM.getGeneration() < SISubtarget::SEA_ISLANDS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000665 // LDS is allocated in 64 dword blocks.
666 LDSAlignShift = 8;
667 } else {
668 // LDS is allocated in 128 dword blocks.
669 LDSAlignShift = 9;
670 }
671
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000672 unsigned LDSSpillSize =
Matt Arsenault161e2b42017-04-18 20:59:40 +0000673 MFI->getLDSWaveSpillSize() * MFI->getMaxFlatWorkGroupSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000674
Matt Arsenault52ef4012016-07-26 16:45:58 +0000675 ProgInfo.LDSSize = MFI->getLDSSize() + LDSSpillSize;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000676 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000677 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000678
679 // Scratch is allocated in 256 dword blocks.
680 unsigned ScratchAlignShift = 10;
681 // We need to program the hardware with the amount of scratch memory that
682 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
683 // scratch memory used per thread.
684 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000685 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000686 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000687 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000688
689 ProgInfo.ComputePGMRSrc1 =
690 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
691 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
692 S_00B848_PRIORITY(ProgInfo.Priority) |
693 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
694 S_00B848_PRIV(ProgInfo.Priv) |
695 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000696 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000697 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
698
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000699 // 0 = X, 1 = XY, 2 = XYZ
700 unsigned TIDIGCompCnt = 0;
701 if (MFI->hasWorkItemIDZ())
702 TIDIGCompCnt = 2;
703 else if (MFI->hasWorkItemIDY())
704 TIDIGCompCnt = 1;
705
Tom Stellard45bb48e2015-06-13 03:28:10 +0000706 ProgInfo.ComputePGMRSrc2 =
707 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000708 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
Wei Ding205bfdb2017-02-10 02:15:29 +0000709 S_00B84C_TRAP_HANDLER(STM.isTrapHandlerEnabled()) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000710 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
711 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
712 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
713 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
714 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
715 S_00B84C_EXCP_EN_MSB(0) |
716 S_00B84C_LDS_SIZE(ProgInfo.LDSBlocks) |
717 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000718}
719
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000720static unsigned getRsrcReg(CallingConv::ID CallConv) {
721 switch (CallConv) {
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000722 default: LLVM_FALLTHROUGH;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000723 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
Marek Olsaka302a7362017-05-02 15:41:10 +0000724 case CallingConv::AMDGPU_HS: return R_00B428_SPI_SHADER_PGM_RSRC1_HS;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000725 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
726 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
727 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000728 }
729}
730
731void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000732 const SIProgramInfo &CurrentProgramInfo) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000733 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000734 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000735 unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000736
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000737 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000738 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
739
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000740 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc1, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000741
742 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000743 OutStreamer->EmitIntValue(CurrentProgramInfo.ComputePGMRSrc2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000744
745 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000746 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000747
748 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
749 // 0" comment but I don't see a corresponding field in the register spec.
750 } else {
751 OutStreamer->EmitIntValue(RsrcReg, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000752 OutStreamer->EmitIntValue(S_00B028_VGPRS(CurrentProgramInfo.VGPRBlocks) |
753 S_00B028_SGPRS(CurrentProgramInfo.SGPRBlocks), 4);
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000754 if (STM.isVGPRSpillingEnabled(*MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000755 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000756 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(CurrentProgramInfo.ScratchBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000757 }
758 }
759
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000760 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000761 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000762 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(CurrentProgramInfo.LDSBlocks), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000763 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
Matt Arsenaulte622dc32017-04-11 22:29:24 +0000764 OutStreamer->EmitIntValue(MFI->getPSInputEnable(), 4);
Marek Olsakfccabaf2016-01-13 11:45:36 +0000765 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
766 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000767 }
Marek Olsak0532c192016-07-13 17:35:15 +0000768
769 OutStreamer->EmitIntValue(R_SPILLED_SGPRS, 4);
770 OutStreamer->EmitIntValue(MFI->getNumSpilledSGPRs(), 4);
771 OutStreamer->EmitIntValue(R_SPILLED_VGPRS, 4);
772 OutStreamer->EmitIntValue(MFI->getNumSpilledVGPRs(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000773}
774
Matt Arsenault24ee0782016-02-12 02:40:47 +0000775// This is supposed to be log2(Size)
776static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
777 switch (Size) {
778 case 4:
779 return AMD_ELEMENT_4_BYTES;
780 case 8:
781 return AMD_ELEMENT_8_BYTES;
782 case 16:
783 return AMD_ELEMENT_16_BYTES;
784 default:
785 llvm_unreachable("invalid private_element_size");
786 }
787}
788
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000789void AMDGPUAsmPrinter::getAmdKernelCode(amd_kernel_code_t &Out,
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000790 const SIProgramInfo &CurrentProgramInfo,
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000791 const MachineFunction &MF) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000792 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000793 const SISubtarget &STM = MF.getSubtarget<SISubtarget>();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000794
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000795 AMDGPU::initDefaultAMDKernelCodeT(Out, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000796
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000797 Out.compute_pgm_resource_registers =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000798 CurrentProgramInfo.ComputePGMRSrc1 |
799 (CurrentProgramInfo.ComputePGMRSrc2 << 32);
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000800 Out.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000801
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000802 if (CurrentProgramInfo.DynamicCallStack)
803 Out.code_properties |= AMD_CODE_PROPERTY_IS_DYNAMIC_CALLSTACK;
804
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000805 AMD_HSA_BITS_SET(Out.code_properties,
Matt Arsenault24ee0782016-02-12 02:40:47 +0000806 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
807 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
808
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000809 if (MFI->hasPrivateSegmentBuffer()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000810 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000811 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
812 }
813
814 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000815 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000816
817 if (MFI->hasQueuePtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000818 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000819
820 if (MFI->hasKernargSegmentPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000821 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000822
823 if (MFI->hasDispatchID())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000824 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000825
826 if (MFI->hasFlatScratchInit())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000827 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000828
829 if (MFI->hasGridWorkgroupCountX()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000830 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000831 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
832 }
833
834 if (MFI->hasGridWorkgroupCountY()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000835 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000836 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
837 }
838
839 if (MFI->hasGridWorkgroupCountZ()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000840 Out.code_properties |=
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000841 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
842 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000843
Tom Stellard48f29f22015-11-26 00:43:29 +0000844 if (MFI->hasDispatchPtr())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000845 Out.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
Tom Stellard48f29f22015-11-26 00:43:29 +0000846
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000847 if (STM.debuggerSupported())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000848 Out.code_properties |= AMD_CODE_PROPERTY_IS_DEBUG_SUPPORTED;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000849
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000850 if (STM.isXNACKEnabled())
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000851 Out.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000852
Matt Arsenault52ef4012016-07-26 16:45:58 +0000853 // FIXME: Should use getKernArgSize
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000854 Out.kernarg_segment_byte_size =
Tom Stellard2f3f9852017-01-25 01:25:13 +0000855 STM.getKernArgSegmentSize(MF, MFI->getABIArgOffset());
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000856 Out.wavefront_sgpr_count = CurrentProgramInfo.NumSGPR;
857 Out.workitem_vgpr_count = CurrentProgramInfo.NumVGPR;
858 Out.workitem_private_segment_byte_size = CurrentProgramInfo.ScratchSize;
859 Out.workgroup_group_segment_byte_size = CurrentProgramInfo.LDSSize;
860 Out.reserved_vgpr_first = CurrentProgramInfo.ReservedVGPRFirst;
861 Out.reserved_vgpr_count = CurrentProgramInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000862
Tom Stellard175959e2016-12-06 21:53:10 +0000863 // These alignment values are specified in powers of two, so alignment =
864 // 2^n. The minimum alignment is 2^4 = 16.
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000865 Out.kernarg_segment_alignment = std::max((size_t)4,
Tom Stellard175959e2016-12-06 21:53:10 +0000866 countTrailingZeros(MFI->getMaxKernArgAlign()));
867
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000868 if (STM.debuggerEmitPrologue()) {
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000869 Out.debug_wavefront_private_segment_offset_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000870 CurrentProgramInfo.DebuggerWavefrontPrivateSegmentOffsetSGPR;
Konstantin Zhuravlyovca0e7f62017-03-22 22:54:39 +0000871 Out.debug_private_segment_buffer_sgpr =
Matt Arsenaultb03dd8d2017-05-02 17:14:00 +0000872 CurrentProgramInfo.DebuggerPrivateSegmentBufferSGPR;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000873 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000874}
875
876bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
877 unsigned AsmVariant,
878 const char *ExtraCode, raw_ostream &O) {
879 if (ExtraCode && ExtraCode[0]) {
880 if (ExtraCode[1] != 0)
881 return true; // Unknown modifier.
882
883 switch (ExtraCode[0]) {
884 default:
885 // See if this is a generic print operand
886 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
887 case 'r':
888 break;
889 }
890 }
891
892 AMDGPUInstPrinter::printRegOperand(MI->getOperand(OpNo).getReg(), O,
893 *TM.getSubtargetImpl(*MF->getFunction())->getRegisterInfo());
894 return false;
895}