blob: 1d38bcf9e8433df269c8331c2ed78d48c0c21743 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMInstrFormats.td - ARM Instruction Formats -------*- tablegen -*-===//
Bob Wilson3968c6a2010-03-23 17:23:59 +00002//
Evan Cheng2d37f192008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson3968c6a2010-03-23 17:23:59 +00007//
Evan Cheng2d37f192008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson69ba1bc2010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng2d37f192008-08-28 23:39:26 +000020}
21
Evan Chengfabdcce2008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng2d37f192008-08-28 23:39:26 +000026
Evan Chengfabdcce2008-11-13 23:36:57 +000027def DPFrm : Format<4>;
Owen Anderson04912702011-07-21 23:38:37 +000028def DPSoRegRegFrm : Format<5>;
Evan Cheng2d37f192008-08-28 23:39:26 +000029
Evan Chengfabdcce2008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng2d37f192008-08-28 23:39:26 +000035
Johnny Chen0dab68f2010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +000037
Johnny Chen0dab68f2010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson96649842010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Cheng8cbbcb12008-11-11 21:48:44 +000041
Bob Wilson96649842010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Cheng8cbbcb12008-11-11 21:48:44 +000052
Bob Wilson96649842010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng2d37f192008-08-28 23:39:26 +000055
Bob Wilson96649842010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Owen Anderson04912702011-07-21 23:38:37 +000071def DPSoRegImmFrm : Format<42>;
Johnny Chenf833fad2010-03-20 00:17:00 +000072
Evan Cheng14965762009-07-08 01:46:35 +000073// Misc flags.
74
Bill Wendlingcbb08ca2010-12-01 02:42:55 +000075// The instruction has an Rn register operand.
Evan Cheng14965762009-07-08 01:46:35 +000076// UnaryDP - Indicates this is a unary data processing instruction, i.e.
77// it doesn't have a Rn operand.
78class UnaryDP { bit isUnaryDataProc = 1; }
79
80// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
81// a 16-bit Thumb instruction if certain conditions are met.
82class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng2d37f192008-08-28 23:39:26 +000083
Evan Cheng2d37f192008-08-28 23:39:26 +000084//===----------------------------------------------------------------------===//
Bob Wilsona4d86b62010-03-18 23:57:57 +000085// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Chengb23b50d2009-06-29 07:51:04 +000086//
87
Jim Grosbachec86bac2011-01-18 19:59:19 +000088// FIXME: Once the JIT is MC-ized, these can go away.
Evan Chengb23b50d2009-06-29 07:51:04 +000089// Addressing mode.
Jim Grosbache9298992010-10-05 18:14:55 +000090class AddrMode<bits<5> val> {
91 bits<5> Value = val;
Evan Chengb23b50d2009-06-29 07:51:04 +000092}
Bill Wendlingb70dc872010-08-31 07:50:46 +000093def AddrModeNone : AddrMode<0>;
94def AddrMode1 : AddrMode<1>;
95def AddrMode2 : AddrMode<2>;
96def AddrMode3 : AddrMode<3>;
97def AddrMode4 : AddrMode<4>;
98def AddrMode5 : AddrMode<5>;
99def AddrMode6 : AddrMode<6>;
100def AddrModeT1_1 : AddrMode<7>;
101def AddrModeT1_2 : AddrMode<8>;
102def AddrModeT1_4 : AddrMode<9>;
103def AddrModeT1_s : AddrMode<10>;
104def AddrModeT2_i12 : AddrMode<11>;
105def AddrModeT2_i8 : AddrMode<12>;
106def AddrModeT2_so : AddrMode<13>;
107def AddrModeT2_pc : AddrMode<14>;
Bob Wilsondeb35af2009-07-01 23:16:05 +0000108def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000109def AddrMode_i12 : AddrMode<16>;
Evan Chengb23b50d2009-06-29 07:51:04 +0000110
Evan Chengb23b50d2009-06-29 07:51:04 +0000111// Load / store index mode.
112class IndexMode<bits<2> val> {
113 bits<2> Value = val;
114}
115def IndexModeNone : IndexMode<0>;
116def IndexModePre : IndexMode<1>;
117def IndexModePost : IndexMode<2>;
Bob Wilsonf1e8f7f2010-03-13 07:34:35 +0000118def IndexModeUpd : IndexMode<3>;
Evan Chengb23b50d2009-06-29 07:51:04 +0000119
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000120// Instruction execution domain.
Evan Cheng04ad35b2011-02-22 19:53:14 +0000121class Domain<bits<3> val> {
122 bits<3> Value = val;
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000123}
124def GenericDomain : Domain<0>;
125def VFPDomain : Domain<1>; // Instructions in VFP domain only
126def NeonDomain : Domain<2>; // Instructions in Neon domain only
127def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
Evan Cheng97e64282011-02-23 02:35:33 +0000128def VFPNeonA8Domain : Domain<5>; // Instructions in VFP & Neon under A8
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000129
Evan Chengb23b50d2009-06-29 07:51:04 +0000130//===----------------------------------------------------------------------===//
Evan Chengcd4cdd12009-07-11 06:43:01 +0000131// ARM special operands.
132//
133
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000134// ARM imod and iflag operands, used only by the CPS instruction.
135def imod_op : Operand<i32> {
136 let PrintMethod = "printCPSIMod";
137}
138
Jim Grosbacheeaab222011-07-25 20:38:18 +0000139def ProcIFlagsOperand : AsmOperandClass {
140 let Name = "ProcIFlags";
141 let ParserMethod = "parseProcIFlagsOperand";
142}
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000143def iflags_op : Operand<i32> {
144 let PrintMethod = "printCPSIFlag";
145 let ParserMatchClass = ProcIFlagsOperand;
146}
147
Evan Chengcd4cdd12009-07-11 06:43:01 +0000148// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
149// register whose default is 0 (no register).
Jim Grosbacheeaab222011-07-25 20:38:18 +0000150def CondCodeOperand : AsmOperandClass { let Name = "CondCode"; }
Jim Grosbachf86cd372011-08-19 20:46:54 +0000151def pred : PredicateOperand<OtherVT, (ops i32imm, i32imm),
Evan Chengcd4cdd12009-07-11 06:43:01 +0000152 (ops (i32 14), (i32 zero_reg))> {
153 let PrintMethod = "printPredicateOperand";
Daniel Dunbard8042b72010-08-11 06:36:53 +0000154 let ParserMatchClass = CondCodeOperand;
Jim Grosbachdbb60f92011-08-19 20:30:19 +0000155 let DecoderMethod = "DecodePredicateOperand";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000156}
157
158// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Jim Grosbacheeaab222011-07-25 20:38:18 +0000159def CCOutOperand : AsmOperandClass { let Name = "CCOut"; }
Evan Chengcd4cdd12009-07-11 06:43:01 +0000160def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000161 let EncoderMethod = "getCCOutOpValue";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000162 let PrintMethod = "printSBitModifierOperand";
Jim Grosbach0bfb4d52010-12-06 18:21:12 +0000163 let ParserMatchClass = CCOutOperand;
Jim Grosbach9c920492011-08-19 19:41:46 +0000164 let DecoderMethod = "DecodeCCOutOperand";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000165}
166
167// Same as cc_out except it defaults to setting CPSR.
168def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000169 let EncoderMethod = "getCCOutOpValue";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000170 let PrintMethod = "printSBitModifierOperand";
Jim Grosbach0bfb4d52010-12-06 18:21:12 +0000171 let ParserMatchClass = CCOutOperand;
Jim Grosbach9c920492011-08-19 19:41:46 +0000172 let DecoderMethod = "DecodeCCOutOperand";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000173}
174
Johnny Chen9a3e2392010-03-10 18:59:38 +0000175// ARM special operands for disassembly only.
176//
Jim Grosbach3a3d8e82011-11-12 00:58:43 +0000177def SetEndAsmOperand : ImmAsmOperand {
Jim Grosbach0a547702011-07-22 17:44:50 +0000178 let Name = "SetEndImm";
179 let ParserMethod = "parseSetEndImm";
180}
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000181def setend_op : Operand<i32> {
182 let PrintMethod = "printSetendOperand";
Jim Grosbach0a547702011-07-22 17:44:50 +0000183 let ParserMatchClass = SetEndAsmOperand;
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000184}
Johnny Chen9a3e2392010-03-10 18:59:38 +0000185
Jim Grosbacheeaab222011-07-25 20:38:18 +0000186def MSRMaskOperand : AsmOperandClass {
187 let Name = "MSRMask";
188 let ParserMethod = "parseMSRMaskOperand";
189}
Johnny Chen9a3e2392010-03-10 18:59:38 +0000190def msr_mask : Operand<i32> {
191 let PrintMethod = "printMSRMaskOperand";
Owen Anderson60663402011-08-11 20:21:46 +0000192 let DecoderMethod = "DecodeMSRMask";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000193 let ParserMatchClass = MSRMaskOperand;
Johnny Chen9a3e2392010-03-10 18:59:38 +0000194}
195
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000196// Shift Right Immediate - A shift right immediate is encoded differently from
197// other shift immediates. The imm6 field is encoded like so:
Bill Wendling3b1459b2011-03-01 01:00:59 +0000198//
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000199// Offset Encoding
200// 8 imm6<5:3> = '001', 8 - <imm> is encoded in imm6<2:0>
201// 16 imm6<5:4> = '01', 16 - <imm> is encoded in imm6<3:0>
202// 32 imm6<5> = '1', 32 - <imm> is encoded in imm6<4:0>
203// 64 64 - <imm> is encoded in imm6<5:0>
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000204def shr_imm8_asm_operand : ImmAsmOperand { let Name = "ShrImm8"; }
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000205def shr_imm8 : Operand<i32> {
206 let EncoderMethod = "getShiftRight8Imm";
Owen Andersone0152a72011-08-09 20:55:18 +0000207 let DecoderMethod = "DecodeShiftRight8Imm";
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000208 let ParserMatchClass = shr_imm8_asm_operand;
Bill Wendling3b1459b2011-03-01 01:00:59 +0000209}
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000210def shr_imm16_asm_operand : ImmAsmOperand { let Name = "ShrImm16"; }
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000211def shr_imm16 : Operand<i32> {
212 let EncoderMethod = "getShiftRight16Imm";
Owen Andersone0152a72011-08-09 20:55:18 +0000213 let DecoderMethod = "DecodeShiftRight16Imm";
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000214 let ParserMatchClass = shr_imm16_asm_operand;
Bill Wendling3b1459b2011-03-01 01:00:59 +0000215}
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000216def shr_imm32_asm_operand : ImmAsmOperand { let Name = "ShrImm32"; }
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000217def shr_imm32 : Operand<i32> {
218 let EncoderMethod = "getShiftRight32Imm";
Owen Andersone0152a72011-08-09 20:55:18 +0000219 let DecoderMethod = "DecodeShiftRight32Imm";
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000220 let ParserMatchClass = shr_imm32_asm_operand;
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000221}
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000222def shr_imm64_asm_operand : ImmAsmOperand { let Name = "ShrImm64"; }
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000223def shr_imm64 : Operand<i32> {
224 let EncoderMethod = "getShiftRight64Imm";
Owen Andersone0152a72011-08-09 20:55:18 +0000225 let DecoderMethod = "DecodeShiftRight64Imm";
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000226 let ParserMatchClass = shr_imm64_asm_operand;
Bill Wendling3b1459b2011-03-01 01:00:59 +0000227}
228
Evan Chengcd4cdd12009-07-11 06:43:01 +0000229//===----------------------------------------------------------------------===//
Jim Grosbach6caa5572011-08-22 18:04:24 +0000230// ARM Assembler alias templates.
231//
232class ARMInstAlias<string Asm, dag Result, bit Emit = 0b1>
233 : InstAlias<Asm, Result, Emit>, Requires<[IsARM]>;
234class tInstAlias<string Asm, dag Result, bit Emit = 0b1>
235 : InstAlias<Asm, Result, Emit>, Requires<[IsThumb]>;
236class t2InstAlias<string Asm, dag Result, bit Emit = 0b1>
237 : InstAlias<Asm, Result, Emit>, Requires<[IsThumb2]>;
Jim Grosbach4ab23b52011-10-03 21:12:43 +0000238class VFP2InstAlias<string Asm, dag Result, bit Emit = 0b1>
239 : InstAlias<Asm, Result, Emit>, Requires<[HasVFP2]>;
240class VFP3InstAlias<string Asm, dag Result, bit Emit = 0b1>
241 : InstAlias<Asm, Result, Emit>, Requires<[HasVFP3]>;
Jim Grosbach0a978ef2011-12-05 19:55:46 +0000242class NEONInstAlias<string Asm, dag Result, bit Emit = 0b1>
243 : InstAlias<Asm, Result, Emit>, Requires<[HasNEON]>;
Jim Grosbach6caa5572011-08-22 18:04:24 +0000244
Jim Grosbach9227f392011-12-13 20:08:32 +0000245
246class VFP2MnemonicAlias<string src, string dst> : MnemonicAlias<src, dst>,
247 Requires<[HasVFP2]>;
248class NEONMnemonicAlias<string src, string dst> : MnemonicAlias<src, dst>,
249 Requires<[HasNEON]>;
250
Jim Grosbach6caa5572011-08-22 18:04:24 +0000251//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000252// ARM Instruction templates.
253//
254
Jim Grosbach6caa5572011-08-22 18:04:24 +0000255
Owen Anderson651b2302011-07-13 23:22:26 +0000256class InstTemplate<AddrMode am, int sz, IndexMode im,
Johnny Chenc28e6292009-12-15 17:24:14 +0000257 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng2d37f192008-08-28 23:39:26 +0000258 : Instruction {
259 let Namespace = "ARM";
260
Evan Cheng2d37f192008-08-28 23:39:26 +0000261 AddrMode AM = am;
Owen Anderson651b2302011-07-13 23:22:26 +0000262 int Size = sz;
Evan Cheng2d37f192008-08-28 23:39:26 +0000263 IndexMode IM = im;
264 bits<2> IndexModeBits = IM.Value;
Evan Cheng2d37f192008-08-28 23:39:26 +0000265 Format F = f;
Bob Wilson69ba1bc2010-03-17 21:13:43 +0000266 bits<6> Form = F.Value;
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000267 Domain D = d;
Evan Cheng81889d012008-11-05 18:35:52 +0000268 bit isUnaryDataProc = 0;
Evan Cheng14965762009-07-08 01:46:35 +0000269 bit canXformTo16Bit = 0;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000270 // The instruction is a 16-bit flag setting Thumb instruction. Used
271 // by the parser to determine whether to require the 'S' suffix on the
272 // mnemonic (when not in an IT block) or preclude it (when in an IT block).
273 bit thumbArithFlagSetting = 0;
Jim Grosbach5876e412010-11-19 22:42:55 +0000274
Chris Lattner7ff33462010-10-31 19:22:57 +0000275 // If this is a pseudo instruction, mark it isCodeGenOnly.
276 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson3968c6a2010-03-23 17:23:59 +0000277
Jim Grosbach30694dc2011-08-15 16:52:24 +0000278 // The layout of TSFlags should be kept in sync with ARMBaseInfo.h.
Jim Grosbache9298992010-10-05 18:14:55 +0000279 let TSFlags{4-0} = AM.Value;
Owen Anderson651b2302011-07-13 23:22:26 +0000280 let TSFlags{6-5} = IndexModeBits;
281 let TSFlags{12-7} = Form;
282 let TSFlags{13} = isUnaryDataProc;
283 let TSFlags{14} = canXformTo16Bit;
284 let TSFlags{17-15} = D.Value;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000285 let TSFlags{18} = thumbArithFlagSetting;
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000286
Evan Cheng2d37f192008-08-28 23:39:26 +0000287 let Constraints = cstr;
David Goodwinb062c232009-08-06 16:52:47 +0000288 let Itinerary = itin;
Evan Cheng2d37f192008-08-28 23:39:26 +0000289}
290
Johnny Chenc28e6292009-12-15 17:24:14 +0000291class Encoding {
292 field bits<32> Inst;
James Molloyd9ba4fd2012-02-09 10:56:31 +0000293 // Mask of bits that cause an encoding to be UNPREDICTABLE.
294 // If a bit is set, then if the corresponding bit in the
295 // target encoding differs from its value in the "Inst" field,
296 // the instruction is UNPREDICTABLE (SoftFail in abstract parlance).
297 field bits<32> Unpredictable = 0;
298 // SoftFail is the generic name for this field, but we alias it so
299 // as to make it more obvious what it means in ARM-land.
300 field bits<32> SoftFail = Unpredictable;
Johnny Chenc28e6292009-12-15 17:24:14 +0000301}
302
Owen Anderson651b2302011-07-13 23:22:26 +0000303class InstARM<AddrMode am, int sz, IndexMode im,
Johnny Chenc28e6292009-12-15 17:24:14 +0000304 Format f, Domain d, string cstr, InstrItinClass itin>
Owen Andersonc78e03c2011-07-19 21:06:00 +0000305 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding {
306 let DecoderNamespace = "ARM";
307}
Johnny Chenc28e6292009-12-15 17:24:14 +0000308
309// This Encoding-less class is used by Thumb1 to specify the encoding bits later
310// on by adding flavors to specific instructions.
Owen Anderson651b2302011-07-13 23:22:26 +0000311class InstThumb<AddrMode am, int sz, IndexMode im,
Johnny Chenc28e6292009-12-15 17:24:14 +0000312 Format f, Domain d, string cstr, InstrItinClass itin>
Owen Andersonc78e03c2011-07-19 21:06:00 +0000313 : InstTemplate<am, sz, im, f, d, cstr, itin> {
314 let DecoderNamespace = "Thumb";
315}
Johnny Chenc28e6292009-12-15 17:24:14 +0000316
Jim Grosbachfb2f1d62011-11-01 01:24:45 +0000317// Pseudo-instructions for alternate assembly syntax (never used by codegen).
318// These are aliases that require C++ handling to convert to the target
319// instruction, while InstAliases can be handled directly by tblgen.
Jim Grosbach61db5a52011-11-10 16:44:55 +0000320class AsmPseudoInst<string asm, dag iops>
Jim Grosbachfb2f1d62011-11-01 01:24:45 +0000321 : InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
322 "", NoItinerary> {
Jim Grosbach61db5a52011-11-10 16:44:55 +0000323 let OutOperandList = (outs);
Jim Grosbachfb2f1d62011-11-01 01:24:45 +0000324 let InOperandList = iops;
325 let Pattern = [];
326 let isCodeGenOnly = 0; // So we get asm matcher for it.
Jim Grosbach61db5a52011-11-10 16:44:55 +0000327 let AsmString = asm;
Jim Grosbachfb2f1d62011-11-01 01:24:45 +0000328 let isPseudo = 1;
329}
330
Jim Grosbach61db5a52011-11-10 16:44:55 +0000331class ARMAsmPseudo<string asm, dag iops> : AsmPseudoInst<asm, iops>,
332 Requires<[IsARM]>;
333class tAsmPseudo<string asm, dag iops> : AsmPseudoInst<asm, iops>,
334 Requires<[IsThumb]>;
335class t2AsmPseudo<string asm, dag iops> : AsmPseudoInst<asm, iops>,
336 Requires<[IsThumb2]>;
337class VFP2AsmPseudo<string asm, dag iops> : AsmPseudoInst<asm, iops>,
338 Requires<[HasVFP2]>;
339class NEONAsmPseudo<string asm, dag iops> : AsmPseudoInst<asm, iops>,
340 Requires<[HasNEON]>;
Jim Grosbachfb2f1d62011-11-01 01:24:45 +0000341
342// Pseudo instructions for the code generator.
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +0000343class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000344 : InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo,
Jim Grosbach7c301ea2011-07-06 21:35:46 +0000345 GenericDomain, "", itin> {
Evan Cheng2d37f192008-08-28 23:39:26 +0000346 let OutOperandList = oops;
347 let InOperandList = iops;
Evan Cheng2d37f192008-08-28 23:39:26 +0000348 let Pattern = pattern;
Jim Grosbache1756822011-03-10 19:06:39 +0000349 let isCodeGenOnly = 1;
Jim Grosbach7c301ea2011-07-06 21:35:46 +0000350 let isPseudo = 1;
Evan Cheng2d37f192008-08-28 23:39:26 +0000351}
352
Jim Grosbachcfb66202010-11-18 01:15:56 +0000353// PseudoInst that's ARM-mode only.
Owen Anderson651b2302011-07-13 23:22:26 +0000354class ARMPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +0000355 list<dag> pattern>
356 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson651b2302011-07-13 23:22:26 +0000357 let Size = sz;
Jim Grosbachcfb66202010-11-18 01:15:56 +0000358 list<Predicate> Predicates = [IsARM];
359}
360
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000361// PseudoInst that's Thumb-mode only.
Owen Anderson651b2302011-07-13 23:22:26 +0000362class tPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000363 list<dag> pattern>
364 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson651b2302011-07-13 23:22:26 +0000365 let Size = sz;
Jim Grosbach58bc36a2010-11-29 19:32:47 +0000366 list<Predicate> Predicates = [IsThumb];
367}
Jim Grosbachcfb66202010-11-18 01:15:56 +0000368
Jim Grosbachd42257c2010-12-15 18:48:45 +0000369// PseudoInst that's Thumb2-mode only.
Owen Anderson651b2302011-07-13 23:22:26 +0000370class t2PseudoInst<dag oops, dag iops, int sz, InstrItinClass itin,
Jim Grosbachd42257c2010-12-15 18:48:45 +0000371 list<dag> pattern>
372 : PseudoInst<oops, iops, itin, pattern> {
Owen Anderson651b2302011-07-13 23:22:26 +0000373 let Size = sz;
Jim Grosbachd42257c2010-12-15 18:48:45 +0000374 list<Predicate> Predicates = [IsThumb2];
375}
Jim Grosbach95dee402011-07-08 17:40:42 +0000376
Owen Anderson651b2302011-07-13 23:22:26 +0000377class ARMPseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach95dee402011-07-08 17:40:42 +0000378 InstrItinClass itin, list<dag> pattern,
379 dag Result>
380 : ARMPseudoInst<oops, iops, sz, itin, pattern>,
381 PseudoInstExpansion<Result>;
382
Owen Anderson651b2302011-07-13 23:22:26 +0000383class tPseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach95dee402011-07-08 17:40:42 +0000384 InstrItinClass itin, list<dag> pattern,
385 dag Result>
386 : tPseudoInst<oops, iops, sz, itin, pattern>,
387 PseudoInstExpansion<Result>;
388
Owen Anderson651b2302011-07-13 23:22:26 +0000389class t2PseudoExpand<dag oops, dag iops, int sz,
Jim Grosbach95dee402011-07-08 17:40:42 +0000390 InstrItinClass itin, list<dag> pattern,
391 dag Result>
392 : t2PseudoInst<oops, iops, sz, itin, pattern>,
393 PseudoInstExpansion<Result>;
394
Evan Cheng2d37f192008-08-28 23:39:26 +0000395// Almost all ARM instructions are predicable.
Owen Anderson651b2302011-07-13 23:22:26 +0000396class I<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000397 IndexMode im, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000398 string opc, string asm, string cstr,
Evan Cheng2d37f192008-08-28 23:39:26 +0000399 list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000400 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach5476a272010-10-11 18:51:51 +0000401 bits<4> p;
402 let Inst{31-28} = p;
Evan Cheng2d37f192008-08-28 23:39:26 +0000403 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000404 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000405 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng2d37f192008-08-28 23:39:26 +0000406 let Pattern = pattern;
407 list<Predicate> Predicates = [IsARM];
408}
Bill Wendlingb70dc872010-08-31 07:50:46 +0000409
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000410// A few are not predicable
Owen Anderson651b2302011-07-13 23:22:26 +0000411class InoP<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000412 IndexMode im, Format f, InstrItinClass itin,
413 string opc, string asm, string cstr,
414 list<dag> pattern>
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000415 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
416 let OutOperandList = oops;
417 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000418 let AsmString = !strconcat(opc, asm);
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000419 let Pattern = pattern;
420 let isPredicable = 0;
421 list<Predicate> Predicates = [IsARM];
422}
Evan Cheng2d37f192008-08-28 23:39:26 +0000423
Bill Wendlingf8dfa462010-08-30 01:47:35 +0000424// Same as I except it can optionally modify CPSR. Note it's modeled as an input
425// operand since by default it's a zero register. It will become an implicit def
426// once it's "flipped".
Owen Anderson651b2302011-07-13 23:22:26 +0000427class sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000428 IndexMode im, Format f, InstrItinClass itin,
429 string opc, string asm, string cstr,
Evan Cheng2d37f192008-08-28 23:39:26 +0000430 list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000431 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach5476a272010-10-11 18:51:51 +0000432 bits<4> p; // Predicate operand
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000433 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach5476a272010-10-11 18:51:51 +0000434 let Inst{31-28} = p;
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000435 let Inst{20} = s;
Jim Grosbach5476a272010-10-11 18:51:51 +0000436
Evan Cheng2d37f192008-08-28 23:39:26 +0000437 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000438 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilson59351842010-10-15 03:23:44 +0000439 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng2d37f192008-08-28 23:39:26 +0000440 let Pattern = pattern;
441 list<Predicate> Predicates = [IsARM];
442}
443
Evan Chenga2827232008-09-01 07:19:00 +0000444// Special cases
Owen Anderson651b2302011-07-13 23:22:26 +0000445class XI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000446 IndexMode im, Format f, InstrItinClass itin,
447 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +0000448 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Chenga2827232008-09-01 07:19:00 +0000449 let OutOperandList = oops;
450 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000451 let AsmString = asm;
Evan Chenga2827232008-09-01 07:19:00 +0000452 let Pattern = pattern;
453 list<Predicate> Predicates = [IsARM];
454}
455
David Goodwinb062c232009-08-06 16:52:47 +0000456class AI<dag oops, dag iops, Format f, InstrItinClass itin,
457 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000458 : I<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000459 opc, asm, "", pattern>;
460class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
461 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000462 : sI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000463 opc, asm, "", pattern>;
464class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng2d37f192008-08-28 23:39:26 +0000465 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000466 : XI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Evan Cheng49d66522008-11-06 22:15:19 +0000467 asm, "", pattern>;
Jim Grosbach5e0d2a22009-12-14 18:31:20 +0000468class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000469 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000470 : InoP<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000471 opc, asm, "", pattern>;
Evan Chengfa558782008-09-01 08:25:56 +0000472
473// Ctrl flow instructions
David Goodwinb062c232009-08-06 16:52:47 +0000474class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
475 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000476 : I<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000477 opc, asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000478 let Inst{27-24} = opcod;
Evan Chengfa558782008-09-01 08:25:56 +0000479}
David Goodwinb062c232009-08-06 16:52:47 +0000480class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
481 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000482 : XI<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000483 asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000484 let Inst{27-24} = opcod;
Evan Chengfa558782008-09-01 08:25:56 +0000485}
Evan Chengfa558782008-09-01 08:25:56 +0000486
487// BR_JT instructions
David Goodwinb062c232009-08-06 16:52:47 +0000488class JTI<dag oops, dag iops, InstrItinClass itin,
489 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000490 : XI<oops, iops, AddrModeNone, 0, IndexModeNone, BrMiscFrm, itin,
Evan Cheng7095cd22008-11-07 09:06:08 +0000491 asm, "", pattern>;
Evan Cheng624844b2008-09-01 01:51:14 +0000492
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000493// Atomic load/store instructions
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000494class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
495 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000496 : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin,
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000497 opc, asm, "", pattern> {
Jim Grosbach4e57b522010-10-29 19:58:57 +0000498 bits<4> Rt;
Jim Grosbachcb311932011-07-26 17:44:46 +0000499 bits<4> addr;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000500 let Inst{27-23} = 0b00011;
501 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000502 let Inst{20} = 1;
Jim Grosbachcb311932011-07-26 17:44:46 +0000503 let Inst{19-16} = addr;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000504 let Inst{15-12} = Rt;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000505 let Inst{11-0} = 0b111110011111;
506}
507class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
508 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000509 : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin,
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000510 opc, asm, "", pattern> {
Jim Grosbach4e57b522010-10-29 19:58:57 +0000511 bits<4> Rd;
512 bits<4> Rt;
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000513 bits<4> addr;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000514 let Inst{27-23} = 0b00011;
515 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000516 let Inst{20} = 0;
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000517 let Inst{19-16} = addr;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000518 let Inst{15-12} = Rd;
Johnny Chen098bd1b2009-12-11 19:37:26 +0000519 let Inst{11-4} = 0b11111001;
Jim Grosbach4e57b522010-10-29 19:58:57 +0000520 let Inst{3-0} = Rt;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000521}
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000522class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
Jim Grosbach15e8d742011-07-26 17:15:11 +0000523 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, $addr", pattern> {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000524 bits<4> Rt;
525 bits<4> Rt2;
Jim Grosbach15e8d742011-07-26 17:15:11 +0000526 bits<4> addr;
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000527 let Inst{27-23} = 0b00010;
528 let Inst{22} = b;
529 let Inst{21-20} = 0b00;
Jim Grosbach15e8d742011-07-26 17:15:11 +0000530 let Inst{19-16} = addr;
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000531 let Inst{15-12} = Rt;
532 let Inst{11-4} = 0b00001001;
533 let Inst{3-0} = Rt2;
Owen Andersondde461c2011-10-28 18:02:13 +0000534
535 let DecoderMethod = "DecodeSwap";
Jim Grosbach3b7e05b2010-10-29 20:21:36 +0000536}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000537
Evan Cheng624844b2008-09-01 01:51:14 +0000538// addrmode1 instructions
David Goodwinb062c232009-08-06 16:52:47 +0000539class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
540 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000541 : I<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000542 opc, asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000543 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000544 let Inst{27-26} = 0b00;
Evan Chengc139c222008-08-29 07:40:52 +0000545}
David Goodwinb062c232009-08-06 16:52:47 +0000546class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
547 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000548 : sI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000549 opc, asm, "", pattern> {
550 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000551 let Inst{27-26} = 0b00;
David Goodwinb062c232009-08-06 16:52:47 +0000552}
553class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng2d37f192008-08-28 23:39:26 +0000554 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000555 : XI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin,
Evan Chengc139c222008-08-29 07:40:52 +0000556 asm, "", pattern> {
Jim Grosbachb7c01f52008-10-14 20:36:24 +0000557 let Inst{24-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000558 let Inst{27-26} = 0b00;
Evan Chengc139c222008-08-29 07:40:52 +0000559}
Evan Cheng624844b2008-09-01 01:51:14 +0000560
Evan Chengcccca872008-09-01 01:27:33 +0000561// loads
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000562
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000563// LDR/LDRB/STR/STRB/...
564class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach338de3e2010-10-27 23:12:14 +0000565 Format f, InstrItinClass itin, string opc, string asm,
566 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000567 : I<oops, iops, am, 4, IndexModeNone, f, itin, opc, asm,
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000568 "", pattern> {
569 let Inst{27-25} = op;
570 let Inst{24} = 1; // 24 == P
571 // 23 == U
Jim Grosbach2f790742010-11-13 00:35:48 +0000572 let Inst{22} = isByte;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000573 let Inst{21} = 0; // 21 == W
Jim Grosbach338de3e2010-10-27 23:12:14 +0000574 let Inst{20} = isLd;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000575}
Jim Grosbach2f790742010-11-13 00:35:48 +0000576// Indexed load/stores
577class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000578 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach2f790742010-11-13 00:35:48 +0000579 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000580 : I<oops, iops, AddrMode2, 4, im, f, itin,
Jim Grosbach2f790742010-11-13 00:35:48 +0000581 opc, asm, cstr, pattern> {
Jim Grosbach38b469e2010-11-15 20:47:07 +0000582 bits<4> Rt;
Jim Grosbach2f790742010-11-13 00:35:48 +0000583 let Inst{27-26} = 0b01;
584 let Inst{24} = isPre; // P bit
585 let Inst{22} = isByte; // B bit
586 let Inst{21} = isPre; // W bit
587 let Inst{20} = isLd; // L bit
Jim Grosbach38b469e2010-11-15 20:47:07 +0000588 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000589}
Owen Anderson2aedba62011-07-26 20:54:26 +0000590class AI2stridx_reg<bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000591 IndexMode im, Format f, InstrItinClass itin, string opc,
592 string asm, string cstr, list<dag> pattern>
593 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
594 pattern> {
595 // AM2 store w/ two operands: (GPR, am2offset)
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000596 // {12} isAdd
597 // {11-0} imm12/Rm
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +0000598 bits<14> offset;
599 bits<4> Rn;
Owen Anderson2aedba62011-07-26 20:54:26 +0000600 let Inst{25} = 1;
601 let Inst{23} = offset{12};
602 let Inst{19-16} = Rn;
603 let Inst{11-5} = offset{11-5};
604 let Inst{4} = 0;
605 let Inst{3-0} = offset{3-0};
606}
607
608class AI2stridx_imm<bit isByte, bit isPre, dag oops, dag iops,
609 IndexMode im, Format f, InstrItinClass itin, string opc,
610 string asm, string cstr, list<dag> pattern>
611 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
612 pattern> {
613 // AM2 store w/ two operands: (GPR, am2offset)
614 // {12} isAdd
615 // {11-0} imm12/Rm
616 bits<14> offset;
617 bits<4> Rn;
618 let Inst{25} = 0;
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +0000619 let Inst{23} = offset{12};
620 let Inst{19-16} = Rn;
621 let Inst{11-0} = offset{11-0};
Jim Grosbach6e9aace2010-11-19 21:35:06 +0000622}
Owen Anderson2aedba62011-07-26 20:54:26 +0000623
624
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000625// FIXME: Merge with the above class when addrmode2 gets used for STR, STRB
626// but for now use this class for STRT and STRBT.
627class AI2stridxT<bit isByte, bit isPre, dag oops, dag iops,
628 IndexMode im, Format f, InstrItinClass itin, string opc,
629 string asm, string cstr, list<dag> pattern>
630 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
631 pattern> {
632 // AM2 store w/ two operands: (GPR, am2offset)
633 // {17-14} Rn
634 // {13} 1 == Rm, 0 == imm12
635 // {12} isAdd
636 // {11-0} imm12/Rm
637 bits<18> addr;
638 let Inst{25} = addr{13};
639 let Inst{23} = addr{12};
640 let Inst{19-16} = addr{17-14};
641 let Inst{11-0} = addr{11-0};
642}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000643
Evan Cheng624844b2008-09-01 01:51:14 +0000644// addrmode3 instructions
Jim Grosbach76aed402010-11-19 18:16:46 +0000645class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
646 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000647 : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin,
Jim Grosbach8e7f8df2010-11-18 00:46:58 +0000648 opc, asm, "", pattern> {
649 bits<14> addr;
650 bits<4> Rt;
651 let Inst{27-25} = 0b000;
652 let Inst{24} = 1; // P bit
653 let Inst{23} = addr{8}; // U bit
654 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
655 let Inst{21} = 0; // W bit
Jim Grosbach76aed402010-11-19 18:16:46 +0000656 let Inst{20} = op20; // L bit
Jim Grosbach8e7f8df2010-11-18 00:46:58 +0000657 let Inst{19-16} = addr{12-9}; // Rn
658 let Inst{15-12} = Rt; // Rt
659 let Inst{11-8} = addr{7-4}; // imm7_4/zero
660 let Inst{7-4} = op;
661 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Andersone0152a72011-08-09 20:55:18 +0000662
663 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach8e7f8df2010-11-18 00:46:58 +0000664}
Evan Cheng169eccc2008-09-01 07:00:14 +0000665
Jim Grosbach2ea19d12011-08-11 20:41:13 +0000666class AI3ldstidx<bits<4> op, bit op20, bit isPre, dag oops, dag iops,
Jim Grosbach003c6e72010-11-19 19:41:26 +0000667 IndexMode im, Format f, InstrItinClass itin, string opc,
668 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000669 : I<oops, iops, AddrMode3, 4, im, f, itin,
Jim Grosbach003c6e72010-11-19 19:41:26 +0000670 opc, asm, cstr, pattern> {
671 bits<4> Rt;
672 let Inst{27-25} = 0b000;
673 let Inst{24} = isPre; // P bit
674 let Inst{21} = isPre; // W bit
675 let Inst{20} = op20; // L bit
676 let Inst{15-12} = Rt; // Rt
677 let Inst{7-4} = op;
678}
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000679
680// FIXME: Merge with the above class when addrmode2 gets used for LDR, LDRB
681// but for now use this class for LDRSBT, LDRHT, LDSHT.
Jim Grosbachd3595712011-08-03 23:50:40 +0000682class AI3ldstidxT<bits<4> op, bit isLoad, dag oops, dag iops,
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000683 IndexMode im, Format f, InstrItinClass itin, string opc,
684 string asm, string cstr, list<dag> pattern>
Jim Grosbachd3595712011-08-03 23:50:40 +0000685 : I<oops, iops, AddrMode3, 4, im, f, itin, opc, asm, cstr, pattern> {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000686 // {13} 1 == imm8, 0 == Rm
687 // {12-9} Rn
688 // {8} isAdd
689 // {7-4} imm7_4/zero
690 // {3-0} imm3_0/Rm
Jim Grosbachd3595712011-08-03 23:50:40 +0000691 bits<4> addr;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000692 bits<4> Rt;
693 let Inst{27-25} = 0b000;
Jim Grosbachd3595712011-08-03 23:50:40 +0000694 let Inst{24} = 0; // P bit
695 let Inst{21} = 1;
696 let Inst{20} = isLoad; // L bit
697 let Inst{19-16} = addr; // Rn
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000698 let Inst{15-12} = Rt; // Rt
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000699 let Inst{7-4} = op;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000700}
701
Evan Cheng169eccc2008-09-01 07:00:14 +0000702// stores
Jim Grosbach09d7bfd2010-11-19 22:14:31 +0000703class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwinb062c232009-08-06 16:52:47 +0000704 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000705 : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000706 opc, asm, "", pattern> {
Jim Grosbach607efcb2010-11-11 01:09:40 +0000707 bits<14> addr;
708 bits<4> Rt;
Evan Cheng5edd90c2009-07-08 22:51:32 +0000709 let Inst{27-25} = 0b000;
Jim Grosbach607efcb2010-11-11 01:09:40 +0000710 let Inst{24} = 1; // P bit
711 let Inst{23} = addr{8}; // U bit
712 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
713 let Inst{21} = 0; // W bit
714 let Inst{20} = 0; // L bit
715 let Inst{19-16} = addr{12-9}; // Rn
716 let Inst{15-12} = Rt; // Rt
717 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach09d7bfd2010-11-19 22:14:31 +0000718 let Inst{7-4} = op;
Jim Grosbach607efcb2010-11-11 01:09:40 +0000719 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson60138ea2011-08-12 20:02:50 +0000720 let DecoderMethod = "DecodeAddrMode3Instruction";
Evan Cheng169eccc2008-09-01 07:00:14 +0000721}
Evan Cheng169eccc2008-09-01 07:00:14 +0000722
Evan Cheng624844b2008-09-01 01:51:14 +0000723// addrmode4 instructions
Bill Wendlinge69afc62010-11-13 09:09:38 +0000724class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
725 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000726 : XI<oops, iops, AddrMode4, 4, im, f, itin, asm, cstr, pattern> {
Bill Wendlinge69afc62010-11-13 09:09:38 +0000727 bits<4> p;
728 bits<16> regs;
729 bits<4> Rn;
730 let Inst{31-28} = p;
731 let Inst{27-25} = 0b100;
732 let Inst{22} = 0; // S bit
733 let Inst{19-16} = Rn;
734 let Inst{15-0} = regs;
735}
Evan Cheng2d37f192008-08-28 23:39:26 +0000736
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000737// Unsigned multiply, multiply-accumulate instructions.
David Goodwinb062c232009-08-06 16:52:47 +0000738class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
739 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000740 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000741 opc, asm, "", pattern> {
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000742 let Inst{7-4} = 0b1001;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000743 let Inst{20} = 0; // S bit
Evan Cheng47b546d2008-11-06 08:47:38 +0000744 let Inst{27-21} = opcod;
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000745}
David Goodwinb062c232009-08-06 16:52:47 +0000746class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
747 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000748 : sI<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000749 opc, asm, "", pattern> {
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000750 let Inst{7-4} = 0b1001;
Evan Cheng47b546d2008-11-06 08:47:38 +0000751 let Inst{27-21} = opcod;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000752}
753
754// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +0000755class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
756 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000757 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000758 opc, asm, "", pattern> {
Jim Grosbach22261602010-10-22 17:16:17 +0000759 bits<4> Rd;
760 bits<4> Rn;
761 bits<4> Rm;
762 let Inst{7-4} = opc7_4;
Evan Cheng2686c8f2008-11-06 01:21:28 +0000763 let Inst{20} = 1;
Evan Cheng47b546d2008-11-06 08:47:38 +0000764 let Inst{27-21} = opcod;
Jim Grosbach22261602010-10-22 17:16:17 +0000765 let Inst{19-16} = Rd;
766 let Inst{11-8} = Rm;
767 let Inst{3-0} = Rn;
768}
769// MSW multiple w/ Ra operand
770class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
771 InstrItinClass itin, string opc, string asm, list<dag> pattern>
772 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
773 bits<4> Ra;
774 let Inst{15-12} = Ra;
Jim Grosbach4d0549e2008-11-03 18:38:31 +0000775}
Evan Cheng2d37f192008-08-28 23:39:26 +0000776
Evan Cheng36ae4032008-11-06 03:35:07 +0000777// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach6956a602010-10-22 18:35:16 +0000778class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbachf98df082010-10-22 17:42:06 +0000779 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000780 : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000781 opc, asm, "", pattern> {
Jim Grosbach6956a602010-10-22 18:35:16 +0000782 bits<4> Rn;
783 bits<4> Rm;
Evan Cheng36ae4032008-11-06 03:35:07 +0000784 let Inst{4} = 0;
785 let Inst{7} = 1;
786 let Inst{20} = 0;
Evan Cheng47b546d2008-11-06 08:47:38 +0000787 let Inst{27-21} = opcod;
Jim Grosbachf98df082010-10-22 17:42:06 +0000788 let Inst{6-5} = bit6_5;
Jim Grosbach6956a602010-10-22 18:35:16 +0000789 let Inst{11-8} = Rm;
790 let Inst{3-0} = Rn;
791}
792class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
793 InstrItinClass itin, string opc, string asm, list<dag> pattern>
794 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
795 bits<4> Rd;
796 let Inst{19-16} = Rd;
797}
798
799// AMulxyI with Ra operand
800class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
801 InstrItinClass itin, string opc, string asm, list<dag> pattern>
802 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
803 bits<4> Ra;
804 let Inst{15-12} = Ra;
805}
806// SMLAL*
807class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
808 InstrItinClass itin, string opc, string asm, list<dag> pattern>
809 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
810 bits<4> RdLo;
811 bits<4> RdHi;
812 let Inst{19-16} = RdHi;
813 let Inst{15-12} = RdLo;
Evan Cheng36ae4032008-11-06 03:35:07 +0000814}
815
Evan Cheng49d66522008-11-06 22:15:19 +0000816// Extend instructions.
David Goodwinb062c232009-08-06 16:52:47 +0000817class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
818 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000819 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ExtFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000820 opc, asm, "", pattern> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000821 // All AExtI instructions have Rd and Rm register operands.
822 bits<4> Rd;
823 bits<4> Rm;
824 let Inst{15-12} = Rd;
825 let Inst{3-0} = Rm;
Evan Cheng49d66522008-11-06 22:15:19 +0000826 let Inst{7-4} = 0b0111;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000827 let Inst{9-8} = 0b00;
Evan Cheng49d66522008-11-06 22:15:19 +0000828 let Inst{27-20} = opcod;
829}
830
Evan Cheng98dc53e2008-11-07 01:41:35 +0000831// Misc Arithmetic instructions.
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000832class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
833 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000834 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin,
David Goodwinb062c232009-08-06 16:52:47 +0000835 opc, asm, "", pattern> {
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000836 bits<4> Rd;
837 bits<4> Rm;
Evan Cheng98dc53e2008-11-07 01:41:35 +0000838 let Inst{27-20} = opcod;
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000839 let Inst{19-16} = 0b1111;
840 let Inst{15-12} = Rd;
841 let Inst{11-8} = 0b1111;
842 let Inst{7-4} = opc7_4;
843 let Inst{3-0} = Rm;
844}
845
846// PKH instructions
Jim Grosbach3a3d8e82011-11-12 00:58:43 +0000847def PKHLSLAsmOperand : ImmAsmOperand {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000848 let Name = "PKHLSLImm";
849 let ParserMethod = "parsePKHLSLImm";
850}
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000851def pkh_lsl_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 32; }]>{
852 let PrintMethod = "printPKHLSLShiftImm";
Jim Grosbach27c1e252011-07-21 17:23:04 +0000853 let ParserMatchClass = PKHLSLAsmOperand;
854}
855def PKHASRAsmOperand : AsmOperandClass {
856 let Name = "PKHASRImm";
857 let ParserMethod = "parsePKHASRImm";
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000858}
859def pkh_asr_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]>{
860 let PrintMethod = "printPKHASRShiftImm";
Jim Grosbach27c1e252011-07-21 17:23:04 +0000861 let ParserMatchClass = PKHASRAsmOperand;
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000862}
Jim Grosbach94df3be2011-07-20 20:49:03 +0000863
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000864class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
865 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000866 : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin,
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000867 opc, asm, "", pattern> {
868 bits<4> Rd;
869 bits<4> Rn;
870 bits<4> Rm;
Jim Grosbacha98f8002011-07-20 20:32:09 +0000871 bits<5> sh;
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000872 let Inst{27-20} = opcod;
873 let Inst{19-16} = Rn;
874 let Inst{15-12} = Rd;
Jim Grosbacha98f8002011-07-20 20:32:09 +0000875 let Inst{11-7} = sh;
Jim Grosbach2c9ae052010-10-22 22:12:16 +0000876 let Inst{6} = tb;
877 let Inst{5-4} = 0b01;
878 let Inst{3-0} = Rm;
Evan Cheng98dc53e2008-11-07 01:41:35 +0000879}
880
Evan Cheng2d37f192008-08-28 23:39:26 +0000881//===----------------------------------------------------------------------===//
882
883// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
884class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
885 list<Predicate> Predicates = [IsARM];
886}
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +0000887class ARMV5TPat<dag pattern, dag result> : Pat<pattern, result> {
888 list<Predicate> Predicates = [IsARM, HasV5T];
889}
Evan Cheng2d37f192008-08-28 23:39:26 +0000890class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
891 list<Predicate> Predicates = [IsARM, HasV5TE];
892}
893class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
894 list<Predicate> Predicates = [IsARM, HasV6];
895}
Evan Chengee98fa92008-08-29 06:41:12 +0000896
897//===----------------------------------------------------------------------===//
Evan Chengee98fa92008-08-29 06:41:12 +0000898// Thumb Instruction Format Definitions.
899//
900
Owen Anderson651b2302011-07-13 23:22:26 +0000901class ThumbI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000902 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000903 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000904 let OutOperandList = oops;
905 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000906 let AsmString = asm;
Evan Chengee98fa92008-08-29 06:41:12 +0000907 let Pattern = pattern;
908 list<Predicate> Predicates = [IsThumb];
909}
910
Bill Wendlingcbb08ca2010-12-01 02:42:55 +0000911// TI - Thumb instruction.
David Goodwinb062c232009-08-06 16:52:47 +0000912class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000913 : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>;
Evan Chengee98fa92008-08-29 06:41:12 +0000914
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000915// Two-address instructions
Bob Wilson3968c6a2010-03-23 17:23:59 +0000916class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
917 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000918 : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "$lhs = $dst",
Bob Wilson3968c6a2010-03-23 17:23:59 +0000919 pattern>;
Evan Cheng7cc6aca2009-08-04 23:47:55 +0000920
Johnny Chenc28e6292009-12-15 17:24:14 +0000921// tBL, tBX 32-bit instructions
922class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000923 dag oops, dag iops, InstrItinClass itin, string asm,
924 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000925 : ThumbI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>,
Bob Wilson3968c6a2010-03-23 17:23:59 +0000926 Encoding {
Johnny Chenc28e6292009-12-15 17:24:14 +0000927 let Inst{31-27} = opcod1;
928 let Inst{15-14} = opcod2;
Bill Wendlingb70dc872010-08-31 07:50:46 +0000929 let Inst{12} = opcod3;
Johnny Chenc28e6292009-12-15 17:24:14 +0000930}
Evan Chengee98fa92008-08-29 06:41:12 +0000931
932// BR_JT instructions
Bob Wilson3968c6a2010-03-23 17:23:59 +0000933class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
934 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000935 : ThumbI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>;
Evan Chengee98fa92008-08-29 06:41:12 +0000936
Evan Chengbec1dba892009-06-23 19:38:13 +0000937// Thumb1 only
Owen Anderson651b2302011-07-13 23:22:26 +0000938class Thumb1I<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000939 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000940 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000941 let OutOperandList = oops;
942 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +0000943 let AsmString = asm;
Evan Chengbec1dba892009-06-23 19:38:13 +0000944 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +0000945 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengbec1dba892009-06-23 19:38:13 +0000946}
947
David Goodwinb062c232009-08-06 16:52:47 +0000948class T1I<dag oops, dag iops, InstrItinClass itin,
949 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000950 : Thumb1I<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +0000951class T1Ix2<dag oops, dag iops, InstrItinClass itin,
952 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000953 : Thumb1I<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>;
Evan Chengbec1dba892009-06-23 19:38:13 +0000954
955// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +0000956class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000957 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000958 : Thumb1I<oops, iops, AddrModeNone, 2, itin,
Bob Wilson947f04b2010-03-13 01:08:20 +0000959 asm, cstr, pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000960
961// Thumb1 instruction that can either be predicated or set CPSR.
Owen Anderson651b2302011-07-13 23:22:26 +0000962class Thumb1sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000963 InstrItinClass itin,
Evan Chengcd4cdd12009-07-11 06:43:01 +0000964 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000965 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000966 let OutOperandList = !con(oops, (outs s_cc_out:$s));
967 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000968 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Chengcd4cdd12009-07-11 06:43:01 +0000969 let Pattern = pattern;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000970 let thumbArithFlagSetting = 1;
Jim Grosbachfddf36d2010-11-01 17:08:58 +0000971 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Owen Anderson91a8f9b2011-08-16 23:45:44 +0000972 let DecoderNamespace = "ThumbSBit";
Evan Chengcd4cdd12009-07-11 06:43:01 +0000973}
974
David Goodwinb062c232009-08-06 16:52:47 +0000975class T1sI<dag oops, dag iops, InstrItinClass itin,
976 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000977 : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000978
979// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +0000980class T1sIt<dag oops, dag iops, InstrItinClass itin,
981 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000982 : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm,
Bill Wendling05632cb2010-11-30 23:54:45 +0000983 "$Rn = $Rdn", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +0000984
985// Thumb1 instruction that can be predicated.
Owen Anderson651b2302011-07-13 23:22:26 +0000986class Thumb1pI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +0000987 InstrItinClass itin,
Evan Chengcd4cdd12009-07-11 06:43:01 +0000988 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc28e6292009-12-15 17:24:14 +0000989 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengcd4cdd12009-07-11 06:43:01 +0000990 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +0000991 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +0000992 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chengcd4cdd12009-07-11 06:43:01 +0000993 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +0000994 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Chengcd4cdd12009-07-11 06:43:01 +0000995}
996
David Goodwinb062c232009-08-06 16:52:47 +0000997class T1pI<dag oops, dag iops, InstrItinClass itin,
998 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +0000999 : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001000
1001// Two-address instructions
David Goodwinb062c232009-08-06 16:52:47 +00001002class T1pIt<dag oops, dag iops, InstrItinClass itin,
1003 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001004 : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm,
Bill Wendling7c646b92010-12-01 01:32:02 +00001005 "$Rn = $Rdn", pattern>;
Evan Chengcd4cdd12009-07-11 06:43:01 +00001006
Bob Wilson3968c6a2010-03-23 17:23:59 +00001007class T1pIs<dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001008 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001009 : Thumb1pI<oops, iops, AddrModeT1_s, 2, itin, opc, asm, "", pattern>;
Evan Chengbec1dba892009-06-23 19:38:13 +00001010
Johnny Chen466231a2009-12-16 02:32:54 +00001011class Encoding16 : Encoding {
1012 let Inst{31-16} = 0x0000;
1013}
1014
Johnny Chenc28e6292009-12-15 17:24:14 +00001015// A6.2 16-bit Thumb instruction encoding
Johnny Chen466231a2009-12-16 02:32:54 +00001016class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001017 let Inst{15-10} = opcode;
1018}
1019
1020// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001021class T1General<bits<5> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001022 let Inst{15-14} = 0b00;
1023 let Inst{13-9} = opcode;
1024}
1025
1026// A6.2.2 Data-processing encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001027class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001028 let Inst{15-10} = 0b010000;
1029 let Inst{9-6} = opcode;
1030}
1031
1032// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001033class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001034 let Inst{15-10} = 0b010001;
Bill Wendling345b48f2010-11-17 00:45:23 +00001035 let Inst{9-6} = opcode;
Johnny Chenc28e6292009-12-15 17:24:14 +00001036}
1037
1038// A6.2.4 Load/store single data item encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001039class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001040 let Inst{15-12} = opA;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001041 let Inst{11-9} = opB;
Johnny Chenc28e6292009-12-15 17:24:14 +00001042}
Bill Wendlingb70dc872010-08-31 07:50:46 +00001043class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chenc28e6292009-12-15 17:24:14 +00001044
Eric Christopher9b67db82011-05-27 03:50:53 +00001045class T1BranchCond<bits<4> opcode> : Encoding16 {
1046 let Inst{15-12} = opcode;
1047}
1048
Bill Wendlinga9e3df72010-11-30 22:57:21 +00001049// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling05632cb2010-11-30 23:54:45 +00001050// following bits are used for "opA" (see A6.2.4):
Jim Grosbachc4669ed2010-12-10 20:47:29 +00001051//
Bill Wendlinga9e3df72010-11-30 22:57:21 +00001052// 0b0110 => Immediate, 4 bytes
1053// 0b1000 => Immediate, 2 bytes
1054// 0b0111 => Immediate, 1 byte
Bill Wendlingc25545a2010-12-01 01:38:08 +00001055class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
1056 InstrItinClass itin, string opc, string asm,
1057 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001058 : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>,
Bill Wendling5c51fcd2010-11-30 23:16:25 +00001059 T1LoadStore<0b0101, opcode> {
Bill Wendlinga9e3df72010-11-30 22:57:21 +00001060 bits<3> Rt;
1061 bits<8> addr;
1062 let Inst{8-6} = addr{5-3}; // Rm
1063 let Inst{5-3} = addr{2-0}; // Rn
1064 let Inst{2-0} = Rt;
1065}
Bill Wendlingc25545a2010-12-01 01:38:08 +00001066class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
1067 InstrItinClass itin, string opc, string asm,
1068 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001069 : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>,
Bill Wendling5c51fcd2010-11-30 23:16:25 +00001070 T1LoadStore<opA, {opB,?,?}> {
Bill Wendlinga9e3df72010-11-30 22:57:21 +00001071 bits<3> Rt;
1072 bits<8> addr;
1073 let Inst{10-6} = addr{7-3}; // imm5
1074 let Inst{5-3} = addr{2-0}; // Rn
1075 let Inst{2-0} = Rt;
1076}
1077
Johnny Chenc28e6292009-12-15 17:24:14 +00001078// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chen466231a2009-12-16 02:32:54 +00001079class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chenc28e6292009-12-15 17:24:14 +00001080 let Inst{15-12} = 0b1011;
1081 let Inst{11-5} = opcode;
1082}
1083
Evan Chengd76f0be2009-06-25 02:08:06 +00001084// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
Owen Anderson651b2302011-07-13 23:22:26 +00001085class Thumb2I<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001086 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +00001087 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001088 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengd76f0be2009-06-25 02:08:06 +00001089 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001090 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001091 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chengd76f0be2009-06-25 02:08:06 +00001092 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +00001093 list<Predicate> Predicates = [IsThumb2];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001094 let DecoderNamespace = "Thumb2";
Evan Chengd76f0be2009-06-25 02:08:06 +00001095}
1096
Bill Wendlingb70dc872010-08-31 07:50:46 +00001097// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1098// input operand since by default it's a zero register. It will become an
1099// implicit def once it's "flipped".
Jim Grosbachb9386552010-10-13 23:12:26 +00001100//
Evan Chengd76f0be2009-06-25 02:08:06 +00001101// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1102// more consistent.
Owen Anderson651b2302011-07-13 23:22:26 +00001103class Thumb2sI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001104 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +00001105 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001106 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersoncf096a42010-12-07 20:50:15 +00001107 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
1108 let Inst{20} = s;
1109
Evan Chengd76f0be2009-06-25 02:08:06 +00001110 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001111 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner04c342e2010-10-06 00:05:18 +00001112 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Chengd76f0be2009-06-25 02:08:06 +00001113 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +00001114 list<Predicate> Predicates = [IsThumb2];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001115 let DecoderNamespace = "Thumb2";
Evan Chengd76f0be2009-06-25 02:08:06 +00001116}
1117
1118// Special cases
Owen Anderson651b2302011-07-13 23:22:26 +00001119class Thumb2XI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001120 InstrItinClass itin,
Evan Chengd76f0be2009-06-25 02:08:06 +00001121 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001122 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chengd76f0be2009-06-25 02:08:06 +00001123 let OutOperandList = oops;
1124 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001125 let AsmString = asm;
Evan Cheng431cf562009-06-23 17:48:47 +00001126 let Pattern = pattern;
Evan Cheng2c450d32009-07-02 06:38:40 +00001127 list<Predicate> Predicates = [IsThumb2];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001128 let DecoderNamespace = "Thumb2";
Evan Cheng431cf562009-06-23 17:48:47 +00001129}
1130
Owen Anderson651b2302011-07-13 23:22:26 +00001131class ThumbXI<dag oops, dag iops, AddrMode am, int sz,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001132 InstrItinClass itin,
1133 string asm, string cstr, list<dag> pattern>
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001134 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1135 let OutOperandList = oops;
1136 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001137 let AsmString = asm;
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001138 let Pattern = pattern;
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001139 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001140 let DecoderNamespace = "Thumb";
Jim Grosbach36d4dec2009-12-01 18:10:36 +00001141}
1142
David Goodwinb062c232009-08-06 16:52:47 +00001143class T2I<dag oops, dag iops, InstrItinClass itin,
1144 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001145 : Thumb2I<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001146class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1147 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001148 : Thumb2I<oops, iops, AddrModeT2_i12, 4, itin, opc, asm, "",pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001149class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1150 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001151 : Thumb2I<oops, iops, AddrModeT2_i8, 4, itin, opc, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001152class T2Iso<dag oops, dag iops, InstrItinClass itin,
1153 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001154 : Thumb2I<oops, iops, AddrModeT2_so, 4, itin, opc, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001155class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1156 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001157 : Thumb2I<oops, iops, AddrModeT2_pc, 4, itin, opc, asm, "", pattern>;
Jim Grosbach95bd6b72010-12-10 20:51:35 +00001158class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
Jim Grosbach7db8d692011-09-08 22:07:06 +00001159 string opc, string asm, string cstr, list<dag> pattern>
1160 : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, cstr,
Johnny Chenc28e6292009-12-15 17:24:14 +00001161 pattern> {
Owen Anderson943fb602010-12-01 19:18:46 +00001162 bits<4> Rt;
1163 bits<4> Rt2;
1164 bits<13> addr;
Jim Grosbach95bd6b72010-12-10 20:51:35 +00001165 let Inst{31-25} = 0b1110100;
1166 let Inst{24} = P;
1167 let Inst{23} = addr{8};
1168 let Inst{22} = 1;
1169 let Inst{21} = W;
1170 let Inst{20} = isLoad;
1171 let Inst{19-16} = addr{12-9};
Owen Anderson943fb602010-12-01 19:18:46 +00001172 let Inst{15-12} = Rt{3-0};
1173 let Inst{11-8} = Rt2{3-0};
Owen Anderson943fb602010-12-01 19:18:46 +00001174 let Inst{7-0} = addr{7-0};
Johnny Chenc28e6292009-12-15 17:24:14 +00001175}
Jim Grosbach7db8d692011-09-08 22:07:06 +00001176class T2Ii8s4post<bit P, bit W, bit isLoad, dag oops, dag iops,
1177 InstrItinClass itin, string opc, string asm, string cstr,
1178 list<dag> pattern>
1179 : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, cstr,
Owen Anderson08d4bb02011-08-04 23:18:05 +00001180 pattern> {
1181 bits<4> Rt;
1182 bits<4> Rt2;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001183 bits<4> addr;
Owen Anderson08d4bb02011-08-04 23:18:05 +00001184 bits<9> imm;
1185 let Inst{31-25} = 0b1110100;
1186 let Inst{24} = P;
1187 let Inst{23} = imm{8};
1188 let Inst{22} = 1;
1189 let Inst{21} = W;
1190 let Inst{20} = isLoad;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001191 let Inst{19-16} = addr;
Owen Anderson08d4bb02011-08-04 23:18:05 +00001192 let Inst{15-12} = Rt{3-0};
1193 let Inst{11-8} = Rt2{3-0};
1194 let Inst{7-0} = imm{7-0};
1195}
1196
David Goodwinb062c232009-08-06 16:52:47 +00001197class T2sI<dag oops, dag iops, InstrItinClass itin,
1198 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001199 : Thumb2sI<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>;
Evan Chengd76f0be2009-06-25 02:08:06 +00001200
David Goodwinb062c232009-08-06 16:52:47 +00001201class T2XI<dag oops, dag iops, InstrItinClass itin,
1202 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001203 : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>;
David Goodwinb062c232009-08-06 16:52:47 +00001204class T2JTI<dag oops, dag iops, InstrItinClass itin,
1205 string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001206 : Thumb2XI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>;
Evan Cheng431cf562009-06-23 17:48:47 +00001207
Bruno Cardoso Lopes4d4b4902011-01-20 16:58:48 +00001208// Move to/from coprocessor instructions
Jim Grosbachcabb48d2011-07-13 21:17:59 +00001209class T2Cop<bits<4> opc, dag oops, dag iops, string asm, list<dag> pattern>
Jim Grosbachadb29b62011-07-13 21:14:23 +00001210 : T2XI <oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2]> {
Jim Grosbachcabb48d2011-07-13 21:17:59 +00001211 let Inst{31-28} = opc;
Bruno Cardoso Lopes4d4b4902011-01-20 16:58:48 +00001212}
1213
Bob Wilson947f04b2010-03-13 01:08:20 +00001214// Two-address instructions
1215class T2XIt<dag oops, dag iops, InstrItinClass itin,
1216 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001217 : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, cstr, pattern>;
Evan Cheng83e0d482009-09-28 09:14:39 +00001218
Jim Grosbachc086f682011-09-08 00:39:19 +00001219// T2Ipreldst - Thumb2 pre-indexed load / store instructions.
1220class T2Ipreldst<bit signed, bits<2> opcod, bit load, bit pre,
Johnny Chenc28e6292009-12-15 17:24:14 +00001221 dag oops, dag iops,
1222 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Cheng84c6cda2009-07-02 07:28:31 +00001223 string opc, string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001224 : InstARM<am, 4, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng84c6cda2009-07-02 07:28:31 +00001225 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001226 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001227 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng84c6cda2009-07-02 07:28:31 +00001228 let Pattern = pattern;
1229 list<Predicate> Predicates = [IsThumb2];
Owen Andersonc78e03c2011-07-19 21:06:00 +00001230 let DecoderNamespace = "Thumb2";
Jim Grosbachc086f682011-09-08 00:39:19 +00001231
1232 bits<4> Rt;
1233 bits<13> addr;
Johnny Chenc28e6292009-12-15 17:24:14 +00001234 let Inst{31-27} = 0b11111;
1235 let Inst{26-25} = 0b00;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001236 let Inst{24} = signed;
1237 let Inst{23} = 0;
Johnny Chenc28e6292009-12-15 17:24:14 +00001238 let Inst{22-21} = opcod;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001239 let Inst{20} = load;
Jim Grosbachc086f682011-09-08 00:39:19 +00001240 let Inst{19-16} = addr{12-9};
1241 let Inst{15-12} = Rt{3-0};
Bill Wendlingb70dc872010-08-31 07:50:46 +00001242 let Inst{11} = 1;
Johnny Chenc28e6292009-12-15 17:24:14 +00001243 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingb70dc872010-08-31 07:50:46 +00001244 let Inst{10} = pre; // The P bit.
Jim Grosbachc086f682011-09-08 00:39:19 +00001245 let Inst{9} = addr{8}; // Sign bit
Bill Wendlingb70dc872010-08-31 07:50:46 +00001246 let Inst{8} = 1; // The W bit.
Jim Grosbachc086f682011-09-08 00:39:19 +00001247 let Inst{7-0} = addr{7-0};
Owen Andersona9ebf6f2011-09-12 18:56:30 +00001248
1249 let DecoderMethod = "DecodeT2LdStPre";
Jim Grosbachc086f682011-09-08 00:39:19 +00001250}
Jim Grosbachc4669ed2010-12-10 20:47:29 +00001251
Jim Grosbachc086f682011-09-08 00:39:19 +00001252// T2Ipostldst - Thumb2 post-indexed load / store instructions.
1253class T2Ipostldst<bit signed, bits<2> opcod, bit load, bit pre,
1254 dag oops, dag iops,
1255 AddrMode am, IndexMode im, InstrItinClass itin,
1256 string opc, string asm, string cstr, list<dag> pattern>
1257 : InstARM<am, 4, im, ThumbFrm, GenericDomain, cstr, itin> {
1258 let OutOperandList = oops;
1259 let InOperandList = !con(iops, (ins pred:$p));
1260 let AsmString = !strconcat(opc, "${p}", asm);
1261 let Pattern = pattern;
1262 list<Predicate> Predicates = [IsThumb2];
1263 let DecoderNamespace = "Thumb2";
Jim Grosbachc4669ed2010-12-10 20:47:29 +00001264
Owen Andersone22c7322010-11-30 00:14:31 +00001265 bits<4> Rt;
1266 bits<4> Rn;
Jim Grosbach3343da52011-09-08 01:01:32 +00001267 bits<9> offset;
Jim Grosbachc086f682011-09-08 00:39:19 +00001268 let Inst{31-27} = 0b11111;
1269 let Inst{26-25} = 0b00;
1270 let Inst{24} = signed;
1271 let Inst{23} = 0;
1272 let Inst{22-21} = opcod;
1273 let Inst{20} = load;
1274 let Inst{19-16} = Rn;
Owen Andersone22c7322010-11-30 00:14:31 +00001275 let Inst{15-12} = Rt{3-0};
Jim Grosbachc086f682011-09-08 00:39:19 +00001276 let Inst{11} = 1;
1277 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
1278 let Inst{10} = pre; // The P bit.
Jim Grosbach3343da52011-09-08 01:01:32 +00001279 let Inst{9} = offset{8}; // Sign bit
Jim Grosbachc086f682011-09-08 00:39:19 +00001280 let Inst{8} = 1; // The W bit.
Jim Grosbach3343da52011-09-08 01:01:32 +00001281 let Inst{7-0} = offset{7-0};
Owen Andersona9ebf6f2011-09-12 18:56:30 +00001282
1283 let DecoderMethod = "DecodeT2LdStPre";
Evan Cheng84c6cda2009-07-02 07:28:31 +00001284}
1285
David Goodwine5b969f2009-07-27 19:59:26 +00001286// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1287class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001288 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwine5b969f2009-07-27 19:59:26 +00001289}
1290
1291// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1292class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbachfddf36d2010-11-01 17:08:58 +00001293 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwine5b969f2009-07-27 19:59:26 +00001294}
Evan Cheng84c6cda2009-07-02 07:28:31 +00001295
Bruno Cardoso Lopes168c9002011-05-03 17:29:22 +00001296// T2v6Pat - Same as Pat<>, but requires V6T2 Thumb2 mode.
1297class T2v6Pat<dag pattern, dag result> : Pat<pattern, result> {
1298 list<Predicate> Predicates = [IsThumb2, HasV6T2];
1299}
1300
Evan Chengeab9ca72009-06-27 02:26:13 +00001301// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1302class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Cheng2c450d32009-07-02 06:38:40 +00001303 list<Predicate> Predicates = [IsThumb2];
Evan Cheng431cf562009-06-23 17:48:47 +00001304}
1305
Evan Chengee98fa92008-08-29 06:41:12 +00001306//===----------------------------------------------------------------------===//
1307
Evan Chengac2af2f2008-11-11 02:11:05 +00001308//===----------------------------------------------------------------------===//
1309// ARM VFP Instruction templates.
1310//
1311
David Goodwin81cdd212009-07-10 17:03:29 +00001312// Almost all VFP instructions are predicable.
Owen Anderson651b2302011-07-13 23:22:26 +00001313class VFPI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001314 IndexMode im, Format f, InstrItinClass itin,
1315 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001316 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach576640f2010-10-12 21:22:40 +00001317 bits<4> p;
1318 let Inst{31-28} = p;
David Goodwin81cdd212009-07-10 17:03:29 +00001319 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001320 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001321 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin81cdd212009-07-10 17:03:29 +00001322 let Pattern = pattern;
Bill Wendling87240d42010-12-01 21:54:50 +00001323 let PostEncoderMethod = "VFPThumb2PostEncoder";
Owen Andersone0152a72011-08-09 20:55:18 +00001324 let DecoderNamespace = "VFP";
David Goodwin81cdd212009-07-10 17:03:29 +00001325 list<Predicate> Predicates = [HasVFP2];
1326}
1327
1328// Special cases
Owen Anderson651b2302011-07-13 23:22:26 +00001329class VFPXI<dag oops, dag iops, AddrMode am, int sz,
David Goodwinb062c232009-08-06 16:52:47 +00001330 IndexMode im, Format f, InstrItinClass itin,
1331 string asm, string cstr, list<dag> pattern>
Anton Korobeynikov14635da2009-11-02 00:10:38 +00001332 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling345b48f2010-11-17 00:45:23 +00001333 bits<4> p;
1334 let Inst{31-28} = p;
David Goodwin81cdd212009-07-10 17:03:29 +00001335 let OutOperandList = oops;
1336 let InOperandList = iops;
Bob Wilson722bff22010-05-24 20:08:34 +00001337 let AsmString = asm;
David Goodwin81cdd212009-07-10 17:03:29 +00001338 let Pattern = pattern;
Bill Wendling87240d42010-12-01 21:54:50 +00001339 let PostEncoderMethod = "VFPThumb2PostEncoder";
Owen Andersone0152a72011-08-09 20:55:18 +00001340 let DecoderNamespace = "VFP";
David Goodwin81cdd212009-07-10 17:03:29 +00001341 list<Predicate> Predicates = [HasVFP2];
1342}
1343
David Goodwinb062c232009-08-06 16:52:47 +00001344class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1345 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001346 : VFPI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin,
Bill Wendling87240d42010-12-01 21:54:50 +00001347 opc, asm, "", pattern> {
1348 let PostEncoderMethod = "VFPThumb2PostEncoder";
1349}
David Goodwin81cdd212009-07-10 17:03:29 +00001350
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001351// ARM VFP addrmode5 loads and stores
1352class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001353 InstrItinClass itin,
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001354 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001355 : VFPI<oops, iops, AddrMode5, 4, IndexModeNone,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001356 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendlingc0024632010-11-04 00:59:42 +00001357 // Instruction operands.
1358 bits<5> Dd;
1359 bits<13> addr;
1360
1361 // Encode instruction operands.
1362 let Inst{23} = addr{8}; // U (add = (U == '1'))
1363 let Inst{22} = Dd{4};
1364 let Inst{19-16} = addr{12-9}; // Rn
1365 let Inst{15-12} = Dd{3-0};
1366 let Inst{7-0} = addr{7-0}; // imm8
1367
Evan Chengac2af2f2008-11-11 02:11:05 +00001368 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001369 let Inst{27-24} = opcod1;
1370 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001371 let Inst{11-9} = 0b101;
1372 let Inst{8} = 1; // Double precision
Anton Korobeynikov8cce1eb2009-11-02 00:11:06 +00001373
Evan Cheng4a8c43f2011-02-16 00:35:02 +00001374 // Loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +00001375 let D = VFPNeonDomain;
Evan Chengac2af2f2008-11-11 02:11:05 +00001376}
1377
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001378class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001379 InstrItinClass itin,
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001380 string opc, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001381 : VFPI<oops, iops, AddrMode5, 4, IndexModeNone,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001382 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendlingc0024632010-11-04 00:59:42 +00001383 // Instruction operands.
1384 bits<5> Sd;
1385 bits<13> addr;
1386
1387 // Encode instruction operands.
1388 let Inst{23} = addr{8}; // U (add = (U == '1'))
1389 let Inst{22} = Sd{0};
1390 let Inst{19-16} = addr{12-9}; // Rn
1391 let Inst{15-12} = Sd{4-1};
1392 let Inst{7-0} = addr{7-0}; // imm8
1393
Evan Chengac2af2f2008-11-11 02:11:05 +00001394 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001395 let Inst{27-24} = opcod1;
1396 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001397 let Inst{11-9} = 0b101;
1398 let Inst{8} = 0; // Single precision
Evan Cheng4a8c43f2011-02-16 00:35:02 +00001399
1400 // Loads & stores operate on both NEON and VFP pipelines.
1401 let D = VFPNeonDomain;
Evan Chengac2af2f2008-11-11 02:11:05 +00001402}
1403
Bob Wilson6b853c32010-09-16 00:31:02 +00001404// VFP Load / store multiple pseudo instructions.
1405class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1406 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001407 : InstARM<AddrMode4, 4, IndexModeNone, Pseudo, VFPNeonDomain,
Bob Wilson6b853c32010-09-16 00:31:02 +00001408 cstr, itin> {
1409 let OutOperandList = oops;
1410 let InOperandList = !con(iops, (ins pred:$p));
1411 let Pattern = pattern;
1412 list<Predicate> Predicates = [HasVFP2];
1413}
1414
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001415// Load / store multiple
Jim Grosbachabcbe242010-09-08 00:25:50 +00001416class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001417 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001418 : VFPXI<oops, iops, AddrMode4, 4, im,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001419 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling345b48f2010-11-17 00:45:23 +00001420 // Instruction operands.
1421 bits<4> Rn;
1422 bits<13> regs;
1423
1424 // Encode instruction operands.
1425 let Inst{19-16} = Rn;
1426 let Inst{22} = regs{12};
1427 let Inst{15-12} = regs{11-8};
1428 let Inst{7-0} = regs{7-0};
1429
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001430 // TODO: Mark the instructions with the appropriate subtarget info.
1431 let Inst{27-25} = 0b110;
Bill Wendling98c29d72010-10-12 22:03:19 +00001432 let Inst{11-9} = 0b101;
1433 let Inst{8} = 1; // Double precision
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001434}
1435
Jim Grosbachabcbe242010-09-08 00:25:50 +00001436class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson947f04b2010-03-13 01:08:20 +00001437 string asm, string cstr, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001438 : VFPXI<oops, iops, AddrMode4, 4, im,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001439 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling345b48f2010-11-17 00:45:23 +00001440 // Instruction operands.
1441 bits<4> Rn;
1442 bits<13> regs;
1443
1444 // Encode instruction operands.
1445 let Inst{19-16} = Rn;
1446 let Inst{22} = regs{8};
1447 let Inst{15-12} = regs{12-9};
1448 let Inst{7-0} = regs{7-0};
1449
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001450 // TODO: Mark the instructions with the appropriate subtarget info.
1451 let Inst{27-25} = 0b110;
Bill Wendling98c29d72010-10-12 22:03:19 +00001452 let Inst{11-9} = 0b101;
1453 let Inst{8} = 0; // Single precision
Evan Cheng8cbbcb12008-11-11 21:48:44 +00001454}
1455
Evan Chengac2af2f2008-11-11 02:11:05 +00001456// Double precision, unary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001457class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1458 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1459 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001460 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001461 // Instruction operands.
1462 bits<5> Dd;
1463 bits<5> Dm;
1464
1465 // Encode instruction operands.
1466 let Inst{3-0} = Dm{3-0};
1467 let Inst{5} = Dm{4};
1468 let Inst{15-12} = Dd{3-0};
1469 let Inst{22} = Dd{4};
1470
Johnny Chen34a6afc2010-01-29 23:21:10 +00001471 let Inst{27-23} = opcod1;
1472 let Inst{21-20} = opcod2;
1473 let Inst{19-16} = opcod3;
Bill Wendling98c29d72010-10-12 22:03:19 +00001474 let Inst{11-9} = 0b101;
1475 let Inst{8} = 1; // Double precision
Johnny Chen34a6afc2010-01-29 23:21:10 +00001476 let Inst{7-6} = opcod4;
1477 let Inst{4} = opcod5;
Evan Chengac2af2f2008-11-11 02:11:05 +00001478}
1479
1480// Double precision, binary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001481class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001482 dag iops, InstrItinClass itin, string opc, string asm,
1483 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001484 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001485 // Instruction operands.
1486 bits<5> Dd;
1487 bits<5> Dn;
1488 bits<5> Dm;
1489
1490 // Encode instruction operands.
1491 let Inst{3-0} = Dm{3-0};
1492 let Inst{5} = Dm{4};
1493 let Inst{19-16} = Dn{3-0};
1494 let Inst{7} = Dn{4};
1495 let Inst{15-12} = Dd{3-0};
1496 let Inst{22} = Dd{4};
1497
Johnny Chen34a6afc2010-01-29 23:21:10 +00001498 let Inst{27-23} = opcod1;
1499 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001500 let Inst{11-9} = 0b101;
1501 let Inst{8} = 1; // Double precision
Bill Wendlingb70dc872010-08-31 07:50:46 +00001502 let Inst{6} = op6;
1503 let Inst{4} = op4;
Evan Chengac2af2f2008-11-11 02:11:05 +00001504}
1505
1506// Single precision, unary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001507class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1508 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1509 string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001510 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001511 // Instruction operands.
1512 bits<5> Sd;
1513 bits<5> Sm;
1514
1515 // Encode instruction operands.
1516 let Inst{3-0} = Sm{4-1};
1517 let Inst{5} = Sm{0};
1518 let Inst{15-12} = Sd{4-1};
1519 let Inst{22} = Sd{0};
1520
Johnny Chen34a6afc2010-01-29 23:21:10 +00001521 let Inst{27-23} = opcod1;
1522 let Inst{21-20} = opcod2;
1523 let Inst{19-16} = opcod3;
Bill Wendling98c29d72010-10-12 22:03:19 +00001524 let Inst{11-9} = 0b101;
1525 let Inst{8} = 0; // Single precision
Johnny Chen34a6afc2010-01-29 23:21:10 +00001526 let Inst{7-6} = opcod4;
1527 let Inst{4} = opcod5;
Evan Chengac2af2f2008-11-11 02:11:05 +00001528}
1529
Bill Wendlingcbb08ca2010-12-01 02:42:55 +00001530// Single precision unary, if no NEON. Same as ASuI except not available if
1531// NEON is enabled.
Johnny Chen34a6afc2010-01-29 23:21:10 +00001532class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1533 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1534 string asm, list<dag> pattern>
1535 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1536 pattern> {
David Goodwin30bf6252009-08-04 20:39:05 +00001537 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1538}
1539
Evan Chengac2af2f2008-11-11 02:11:05 +00001540// Single precision, binary
Johnny Chen34a6afc2010-01-29 23:21:10 +00001541class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1542 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001543 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling26233432010-11-01 06:00:39 +00001544 // Instruction operands.
1545 bits<5> Sd;
1546 bits<5> Sn;
1547 bits<5> Sm;
1548
1549 // Encode instruction operands.
1550 let Inst{3-0} = Sm{4-1};
1551 let Inst{5} = Sm{0};
1552 let Inst{19-16} = Sn{4-1};
1553 let Inst{7} = Sn{0};
1554 let Inst{15-12} = Sd{4-1};
1555 let Inst{22} = Sd{0};
1556
Johnny Chen34a6afc2010-01-29 23:21:10 +00001557 let Inst{27-23} = opcod1;
1558 let Inst{21-20} = opcod2;
Bill Wendling98c29d72010-10-12 22:03:19 +00001559 let Inst{11-9} = 0b101;
1560 let Inst{8} = 0; // Single precision
Bill Wendlingb70dc872010-08-31 07:50:46 +00001561 let Inst{6} = op6;
1562 let Inst{4} = op4;
Evan Chengac2af2f2008-11-11 02:11:05 +00001563}
1564
Bill Wendlingcbb08ca2010-12-01 02:42:55 +00001565// Single precision binary, if no NEON. Same as ASbI except not available if
1566// NEON is enabled.
Johnny Chen34a6afc2010-01-29 23:21:10 +00001567class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001568 dag iops, InstrItinClass itin, string opc, string asm,
1569 list<dag> pattern>
Johnny Chen34a6afc2010-01-29 23:21:10 +00001570 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin3b9c52c2009-08-04 17:53:06 +00001571 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling26233432010-11-01 06:00:39 +00001572
1573 // Instruction operands.
1574 bits<5> Sd;
1575 bits<5> Sn;
1576 bits<5> Sm;
1577
1578 // Encode instruction operands.
1579 let Inst{3-0} = Sm{4-1};
1580 let Inst{5} = Sm{0};
1581 let Inst{19-16} = Sn{4-1};
1582 let Inst{7} = Sn{0};
1583 let Inst{15-12} = Sd{4-1};
1584 let Inst{22} = Sd{0};
David Goodwin3b9c52c2009-08-04 17:53:06 +00001585}
1586
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001587// VFP conversion instructions
Johnny Chen34a6afc2010-01-29 23:21:10 +00001588class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1589 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1590 list<dag> pattern>
David Goodwinb062c232009-08-06 16:52:47 +00001591 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen34a6afc2010-01-29 23:21:10 +00001592 let Inst{27-23} = opcod1;
1593 let Inst{21-20} = opcod2;
1594 let Inst{19-16} = opcod3;
1595 let Inst{11-8} = opcod4;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001596 let Inst{6} = 1;
Johnny Chen34a6afc2010-01-29 23:21:10 +00001597 let Inst{4} = 0;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001598}
1599
Johnny Chen39640592010-02-11 18:47:03 +00001600// VFP conversion between floating-point and fixed-point
1601class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001602 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1603 list<dag> pattern>
Johnny Chen39640592010-02-11 18:47:03 +00001604 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
Jim Grosbachf0d25112011-12-22 19:55:21 +00001605 bits<5> fbits;
Johnny Chen39640592010-02-11 18:47:03 +00001606 // size (fixed-point number): sx == 0 ? 16 : 32
1607 let Inst{7} = op5; // sx
Jim Grosbachf0d25112011-12-22 19:55:21 +00001608 let Inst{5} = fbits{0};
1609 let Inst{3-0} = fbits{4-1};
Johnny Chen39640592010-02-11 18:47:03 +00001610}
1611
David Goodwin85b5b022009-08-10 22:17:39 +00001612// VFP conversion instructions, if no NEON
Johnny Chen34a6afc2010-01-29 23:21:10 +00001613class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin85b5b022009-08-10 22:17:39 +00001614 dag oops, dag iops, InstrItinClass itin,
1615 string opc, string asm, list<dag> pattern>
Johnny Chen34a6afc2010-01-29 23:21:10 +00001616 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1617 pattern> {
David Goodwin85b5b022009-08-10 22:17:39 +00001618 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1619}
1620
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001621class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwinb062c232009-08-06 16:52:47 +00001622 InstrItinClass itin,
1623 string opc, string asm, list<dag> pattern>
1624 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001625 let Inst{27-20} = opcod1;
Evan Cheng38c9a142008-11-11 19:40:26 +00001626 let Inst{11-8} = opcod2;
1627 let Inst{4} = 1;
1628}
1629
David Goodwinb062c232009-08-06 16:52:47 +00001630class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1631 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1632 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng97ccab82008-11-11 22:46:12 +00001633
Bob Wilson3968c6a2010-03-23 17:23:59 +00001634class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwinb062c232009-08-06 16:52:47 +00001635 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1636 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001637
David Goodwinb062c232009-08-06 16:52:47 +00001638class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1639 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1640 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng4b6c7ef2008-11-12 06:41:41 +00001641
David Goodwinb062c232009-08-06 16:52:47 +00001642class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1643 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1644 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng38c9a142008-11-11 19:40:26 +00001645
Evan Chengac2af2f2008-11-11 02:11:05 +00001646//===----------------------------------------------------------------------===//
1647
Bob Wilson2e076c42009-06-22 23:27:02 +00001648//===----------------------------------------------------------------------===//
1649// ARM NEON Instruction templates.
1650//
Evan Chengee98fa92008-08-29 06:41:12 +00001651
Johnny Chenf833fad2010-03-20 00:17:00 +00001652class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1653 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1654 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001655 : InstARM<am, 4, im, f, NeonDomain, cstr, itin> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001656 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001657 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001658 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Cheng738a97a2009-11-23 21:57:23 +00001659 let Pattern = pattern;
1660 list<Predicate> Predicates = [HasNEON];
Owen Andersona6201f02011-08-15 23:38:54 +00001661 let DecoderNamespace = "NEON";
Evan Cheng738a97a2009-11-23 21:57:23 +00001662}
1663
1664// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen020023a2010-03-23 20:40:44 +00001665class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1666 InstrItinClass itin, string opc, string asm, string cstr,
1667 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001668 : InstARM<am, 4, im, f, NeonDomain, cstr, itin> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001669 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001670 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001671 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson2e076c42009-06-22 23:27:02 +00001672 let Pattern = pattern;
1673 list<Predicate> Predicates = [HasNEON];
Owen Andersona6201f02011-08-15 23:38:54 +00001674 let DecoderNamespace = "NEON";
Evan Chengee98fa92008-08-29 06:41:12 +00001675}
1676
Bob Wilson50820a22009-10-07 21:53:04 +00001677class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1678 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001679 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenf833fad2010-03-20 00:17:00 +00001680 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1681 cstr, pattern> {
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001682 let Inst{31-24} = 0b11110100;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001683 let Inst{23} = op23;
Jim Grosbach68f495c2009-10-20 00:19:08 +00001684 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001685 let Inst{11-8} = op11_8;
1686 let Inst{7-4} = op7_4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001687
Chris Lattner63274cb2010-11-15 05:19:05 +00001688 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Andersonc86a5bd2011-08-10 19:01:10 +00001689 let DecoderNamespace = "NEONLoadStore";
Jim Grosbach5876e412010-11-19 22:42:55 +00001690
Owen Andersonad402342010-11-02 00:05:05 +00001691 bits<5> Vd;
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001692 bits<6> Rn;
1693 bits<4> Rm;
Jim Grosbach5876e412010-11-19 22:42:55 +00001694
Owen Andersonad402342010-11-02 00:05:05 +00001695 let Inst{22} = Vd{4};
1696 let Inst{15-12} = Vd{3-0};
Owen Anderson0ebd1fd2010-11-02 23:47:29 +00001697 let Inst{19-16} = Rn{3-0};
1698 let Inst{3-0} = Rm{3-0};
Bob Wilsonf731a2d2009-07-08 18:11:30 +00001699}
1700
Owen Anderson9f20daf2010-11-02 20:47:39 +00001701class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1702 dag oops, dag iops, InstrItinClass itin,
1703 string opc, string dt, string asm, string cstr, list<dag> pattern>
1704 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1705 dt, asm, cstr, pattern> {
1706 bits<3> lane;
1707}
1708
Bob Wilson9392b0e2010-08-25 23:27:42 +00001709class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
Owen Anderson651b2302011-07-13 23:22:26 +00001710 : InstARM<AddrMode6, 4, IndexModeNone, Pseudo, NeonDomain, cstr,
Bob Wilson9392b0e2010-08-25 23:27:42 +00001711 itin> {
1712 let OutOperandList = oops;
1713 let InOperandList = !con(iops, (ins pred:$p));
1714 list<Predicate> Predicates = [HasNEON];
1715}
1716
Jim Grosbach233b3a22010-10-06 20:36:55 +00001717class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1718 list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001719 : InstARM<AddrModeNone, 4, IndexModeNone, Pseudo, NeonDomain, cstr,
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001720 itin> {
1721 let OutOperandList = oops;
1722 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach233b3a22010-10-06 20:36:55 +00001723 let Pattern = pattern;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001724 list<Predicate> Predicates = [HasNEON];
1725}
1726
Johnny Chenac5024b2010-03-23 16:43:47 +00001727class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001728 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenac5024b2010-03-23 16:43:47 +00001729 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1730 pattern> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001731 let Inst{31-25} = 0b1111001;
Chris Lattner63274cb2010-11-15 05:19:05 +00001732 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Owen Andersona6201f02011-08-15 23:38:54 +00001733 let DecoderNamespace = "NEONData";
Evan Cheng738a97a2009-11-23 21:57:23 +00001734}
1735
Johnny Chen020023a2010-03-23 20:40:44 +00001736class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001737 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen020023a2010-03-23 20:40:44 +00001738 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001739 cstr, pattern> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001740 let Inst{31-25} = 0b1111001;
Owen Andersonb538a222010-12-10 22:32:08 +00001741 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Owen Andersona6201f02011-08-15 23:38:54 +00001742 let DecoderNamespace = "NEONData";
Bob Wilson2e076c42009-06-22 23:27:02 +00001743}
1744
1745// NEON "one register and a modified immediate" format.
1746class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1747 bit op5, bit op4,
David Goodwinb062c232009-08-06 16:52:47 +00001748 dag oops, dag iops, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001749 string opc, string dt, string asm, string cstr,
1750 list<dag> pattern>
Johnny Chen6a643202010-03-23 23:09:14 +00001751 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001752 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001753 let Inst{21-19} = op21_19;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001754 let Inst{11-8} = op11_8;
1755 let Inst{7} = op7;
1756 let Inst{6} = op6;
1757 let Inst{5} = op5;
1758 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001759
Owen Anderson284cb362010-10-26 17:40:54 +00001760 // Instruction operands.
1761 bits<5> Vd;
1762 bits<13> SIMM;
Jim Grosbach5876e412010-11-19 22:42:55 +00001763
Owen Anderson284cb362010-10-26 17:40:54 +00001764 let Inst{15-12} = Vd{3-0};
1765 let Inst{22} = Vd{4};
1766 let Inst{24} = SIMM{7};
1767 let Inst{18-16} = SIMM{6-4};
1768 let Inst{3-0} = SIMM{3-0};
Owen Andersone0152a72011-08-09 20:55:18 +00001769 let DecoderMethod = "DecodeNEONModImmInstruction";
Bob Wilson2e076c42009-06-22 23:27:02 +00001770}
1771
1772// NEON 2 vector register format.
1773class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1774 bits<5> op11_7, bit op6, bit op4,
David Goodwinb062c232009-08-06 16:52:47 +00001775 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001776 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen9b1f60a2010-03-24 00:57:50 +00001777 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Cheng738a97a2009-11-23 21:57:23 +00001778 let Inst{24-23} = op24_23;
1779 let Inst{21-20} = op21_20;
1780 let Inst{19-18} = op19_18;
1781 let Inst{17-16} = op17_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001782 let Inst{11-7} = op11_7;
1783 let Inst{6} = op6;
1784 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001785
Owen Anderson24774462010-10-25 18:43:52 +00001786 // Instruction operands.
1787 bits<5> Vd;
1788 bits<5> Vm;
1789
1790 let Inst{15-12} = Vd{3-0};
1791 let Inst{22} = Vd{4};
1792 let Inst{3-0} = Vm{3-0};
1793 let Inst{5} = Vm{4};
Evan Cheng738a97a2009-11-23 21:57:23 +00001794}
1795
1796// Same as N2V except it doesn't have a datatype suffix.
1797class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001798 bits<5> op11_7, bit op6, bit op4,
1799 dag oops, dag iops, InstrItinClass itin,
1800 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen9b1f60a2010-03-24 00:57:50 +00001801 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001802 let Inst{24-23} = op24_23;
1803 let Inst{21-20} = op21_20;
1804 let Inst{19-18} = op19_18;
1805 let Inst{17-16} = op17_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001806 let Inst{11-7} = op11_7;
1807 let Inst{6} = op6;
1808 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001809
Owen Anderson24774462010-10-25 18:43:52 +00001810 // Instruction operands.
1811 bits<5> Vd;
1812 bits<5> Vm;
1813
1814 let Inst{15-12} = Vd{3-0};
1815 let Inst{22} = Vd{4};
1816 let Inst{3-0} = Vm{3-0};
1817 let Inst{5} = Vm{4};
Bob Wilson2e076c42009-06-22 23:27:02 +00001818}
1819
1820// NEON 2 vector register with immediate.
Bob Wilsonbd3650c2009-10-21 02:15:46 +00001821class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chend82f9002010-03-25 20:39:04 +00001822 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001823 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chend82f9002010-03-25 20:39:04 +00001824 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001825 let Inst{24} = op24;
1826 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001827 let Inst{11-8} = op11_8;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001828 let Inst{7} = op7;
1829 let Inst{6} = op6;
1830 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001831
Owen Anderson3665fee2010-10-26 20:56:57 +00001832 // Instruction operands.
1833 bits<5> Vd;
1834 bits<5> Vm;
1835 bits<6> SIMM;
1836
1837 let Inst{15-12} = Vd{3-0};
1838 let Inst{22} = Vd{4};
1839 let Inst{3-0} = Vm{3-0};
1840 let Inst{5} = Vm{4};
1841 let Inst{21-16} = SIMM{5-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00001842}
1843
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001844// NEON 3 vector register format.
Owen Andersonabda3ca2011-03-30 23:45:29 +00001845
Jim Grosbacheca54e42011-05-19 17:34:53 +00001846class N3VCommon<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1847 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1848 string opc, string dt, string asm, string cstr,
1849 list<dag> pattern>
Johnny Chen2cf04952010-03-26 21:26:28 +00001850 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001851 let Inst{24} = op24;
1852 let Inst{23} = op23;
Evan Cheng738a97a2009-11-23 21:57:23 +00001853 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001854 let Inst{11-8} = op11_8;
1855 let Inst{6} = op6;
1856 let Inst{4} = op4;
Owen Andersonabda3ca2011-03-30 23:45:29 +00001857}
1858
1859class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1860 dag oops, dag iops, Format f, InstrItinClass itin,
1861 string opc, string dt, string asm, string cstr, list<dag> pattern>
1862 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1863 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Jim Grosbach5876e412010-11-19 22:42:55 +00001864
Owen Anderson9e44cf22010-10-21 20:21:49 +00001865 // Instruction operands.
1866 bits<5> Vd;
1867 bits<5> Vn;
1868 bits<5> Vm;
1869
1870 let Inst{15-12} = Vd{3-0};
1871 let Inst{22} = Vd{4};
1872 let Inst{19-16} = Vn{3-0};
1873 let Inst{7} = Vn{4};
1874 let Inst{3-0} = Vm{3-0};
1875 let Inst{5} = Vm{4};
Evan Cheng738a97a2009-11-23 21:57:23 +00001876}
1877
Jim Grosbacheca54e42011-05-19 17:34:53 +00001878class N3VLane32<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1879 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1880 string opc, string dt, string asm, string cstr,
1881 list<dag> pattern>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001882 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1883 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1884
1885 // Instruction operands.
1886 bits<5> Vd;
1887 bits<5> Vn;
1888 bits<5> Vm;
1889 bit lane;
1890
1891 let Inst{15-12} = Vd{3-0};
1892 let Inst{22} = Vd{4};
1893 let Inst{19-16} = Vn{3-0};
1894 let Inst{7} = Vn{4};
1895 let Inst{3-0} = Vm{3-0};
1896 let Inst{5} = lane;
1897}
1898
Jim Grosbacheca54e42011-05-19 17:34:53 +00001899class N3VLane16<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1900 bit op4, dag oops, dag iops, Format f, InstrItinClass itin,
1901 string opc, string dt, string asm, string cstr,
1902 list<dag> pattern>
Owen Andersonabda3ca2011-03-30 23:45:29 +00001903 : N3VCommon<op24, op23, op21_20, op11_8, op6, op4,
1904 oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
1905
1906 // Instruction operands.
1907 bits<5> Vd;
1908 bits<5> Vn;
1909 bits<5> Vm;
1910 bits<2> lane;
1911
1912 let Inst{15-12} = Vd{3-0};
1913 let Inst{22} = Vd{4};
1914 let Inst{19-16} = Vn{3-0};
1915 let Inst{7} = Vn{4};
1916 let Inst{2-0} = Vm{2-0};
1917 let Inst{5} = lane{1};
1918 let Inst{3} = lane{0};
1919}
1920
Johnny Chen8a687232010-03-23 21:35:03 +00001921// Same as N3V except it doesn't have a data type suffix.
Bob Wilson3968c6a2010-03-23 17:23:59 +00001922class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1923 bit op4,
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001924 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001925 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilsoncf603fb2010-03-27 03:56:52 +00001926 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingb70dc872010-08-31 07:50:46 +00001927 let Inst{24} = op24;
1928 let Inst{23} = op23;
Bob Wilson2e076c42009-06-22 23:27:02 +00001929 let Inst{21-20} = op21_20;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001930 let Inst{11-8} = op11_8;
1931 let Inst{6} = op6;
1932 let Inst{4} = op4;
Jim Grosbach5876e412010-11-19 22:42:55 +00001933
Owen Andersondff239c2010-10-25 18:28:30 +00001934 // Instruction operands.
1935 bits<5> Vd;
1936 bits<5> Vn;
1937 bits<5> Vm;
1938
1939 let Inst{15-12} = Vd{3-0};
1940 let Inst{22} = Vd{4};
1941 let Inst{19-16} = Vn{3-0};
1942 let Inst{7} = Vn{4};
1943 let Inst{3-0} = Vm{3-0};
1944 let Inst{5} = Vm{4};
Bob Wilson2e076c42009-06-22 23:27:02 +00001945}
1946
1947// NEON VMOVs between scalar and core registers.
1948class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001949 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001950 string opc, string dt, string asm, list<dag> pattern>
Owen Anderson651b2302011-07-13 23:22:26 +00001951 : InstARM<AddrModeNone, 4, IndexModeNone, f, NeonDomain,
Bob Wilson3968c6a2010-03-23 17:23:59 +00001952 "", itin> {
Bob Wilson2e076c42009-06-22 23:27:02 +00001953 let Inst{27-20} = opcod1;
Bill Wendlingb70dc872010-08-31 07:50:46 +00001954 let Inst{11-8} = opcod2;
1955 let Inst{6-5} = opcod3;
1956 let Inst{4} = 1;
Johnny Chen8bca1742011-04-06 18:27:46 +00001957 // A8.6.303, A8.6.328, A8.6.329
1958 let Inst{3-0} = 0b0000;
Evan Cheng738a97a2009-11-23 21:57:23 +00001959
1960 let OutOperandList = oops;
Chris Lattnerfb2ceed2010-03-18 21:06:54 +00001961 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner04c342e2010-10-06 00:05:18 +00001962 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Cheng738a97a2009-11-23 21:57:23 +00001963 let Pattern = pattern;
Bob Wilson2e076c42009-06-22 23:27:02 +00001964 list<Predicate> Predicates = [HasNEON];
Jim Grosbach5876e412010-11-19 22:42:55 +00001965
Chris Lattner63274cb2010-11-15 05:19:05 +00001966 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Andersonc86a5bd2011-08-10 19:01:10 +00001967 let DecoderNamespace = "NEONDup";
Jim Grosbach5876e412010-11-19 22:42:55 +00001968
Owen Andersoned9652f2010-10-27 21:28:09 +00001969 bits<5> V;
1970 bits<4> R;
Owen Anderson40d24a42010-10-27 19:25:54 +00001971 bits<4> p;
Owen Andersoned9652f2010-10-27 21:28:09 +00001972 bits<4> lane;
Jim Grosbach5876e412010-11-19 22:42:55 +00001973
Owen Anderson40d24a42010-10-27 19:25:54 +00001974 let Inst{31-28} = p{3-0};
Owen Andersoned9652f2010-10-27 21:28:09 +00001975 let Inst{7} = V{4};
1976 let Inst{19-16} = V{3-0};
1977 let Inst{15-12} = R{3-0};
Bob Wilson2e076c42009-06-22 23:27:02 +00001978}
1979class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001980 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001981 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00001982 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001983 opc, dt, asm, pattern>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001984class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001985 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001986 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00001987 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001988 opc, dt, asm, pattern>;
Bob Wilson2e076c42009-06-22 23:27:02 +00001989class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwinb062c232009-08-06 16:52:47 +00001990 dag oops, dag iops, InstrItinClass itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001991 string opc, string dt, string asm, list<dag> pattern>
Bob Wilsoncc386fb2010-06-25 23:56:05 +00001992 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Cheng738a97a2009-11-23 21:57:23 +00001993 opc, dt, asm, pattern>;
David Goodwin3b9c52c2009-08-04 17:53:06 +00001994
Johnny Chen45ab3f32010-03-25 17:01:27 +00001995// Vector Duplicate Lane (from scalar to all elements)
1996class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1997 InstrItinClass itin, string opc, string dt, string asm,
1998 list<dag> pattern>
Johnny Chen91d27742010-03-25 21:49:12 +00001999 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chen45ab3f32010-03-25 17:01:27 +00002000 let Inst{24-23} = 0b11;
2001 let Inst{21-20} = 0b11;
2002 let Inst{19-16} = op19_16;
Bill Wendlingb70dc872010-08-31 07:50:46 +00002003 let Inst{11-7} = 0b11000;
2004 let Inst{6} = op6;
2005 let Inst{4} = 0;
Jim Grosbach5876e412010-11-19 22:42:55 +00002006
Owen Anderson40d24a42010-10-27 19:25:54 +00002007 bits<5> Vd;
2008 bits<5> Vm;
Jim Grosbach5876e412010-11-19 22:42:55 +00002009
Owen Anderson40d24a42010-10-27 19:25:54 +00002010 let Inst{22} = Vd{4};
2011 let Inst{15-12} = Vd{3-0};
2012 let Inst{5} = Vm{4};
2013 let Inst{3-0} = Vm{3-0};
Johnny Chen45ab3f32010-03-25 17:01:27 +00002014}
2015
David Goodwin3b9c52c2009-08-04 17:53:06 +00002016// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
2017// for single-precision FP.
2018class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
2019 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
2020}
Jim Grosbach7996b152011-11-14 22:28:39 +00002021
2022// VFP/NEON Instruction aliases for type suffices.
2023class VFPDataTypeInstAlias<string opc, string dt, string asm, dag Result> :
Jim Grosbachfdf9e152011-12-05 20:29:59 +00002024 InstAlias<!strconcat(opc, dt, "\t", asm), Result>, Requires<[HasVFP2]>;
Jim Grosbach2cf294a2011-12-07 01:50:36 +00002025
Jim Grosbach3d6c0e02011-11-14 23:11:19 +00002026multiclass VFPDTAnyInstAlias<string opc, string asm, dag Result> {
Jim Grosbach2cf294a2011-12-07 01:50:36 +00002027 def : VFPDataTypeInstAlias<opc, ".8", asm, Result>;
2028 def : VFPDataTypeInstAlias<opc, ".16", asm, Result>;
2029 def : VFPDataTypeInstAlias<opc, ".32", asm, Result>;
2030 def : VFPDataTypeInstAlias<opc, ".64", asm, Result>;
Jim Grosbache7dcbc82011-12-02 18:52:30 +00002031}
2032
Jim Grosbach681db342012-01-24 17:23:29 +00002033multiclass NEONDTAnyInstAlias<string opc, string asm, dag Result> {
2034 let Predicates = [HasNEON] in {
2035 def : VFPDataTypeInstAlias<opc, ".8", asm, Result>;
2036 def : VFPDataTypeInstAlias<opc, ".16", asm, Result>;
2037 def : VFPDataTypeInstAlias<opc, ".32", asm, Result>;
2038 def : VFPDataTypeInstAlias<opc, ".64", asm, Result>;
2039}
2040}
2041
Jim Grosbache7dcbc82011-12-02 18:52:30 +00002042// The same alias classes using AsmPseudo instead, for the more complex
2043// stuff in NEON that InstAlias can't quite handle.
2044// Note that we can't use anonymous defm references here like we can
2045// above, as we care about the ultimate instruction enum names generated, unlike
2046// for instalias defs.
2047class NEONDataTypeAsmPseudoInst<string opc, string dt, string asm, dag iops> :
Jim Grosbachdda976b2011-12-02 22:01:52 +00002048 AsmPseudoInst<!strconcat(opc, dt, "\t", asm), iops>, Requires<[HasNEON]>;
Jim Grosbach585ce302011-12-07 01:17:58 +00002049
2050// Data type suffix token aliases. Implements Table A7-3 in the ARM ARM.
2051def : TokenAlias<".s8", ".i8">;
2052def : TokenAlias<".u8", ".i8">;
2053def : TokenAlias<".s16", ".i16">;
2054def : TokenAlias<".u16", ".i16">;
2055def : TokenAlias<".s32", ".i32">;
2056def : TokenAlias<".u32", ".i32">;
Jim Grosbach2cf294a2011-12-07 01:50:36 +00002057def : TokenAlias<".s64", ".i64">;
2058def : TokenAlias<".u64", ".i64">;
Jim Grosbach585ce302011-12-07 01:17:58 +00002059
2060def : TokenAlias<".i8", ".8">;
2061def : TokenAlias<".i16", ".16">;
2062def : TokenAlias<".i32", ".32">;
Jim Grosbach2cf294a2011-12-07 01:50:36 +00002063def : TokenAlias<".i64", ".64">;
Jim Grosbach585ce302011-12-07 01:17:58 +00002064
2065def : TokenAlias<".p8", ".8">;
2066def : TokenAlias<".p16", ".16">;
2067
2068def : TokenAlias<".f32", ".32">;
2069def : TokenAlias<".f64", ".64">;
2070def : TokenAlias<".f", ".f32">;
2071def : TokenAlias<".d", ".f64">;