blob: f92bde853770f8360f21403e7988242ed2ffe13f [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
11#ifndef AMDGPU_H
12#define AMDGPU_H
13
Tom Stellard75aadc22012-12-11 21:25:42 +000014#include "llvm/Support/TargetRegistry.h"
15#include "llvm/Target/TargetMachine.h"
16
17namespace llvm {
18
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class AMDGPUInstrPrinter;
Tom Stellard880a80a2014-06-17 16:53:14 +000020class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000021class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000022class FunctionPass;
23class MCAsmInfo;
24class raw_ostream;
25class Target;
26class TargetMachine;
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28// R600 Passes
Vincent Lejeunedec18752013-06-05 21:38:04 +000029FunctionPass *createR600VectorRegMerger(TargetMachine &tm);
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000030FunctionPass *createR600TextureIntrinsicsReplacer();
Tom Stellard75aadc22012-12-11 21:25:42 +000031FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm);
Tom Stellard1de55822013-12-11 17:51:41 +000032FunctionPass *createR600EmitClauseMarkers();
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000033FunctionPass *createR600ClauseMergePass(TargetMachine &tm);
Vincent Lejeune147700b2013-04-30 00:14:27 +000034FunctionPass *createR600Packetizer(TargetMachine &tm);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000035FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm);
Tom Stellardf2ba9722013-12-11 17:51:47 +000036FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000037
38// SI Passes
Tom Stellard9fa17912013-08-14 23:24:45 +000039FunctionPass *createSITypeRewriter();
Tom Stellardf8794352012-12-19 22:10:31 +000040FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000041FunctionPass *createSILowerI1CopiesPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000042FunctionPass *createSILowerControlFlowPass(TargetMachine &tm);
Tom Stellard2f7cdda2013-08-06 23:08:28 +000043FunctionPass *createSIFixSGPRCopiesPass(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000044FunctionPass *createSICodeEmitterPass(formatted_raw_ostream &OS);
Tom Stellardc4cabef2013-01-18 21:15:53 +000045FunctionPass *createSIInsertWaits(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000046
Tom Stellard1bd80722014-04-30 15:31:33 +000047void initializeSILowerI1CopiesPass(PassRegistry &);
48extern char &SILowerI1CopiesID;
49
Tom Stellard75aadc22012-12-11 21:25:42 +000050// Passes common to R600 and SI
Tom Stellard880a80a2014-06-17 16:53:14 +000051FunctionPass *createAMDGPUPromoteAlloca(const AMDGPUSubtarget &ST);
Tom Stellardf8794352012-12-19 22:10:31 +000052Pass *createAMDGPUStructurizeCFGPass();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000053FunctionPass *createAMDGPUISelDag(TargetMachine &tm);
54
Tom Stellard8b1e0212013-07-27 00:01:07 +000055/// \brief Creates an AMDGPU-specific Target Transformation Info pass.
56ImmutablePass *
57createAMDGPUTargetTransformInfoPass(const AMDGPUTargetMachine *TM);
58
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000059extern Target TheAMDGPUTarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000060
61} // End namespace llvm
62
63namespace ShaderType {
64 enum Type {
65 PIXEL = 0,
66 VERTEX = 1,
67 GEOMETRY = 2,
68 COMPUTE = 3
69 };
70}
71
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000072/// OpenCL uses address spaces to differentiate between
73/// various memory regions on the hardware. On the CPU
74/// all of the address spaces point to the same memory,
75/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +000076/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000077/// memory locations.
78namespace AMDGPUAS {
79enum AddressSpaces {
80 PRIVATE_ADDRESS = 0, ///< Address space for private memory.
81 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
82 CONSTANT_ADDRESS = 2, ///< Address space for constant memory
83 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault46b51b72014-05-22 18:27:07 +000084 FLAT_ADDRESS = 4, ///< Address space for flat memory.
85 REGION_ADDRESS = 5, ///< Address space for region memory.
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000086 PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0)
87 PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +000088
89 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
90 // order to be able to dynamically index a constant buffer, for example:
91 //
92 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
93
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000094 CONSTANT_BUFFER_0 = 8,
95 CONSTANT_BUFFER_1 = 9,
96 CONSTANT_BUFFER_2 = 10,
97 CONSTANT_BUFFER_3 = 11,
98 CONSTANT_BUFFER_4 = 12,
99 CONSTANT_BUFFER_5 = 13,
100 CONSTANT_BUFFER_6 = 14,
101 CONSTANT_BUFFER_7 = 15,
102 CONSTANT_BUFFER_8 = 16,
103 CONSTANT_BUFFER_9 = 17,
104 CONSTANT_BUFFER_10 = 18,
105 CONSTANT_BUFFER_11 = 19,
106 CONSTANT_BUFFER_12 = 20,
107 CONSTANT_BUFFER_13 = 21,
108 CONSTANT_BUFFER_14 = 22,
109 CONSTANT_BUFFER_15 = 23,
Matt Arsenault46b51b72014-05-22 18:27:07 +0000110 ADDRESS_NONE = 24, ///< Address space for unknown memory.
111 LAST_ADDRESS = ADDRESS_NONE
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000112};
113
114} // namespace AMDGPUAS
115
Tom Stellard75aadc22012-12-11 21:25:42 +0000116#endif // AMDGPU_H