blob: d5b2cf51847e55e8f3d29d457723bf1a83120c45 [file] [log] [blame]
Chris Lattner71eb0772009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1ef9cd42006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachd0d13292010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topper188ed9d2012-03-17 07:33:42 +000017#include "ARM.h"
Amara Emersond9104c02013-05-03 23:57:17 +000018#include "ARMBuildAttrs.h"
Evan Chenge45d6852011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim109ff292010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chenge45d6852011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach330840f2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Dan Gohmanef3d4572009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng10043e22007-01-19 07:51:42 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/Constants.h"
34#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/Module.h"
36#include "llvm/IR/Type.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000037#include "llvm/MC/MCAsmInfo.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000038#include "llvm/MC/MCAssembler.h"
Chris Lattner6462adc2009-10-19 18:38:33 +000039#include "llvm/MC/MCContext.h"
Jack Carter718da0b2013-01-30 02:24:33 +000040#include "llvm/MC/MCELFStreamer.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000041#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000042#include "llvm/MC/MCInstBuilder.h"
Rafael Espindola0ed15432010-10-25 17:50:35 +000043#include "llvm/MC/MCObjectStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000044#include "llvm/MC/MCSectionMachO.h"
Chris Lattner4b7dadb2009-08-19 05:49:37 +000045#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000046#include "llvm/MC/MCSymbol.h"
Chris Lattner71eb0772009-10-19 20:20:46 +000047#include "llvm/Support/CommandLine.h"
Devang Patela52ddc42010-08-04 22:39:39 +000048#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000049#include "llvm/Support/ELF.h"
Torok Edwinf8d479c2009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Target/Mangler.h"
54#include "llvm/Target/TargetMachine.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000055#include <cctype>
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056using namespace llvm;
57
Chris Lattner1ef9cd42006-12-19 22:59:26 +000058namespace {
Rafael Espindola0ed15432010-10-25 17:50:35 +000059
60 // Per section and per symbol attributes are not supported.
61 // To implement them we would need the ability to delay this emission
62 // until the assembly file is fully parsed/generated as only then do we
63 // know the symbol and section numbers.
64 class AttributeEmitter {
65 public:
66 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
67 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kim85b0af12011-02-07 00:49:53 +000068 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindola0ed15432010-10-25 17:50:35 +000069 virtual void Finish() = 0;
Rafael Espindola752913d2010-10-25 18:38:32 +000070 virtual ~AttributeEmitter() {}
Rafael Espindola0ed15432010-10-25 17:50:35 +000071 };
72
73 class AsmAttributeEmitter : public AttributeEmitter {
74 MCStreamer &Streamer;
75
76 public:
77 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
78 void MaybeSwitchVendor(StringRef Vendor) { }
79
80 void EmitAttribute(unsigned Attribute, unsigned Value) {
81 Streamer.EmitRawText("\t.eabi_attribute " +
82 Twine(Attribute) + ", " + Twine(Value));
83 }
84
Jason W Kim85b0af12011-02-07 00:49:53 +000085 void EmitTextAttribute(unsigned Attribute, StringRef String) {
86 switch (Attribute) {
Craig Toppere55c5562012-02-07 02:50:20 +000087 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kim85b0af12011-02-07 00:49:53 +000088 case ARMBuildAttrs::CPU_name:
Benjamin Kramer20baffb2011-11-06 20:37:06 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kim85b0af12011-02-07 00:49:53 +000090 break;
Renato Golinec0fc7d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
Amara Emersond9104c02013-05-03 23:57:17 +000093 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer20baffb2011-11-06 20:37:06 +000094 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach05dec8b12011-09-02 18:46:15 +000095 break;
Jason W Kim85b0af12011-02-07 00:49:53 +000096 }
97 }
Rafael Espindola0ed15432010-10-25 17:50:35 +000098 void Finish() { }
99 };
100
101 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golinfaff5122011-08-09 09:50:10 +0000102 // This structure holds all attributes, accounting for
103 // their string/numeric value, so we can later emmit them
104 // in declaration order, keeping all in the same vector
105 struct AttributeItemType {
106 enum {
107 HiddenAttribute = 0,
108 NumericAttribute,
109 TextAttribute
110 } Type;
111 unsigned Tag;
112 unsigned IntValue;
113 StringRef StringValue;
114 } AttributeItem;
115
Rafael Espindola0ed15432010-10-25 17:50:35 +0000116 MCObjectStreamer &Streamer;
Rafael Espindola0ed15432010-10-25 17:50:35 +0000117 StringRef CurrentVendor;
Renato Golinfaff5122011-08-09 09:50:10 +0000118 SmallVector<AttributeItemType, 64> Contents;
119
120 // Account for the ULEB/String size of each item,
121 // not just the number of items
122 size_t ContentsSize;
123 // FIXME: this should be in a more generic place, but
124 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
125 size_t getULEBSize(int Value) {
126 size_t Size = 0;
127 do {
128 Value >>= 7;
129 Size += sizeof(int8_t); // Is this really necessary?
130 } while (Value);
131 return Size;
132 }
Rafael Espindola0ed15432010-10-25 17:50:35 +0000133
134 public:
135 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golinfaff5122011-08-09 09:50:10 +0000136 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindola0ed15432010-10-25 17:50:35 +0000137
138 void MaybeSwitchVendor(StringRef Vendor) {
139 assert(!Vendor.empty() && "Vendor cannot be empty.");
140
141 if (CurrentVendor.empty())
142 CurrentVendor = Vendor;
143 else if (CurrentVendor == Vendor)
144 return;
145 else
146 Finish();
147
148 CurrentVendor = Vendor;
149
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000150 assert(Contents.size() == 0);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000151 }
152
153 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golinfaff5122011-08-09 09:50:10 +0000154 AttributeItemType attr = {
155 AttributeItemType::NumericAttribute,
156 Attribute,
157 Value,
158 StringRef("")
159 };
160 ContentsSize += getULEBSize(Attribute);
161 ContentsSize += getULEBSize(Value);
162 Contents.push_back(attr);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000163 }
164
Jason W Kim85b0af12011-02-07 00:49:53 +0000165 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golinfaff5122011-08-09 09:50:10 +0000166 AttributeItemType attr = {
167 AttributeItemType::TextAttribute,
168 Attribute,
169 0,
170 String
171 };
172 ContentsSize += getULEBSize(Attribute);
173 // String + \0
174 ContentsSize += String.size()+1;
175
176 Contents.push_back(attr);
Jason W Kim85b0af12011-02-07 00:49:53 +0000177 }
178
Rafael Espindola0ed15432010-10-25 17:50:35 +0000179 void Finish() {
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000180 // Vendor size + Vendor name + '\0'
181 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindola0ed15432010-10-25 17:50:35 +0000182
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000183 // Tag + Tag Size
184 const size_t TagHeaderSize = 1 + 4;
185
186 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
Eric Christophere3ab3d02013-01-09 01:57:54 +0000187 Streamer.EmitBytes(CurrentVendor);
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000188 Streamer.EmitIntValue(0, 1); // '\0'
189
190 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
191 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000192
Renato Golinfaff5122011-08-09 09:50:10 +0000193 // Size should have been accounted for already, now
194 // emit each field as its type (ULEB or String)
195 for (unsigned int i=0; i<Contents.size(); ++i) {
196 AttributeItemType item = Contents[i];
Eric Christopherbf7bc492013-01-09 03:52:05 +0000197 Streamer.EmitULEB128IntValue(item.Tag);
Renato Golinfaff5122011-08-09 09:50:10 +0000198 switch (item.Type) {
Craig Toppere55c5562012-02-07 02:50:20 +0000199 default: llvm_unreachable("Invalid attribute type");
Renato Golinfaff5122011-08-09 09:50:10 +0000200 case AttributeItemType::NumericAttribute:
Eric Christopherbf7bc492013-01-09 03:52:05 +0000201 Streamer.EmitULEB128IntValue(item.IntValue);
Renato Golinfaff5122011-08-09 09:50:10 +0000202 break;
203 case AttributeItemType::TextAttribute:
Eric Christophere3ab3d02013-01-09 01:57:54 +0000204 Streamer.EmitBytes(item.StringValue.upper());
Renato Golinfaff5122011-08-09 09:50:10 +0000205 Streamer.EmitIntValue(0, 1); // '\0'
206 break;
Renato Golinfaff5122011-08-09 09:50:10 +0000207 }
208 }
Rafael Espindolad9d0c342010-10-25 22:26:55 +0000209
210 Contents.clear();
Rafael Espindola0ed15432010-10-25 17:50:35 +0000211 }
212 };
213
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000214} // end of anonymous namespace
215
Devang Patel3712c142011-04-21 22:48:26 +0000216/// EmitDwarfRegOp - Emit dwarf register operation.
David Blaikie81a4dc72013-06-19 21:55:13 +0000217void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc,
218 bool Indirect) const {
Devang Patel3712c142011-04-21 22:48:26 +0000219 const TargetRegisterInfo *RI = TM.getRegisterInfo();
David Blaikie141b2ac2013-06-18 18:03:17 +0000220 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1) {
David Blaikie81a4dc72013-06-19 21:55:13 +0000221 AsmPrinter::EmitDwarfRegOp(MLoc, Indirect);
David Blaikie141b2ac2013-06-18 18:03:17 +0000222 return;
223 }
David Blaikie81a4dc72013-06-19 21:55:13 +0000224 assert(MLoc.isReg() && !Indirect &&
David Blaikie141b2ac2013-06-18 18:03:17 +0000225 "This doesn't support offset/indirection - implement it if needed");
226 unsigned Reg = MLoc.getReg();
227 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
228 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
229 // S registers are described as bit-pieces of a register
230 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
231 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000232
David Blaikie141b2ac2013-06-18 18:03:17 +0000233 unsigned SReg = Reg - ARM::S0;
234 bool odd = SReg & 0x1;
235 unsigned Rx = 256 + (SReg >> 1);
Devang Patel3712c142011-04-21 22:48:26 +0000236
David Blaikie141b2ac2013-06-18 18:03:17 +0000237 OutStreamer.AddComment("DW_OP_regx for S register");
238 EmitInt8(dwarf::DW_OP_regx);
Devang Patel3712c142011-04-21 22:48:26 +0000239
David Blaikie141b2ac2013-06-18 18:03:17 +0000240 OutStreamer.AddComment(Twine(SReg));
241 EmitULEB128(Rx);
Devang Patel3712c142011-04-21 22:48:26 +0000242
David Blaikie141b2ac2013-06-18 18:03:17 +0000243 if (odd) {
244 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
245 EmitInt8(dwarf::DW_OP_bit_piece);
246 EmitULEB128(32);
247 EmitULEB128(32);
248 } else {
249 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
250 EmitInt8(dwarf::DW_OP_bit_piece);
251 EmitULEB128(32);
252 EmitULEB128(0);
Devang Patel3712c142011-04-21 22:48:26 +0000253 }
David Blaikie141b2ac2013-06-18 18:03:17 +0000254 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
255 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
256 // Q registers Q0-Q15 are described by composing two D registers together.
257 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
258 // DW_OP_piece(8)
259
260 unsigned QReg = Reg - ARM::Q0;
261 unsigned D1 = 256 + 2 * QReg;
262 unsigned D2 = D1 + 1;
263
264 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
265 EmitInt8(dwarf::DW_OP_regx);
266 EmitULEB128(D1);
267 OutStreamer.AddComment("DW_OP_piece 8");
268 EmitInt8(dwarf::DW_OP_piece);
269 EmitULEB128(8);
270
271 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
272 EmitInt8(dwarf::DW_OP_regx);
273 EmitULEB128(D2);
274 OutStreamer.AddComment("DW_OP_piece 8");
275 EmitInt8(dwarf::DW_OP_piece);
276 EmitULEB128(8);
Devang Patel3712c142011-04-21 22:48:26 +0000277 }
278}
279
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000280void ARMAsmPrinter::EmitFunctionBodyEnd() {
281 // Make sure to terminate any constant pools that were at the end
282 // of the function.
283 if (!InConstantPool)
284 return;
285 InConstantPool = false;
286 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
287}
Owen Anderson0ca562e2011-10-04 23:26:17 +0000288
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000289void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner56db8c32010-01-27 23:58:11 +0000290 if (AFI->isThumbFunction()) {
Jim Grosbach5a2c68d2010-11-05 22:08:08 +0000291 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindolae90c1cb2011-05-16 16:17:21 +0000292 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner56db8c32010-01-27 23:58:11 +0000293 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000294
Chris Lattner56db8c32010-01-27 23:58:11 +0000295 OutStreamer.EmitLabel(CurrentFnSym);
296}
297
James Molloy6685c082012-01-26 09:25:43 +0000298void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000299 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy6685c082012-01-26 09:25:43 +0000300 assert(Size && "C++ constructor pointer had zero size!");
301
Bill Wendlingdfb45f42012-02-15 09:14:08 +0000302 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy6685c082012-01-26 09:25:43 +0000303 assert(GV && "C++ constructor pointer was not a GlobalValue!");
304
305 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
306 (Subtarget->isTargetDarwin()
307 ? MCSymbolRefExpr::VK_None
308 : MCSymbolRefExpr::VK_ARM_TARGET1),
309 OutContext);
310
311 OutStreamer.EmitValue(E, Size);
312}
313
Jim Grosbach080fdf42010-09-30 01:57:53 +0000314/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000315/// method to print assembly for each instruction.
316///
317bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng10043e22007-01-19 07:51:42 +0000318 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng5e3ac182008-09-18 07:27:23 +0000319 MCP = MF.getConstantPool();
Rafael Espindola27f8bdc2006-05-23 02:48:20 +0000320
Chris Lattner73de5fb2010-01-28 01:28:58 +0000321 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000322}
323
Evan Chengb23b50d2009-06-29 07:51:04 +0000324void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000325 raw_ostream &O, const char *Modifier) {
Evan Chengb23b50d2009-06-29 07:51:04 +0000326 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000327 unsigned TF = MO.getTargetFlags();
328
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000329 switch (MO.getType()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000330 default: llvm_unreachable("<unknown operand type>");
Bob Wilson2e076c42009-06-22 23:27:02 +0000331 case MachineOperand::MO_Register: {
332 unsigned Reg = MO.getReg();
Chris Lattner93e3ef62009-10-19 20:59:55 +0000333 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach2c950272010-10-06 21:22:32 +0000334 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Weiming Zhaoc5987002013-02-14 18:10:21 +0000335 if(ARM::GPRPairRegClass.contains(Reg)) {
336 const MachineFunction &MF = *MI->getParent()->getParent();
337 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
338 Reg = TRI->getSubReg(Reg, ARM::gsub_0);
339 }
Jim Grosbach2c950272010-10-06 21:22:32 +0000340 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000341 break;
Bob Wilson2e076c42009-06-22 23:27:02 +0000342 }
Evan Cheng10043e22007-01-19 07:51:42 +0000343 case MachineOperand::MO_Immediate: {
Evan Cheng83e0d482009-09-28 09:14:39 +0000344 int64_t Imm = MO.getImm();
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000345 O << '#';
Anton Korobeynikov25229082009-11-24 00:44:37 +0000346 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000347 (TF == ARMII::MO_LO16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000348 O << ":lower16:";
349 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kime9eae0f2011-01-12 23:21:49 +0000350 (TF == ARMII::MO_HI16))
Anton Korobeynikov25229082009-11-24 00:44:37 +0000351 O << ":upper16:";
Anton Korobeynikov222b86c2009-10-08 20:43:22 +0000352 O << Imm;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000353 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000354 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000355 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000356 O << *MO.getMBB()->getSymbol();
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000357 return;
Rafael Espindola75269be2006-07-16 01:02:57 +0000358 case MachineOperand::MO_GlobalAddress: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000359 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov25229082009-11-24 00:44:37 +0000360 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
361 (TF & ARMII::MO_LO16))
362 O << ":lower16:";
363 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
364 (TF & ARMII::MO_HI16))
365 O << ":upper16:";
Chris Lattner0b822ab2010-03-12 21:19:23 +0000366 O << *Mang->getSymbol(GV);
Anton Korobeynikovbff4b372008-11-22 16:15:34 +0000367
Chris Lattnerf33c7fc2010-04-03 22:28:33 +0000368 printOffset(MO.getOffset(), O);
Jim Grosbachf49540c2010-10-06 21:36:43 +0000369 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000370 O << "(PLT)";
Evan Cheng10043e22007-01-19 07:51:42 +0000371 break;
Rafael Espindola75269be2006-07-16 01:02:57 +0000372 }
Evan Cheng10043e22007-01-19 07:51:42 +0000373 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner8b5d55e2010-01-17 21:43:43 +0000374 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbachf49540c2010-10-06 21:36:43 +0000375 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +0000376 O << "(PLT)";
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000377 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000378 }
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000379 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000380 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000381 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000382 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerc55ea3f2010-01-23 07:00:21 +0000383 O << *GetJTISymbol(MO.getIndex());
Evan Cheng10043e22007-01-19 07:51:42 +0000384 break;
Rafael Espindola91df1ef2006-05-25 12:57:06 +0000385 }
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000386}
387
Evan Chengb23b50d2009-06-29 07:51:04 +0000388//===--------------------------------------------------------------------===//
389
Chris Lattner68d64aa2010-01-25 19:51:38 +0000390MCSymbol *ARMAsmPrinter::
Chris Lattner68d64aa2010-01-25 19:51:38 +0000391GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
392 SmallString<60> Name;
393 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner8186eec2010-01-25 23:28:03 +0000394 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner98970432010-03-30 18:10:53 +0000395 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner6330d532010-01-25 19:39:52 +0000396}
397
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000398
Dmitri Gribenko0011bbf2012-11-15 16:51:49 +0000399MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Jim Grosbach4a6ab132010-09-24 20:47:58 +0000400 SmallString<60> Name;
401 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
402 << getFunctionNumber();
403 return OutContext.GetOrCreateSymbol(Name.str());
404}
405
Evan Chengb23b50d2009-06-29 07:51:04 +0000406bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattner3bb09762010-04-04 05:29:35 +0000407 unsigned AsmVariant, const char *ExtraCode,
408 raw_ostream &O) {
Evan Cheng10043e22007-01-19 07:51:42 +0000409 // Does this asm operand have a single letter operand modifier?
410 if (ExtraCode && ExtraCode[0]) {
411 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000412
Evan Cheng10043e22007-01-19 07:51:42 +0000413 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000414 default:
415 // See if this is a generic print operand
416 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9ce44e22009-07-09 23:54:51 +0000417 case 'a': // Print as a memory address.
418 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach136ed512010-09-30 15:25:22 +0000419 O << "["
420 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
421 << "]";
Bob Wilson9ce44e22009-07-09 23:54:51 +0000422 return false;
423 }
424 // Fallthrough
425 case 'c': // Don't print "#" before an immediate operand.
Bob Wilsonceffeb62009-08-21 21:58:55 +0000426 if (!MI->getOperand(OpNum).isImm())
427 return true;
Jim Grosbach080fdf42010-09-30 01:57:53 +0000428 O << MI->getOperand(OpNum).getImm();
Bob Wilson0669f6d2009-04-06 21:46:51 +0000429 return false;
Evan Cheng1e150de2007-04-04 00:13:29 +0000430 case 'P': // Print a VFP double precision register.
Evan Cheng0c2544f2009-12-08 23:06:22 +0000431 case 'q': // Print a NEON quad precision register.
Chris Lattner76c564b2010-04-04 04:47:45 +0000432 printOperand(MI, OpNum, O);
Evan Chengea28fc52007-03-08 22:42:46 +0000433 return false;
Eric Christopher76178832011-05-24 22:10:34 +0000434 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher76178832011-05-24 22:10:34 +0000435 if (MI->getOperand(OpNum).isReg()) {
436 unsigned Reg = MI->getOperand(OpNum).getReg();
437 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen5541f602012-05-30 23:00:43 +0000438 // Find the 'd' register that has this 's' register as a sub-register,
439 // and determine the lane number.
440 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
441 if (!ARM::DPRRegClass.contains(*SR))
442 continue;
443 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
444 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
445 return false;
446 }
Eric Christopher76178832011-05-24 22:10:34 +0000447 }
Eric Christopher1b724942011-05-24 23:27:13 +0000448 return true;
Eric Christopherd4562562011-05-24 22:27:43 +0000449 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christopherb1dda562011-05-24 23:15:43 +0000450 if (!MI->getOperand(OpNum).isImm())
451 return true;
452 O << ~(MI->getOperand(OpNum).getImm());
453 return false;
Eric Christopherd4562562011-05-24 22:27:43 +0000454 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher1b724942011-05-24 23:27:13 +0000455 if (!MI->getOperand(OpNum).isImm())
456 return true;
457 O << (MI->getOperand(OpNum).getImm() & 0xffff);
458 return false;
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000459 case 'M': { // A register range suitable for LDM/STM.
460 if (!MI->getOperand(OpNum).isReg())
461 return true;
462 const MachineOperand &MO = MI->getOperand(OpNum);
463 unsigned RegBegin = MO.getReg();
464 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
465 // already got the operands in registers that are operands to the
466 // inline asm statement.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000467
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000468 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000469
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000470 // FIXME: The register allocator not only may not have given us the
471 // registers in sequence, but may not be in ascending registers. This
472 // will require changes in the register allocator that'll need to be
473 // propagated down here if the operands change.
474 unsigned RegOps = OpNum + 1;
475 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000476 O << ", "
Eric Christopherd00e8ad2011-05-28 01:40:44 +0000477 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
478 RegOps++;
479 }
480
481 O << "}";
482
483 return false;
484 }
Rafael Espindola36a3abc2011-08-10 16:26:42 +0000485 case 'R': // The most significant register of a pair.
486 case 'Q': { // The least significant register of a pair.
487 if (OpNum == 0)
488 return true;
489 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
490 if (!FlagsOP.isImm())
491 return true;
492 unsigned Flags = FlagsOP.getImm();
493 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
494 if (NumVals != 2)
495 return true;
496 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
497 if (RegOp >= MI->getNumOperands())
498 return true;
499 const MachineOperand &MO = MI->getOperand(RegOp);
500 if (!MO.isReg())
501 return true;
502 unsigned Reg = MO.getReg();
503 O << ARMInstPrinter::getRegisterName(Reg);
504 return false;
505 }
506
Eric Christopherd4562562011-05-24 22:27:43 +0000507 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilsonfadc2c82011-12-12 21:45:15 +0000508 case 'f': { // The high doubleword register of a NEON quad register.
509 if (!MI->getOperand(OpNum).isReg())
510 return true;
511 unsigned Reg = MI->getOperand(OpNum).getReg();
512 if (!ARM::QPRRegClass.contains(Reg))
513 return true;
514 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
515 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
516 ARM::dsub_0 : ARM::dsub_1);
517 O << ARMInstPrinter::getRegisterName(SubReg);
518 return false;
519 }
520
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000521 // This modifier is not yet supported.
Eric Christopherd4562562011-05-24 22:27:43 +0000522 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilson40e62df2010-05-27 20:23:42 +0000523 return true;
Eric Christopher5f61a742012-08-14 23:32:15 +0000524 case 'H': { // The highest-numbered register of a pair.
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000525 const MachineOperand &MO = MI->getOperand(OpNum);
526 if (!MO.isReg())
527 return true;
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000528 const MachineFunction &MF = *MI->getParent()->getParent();
529 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
Weiming Zhaoc5987002013-02-14 18:10:21 +0000530 unsigned Reg = MO.getReg();
531 if(!ARM::GPRPairRegClass.contains(Reg))
532 return false;
533 Reg = TRI->getSubReg(Reg, ARM::gsub_1);
Eric Christopher7d8b53c2012-08-13 18:18:52 +0000534 O << ARMInstPrinter::getRegisterName(Reg);
535 return false;
Evan Cheng3d3ee872010-05-27 22:08:38 +0000536 }
Eric Christopher5f61a742012-08-14 23:32:15 +0000537 }
Evan Cheng10043e22007-01-19 07:51:42 +0000538 }
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000539
Chris Lattner76c564b2010-04-04 04:47:45 +0000540 printOperand(MI, OpNum, O);
Evan Cheng10043e22007-01-19 07:51:42 +0000541 return false;
542}
543
Bob Wilsona2c462b2009-05-19 05:53:42 +0000544bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Chengb23b50d2009-06-29 07:51:04 +0000545 unsigned OpNum, unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000546 const char *ExtraCode,
547 raw_ostream &O) {
Eric Christopher8c5e4192011-05-25 20:51:58 +0000548 // Does this asm operand have a single letter operand modifier?
549 if (ExtraCode && ExtraCode[0]) {
550 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000551
Eric Christopher8c5e4192011-05-25 20:51:58 +0000552 switch (ExtraCode[0]) {
Eric Christopher33a73c72011-05-26 18:22:26 +0000553 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8c5e4192011-05-25 20:51:58 +0000554 default: return true; // Unknown modifier.
555 case 'm': // The base register of a memory operand.
556 if (!MI->getOperand(OpNum).isReg())
557 return true;
558 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
559 return false;
560 }
561 }
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000562
Bob Wilson3b515602009-10-13 20:50:28 +0000563 const MachineOperand &MO = MI->getOperand(OpNum);
564 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach080fdf42010-09-30 01:57:53 +0000565 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilsona2c462b2009-05-19 05:53:42 +0000566 return false;
567}
568
Bob Wilsonb633d7a2009-09-30 22:06:26 +0000569void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000570 if (Subtarget->isTargetDarwin()) {
571 Reloc::Model RelocM = TM.getRelocationModel();
572 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
573 // Declare all the text sections up front (before the DWARF sections
574 // emitted by AsmPrinter::doInitialization) so the assembler will keep
575 // them together at the beginning of the object file. This helps
576 // avoid out-of-range branches that are due a fundamental limitation of
577 // the way symbol offsets are encoded with the current Darwin ARM
578 // relocations.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +0000579 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman53d4a082010-04-17 16:44:48 +0000580 static_cast<const TargetLoweringObjectFileMachO &>(
581 getObjFileLowering());
Jim Grosbach330840f2012-10-04 21:33:24 +0000582
583 // Collect the set of sections our functions will go into.
584 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
585 SmallPtrSet<const MCSection *, 8> > TextSections;
586 // Default text section comes first.
587 TextSections.insert(TLOFMacho.getTextSection());
588 // Now any user defined text sections from function attributes.
589 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
590 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
591 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
592 // Now the coalescable sections.
593 TextSections.insert(TLOFMacho.getTextCoalSection());
594 TextSections.insert(TLOFMacho.getConstTextCoalSection());
595
596 // Emit the sections in the .s file header to fix the order.
597 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
598 OutStreamer.SwitchSection(TextSections[i]);
599
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000600 if (RelocM == Reloc::DynamicNoPIC) {
601 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000602 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
603 MCSectionMachO::S_SYMBOL_STUBS,
604 12, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000605 OutStreamer.SwitchSection(sect);
606 } else {
607 const MCSection *sect =
Chris Lattner433d4062010-04-08 20:40:11 +0000608 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
609 MCSectionMachO::S_SYMBOL_STUBS,
610 16, SectionKind::getText());
Bob Wilsonb2120755a2009-09-30 22:25:37 +0000611 OutStreamer.SwitchSection(sect);
612 }
Bob Wilson4320e2d2010-07-30 19:55:47 +0000613 const MCSection *StaticInitSect =
614 OutContext.getMachOSection("__TEXT", "__StaticInit",
615 MCSectionMachO::S_REGULAR |
616 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
617 SectionKind::getText());
618 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson20e5f5e2009-09-30 00:23:42 +0000619 }
620 }
621
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000622 // Use unified assembler syntax.
Jason W Kim645f6c22010-09-30 02:45:56 +0000623 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovf687a822009-06-17 23:43:18 +0000624
Anton Korobeynikovfa6f1ee2009-05-23 19:51:20 +0000625 // Emit ARM Build Attributes
Evan Cheng0460ae82012-02-21 20:46:00 +0000626 if (Subtarget->isTargetELF())
Jason W Kimbff84d42010-10-06 22:36:46 +0000627 emitAttributes();
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000628}
629
Anton Korobeynikov04083522008-08-07 09:54:23 +0000630
Chris Lattneree9399a2009-10-19 17:59:19 +0000631void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng1199c2d2007-01-19 19:25:36 +0000632 if (Subtarget->isTargetDarwin()) {
Chris Lattner73ebe432009-08-03 22:18:15 +0000633 // All darwin targets use mach-o.
Dan Gohman53d4a082010-04-17 16:44:48 +0000634 const TargetLoweringObjectFileMachO &TLOFMacho =
635 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattner6462adc2009-10-19 18:38:33 +0000636 MachineModuleInfoMachO &MMIMacho =
637 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbach1eaa90b2009-09-04 01:38:51 +0000638
Evan Cheng10043e22007-01-19 07:51:42 +0000639 // Output non-lazy-pointers for external and common global variables.
Chris Lattner6462adc2009-10-19 18:38:33 +0000640 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000641
Chris Lattner6462adc2009-10-19 18:38:33 +0000642 if (!Stubs.empty()) {
Chris Lattnercb307a272009-08-10 01:39:42 +0000643 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000644 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattner292472d2009-08-10 18:01:34 +0000645 EmitAlignment(2);
Chris Lattner6462adc2009-10-19 18:38:33 +0000646 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingf1eae222010-03-09 00:40:17 +0000647 // L_foo$stub:
648 OutStreamer.EmitLabel(Stubs[i].first);
649 // .indirect_symbol _foo
Bill Wendlinge8e79522010-03-11 01:18:13 +0000650 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
651 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000652
Bill Wendlinge8e79522010-03-11 01:18:13 +0000653 if (MCSym.getInt())
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000654 // External to current translation unit.
Eric Christopherbf7bc492013-01-09 03:52:05 +0000655 OutStreamer.EmitIntValue(0, 4/*size*/);
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000656 else
657 // Internal to current translation unit.
Bill Wendling866f5762010-03-31 18:47:10 +0000658 //
Jim Grosbach754e1ef2010-09-22 16:45:13 +0000659 // When we place the LSDA into the TEXT section, the type info
660 // pointers need to be indirect and pc-rel. We accomplish this by
661 // using NLPs; however, sometimes the types are local to the file.
662 // We need to fill in the value for the NLP in those cases.
Bill Wendlinge8e79522010-03-11 01:18:13 +0000663 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
664 OutContext),
Eric Christopherbf7bc492013-01-09 03:52:05 +0000665 4/*size*/);
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000666 }
Bill Wendlingf1eae222010-03-09 00:40:17 +0000667
668 Stubs.clear();
669 OutStreamer.AddBlankLine();
Evan Cheng10043e22007-01-19 07:51:42 +0000670 }
671
Chris Lattner3334deb2009-10-19 18:44:38 +0000672 Stubs = MMIMacho.GetHiddenGVStubList();
673 if (!Stubs.empty()) {
Chris Lattner4b7dadb2009-08-19 05:49:37 +0000674 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerfbcafd42009-08-10 18:02:16 +0000675 EmitAlignment(2);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000676 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
677 // L_foo$stub:
678 OutStreamer.EmitLabel(Stubs[i].first);
679 // .long _foo
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000680 OutStreamer.EmitValue(MCSymbolRefExpr::
681 Create(Stubs[i].second.getPointer(),
682 OutContext),
Eric Christopherbf7bc492013-01-09 03:52:05 +0000683 4/*size*/);
Bill Wendlingf1eae222010-03-09 00:40:17 +0000684 }
Bill Wendlingffba5fa2010-03-09 00:43:34 +0000685
686 Stubs.clear();
687 OutStreamer.AddBlankLine();
Evan Cheng2a03c7e2008-12-05 01:06:39 +0000688 }
689
Evan Cheng10043e22007-01-19 07:51:42 +0000690 // Funny Darwin hack: This flag tells the linker that no global symbols
691 // contain code that falls through to other global symbols (e.g. the obvious
692 // implementation of multiple entry points). If this doesn't occur, the
693 // linker can safely perform dead code stripping. Since LLVM never
694 // generates code that does this, it is always safe to set.
Chris Lattner685508c2010-01-23 06:39:22 +0000695 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindola89e5cbd2006-07-27 11:38:51 +0000696 }
Jack Carter718da0b2013-01-30 02:24:33 +0000697 // FIXME: This should eventually end up somewhere else where more
698 // intelligent flag decisions can be made. For now we are just maintaining
699 // the status quo for ARM and setting EF_ARM_EABI_VER5 as the default.
Chandler Carruthe5d8d0d2013-01-31 23:43:14 +0000700 if (MCELFStreamer *MES = dyn_cast<MCELFStreamer>(&OutStreamer))
701 MES->getAssembler().setELFHeaderEFlags(ELF::EF_ARM_EABI_VER5);
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000702}
Anton Korobeynikov17d28de2008-08-17 13:55:10 +0000703
Chris Lattner71eb0772009-10-19 20:20:46 +0000704//===----------------------------------------------------------------------===//
Jason W Kimbff84d42010-10-06 22:36:46 +0000705// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
706// FIXME:
707// The following seem like one-off assembler flags, but they actually need
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000708// to appear in the .ARM.attributes section in ELF.
Jason W Kimbff84d42010-10-06 22:36:46 +0000709// Instead of subclassing the MCELFStreamer, we do the work here.
710
711void ARMAsmPrinter::emitAttributes() {
Jim Grosbach25cd3bf2010-10-06 22:46:47 +0000712
Jason W Kim109ff292010-10-11 23:01:44 +0000713 emitARMAttributeSection();
714
Renato Golinec0fc7d2011-02-28 22:04:27 +0000715 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
716 bool emitFPU = false;
Rafael Espindola0ed15432010-10-25 17:50:35 +0000717 AttributeEmitter *AttrEmitter;
Renato Golinec0fc7d2011-02-28 22:04:27 +0000718 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindola0ed15432010-10-25 17:50:35 +0000719 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000720 emitFPU = true;
721 } else {
Rafael Espindola0ed15432010-10-25 17:50:35 +0000722 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
723 AttrEmitter = new ObjectAttributeEmitter(O);
724 }
725
726 AttrEmitter->MaybeSwitchVendor("aeabi");
727
Jason W Kimbff84d42010-10-06 22:36:46 +0000728 std::string CPUString = Subtarget->getCPUString();
Jason W Kim85b0af12011-02-07 00:49:53 +0000729
730 if (CPUString == "cortex-a8" ||
731 Subtarget->isCortexA8()) {
Jason W Kime5ce4c92011-02-07 19:07:11 +0000732 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kim85b0af12011-02-07 00:49:53 +0000733 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
734 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
735 ARMBuildAttrs::ApplicationProfile);
736 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
737 ARMBuildAttrs::Allowed);
738 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
739 ARMBuildAttrs::AllowThumb32);
740 // Fixme: figure out when this is emitted.
741 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
742 // ARMBuildAttrs::AllowWMMXv1);
743 //
744
745 /// ADD additional Else-cases here!
Rafael Espindola652bfdb2011-05-20 20:10:34 +0000746 } else if (CPUString == "xscale") {
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
748 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
749 ARMBuildAttrs::Allowed);
750 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
751 ARMBuildAttrs::Allowed);
Joey Goulyb3f550e2013-06-26 16:58:26 +0000752 } else if (Subtarget->hasV8Ops())
753 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v8);
754 else if (Subtarget->hasV7Ops()) {
Amara Emersonec2cd562012-11-08 09:51:45 +0000755 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
756 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
757 ARMBuildAttrs::AllowThumb32);
758 } else if (Subtarget->hasV6T2Ops())
759 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6T2);
760 else if (Subtarget->hasV6Ops())
761 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6);
762 else if (Subtarget->hasV5TEOps())
763 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TE);
764 else if (Subtarget->hasV5TOps())
765 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5T);
766 else if (Subtarget->hasV4TOps())
767 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Joey Gouly05b04cf2013-06-26 16:39:06 +0000768 else
769 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4);
Jason W Kimbff84d42010-10-06 22:36:46 +0000770
Renato Goline84af172011-03-02 21:20:09 +0000771 if (Subtarget->hasNEON() && emitFPU) {
Renato Golinec0fc7d2011-02-28 22:04:27 +0000772 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000773 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Cheng48346c12012-04-11 05:33:07 +0000774 if (Subtarget->hasVFP4())
Jim Grosbach0c509fa2012-04-06 23:43:50 +0000775 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
776 "neon-vfpv4");
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000777 else
Sebastian Pop957a6582012-03-05 17:39:52 +0000778 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golinec0fc7d2011-02-28 22:04:27 +0000779 /* If emitted for NEON, omit from VFP below, since you can have both
780 * NEON and VFP in build attributes but only one .fpu */
781 emitFPU = false;
782 }
783
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000784 /* VFPv4 + .fpu */
785 if (Subtarget->hasVFP4()) {
Amara Emersond9104c02013-05-03 23:57:17 +0000786 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000787 ARMBuildAttrs::AllowFPv4A);
788 if (emitFPU)
Amara Emersond9104c02013-05-03 23:57:17 +0000789 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000790
Renato Golinec0fc7d2011-02-28 22:04:27 +0000791 /* VFPv3 + .fpu */
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000792 } else if (Subtarget->hasVFP3()) {
Amara Emersond9104c02013-05-03 23:57:17 +0000793 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
Renato Golinec0fc7d2011-02-28 22:04:27 +0000794 ARMBuildAttrs::AllowFPv3A);
795 if (emitFPU)
Amara Emersond9104c02013-05-03 23:57:17 +0000796 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
Renato Golinec0fc7d2011-02-28 22:04:27 +0000797
798 /* VFPv2 + .fpu */
799 } else if (Subtarget->hasVFP2()) {
Amara Emersond9104c02013-05-03 23:57:17 +0000800 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
Jason W Kim85b0af12011-02-07 00:49:53 +0000801 ARMBuildAttrs::AllowFPv2);
Renato Golinec0fc7d2011-02-28 22:04:27 +0000802 if (emitFPU)
Amara Emersond9104c02013-05-03 23:57:17 +0000803 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
Renato Golinec0fc7d2011-02-28 22:04:27 +0000804 }
805
806 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich14822032011-07-07 08:28:52 +0000807 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golinec0fc7d2011-02-28 22:04:27 +0000808 if (Subtarget->hasNEON()) {
809 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
810 ARMBuildAttrs::Allowed);
811 }
Jason W Kimbff84d42010-10-06 22:36:46 +0000812
813 // Signal various FP modes.
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000814 if (!TM.Options.UnsafeFPMath) {
Jason W Kim85b0af12011-02-07 00:49:53 +0000815 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
816 ARMBuildAttrs::Allowed);
817 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
818 ARMBuildAttrs::Allowed);
Jason W Kimbff84d42010-10-06 22:36:46 +0000819 }
820
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000821 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kim85b0af12011-02-07 00:49:53 +0000822 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
823 ARMBuildAttrs::Allowed);
Jason W Kimbff84d42010-10-06 22:36:46 +0000824 else
Jason W Kim85b0af12011-02-07 00:49:53 +0000825 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
826 ARMBuildAttrs::AllowIEE754);
Jason W Kimbff84d42010-10-06 22:36:46 +0000827
Jason W Kim85b0af12011-02-07 00:49:53 +0000828 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimbff84d42010-10-06 22:36:46 +0000829 // 8-bytes alignment stuff.
Rafael Espindola0ed15432010-10-25 17:50:35 +0000830 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
831 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000832
833 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000834 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindola0ed15432010-10-25 17:50:35 +0000835 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
836 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimbff84d42010-10-06 22:36:46 +0000837 }
838 // FIXME: Should we signal R9 usage?
Rafael Espindola0ed15432010-10-25 17:50:35 +0000839
Jason W Kim85b0af12011-02-07 00:49:53 +0000840 if (Subtarget->hasDivide())
841 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindola0ed15432010-10-25 17:50:35 +0000842
843 AttrEmitter->Finish();
844 delete AttrEmitter;
Jason W Kimbff84d42010-10-06 22:36:46 +0000845}
846
Jason W Kim109ff292010-10-11 23:01:44 +0000847void ARMAsmPrinter::emitARMAttributeSection() {
848 // <format-version>
849 // [ <section-length> "vendor-name"
850 // [ <file-tag> <size> <attribute>*
851 // | <section-tag> <size> <section-number>* 0 <attribute>*
852 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
853 // ]+
854 // ]*
855
856 if (OutStreamer.hasRawTextSupport())
857 return;
858
859 const ARMElfTargetObjectFile &TLOFELF =
860 static_cast<const ARMElfTargetObjectFile &>
861 (getObjFileLowering());
862
863 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim109ff292010-10-11 23:01:44 +0000864
Rafael Espindola0ed15432010-10-25 17:50:35 +0000865 // Format version
866 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim109ff292010-10-11 23:01:44 +0000867}
868
Jason W Kimbff84d42010-10-06 22:36:46 +0000869//===----------------------------------------------------------------------===//
Chris Lattner71eb0772009-10-19 20:20:46 +0000870
Jim Grosbachaf5d6352010-09-18 00:05:05 +0000871static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
872 unsigned LabelId, MCContext &Ctx) {
873
874 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
875 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
876 return Label;
877}
878
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000879static MCSymbolRefExpr::VariantKind
880getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
881 switch (Modifier) {
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000882 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
883 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
884 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
885 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
886 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
887 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
888 }
David Blaikie46a9f012012-01-20 21:51:11 +0000889 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000890}
891
Evan Chengdfce83c2011-01-17 08:03:18 +0000892MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
893 bool isIndirect = Subtarget->isTargetDarwin() &&
894 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
895 if (!isIndirect)
896 return Mang->getSymbol(GV);
897
898 // FIXME: Remove this when Darwin transition to @GOT like syntax.
899 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
900 MachineModuleInfoMachO &MMIMachO =
901 MMI->getObjFileInfo<MachineModuleInfoMachO>();
902 MachineModuleInfoImpl::StubValueTy &StubSym =
903 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
904 MMIMachO.getGVStubEntry(MCSym);
905 if (StubSym.getPointer() == 0)
906 StubSym = MachineModuleInfoImpl::
907 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
908 return MCSym;
909}
910
Jim Grosbach38f8e762010-11-09 18:45:04 +0000911void ARMAsmPrinter::
912EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000913 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000914
915 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000916
Jim Grosbachca21cd72010-11-10 17:59:10 +0000917 MCSymbol *MCSym;
Jim Grosbach38f8e762010-11-09 18:45:04 +0000918 if (ACPV->isLSDA()) {
Jim Grosbachca21cd72010-11-10 17:59:10 +0000919 SmallString<128> Str;
920 raw_svector_ostream OS(Str);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000921 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbachca21cd72010-11-10 17:59:10 +0000922 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach38f8e762010-11-09 18:45:04 +0000923 } else if (ACPV->isBlockAddress()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000924 const BlockAddress *BA =
925 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
926 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000927 } else if (ACPV->isGlobalValue()) {
Bill Wendling7753d662011-10-01 08:00:54 +0000928 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Chengdfce83c2011-01-17 08:03:18 +0000929 MCSym = GetARMGVSymbol(GV);
Bill Wendling69bc3de2011-09-29 23:50:42 +0000930 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling4a4772f2011-10-01 09:30:42 +0000931 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendling69bc3de2011-09-29 23:50:42 +0000932 MCSym = MBB->getSymbol();
Jim Grosbach38f8e762010-11-09 18:45:04 +0000933 } else {
934 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingc214cb02011-10-01 08:58:29 +0000935 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
936 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000937 }
938
939 // Create an MCSymbol for the reference.
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000940 const MCExpr *Expr =
941 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
942 OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000943
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000944 if (ACPV->getPCAdjustment()) {
945 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
946 getFunctionNumber(),
947 ACPV->getLabelId(),
948 OutContext);
949 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
950 PCRelExpr =
951 MCBinaryExpr::CreateAdd(PCRelExpr,
952 MCConstantExpr::Create(ACPV->getPCAdjustment(),
953 OutContext),
954 OutContext);
955 if (ACPV->mustAddCurrentAddress()) {
956 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
957 // label, so just emit a local label end reference that instead.
958 MCSymbol *DotSym = OutContext.CreateTempSymbol();
959 OutStreamer.EmitLabel(DotSym);
960 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
961 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000962 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000963 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000964 }
Jim Grosbachf23b2d92010-11-10 03:26:07 +0000965 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach38f8e762010-11-09 18:45:04 +0000966}
967
Jim Grosbach284eebc2010-09-22 17:39:48 +0000968void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
969 unsigned Opcode = MI->getOpcode();
970 int OpNum = 1;
971 if (Opcode == ARM::BR_JTadd)
972 OpNum = 2;
973 else if (Opcode == ARM::BR_JTm)
974 OpNum = 3;
975
976 const MachineOperand &MO1 = MI->getOperand(OpNum);
977 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
978 unsigned JTI = MO1.getIndex();
979
980 // Emit a label for the jump table.
981 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
982 OutStreamer.EmitLabel(JTISymbol);
983
Jim Grosbach4b63d2a2012-05-18 19:12:01 +0000984 // Mark the jump table as data-in-code.
985 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
986
Jim Grosbach284eebc2010-09-22 17:39:48 +0000987 // Emit each entry of the table.
988 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
989 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
990 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
991
992 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
993 MachineBasicBlock *MBB = JTBBs[i];
994 // Construct an MCExpr for the entry. We want a value of the form:
995 // (BasicBlockAddr - TableBeginAddr)
996 //
997 // For example, a table with entries jumping to basic blocks BB0 and BB1
998 // would look like:
999 // LJTI_0_0:
1000 // .word (LBB0 - LJTI_0_0)
1001 // .word (LBB1 - LJTI_0_0)
1002 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1003
1004 if (TM.getRelocationModel() == Reloc::PIC_)
1005 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1006 OutContext),
1007 OutContext);
Jim Grosbache1995f22011-08-31 22:23:09 +00001008 // If we're generating a table of Thumb addresses in static relocation
1009 // model, we need to add one to keep interworking correctly.
1010 else if (AFI->isThumbFunction())
1011 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1012 OutContext);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001013 OutStreamer.EmitValue(Expr, 4);
1014 }
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001015 // Mark the end of jump table data-in-code region.
1016 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach284eebc2010-09-22 17:39:48 +00001017}
1018
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001019void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1020 unsigned Opcode = MI->getOpcode();
1021 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1022 const MachineOperand &MO1 = MI->getOperand(OpNum);
1023 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1024 unsigned JTI = MO1.getIndex();
1025
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001026 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1027 OutStreamer.EmitLabel(JTISymbol);
1028
1029 // Emit each entry of the table.
1030 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1031 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1032 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach1573b292010-09-22 17:15:35 +00001033 unsigned OffsetWidth = 4;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001034 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001035 OffsetWidth = 1;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001036 // Mark the jump table as data-in-code.
1037 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1038 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach1573b292010-09-22 17:15:35 +00001039 OffsetWidth = 2;
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001040 // Mark the jump table as data-in-code.
1041 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1042 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001043
1044 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1045 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach1573b292010-09-22 17:15:35 +00001046 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1047 OutContext);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001048 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach1573b292010-09-22 17:15:35 +00001049 if (OffsetWidth == 4) {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001050 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2B)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001051 .addExpr(MBBSymbolExpr)
1052 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001053 .addReg(0));
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001054 continue;
1055 }
1056 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach1573b292010-09-22 17:15:35 +00001057 // MCExpr for the entry. We want a value of the form:
1058 // (BasicBlockAddr - TableBeginAddr) / 2
1059 //
1060 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1061 // would look like:
1062 // LJTI_0_0:
1063 // .byte (LBB0 - LJTI_0_0) / 2
1064 // .byte (LBB1 - LJTI_0_0) / 2
1065 const MCExpr *Expr =
1066 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1067 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1068 OutContext);
1069 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1070 OutContext);
1071 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001072 }
Jim Grosbach2597f832012-05-21 23:34:42 +00001073 // Mark the end of jump table data-in-code region. 32-bit offsets use
1074 // actual branch instructions here, so we don't mark those as a data-region
1075 // at all.
1076 if (OffsetWidth != 4)
1077 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001078}
1079
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001080void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1081 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1082 "Only instruction which are involved into frame setup code are allowed");
1083
1084 const MachineFunction &MF = *MI->getParent()->getParent();
1085 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001086 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001087
1088 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001089 unsigned Opc = MI->getOpcode();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001090 unsigned SrcReg, DstReg;
1091
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001092 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1093 // Two special cases:
1094 // 1) tPUSH does not have src/dst regs.
1095 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1096 // load. Yes, this is pretty fragile, but for now I don't see better
1097 // way... :(
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001098 SrcReg = DstReg = ARM::SP;
1099 } else {
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001100 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001101 DstReg = MI->getOperand(0).getReg();
1102 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001103
1104 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001105 if (MI->mayStore()) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001106 // Register saves.
1107 assert(DstReg == ARM::SP &&
1108 "Only stack pointer as a destination reg is supported");
1109
1110 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001111 // Skip src & dst reg, and pred ops.
1112 unsigned StartOp = 2 + 2;
1113 // Use all the operands.
1114 unsigned NumOffset = 0;
1115
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001116 switch (Opc) {
1117 default:
1118 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001119 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001120 case ARM::tPUSH:
1121 // Special case here: no src & dst reg, but two extra imp ops.
1122 StartOp = 2; NumOffset = 2;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001123 case ARM::STMDB_UPD:
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001124 case ARM::t2STMDB_UPD:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001125 case ARM::VSTMDDB_UPD:
1126 assert(SrcReg == ARM::SP &&
1127 "Only stack pointer as a source reg is supported");
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001128 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovef731ed2012-08-04 13:25:58 +00001129 i != NumOps; ++i) {
1130 const MachineOperand &MO = MI->getOperand(i);
1131 // Actually, there should never be any impdef stuff here. Skip it
1132 // temporary to workaround PR11902.
1133 if (MO.isImplicit())
1134 continue;
1135 RegList.push_back(MO.getReg());
1136 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001137 break;
Owen Anderson2aedba62011-07-26 20:54:26 +00001138 case ARM::STR_PRE_IMM:
1139 case ARM::STR_PRE_REG:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001140 case ARM::t2STR_PRE:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001141 assert(MI->getOperand(2).getReg() == ARM::SP &&
1142 "Only stack pointer as a source reg is supported");
1143 RegList.push_back(SrcReg);
1144 break;
1145 }
1146 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1147 } else {
1148 // Changes of stack / frame pointer.
1149 if (SrcReg == ARM::SP) {
1150 int64_t Offset = 0;
1151 switch (Opc) {
1152 default:
1153 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001154 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001155 case ARM::MOVr:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001156 case ARM::tMOVr:
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001157 Offset = 0;
1158 break;
1159 case ARM::ADDri:
1160 Offset = -MI->getOperand(2).getImm();
1161 break;
1162 case ARM::SUBri:
Evgeniy Stepanov4c7eb472012-01-19 12:53:06 +00001163 case ARM::t2SUBri:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001164 Offset = MI->getOperand(2).getImm();
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001165 break;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001166 case ARM::tSUBspi:
Jim Grosbacha8a80672011-06-29 23:25:04 +00001167 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov51537f12011-03-05 18:43:43 +00001168 break;
1169 case ARM::tADDspi:
1170 case ARM::tADDrSPi:
1171 Offset = -MI->getOperand(2).getImm()*4;
1172 break;
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001173 case ARM::tLDRpci: {
1174 // Grab the constpool index and check, whether it corresponds to
1175 // original or cloned constpool entry.
1176 unsigned CPI = MI->getOperand(1).getIndex();
1177 const MachineConstantPool *MCP = MF.getConstantPool();
1178 if (CPI >= MCP->getConstants().size())
1179 CPI = AFI.getOriginalCPIdx(CPI);
1180 assert(CPI != -1U && "Invalid constpool index");
1181
1182 // Derive the actual offset.
1183 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1184 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1185 // FIXME: Check for user, it should be "add" instruction!
1186 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikova8d177b2011-03-05 18:43:50 +00001187 break;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001188 }
Anton Korobeynikov9e66cbb2011-03-05 18:43:55 +00001189 }
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001190
1191 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001192 // Set-up of the frame pointer. Positive values correspond to "add"
1193 // instruction.
1194 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001195 else if (DstReg == ARM::SP) {
Anton Korobeynikov692f6332011-03-05 18:44:00 +00001196 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001197 // instruction.
1198 OutStreamer.EmitPad(Offset);
1199 } else {
1200 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001201 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001202 }
1203 } else if (DstReg == ARM::SP) {
1204 // FIXME: .movsp goes here
1205 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001206 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001207 }
1208 else {
1209 MI->dump();
Craig Toppere55c5562012-02-07 02:50:20 +00001210 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001211 }
1212 }
1213}
1214
Chandler Carruthed975232012-01-24 00:30:17 +00001215extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001216
Jim Grosbach95dee402011-07-08 17:40:42 +00001217// Simple pseudo-instructions have their lowering (with expansion to real
1218// instructions) auto-generated.
1219#include "ARMGenMCPseudoLowering.inc"
1220
Jim Grosbach05eccf02010-09-29 15:23:40 +00001221void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001222 // If we just ended a constant pool, mark it as such.
1223 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1224 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1225 InConstantPool = false;
1226 }
Owen Anderson0ca562e2011-10-04 23:26:17 +00001227
Jim Grosbach51b55422011-08-23 21:32:34 +00001228 // Emit unwinding stuff for frame-related instructions
Chandler Carruthed975232012-01-24 00:30:17 +00001229 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach51b55422011-08-23 21:32:34 +00001230 EmitUnwindingInstruction(MI);
1231
Jim Grosbach95dee402011-07-08 17:40:42 +00001232 // Do any auto-generated pseudo lowerings.
1233 if (emitPseudoExpansionLowering(OutStreamer, MI))
1234 return;
1235
Andrew Trick924123a2011-09-21 02:20:46 +00001236 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1237 "Pseudo flag setting opcode should be expanded early");
1238
Jim Grosbach95dee402011-07-08 17:40:42 +00001239 // Check for manual lowerings.
Evan Chengdfce83c2011-01-17 08:03:18 +00001240 unsigned Opc = MI->getOpcode();
1241 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00001242 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
David Blaikieb735b4d2013-06-16 20:34:27 +00001243 case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing");
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001244 case ARM::LEApcrel:
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001245 case ARM::tLEApcrel:
Jim Grosbach8c1fabe2010-12-14 21:10:47 +00001246 case ARM::t2LEApcrel: {
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001247 // FIXME: Need to also handle globals and externals
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001248 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001249 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1250 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001251 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1252 : ARM::ADR))
1253 .addReg(MI->getOperand(0).getReg())
1254 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1255 // Add predicate operands.
1256 .addImm(MI->getOperand(2).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001257 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001258 return;
1259 }
Jim Grosbach509dc2a2010-12-14 22:28:03 +00001260 case ARM::LEApcrelJT:
1261 case ARM::tLEApcrelJT:
1262 case ARM::t2LEApcrelJT: {
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001263 MCSymbol *JTIPICSymbol =
1264 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1265 MI->getOperand(2).getImm());
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001266 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1267 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001268 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1269 : ARM::ADR))
1270 .addReg(MI->getOperand(0).getReg())
1271 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1272 // Add predicate operands.
1273 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001274 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachdc35e062010-12-01 19:47:31 +00001275 return;
1276 }
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001277 // Darwin call instructions are just normal call instructions with different
1278 // clobber semantics (they clobber R9).
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001279 case ARM::BX_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001280 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001281 .addReg(ARM::LR)
1282 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001283 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001284 .addImm(ARMCC::AL)
1285 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001286 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001287 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001288
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001289 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
1290 .addReg(MI->getOperand(0).getReg()));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001291 return;
1292 }
Cameron Zwaricha946f472011-05-25 21:53:50 +00001293 case ARM::tBX_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001294 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001295 .addReg(ARM::LR)
1296 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001297 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001298 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001299 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001300
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001301 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001302 .addReg(MI->getOperand(0).getReg())
Cameron Zwaricha946f472011-05-25 21:53:50 +00001303 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001304 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001305 .addReg(0));
Cameron Zwaricha946f472011-05-25 21:53:50 +00001306 return;
1307 }
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001308 case ARM::BMOVPCRX_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001309 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001310 .addReg(ARM::LR)
1311 .addReg(ARM::PC)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001312 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001313 .addImm(ARMCC::AL)
1314 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001315 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001316 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001317
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001318 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001319 .addReg(ARM::PC)
Benjamin Kramer2f545712013-03-15 17:27:39 +00001320 .addReg(MI->getOperand(0).getReg())
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001321 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001322 .addImm(ARMCC::AL)
1323 .addReg(0)
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001324 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001325 .addReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001326 return;
1327 }
Evan Cheng65f9d192012-02-28 18:51:51 +00001328 case ARM::BMOVPCB_CALL: {
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001329 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001330 .addReg(ARM::LR)
1331 .addReg(ARM::PC)
Evan Cheng65f9d192012-02-28 18:51:51 +00001332 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001333 .addImm(ARMCC::AL)
1334 .addReg(0)
Evan Cheng65f9d192012-02-28 18:51:51 +00001335 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001336 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001337
1338 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1339 MCSymbol *GVSym = Mang->getSymbol(GV);
1340 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001341 OutStreamer.EmitInstruction(MCInstBuilder(ARM::Bcc)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001342 .addExpr(GVSymExpr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001343 // Add predicate operands.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001344 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001345 .addReg(0));
Evan Cheng65f9d192012-02-28 18:51:51 +00001346 return;
1347 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001348 case ARM::MOVi16_ga_pcrel:
1349 case ARM::t2MOVi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001350 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001351 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001352 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1353
Evan Cheng2f2435d2011-01-21 18:55:51 +00001354 unsigned TF = MI->getOperand(1).getTargetFlags();
1355 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Chengdfce83c2011-01-17 08:03:18 +00001356 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1357 MCSymbol *GVSym = GetARMGVSymbol(GV);
1358 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001359 if (isPIC) {
1360 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1361 getFunctionNumber(),
1362 MI->getOperand(2).getImm(), OutContext);
1363 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1364 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1365 const MCExpr *PCRelExpr =
1366 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1367 MCBinaryExpr::CreateAdd(LabelSymExpr,
1368 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001369 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001370 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1371 } else {
1372 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1373 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1374 }
1375
Evan Chengdfce83c2011-01-17 08:03:18 +00001376 // Add predicate operands.
1377 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1378 TmpInst.addOperand(MCOperand::CreateReg(0));
1379 // Add 's' bit operand (always reg0 for this)
1380 TmpInst.addOperand(MCOperand::CreateReg(0));
1381 OutStreamer.EmitInstruction(TmpInst);
1382 return;
1383 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001384 case ARM::MOVTi16_ga_pcrel:
1385 case ARM::t2MOVTi16_ga_pcrel: {
Evan Chengdfce83c2011-01-17 08:03:18 +00001386 MCInst TmpInst;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001387 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1388 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Chengdfce83c2011-01-17 08:03:18 +00001389 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1390 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1391
Evan Cheng2f2435d2011-01-21 18:55:51 +00001392 unsigned TF = MI->getOperand(2).getTargetFlags();
1393 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Chengdfce83c2011-01-17 08:03:18 +00001394 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1395 MCSymbol *GVSym = GetARMGVSymbol(GV);
1396 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001397 if (isPIC) {
1398 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1399 getFunctionNumber(),
1400 MI->getOperand(3).getImm(), OutContext);
1401 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1402 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1403 const MCExpr *PCRelExpr =
1404 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1405 MCBinaryExpr::CreateAdd(LabelSymExpr,
1406 MCConstantExpr::Create(PCAdj, OutContext),
Evan Chengdfce83c2011-01-17 08:03:18 +00001407 OutContext), OutContext), OutContext);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001408 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1409 } else {
1410 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1411 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1412 }
Evan Chengdfce83c2011-01-17 08:03:18 +00001413 // Add predicate operands.
1414 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1415 TmpInst.addOperand(MCOperand::CreateReg(0));
1416 // Add 's' bit operand (always reg0 for this)
1417 TmpInst.addOperand(MCOperand::CreateReg(0));
1418 OutStreamer.EmitInstruction(TmpInst);
1419 return;
1420 }
Jim Grosbach3d979202010-09-17 23:41:53 +00001421 case ARM::tPICADD: {
1422 // This is a pseudo op for a label + instruction sequence, which looks like:
1423 // LPC0:
1424 // add r0, pc
1425 // This adds the address of LPC0 to r0.
1426
1427 // Emit the label.
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001428 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1429 getFunctionNumber(), MI->getOperand(2).getImm(),
1430 OutContext));
Jim Grosbach3d979202010-09-17 23:41:53 +00001431
1432 // Form and emit the add.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001433 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001434 .addReg(MI->getOperand(0).getReg())
1435 .addReg(MI->getOperand(0).getReg())
1436 .addReg(ARM::PC)
1437 // Add predicate operands.
1438 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001439 .addReg(0));
Jim Grosbach3d979202010-09-17 23:41:53 +00001440 return;
1441 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001442 case ARM::PICADD: {
Chris Lattneradd57492009-10-19 22:23:04 +00001443 // This is a pseudo op for a label + instruction sequence, which looks like:
1444 // LPC0:
1445 // add r0, pc, r0
1446 // This adds the address of LPC0 to r0.
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001447
Chris Lattneradd57492009-10-19 22:23:04 +00001448 // Emit the label.
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001449 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1450 getFunctionNumber(), MI->getOperand(2).getImm(),
1451 OutContext));
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001452
Jim Grosbach7ae94222010-09-14 21:05:34 +00001453 // Form and emit the add.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001454 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001455 .addReg(MI->getOperand(0).getReg())
1456 .addReg(ARM::PC)
1457 .addReg(MI->getOperand(1).getReg())
1458 // Add predicate operands.
1459 .addImm(MI->getOperand(3).getImm())
1460 .addReg(MI->getOperand(4).getReg())
1461 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001462 .addReg(0));
Chris Lattneradd57492009-10-19 22:23:04 +00001463 return;
1464 }
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001465 case ARM::PICSTR:
1466 case ARM::PICSTRB:
1467 case ARM::PICSTRH:
1468 case ARM::PICLDR:
1469 case ARM::PICLDRB:
1470 case ARM::PICLDRH:
1471 case ARM::PICLDRSB:
1472 case ARM::PICLDRSH: {
Jim Grosbach218e22d2010-09-16 17:43:25 +00001473 // This is a pseudo op for a label + instruction sequence, which looks like:
1474 // LPC0:
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001475 // OP r0, [pc, r0]
Jim Grosbach218e22d2010-09-16 17:43:25 +00001476 // The LCP0 label is referenced by a constant pool entry in order to get
1477 // a PC-relative address at the ldr instruction.
1478
1479 // Emit the label.
Jim Grosbachaf5d6352010-09-18 00:05:05 +00001480 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1481 getFunctionNumber(), MI->getOperand(2).getImm(),
1482 OutContext));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001483
1484 // Form and emit the load
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001485 unsigned Opcode;
1486 switch (MI->getOpcode()) {
1487 default:
1488 llvm_unreachable("Unexpected opcode!");
Jim Grosbach338de3e2010-10-27 23:12:14 +00001489 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1490 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001491 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001492 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001493 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha7d430b2010-09-17 16:25:52 +00001494 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1495 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1496 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1497 }
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001498 OutStreamer.EmitInstruction(MCInstBuilder(Opcode)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001499 .addReg(MI->getOperand(0).getReg())
1500 .addReg(ARM::PC)
1501 .addReg(MI->getOperand(1).getReg())
1502 .addImm(0)
1503 // Add predicate operands.
1504 .addImm(MI->getOperand(3).getImm())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001505 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach218e22d2010-09-16 17:43:25 +00001506
1507 return;
1508 }
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001509 case ARM::CONSTPOOL_ENTRY: {
Chris Lattner186c6b02009-10-19 22:33:05 +00001510 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1511 /// in the function. The first operand is the ID# for this instruction, the
1512 /// second is the index into the MachineConstantPool that this is, the third
1513 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001514 /// The required alignment is specified on the basic block holding this MI.
Chris Lattner186c6b02009-10-19 22:33:05 +00001515 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1516 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1517
Jim Grosbach4b63d2a2012-05-18 19:12:01 +00001518 // If this is the first entry of the pool, mark it.
1519 if (!InConstantPool) {
1520 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1521 InConstantPool = true;
1522 }
1523
Chris Lattnerc55ea3f2010-01-23 07:00:21 +00001524 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattner186c6b02009-10-19 22:33:05 +00001525
1526 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1527 if (MCPE.isMachineConstantPoolEntry())
1528 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1529 else
1530 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattner186c6b02009-10-19 22:33:05 +00001531 return;
1532 }
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001533 case ARM::t2BR_JT: {
1534 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001535 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001536 .addReg(ARM::PC)
1537 .addReg(MI->getOperand(0).getReg())
1538 // Add predicate operands.
1539 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001540 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001541
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001542 // Output the data for the jump table itself
1543 EmitJump2Table(MI);
1544 return;
1545 }
1546 case ARM::t2TBB_JT: {
1547 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001548 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001549 .addReg(ARM::PC)
1550 .addReg(MI->getOperand(0).getReg())
1551 // Add predicate operands.
1552 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001553 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001554
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001555 // Output the data for the jump table itself
1556 EmitJump2Table(MI);
1557 // Make sure the next instruction is 2-byte aligned.
1558 EmitAlignment(1);
1559 return;
1560 }
1561 case ARM::t2TBH_JT: {
1562 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001563 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBH)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001564 .addReg(ARM::PC)
1565 .addReg(MI->getOperand(0).getReg())
1566 // Add predicate operands.
1567 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001568 .addReg(0));
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001569
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001570 // Output the data for the jump table itself
Jim Grosbachd64f9b82010-09-21 23:28:16 +00001571 EmitJump2Table(MI);
1572 return;
1573 }
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001574 case ARM::tBR_JTr:
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001575 case ARM::BR_JTr: {
1576 // Lower and emit the instruction itself, then the jump table following it.
1577 // mov pc, target
1578 MCInst TmpInst;
Jim Grosbach7ec3d342010-11-29 22:37:40 +00001579 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbache9cc9012011-06-30 23:38:17 +00001580 ARM::MOVr : ARM::tMOVr;
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001581 TmpInst.setOpcode(Opc);
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001582 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1583 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1584 // Add predicate operands.
1585 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1586 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001587 // Add 's' bit operand (always reg0 for this)
1588 if (Opc == ARM::MOVr)
1589 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001590 OutStreamer.EmitInstruction(TmpInst);
1591
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001592 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbache9cc9012011-06-30 23:38:17 +00001593 if (Opc == ARM::tMOVr)
Jim Grosbach58bc36a2010-11-29 19:32:47 +00001594 EmitAlignment(2);
1595
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001596 // Output the data for the jump table itself
1597 EmitJumpTable(MI);
1598 return;
1599 }
1600 case ARM::BR_JTm: {
1601 // Lower and emit the instruction itself, then the jump table following it.
1602 // ldr pc, target
1603 MCInst TmpInst;
1604 if (MI->getOperand(1).getReg() == 0) {
1605 // literal offset
1606 TmpInst.setOpcode(ARM::LDRi12);
1607 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1608 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1609 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1610 } else {
1611 TmpInst.setOpcode(ARM::LDRrs);
1612 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1613 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1614 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1615 TmpInst.addOperand(MCOperand::CreateImm(0));
1616 }
1617 // Add predicate operands.
1618 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1619 TmpInst.addOperand(MCOperand::CreateReg(0));
1620 OutStreamer.EmitInstruction(TmpInst);
1621
1622 // Output the data for the jump table itself
Jim Grosbach284eebc2010-09-22 17:39:48 +00001623 EmitJumpTable(MI);
1624 return;
1625 }
Jim Grosbach08c562b2010-11-17 21:05:55 +00001626 case ARM::BR_JTadd: {
1627 // Lower and emit the instruction itself, then the jump table following it.
1628 // add pc, target, idx
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001629 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001630 .addReg(ARM::PC)
1631 .addReg(MI->getOperand(0).getReg())
1632 .addReg(MI->getOperand(1).getReg())
1633 // Add predicate operands.
1634 .addImm(ARMCC::AL)
1635 .addReg(0)
1636 // Add 's' bit operand (always reg0 for this)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001637 .addReg(0));
Jim Grosbach08c562b2010-11-17 21:05:55 +00001638
1639 // Output the data for the jump table itself
1640 EmitJumpTable(MI);
1641 return;
1642 }
Jim Grosbach85030542010-09-23 18:05:37 +00001643 case ARM::TRAP: {
1644 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1645 // FIXME: Remove this special case when they do.
1646 if (!Subtarget->isTargetDarwin()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001647 //.long 0xe7ffdefe @ trap
Jim Grosbach7d348372010-09-23 19:42:17 +00001648 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach85030542010-09-23 18:05:37 +00001649 OutStreamer.AddComment("trap");
1650 OutStreamer.EmitIntValue(Val, 4);
1651 return;
1652 }
1653 break;
1654 }
Eli Bendersky2e2ce492013-01-30 16:30:19 +00001655 case ARM::TRAPNaCl: {
1656 //.long 0xe7fedef0 @ trap
1657 uint32_t Val = 0xe7fedef0UL;
1658 OutStreamer.AddComment("trap");
1659 OutStreamer.EmitIntValue(Val, 4);
1660 return;
1661 }
Jim Grosbach85030542010-09-23 18:05:37 +00001662 case ARM::tTRAP: {
1663 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1664 // FIXME: Remove this special case when they do.
1665 if (!Subtarget->isTargetDarwin()) {
Jim Grosbachfae83052010-10-01 23:21:38 +00001666 //.short 57086 @ trap
Benjamin Kramere38495d2010-09-23 18:57:26 +00001667 uint16_t Val = 0xdefe;
Jim Grosbach85030542010-09-23 18:05:37 +00001668 OutStreamer.AddComment("trap");
1669 OutStreamer.EmitIntValue(Val, 2);
1670 return;
1671 }
1672 break;
1673 }
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001674 case ARM::t2Int_eh_sjlj_setjmp:
1675 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001676 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001677 // Two incoming args: GPR:$src, GPR:$val
1678 // mov $val, pc
1679 // adds $val, #7
1680 // str $val, [$src, #4]
1681 // movs r0, #0
1682 // b 1f
1683 // movs r0, #1
1684 // 1:
1685 unsigned SrcReg = MI->getOperand(0).getReg();
1686 unsigned ValReg = MI->getOperand(1).getReg();
1687 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001688 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001689 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001690 .addReg(ValReg)
1691 .addReg(ARM::PC)
Jim Grosbachb98ab912011-06-30 22:10:46 +00001692 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001693 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001694 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001695
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001696 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDi3)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001697 .addReg(ValReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001698 // 's' bit operand
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001699 .addReg(ARM::CPSR)
1700 .addReg(ValReg)
1701 .addImm(7)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001702 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001703 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001704 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001705
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001706 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tSTRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001707 .addReg(ValReg)
1708 .addReg(SrcReg)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001709 // The offset immediate is #4. The operand value is scaled by 4 for the
1710 // tSTR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001711 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001712 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001713 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001714 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001715
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001716 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001717 .addReg(ARM::R0)
1718 .addReg(ARM::CPSR)
1719 .addImm(0)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001720 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001721 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001722 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001723
1724 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001725 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tB)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001726 .addExpr(SymbolExpr)
1727 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001728 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001729
1730 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001731 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001732 .addReg(ARM::R0)
1733 .addReg(ARM::CPSR)
1734 .addImm(1)
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001735 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001736 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001737 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001738
Jim Grosbach4a6ab132010-09-24 20:47:58 +00001739 OutStreamer.EmitLabel(Label);
1740 return;
1741 }
1742
Jim Grosbachc0aed712010-09-23 23:33:56 +00001743 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbachc8e2e9d2010-09-30 19:53:58 +00001744 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbachc0aed712010-09-23 23:33:56 +00001745 // Two incoming args: GPR:$src, GPR:$val
1746 // add $val, pc, #8
1747 // str $val, [$src, #+4]
1748 // mov r0, #0
1749 // add pc, pc, #0
1750 // mov r0, #1
1751 unsigned SrcReg = MI->getOperand(0).getReg();
1752 unsigned ValReg = MI->getOperand(1).getReg();
1753
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001754 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001755 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001756 .addReg(ValReg)
1757 .addReg(ARM::PC)
1758 .addImm(8)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001759 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001760 .addImm(ARMCC::AL)
1761 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001762 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001763 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001764
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001765 OutStreamer.EmitInstruction(MCInstBuilder(ARM::STRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001766 .addReg(ValReg)
1767 .addReg(SrcReg)
1768 .addImm(4)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001769 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001770 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001771 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001772
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001773 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001774 .addReg(ARM::R0)
1775 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001776 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001777 .addImm(ARMCC::AL)
1778 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001779 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001780 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001781
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001782 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001783 .addReg(ARM::PC)
1784 .addReg(ARM::PC)
1785 .addImm(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001786 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001787 .addImm(ARMCC::AL)
1788 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001789 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001790 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001791
1792 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001793 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001794 .addReg(ARM::R0)
1795 .addImm(1)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001796 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001797 .addImm(ARMCC::AL)
1798 .addReg(0)
Jim Grosbachc0aed712010-09-23 23:33:56 +00001799 // 's' bit operand (always reg0 for this).
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001800 .addReg(0));
Jim Grosbachc0aed712010-09-23 23:33:56 +00001801 return;
1802 }
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001803 case ARM::Int_eh_sjlj_longjmp: {
1804 // ldr sp, [$src, #8]
1805 // ldr $scratch, [$src, #4]
1806 // ldr r7, [$src]
1807 // bx $scratch
1808 unsigned SrcReg = MI->getOperand(0).getReg();
1809 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001810 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001811 .addReg(ARM::SP)
1812 .addReg(SrcReg)
1813 .addImm(8)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001814 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001815 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001816 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001817
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001818 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001819 .addReg(ScratchReg)
1820 .addReg(SrcReg)
1821 .addImm(4)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001822 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001823 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001824 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001825
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001826 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001827 .addReg(ARM::R7)
1828 .addReg(SrcReg)
1829 .addImm(0)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001830 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001831 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001832 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001833
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001834 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001835 .addReg(ScratchReg)
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001836 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001837 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001838 .addReg(0));
Jim Grosbach9e9ed982010-09-27 21:47:04 +00001839 return;
1840 }
Jim Grosbach175d6412010-09-27 22:28:11 +00001841 case ARM::tInt_eh_sjlj_longjmp: {
1842 // ldr $scratch, [$src, #8]
1843 // mov sp, $scratch
1844 // ldr $scratch, [$src, #4]
1845 // ldr r7, [$src]
1846 // bx $scratch
1847 unsigned SrcReg = MI->getOperand(0).getReg();
1848 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001849 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001850 .addReg(ScratchReg)
1851 .addReg(SrcReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001852 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendling092a7bd2010-12-14 03:36:38 +00001853 // tLDR instruction.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001854 .addImm(2)
Jim Grosbach175d6412010-09-27 22:28:11 +00001855 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001856 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001857 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001858
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001859 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001860 .addReg(ARM::SP)
1861 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001862 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001863 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001864 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001865
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001866 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001867 .addReg(ScratchReg)
1868 .addReg(SrcReg)
1869 .addImm(1)
Jim Grosbach175d6412010-09-27 22:28:11 +00001870 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001871 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001872 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001873
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001874 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001875 .addReg(ARM::R7)
1876 .addReg(SrcReg)
1877 .addImm(0)
Jim Grosbach175d6412010-09-27 22:28:11 +00001878 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001879 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001880 .addReg(0));
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001881
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001882 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001883 .addReg(ScratchReg)
Jim Grosbach175d6412010-09-27 22:28:11 +00001884 // Predicate.
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001885 .addImm(ARMCC::AL)
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001886 .addReg(0));
Jim Grosbach175d6412010-09-27 22:28:11 +00001887 return;
1888 }
Chris Lattner71eb0772009-10-19 20:20:46 +00001889 }
Jim Grosbach8ee5cd92010-09-02 01:02:06 +00001890
Chris Lattner71eb0772009-10-19 20:20:46 +00001891 MCInst TmpInst;
Chris Lattnerde16ca82010-11-14 21:00:02 +00001892 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001893
Chris Lattner6f1f8652010-02-03 01:16:28 +00001894 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner71eb0772009-10-19 20:20:46 +00001895}
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001896
1897//===----------------------------------------------------------------------===//
1898// Target Registry Stuff
1899//===----------------------------------------------------------------------===//
1900
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001901// Force static initialization.
1902extern "C" void LLVMInitializeARMAsmPrinter() {
1903 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1904 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbarf0b3d152009-10-20 05:15:36 +00001905}