blob: 3a5d4bb8ab4209e0fe6852070ea95327c4273f6b [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ----------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Andrew Trickab722bd2012-09-18 03:18:56 +000015#include "ARMBaseInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "ARMBaseRegisterInfo.h"
Bill Wendling5a92eec2013-02-15 22:41:25 +000017#include "llvm/IR/Attributes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000018#include "llvm/IR/GlobalValue.h"
Bill Wendling5a92eec2013-02-15 22:41:25 +000019#include "llvm/IR/Function.h"
Bob Wilson45825302009-06-22 21:01:46 +000020#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/Target/TargetInstrInfo.h"
Renato Golinb4dd6c52013-03-21 18:47:47 +000022#include "llvm/Target/TargetOptions.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000023
Evan Cheng54b68e32011-07-01 20:45:01 +000024#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng4d1ca962011-07-08 01:53:10 +000025#define GET_SUBTARGETINFO_CTOR
Evan Chengc9c090d2011-07-01 22:36:09 +000026#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000027
Evan Cheng10043e22007-01-19 07:51:42 +000028using namespace llvm;
29
Bob Wilson45825302009-06-22 21:01:46 +000030static cl::opt<bool>
31ReserveR9("arm-reserve-r9", cl::Hidden,
32 cl::desc("Reserve R9, making it unavailable as GPR"));
33
Anton Korobeynikov25229082009-11-24 00:44:37 +000034static cl::opt<bool>
Evan Cheng2f2435d2011-01-21 18:55:51 +000035DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov25229082009-11-24 00:44:37 +000036
Bob Wilson3dc97322010-09-28 04:09:35 +000037static cl::opt<bool>
Bob Wilsone8a549c2012-09-29 21:43:49 +000038UseFusedMulOps("arm-use-mulops",
39 cl::init(true), cl::Hidden);
40
JF Bastien97b08c402013-05-17 23:49:01 +000041enum AlignMode {
42 DefaultAlign,
43 StrictAlign,
44 NoStrictAlign
45};
46
47static cl::opt<AlignMode>
48Align(cl::desc("Load/store alignment support"),
49 cl::Hidden, cl::init(DefaultAlign),
50 cl::values(
51 clEnumValN(DefaultAlign, "arm-default-align",
52 "Generate unaligned accesses only on hardware/OS "
53 "combinations that are known to support them"),
54 clEnumValN(StrictAlign, "arm-strict-align",
55 "Disallow all unaligned memory accesses"),
56 clEnumValN(NoStrictAlign, "arm-no-strict-align",
57 "Allow unaligned memory accesses"),
58 clEnumValEnd));
Bob Wilson3dc97322010-09-28 04:09:35 +000059
Evan Chengfe6e4052011-06-30 01:53:36 +000060ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
Renato Golinb4dd6c52013-03-21 18:47:47 +000061 const std::string &FS, const TargetOptions &Options)
Evan Cheng1a72add62011-07-07 07:07:08 +000062 : ARMGenSubtargetInfo(TT, CPU, FS)
Evan Chengbf407072010-09-10 01:29:16 +000063 , ARMProcFamily(Others)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000064 , stackAlignment(4)
Evan Chengfe6e4052011-06-30 01:53:36 +000065 , CPUString(CPU)
Evan Chenge45d6852011-01-11 21:46:47 +000066 , TargetTriple(TT)
Renato Golinb4dd6c52013-03-21 18:47:47 +000067 , Options(Options)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000068 , TargetABI(ARM_ABI_APCS) {
Bill Wendling61375d82013-02-16 01:36:26 +000069 initializeEnvironment();
Bill Wendling5a92eec2013-02-15 22:41:25 +000070 resetSubtargetFeatures(CPU, FS);
71}
72
Bill Wendling61375d82013-02-16 01:36:26 +000073void ARMSubtarget::initializeEnvironment() {
74 HasV4TOps = false;
75 HasV5TOps = false;
76 HasV5TEOps = false;
77 HasV6Ops = false;
78 HasV6T2Ops = false;
79 HasV7Ops = false;
Joey Goulyb3f550e2013-06-26 16:58:26 +000080 HasV8Ops = false;
Bill Wendling61375d82013-02-16 01:36:26 +000081 HasVFPv2 = false;
82 HasVFPv3 = false;
83 HasVFPv4 = false;
84 HasNEON = false;
85 UseNEONForSinglePrecisionFP = false;
86 UseMulOps = UseFusedMulOps;
87 SlowFPVMLx = false;
88 HasVMLxForwarding = false;
89 SlowFPBrcc = false;
90 InThumbMode = false;
91 HasThumb2 = false;
92 IsMClass = false;
93 NoARM = false;
94 PostRAScheduler = false;
95 IsR9Reserved = ReserveR9;
96 UseMovt = false;
97 SupportsTailCall = false;
98 HasFP16 = false;
99 HasD16 = false;
100 HasHardwareDivide = false;
101 HasHardwareDivideInARM = false;
102 HasT2ExtractPack = false;
103 HasDataBarrier = false;
104 Pref32BitThumb = false;
105 AvoidCPSRPartialUpdate = false;
106 AvoidMOVsShifterOperand = false;
107 HasRAS = false;
108 HasMPExtension = false;
109 FPOnlySP = false;
Tim Northovercedd4812013-05-23 19:11:14 +0000110 HasPerfMon = false;
Tim Northoverc6047652013-04-10 12:08:35 +0000111 HasTrustZone = false;
Bill Wendling61375d82013-02-16 01:36:26 +0000112 AllowsUnalignedMem = false;
113 Thumb2DSP = false;
114 UseNaClTrap = false;
Renato Golinb4dd6c52013-03-21 18:47:47 +0000115 UnsafeFPMath = false;
Bill Wendling61375d82013-02-16 01:36:26 +0000116}
117
Bill Wendling5a92eec2013-02-15 22:41:25 +0000118void ARMSubtarget::resetSubtargetFeatures(const MachineFunction *MF) {
119 AttributeSet FnAttrs = MF->getFunction()->getAttributes();
120 Attribute CPUAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
121 "target-cpu");
122 Attribute FSAttr = FnAttrs.getAttribute(AttributeSet::FunctionIndex,
123 "target-features");
124 std::string CPU =
125 !CPUAttr.hasAttribute(Attribute::None) ?CPUAttr.getValueAsString() : "";
126 std::string FS =
127 !FSAttr.hasAttribute(Attribute::None) ? FSAttr.getValueAsString() : "";
Bill Wendling61375d82013-02-16 01:36:26 +0000128 if (!FS.empty()) {
129 initializeEnvironment();
Bill Wendling5a92eec2013-02-15 22:41:25 +0000130 resetSubtargetFeatures(CPU, FS);
Bill Wendling61375d82013-02-16 01:36:26 +0000131 }
Bill Wendling5a92eec2013-02-15 22:41:25 +0000132}
133
134void ARMSubtarget::resetSubtargetFeatures(StringRef CPU, StringRef FS) {
Evan Chengfe6e4052011-06-30 01:53:36 +0000135 if (CPUString.empty())
136 CPUString = "generic";
Evan Chengec415ef2009-03-08 04:02:49 +0000137
Evan Cheng0b33a322011-06-30 02:12:44 +0000138 // Insert the architecture feature derived from the target triple into the
139 // feature string. This is important for setting features that are implied
140 // based on the architecture version.
Bill Wendling5a92eec2013-02-15 22:41:25 +0000141 std::string ArchFS = ARM_MC::ParseARMTriple(TargetTriple.getTriple(),
142 CPUString);
Evan Cheng2bd65362011-07-07 00:08:19 +0000143 if (!FS.empty()) {
144 if (!ArchFS.empty())
Bill Wendling5a92eec2013-02-15 22:41:25 +0000145 ArchFS = ArchFS + "," + FS.str();
Evan Cheng2bd65362011-07-07 00:08:19 +0000146 else
147 ArchFS = FS;
148 }
Evan Cheng1a72add62011-07-07 07:07:08 +0000149 ParseSubtargetFeatures(CPUString, ArchFS);
Evan Cheng2bd65362011-07-07 00:08:19 +0000150
151 // Thumb2 implies at least V6T2. FIXME: Fix tests to explicitly specify a
152 // ARM version or CPU and then remove this.
Evan Cheng8b2bda02011-07-07 03:55:05 +0000153 if (!HasV6T2Ops && hasThumb2())
154 HasV4TOps = HasV5TOps = HasV5TEOps = HasV6Ops = HasV6T2Ops = true;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000155
Andrew Trick352abc12012-08-08 02:44:16 +0000156 // Keep a pointer to static instruction cost data for the specified CPU.
157 SchedModel = getSchedModelForCPU(CPUString);
158
Evan Cheng54b68e32011-07-01 20:45:01 +0000159 // Initialize scheduling itinerary for the specified CPU.
160 InstrItins = getInstrItineraryForCPU(CPUString);
161
Bill Wendling5a92eec2013-02-15 22:41:25 +0000162 if ((TargetTriple.getTriple().find("eabi") != std::string::npos) ||
163 (isTargetIOS() && isMClass()))
Evan Cheng0460ae82012-02-21 20:46:00 +0000164 // FIXME: We might want to separate AAPCS and EABI. Some systems, e.g.
165 // Darwin-EABI conforms to AACPS but not the rest of EABI.
Evan Cheng1a72add62011-07-07 07:07:08 +0000166 TargetABI = ARM_ABI_AAPCS;
167
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000168 if (isAAPCS_ABI())
169 stackAlignment = 8;
170
Evan Cheng68132d82011-12-20 18:26:50 +0000171 if (!isTargetIOS())
Evan Chengdfce83c2011-01-17 08:03:18 +0000172 UseMovt = hasV6T2Ops();
173 else {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000174 IsR9Reserved = ReserveR9 | !HasV6Ops;
Evan Cheng2f2435d2011-01-21 18:55:51 +0000175 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Cheng0460ae82012-02-21 20:46:00 +0000176 SupportsTailCall = !getTargetTriple().isOSVersionLT(5, 0);
Evan Chengdfce83c2011-01-17 08:03:18 +0000177 }
David Goodwin9a051a52009-10-01 21:46:35 +0000178
Evan Cheng03da4db2009-10-16 06:11:08 +0000179 if (!isThumb() || hasThumb2())
180 PostRAScheduler = true;
Bob Wilson3dc97322010-09-28 04:09:35 +0000181
JF Bastien97b08c402013-05-17 23:49:01 +0000182 switch (Align) {
183 case DefaultAlign:
184 // Assume pre-ARMv6 doesn't support unaligned accesses.
185 //
186 // ARMv6 may or may not support unaligned accesses depending on the
187 // SCTLR.U bit, which is architecture-specific. We assume ARMv6
188 // Darwin targets support unaligned accesses, and others don't.
189 //
190 // ARMv7 always has SCTLR.U set to 1, but it has a new SCTLR.A bit
191 // which raises an alignment fault on unaligned accesses. Linux
192 // defaults this bit to 0 and handles it as a system-wide (not
193 // per-process) setting. It is therefore safe to assume that ARMv7+
194 // Linux targets support unaligned accesses. The same goes for NaCl.
195 //
196 // The above behavior is consistent with GCC.
197 AllowsUnalignedMem = (
198 (hasV7Ops() && (isTargetLinux() || isTargetNaCl())) ||
199 (hasV6Ops() && isTargetDarwin()));
200 break;
201 case StrictAlign:
202 AllowsUnalignedMem = false;
203 break;
204 case NoStrictAlign:
205 AllowsUnalignedMem = true;
206 break;
207 }
Renato Golinb4dd6c52013-03-21 18:47:47 +0000208
209 // NEON f32 ops are non-IEEE 754 compliant. Darwin is ok with it by default.
210 uint64_t Bits = getFeatureBits();
211 if ((Bits & ARM::ProcA5 || Bits & ARM::ProcA8) && // Where this matters
212 (Options.UnsafeFPMath || isTargetDarwin()))
213 UseNEONForSinglePrecisionFP = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000214}
Evan Cheng43b9ca62009-08-28 23:18:09 +0000215
216/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng1b389522009-09-03 07:04:02 +0000217bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000218ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
219 Reloc::Model RelocM) const {
Evan Cheng1b389522009-09-03 07:04:02 +0000220 if (RelocM == Reloc::Static)
Evan Cheng43b9ca62009-08-28 23:18:09 +0000221 return false;
Evan Cheng1b389522009-09-03 07:04:02 +0000222
Jeffrey Yasskin091217b2010-01-27 20:34:15 +0000223 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
224 // load from stub.
Evan Cheng2ce66302011-02-22 06:58:34 +0000225 bool isDecl = GV->hasAvailableExternallyLinkage();
226 if (GV->isDeclaration() && !GV->isMaterializable())
227 isDecl = true;
Evan Cheng1b389522009-09-03 07:04:02 +0000228
229 if (!isTargetDarwin()) {
230 // Extra load is needed for all externally visible.
231 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
232 return false;
233 return true;
234 } else {
235 if (RelocM == Reloc::PIC_) {
236 // If this is a strong reference to a definition, it is definitely not
237 // through a stub.
238 if (!isDecl && !GV->isWeakForLinker())
239 return false;
240
241 // Unless we have a symbol with hidden visibility, we have to go through a
242 // normal $non_lazy_ptr stub because this symbol might be resolved late.
243 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
244 return true;
245
246 // If symbol visibility is hidden, we have a stub for common symbol
247 // references and external declarations.
248 if (isDecl || GV->hasCommonLinkage())
249 // Hidden $non_lazy_ptr reference.
250 return true;
251
252 return false;
253 } else {
254 // If this is a strong reference to a definition, it is definitely not
255 // through a stub.
256 if (!isDecl && !GV->isWeakForLinker())
257 return false;
Andrew Trickc416ba62010-12-24 04:28:06 +0000258
Evan Cheng1b389522009-09-03 07:04:02 +0000259 // Unless we have a symbol with hidden visibility, we have to go through a
260 // normal $non_lazy_ptr stub because this symbol might be resolved late.
261 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
262 return true;
263 }
264 }
265
266 return false;
Evan Cheng43b9ca62009-08-28 23:18:09 +0000267}
David Goodwin0d412c22009-11-10 00:48:55 +0000268
Owen Andersona3181e22010-09-28 21:57:50 +0000269unsigned ARMSubtarget::getMispredictionPenalty() const {
Andrew Trick352abc12012-08-08 02:44:16 +0000270 return SchedModel->MispredictPenalty;
Owen Andersona3181e22010-09-28 21:57:50 +0000271}
272
David Goodwin0d412c22009-11-10 00:48:55 +0000273bool ARMSubtarget::enablePostRAScheduler(
274 CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000275 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000276 RegClassVector& CriticalPathRCs) const {
Evan Cheng0d639a22011-07-01 21:01:15 +0000277 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
David Goodwinb9fe5d52009-11-13 19:52:48 +0000278 CriticalPathRCs.clear();
279 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwin0d412c22009-11-10 00:48:55 +0000280 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
281}