blob: ad3169050443bf932899e46226eb3350043e252d [file] [log] [blame]
Simon Pilgrima271c542017-05-03 15:42:29 +00001//===-- X86Schedule.td - X86 Scheduling Definitions --------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Simon Pilgrim963bf4d2018-04-13 14:24:06 +000010//===----------------------------------------------------------------------===//
Simon Pilgrima271c542017-05-03 15:42:29 +000011// InstrSchedModel annotations for out-of-order CPUs.
Simon Pilgrima271c542017-05-03 15:42:29 +000012
13// Instructions with folded loads need to read the memory operand immediately,
14// but other register operands don't have to be read until the load is ready.
15// These operands are marked with ReadAfterLd.
16def ReadAfterLd : SchedRead;
17
18// Instructions with both a load and a store folded are modeled as a folded
19// load + WriteRMW.
20def WriteRMW : SchedWrite;
21
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +000022// Helper to set SchedWrite ExePorts/Latency/ResourceCycles/NumMicroOps.
23multiclass X86WriteRes<SchedWrite SchedRW,
24 list<ProcResourceKind> ExePorts,
25 int Lat, list<int> Res, int UOps> {
26 def : WriteRes<SchedRW, ExePorts> {
27 let Latency = Lat;
28 let ResourceCycles = Res;
29 let NumMicroOps = UOps;
30 }
31}
32
Simon Pilgrima271c542017-05-03 15:42:29 +000033// Most instructions can fold loads, so almost every SchedWrite comes in two
34// variants: With and without a folded load.
35// An X86FoldableSchedWrite holds a reference to the corresponding SchedWrite
36// with a folded load.
37class X86FoldableSchedWrite : SchedWrite {
38 // The SchedWrite to use when a load is folded into the instruction.
39 SchedWrite Folded;
40}
41
42// Multiclass that produces a linked pair of SchedWrites.
43multiclass X86SchedWritePair {
44 // Register-Memory operation.
45 def Ld : SchedWrite;
46 // Register-Register operation.
47 def NAME : X86FoldableSchedWrite {
48 let Folded = !cast<SchedWrite>(NAME#"Ld");
49 }
50}
51
Simon Pilgrim3c354082018-04-30 18:18:38 +000052// Multiclass that wraps X86FoldableSchedWrite for each vector width.
53class X86SchedWriteWidths<X86FoldableSchedWrite sScl,
54 X86FoldableSchedWrite s128,
55 X86FoldableSchedWrite s256,
56 X86FoldableSchedWrite s512> {
57 X86FoldableSchedWrite Scl = sScl; // Scalar float/double operations.
58 X86FoldableSchedWrite MMX = sScl; // MMX operations.
59 X86FoldableSchedWrite XMM = s128; // XMM operations.
60 X86FoldableSchedWrite YMM = s256; // YMM operations.
61 X86FoldableSchedWrite ZMM = s512; // ZMM operations.
62}
63
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +000064// Multiclass that wraps X86SchedWriteWidths for each fp vector type.
65class X86SchedWriteSizes<X86SchedWriteWidths sPS,
66 X86SchedWriteWidths sPD> {
67 X86SchedWriteWidths PS = sPS;
68 X86SchedWriteWidths PD = sPD;
69}
70
Simon Pilgrimead11e42018-05-11 12:46:54 +000071// Multiclass that wraps move/load/store triple for a vector width.
72class X86SchedWriteMoveLS<SchedWrite MoveRR,
73 SchedWrite LoadRM,
74 SchedWrite StoreMR> {
75 SchedWrite RR = MoveRR;
76 SchedWrite RM = LoadRM;
77 SchedWrite MR = StoreMR;
78}
79
80// Multiclass that wraps X86SchedWriteMoveLS for each vector width.
81class X86SchedWriteMoveLSWidths<X86SchedWriteMoveLS sScl,
82 X86SchedWriteMoveLS s128,
83 X86SchedWriteMoveLS s256,
84 X86SchedWriteMoveLS s512> {
85 X86SchedWriteMoveLS Scl = sScl; // Scalar float/double operations.
86 X86SchedWriteMoveLS MMX = sScl; // MMX operations.
87 X86SchedWriteMoveLS XMM = s128; // XMM operations.
88 X86SchedWriteMoveLS YMM = s256; // YMM operations.
89 X86SchedWriteMoveLS ZMM = s512; // ZMM operations.
90}
91
Craig Topperb7baa352018-04-08 17:53:18 +000092// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +000093def WriteLoad : SchedWrite;
94def WriteStore : SchedWrite;
95def WriteStoreNT : SchedWrite;
96def WriteMove : SchedWrite;
Craig Topperb7baa352018-04-08 17:53:18 +000097
Simon Pilgrima271c542017-05-03 15:42:29 +000098// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +000099defm WriteALU : X86SchedWritePair; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000100defm WriteADC : X86SchedWritePair; // Integer ALU + flags op.
Simon Pilgrimead11e42018-05-11 12:46:54 +0000101def WriteALURMW : WriteSequence<[WriteALULd, WriteStore]>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000102def WriteADCRMW : WriteSequence<[WriteADCLd, WriteStore]>;
Simon Pilgrim2864b462018-05-08 14:55:16 +0000103defm WriteIMul : X86SchedWritePair; // Integer multiplication.
104defm WriteIMul64 : X86SchedWritePair; // Integer 64-bit multiplication.
105def WriteIMulH : SchedWrite; // Integer multiplication, high part.
106def WriteLEA : SchedWrite; // LEA instructions can't fold loads.
Simon Pilgrima271c542017-05-03 15:42:29 +0000107
Simon Pilgrim25805542018-05-08 13:51:45 +0000108// Integer division.
109defm WriteDiv8 : X86SchedWritePair;
110defm WriteDiv16 : X86SchedWritePair;
111defm WriteDiv32 : X86SchedWritePair;
112defm WriteDiv64 : X86SchedWritePair;
113defm WriteIDiv8 : X86SchedWritePair;
114defm WriteIDiv16 : X86SchedWritePair;
115defm WriteIDiv32 : X86SchedWritePair;
116defm WriteIDiv64 : X86SchedWritePair;
117
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000118defm WriteBitScan : X86SchedWritePair; // Bit scan forward/reverse.
119defm WritePOPCNT : X86SchedWritePair; // Bit population count.
120defm WriteLZCNT : X86SchedWritePair; // Leading zero count.
121defm WriteTZCNT : X86SchedWritePair; // Trailing zero count.
Simon Pilgrim2782a192018-05-17 16:47:30 +0000122defm WriteCMOV : X86SchedWritePair; // Conditional move.
123defm WriteCMOV2 : X86SchedWritePair; // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000124def WriteFCMOV : SchedWrite; // X87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000125def WriteSETCC : SchedWrite; // Set register based on condition code.
126def WriteSETCCStore : SchedWrite;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000127
Simon Pilgrima271c542017-05-03 15:42:29 +0000128// Integer shifts and rotates.
129defm WriteShift : X86SchedWritePair;
130
Craig Topper89310f52018-03-29 20:41:39 +0000131// BMI1 BEXTR, BMI2 BZHI
132defm WriteBEXTR : X86SchedWritePair;
133defm WriteBZHI : X86SchedWritePair;
134
Simon Pilgrima271c542017-05-03 15:42:29 +0000135// Idioms that clear a register, like xorps %xmm0, %xmm0.
136// These can often bypass execution ports completely.
137def WriteZero : SchedWrite;
138
139// Branches don't produce values, so they have no latency, but they still
140// consume resources. Indirect branches can fold loads.
141defm WriteJump : X86SchedWritePair;
142
143// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000144def WriteFLD0 : SchedWrite;
145def WriteFLD1 : SchedWrite;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000146def WriteFLoad : SchedWrite;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000147def WriteFLoadX : SchedWrite;
148def WriteFLoadY : SchedWrite;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000149def WriteFMaskedLoad : SchedWrite;
150def WriteFMaskedLoadY : SchedWrite;
151def WriteFStore : SchedWrite;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000152def WriteFStoreX : SchedWrite;
153def WriteFStoreY : SchedWrite;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000154def WriteFStoreNT : SchedWrite;
155def WriteFStoreNTX : SchedWrite;
156def WriteFStoreNTY : SchedWrite;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000157def WriteFMaskedStore : SchedWrite;
158def WriteFMaskedStoreY : SchedWrite;
159def WriteFMove : SchedWrite;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000160def WriteFMoveX : SchedWrite;
161def WriteFMoveY : SchedWrite;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000162
163defm WriteFAdd : X86SchedWritePair; // Floating point add/sub.
164defm WriteFAddX : X86SchedWritePair; // Floating point add/sub (XMM).
165defm WriteFAddY : X86SchedWritePair; // Floating point add/sub (YMM/ZMM).
166defm WriteFAdd64 : X86SchedWritePair; // Floating point double add/sub.
167defm WriteFAdd64X : X86SchedWritePair; // Floating point double add/sub (XMM).
168defm WriteFAdd64Y : X86SchedWritePair; // Floating point double add/sub (YMM/ZMM).
169defm WriteFCmp : X86SchedWritePair; // Floating point compare.
170defm WriteFCmpX : X86SchedWritePair; // Floating point compare (XMM).
171defm WriteFCmpY : X86SchedWritePair; // Floating point compare (YMM/ZMM).
172defm WriteFCmp64 : X86SchedWritePair; // Floating point double compare.
173defm WriteFCmp64X : X86SchedWritePair; // Floating point double compare (XMM).
174defm WriteFCmp64Y : X86SchedWritePair; // Floating point double compare (YMM/ZMM).
175defm WriteFCom : X86SchedWritePair; // Floating point compare to flags.
176defm WriteFMul : X86SchedWritePair; // Floating point multiplication.
177defm WriteFMulX : X86SchedWritePair; // Floating point multiplication (XMM).
178defm WriteFMulY : X86SchedWritePair; // Floating point multiplication (YMM/ZMM).
179defm WriteFMul64 : X86SchedWritePair; // Floating point double multiplication.
180defm WriteFMul64X : X86SchedWritePair; // Floating point double multiplication (XMM).
181defm WriteFMul64Y : X86SchedWritePair; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000182defm WriteFDiv : X86SchedWritePair; // Floating point division.
183defm WriteFDivX : X86SchedWritePair; // Floating point division (XMM).
184defm WriteFDivY : X86SchedWritePair; // Floating point division (YMM).
185defm WriteFDivZ : X86SchedWritePair; // Floating point division (ZMM).
Simon Pilgrim1233e122018-05-07 20:52:53 +0000186defm WriteFDiv64 : X86SchedWritePair; // Floating point double division.
187defm WriteFDiv64X : X86SchedWritePair; // Floating point double division (XMM).
188defm WriteFDiv64Y : X86SchedWritePair; // Floating point double division (YMM).
189defm WriteFDiv64Z : X86SchedWritePair; // Floating point double division (ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000190defm WriteFSqrt : X86SchedWritePair; // Floating point square root.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000191defm WriteFSqrtX : X86SchedWritePair; // Floating point square root (XMM).
192defm WriteFSqrtY : X86SchedWritePair; // Floating point square root (YMM).
193defm WriteFSqrtZ : X86SchedWritePair; // Floating point square root (ZMM).
194defm WriteFSqrt64 : X86SchedWritePair; // Floating point double square root.
195defm WriteFSqrt64X : X86SchedWritePair; // Floating point double square root (XMM).
196defm WriteFSqrt64Y : X86SchedWritePair; // Floating point double square root (YMM).
197defm WriteFSqrt64Z : X86SchedWritePair; // Floating point double square root (ZMM).
198defm WriteFSqrt80 : X86SchedWritePair; // Floating point long double square root.
Simon Pilgrima271c542017-05-03 15:42:29 +0000199defm WriteFRcp : X86SchedWritePair; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000200defm WriteFRcpX : X86SchedWritePair; // Floating point reciprocal estimate (XMM).
Simon Pilgrimc7088682018-05-01 18:06:07 +0000201defm WriteFRcpY : X86SchedWritePair; // Floating point reciprocal estimate (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000202defm WriteFRsqrt : X86SchedWritePair; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000203defm WriteFRsqrtX: X86SchedWritePair; // Floating point reciprocal square root estimate (XMM).
Simon Pilgrimc7088682018-05-01 18:06:07 +0000204defm WriteFRsqrtY: X86SchedWritePair; // Floating point reciprocal square root estimate (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000205defm WriteFMA : X86SchedWritePair; // Fused Multiply Add.
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000206defm WriteFMAX : X86SchedWritePair; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000207defm WriteFMAY : X86SchedWritePair; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000208defm WriteDPPD : X86SchedWritePair; // Floating point double dot product.
209defm WriteDPPS : X86SchedWritePair; // Floating point single dot product.
210defm WriteDPPSY : X86SchedWritePair; // Floating point single dot product (YMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000211defm WriteFSign : X86SchedWritePair; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000212defm WriteFRnd : X86SchedWritePair; // Floating point rounding.
213defm WriteFRndY : X86SchedWritePair; // Floating point rounding (YMM/ZMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000214defm WriteFLogic : X86SchedWritePair; // Floating point and/or/xor logicals.
215defm WriteFLogicY : X86SchedWritePair; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000216defm WriteFTest : X86SchedWritePair; // Floating point TEST instructions.
217defm WriteFTestY : X86SchedWritePair; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000218defm WriteFShuffle : X86SchedWritePair; // Floating point vector shuffles.
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000219defm WriteFShuffleY : X86SchedWritePair; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim89c8a102018-04-11 13:49:19 +0000220defm WriteFVarShuffle : X86SchedWritePair; // Floating point vector variable shuffles.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000221defm WriteFVarShuffleY : X86SchedWritePair; // Floating point vector variable shuffles (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000222defm WriteFBlend : X86SchedWritePair; // Floating point vector blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000223defm WriteFBlendY : X86SchedWritePair; // Floating point vector blends (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000224defm WriteFVarBlend : X86SchedWritePair; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000225defm WriteFVarBlendY : X86SchedWritePair; // Fp vector variable blends (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000226
227// FMA Scheduling helper class.
228class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
229
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000230// Horizontal Add/Sub (float and integer)
231defm WriteFHAdd : X86SchedWritePair;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000232defm WriteFHAddY : X86SchedWritePair; // YMM/ZMM.
233defm WritePHAdd : X86SchedWritePair;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000234defm WritePHAddX : X86SchedWritePair; // XMM.
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000235defm WritePHAddY : X86SchedWritePair; // YMM/ZMM.
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000236
Simon Pilgrima271c542017-05-03 15:42:29 +0000237// Vector integer operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000238def WriteVecLoad : SchedWrite;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000239def WriteVecLoadX : SchedWrite;
240def WriteVecLoadY : SchedWrite;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000241def WriteVecLoadNT : SchedWrite;
242def WriteVecLoadNTY : SchedWrite;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000243def WriteVecMaskedLoad : SchedWrite;
244def WriteVecMaskedLoadY : SchedWrite;
245def WriteVecStore : SchedWrite;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000246def WriteVecStoreX : SchedWrite;
247def WriteVecStoreY : SchedWrite;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000248def WriteVecStoreNT : SchedWrite;
249def WriteVecStoreNTY : SchedWrite;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000250def WriteVecMaskedStore : SchedWrite;
251def WriteVecMaskedStoreY : SchedWrite;
252def WriteVecMove : SchedWrite;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000253def WriteVecMoveX : SchedWrite;
254def WriteVecMoveY : SchedWrite;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000255def WriteVecMoveToGpr : SchedWrite;
256def WriteVecMoveFromGpr : SchedWrite;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000257
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000258defm WriteVecALU : X86SchedWritePair; // Vector integer ALU op, no logicals.
259defm WriteVecALUX : X86SchedWritePair; // Vector integer ALU op, no logicals (XMM).
260defm WriteVecALUY : X86SchedWritePair; // Vector integer ALU op, no logicals (YMM/ZMM).
261defm WriteVecLogic : X86SchedWritePair; // Vector integer and/or/xor logicals.
262defm WriteVecLogicX : X86SchedWritePair; // Vector integer and/or/xor logicals (XMM).
263defm WriteVecLogicY : X86SchedWritePair; // Vector integer and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000264defm WriteVecTest : X86SchedWritePair; // Vector integer TEST instructions.
265defm WriteVecTestY : X86SchedWritePair; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000266defm WriteVecShift : X86SchedWritePair; // Vector integer shifts (default).
267defm WriteVecShiftX : X86SchedWritePair; // Vector integer shifts (XMM).
268defm WriteVecShiftY : X86SchedWritePair; // Vector integer shifts (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000269defm WriteVecShiftImm : X86SchedWritePair; // Vector integer immediate shifts (default).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000270defm WriteVecShiftImmX: X86SchedWritePair; // Vector integer immediate shifts (XMM).
271defm WriteVecShiftImmY: X86SchedWritePair; // Vector integer immediate shifts (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000272defm WriteVecIMul : X86SchedWritePair; // Vector integer multiply (default).
273defm WriteVecIMulX : X86SchedWritePair; // Vector integer multiply (XMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000274defm WriteVecIMulY : X86SchedWritePair; // Vector integer multiply (YMM/ZMM).
275defm WritePMULLD : X86SchedWritePair; // Vector PMULLD.
276defm WritePMULLDY : X86SchedWritePair; // Vector PMULLD (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000277defm WriteShuffle : X86SchedWritePair; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000278defm WriteShuffleX : X86SchedWritePair; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000279defm WriteShuffleY : X86SchedWritePair; // Vector shuffles (YMM/ZMM).
Simon Pilgrim89c8a102018-04-11 13:49:19 +0000280defm WriteVarShuffle : X86SchedWritePair; // Vector variable shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000281defm WriteVarShuffleX : X86SchedWritePair; // Vector variable shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000282defm WriteVarShuffleY : X86SchedWritePair; // Vector variable shuffles (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000283defm WriteBlend : X86SchedWritePair; // Vector blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000284defm WriteBlendY : X86SchedWritePair; // Vector blends (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000285defm WriteVarBlend : X86SchedWritePair; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000286defm WriteVarBlendY : X86SchedWritePair; // Vector variable blends (YMM/ZMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000287defm WritePSADBW : X86SchedWritePair; // Vector PSADBW.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000288defm WritePSADBWX : X86SchedWritePair; // Vector PSADBW (XMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000289defm WritePSADBWY : X86SchedWritePair; // Vector PSADBW (YMM/ZMM).
290defm WriteMPSAD : X86SchedWritePair; // Vector MPSAD.
291defm WriteMPSADY : X86SchedWritePair; // Vector MPSAD (YMM/ZMM).
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000292defm WritePHMINPOS : X86SchedWritePair; // Vector PHMINPOS.
Simon Pilgrima271c542017-05-03 15:42:29 +0000293
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000294// Vector insert/extract operations.
295defm WriteVecInsert : X86SchedWritePair; // Insert gpr to vector element.
296def WriteVecExtract : SchedWrite; // Extract vector element to gpr.
297def WriteVecExtractSt : SchedWrite; // Extract vector element and store.
298
Simon Pilgrima2f26782018-03-27 20:38:54 +0000299// MOVMSK operations.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000300def WriteFMOVMSK : SchedWrite;
301def WriteVecMOVMSK : SchedWrite;
302def WriteVecMOVMSKY : SchedWrite;
303def WriteMMXMOVMSK : SchedWrite;
Simon Pilgrima2f26782018-03-27 20:38:54 +0000304
Simon Pilgrima271c542017-05-03 15:42:29 +0000305// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000306defm WriteCvtSD2I : X86SchedWritePair; // Double -> Integer.
307defm WriteCvtPD2I : X86SchedWritePair; // Double -> Integer (XMM).
308defm WriteCvtPD2IY : X86SchedWritePair; // Double -> Integer (YMM/ZMM).
309
310defm WriteCvtSS2I : X86SchedWritePair; // Float -> Integer.
311defm WriteCvtPS2I : X86SchedWritePair; // Float -> Integer (XMM).
312defm WriteCvtPS2IY : X86SchedWritePair; // Float -> Integer (YMM/ZMM).
313
314defm WriteCvtI2SD : X86SchedWritePair; // Integer -> Double.
315defm WriteCvtI2PD : X86SchedWritePair; // Integer -> Double (XMM).
316defm WriteCvtI2PDY : X86SchedWritePair; // Integer -> Double (YMM/ZMM).
317
318defm WriteCvtI2SS : X86SchedWritePair; // Integer -> Float.
319defm WriteCvtI2PS : X86SchedWritePair; // Integer -> Float (XMM).
320defm WriteCvtI2PSY : X86SchedWritePair; // Integer -> Float (YMM/ZMM).
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000321
322defm WriteCvtSS2SD : X86SchedWritePair; // Float -> Double size conversion.
323defm WriteCvtPS2PD : X86SchedWritePair; // Float -> Double size conversion (XMM).
324defm WriteCvtPS2PDY : X86SchedWritePair; // Float -> Double size conversion (YMM/ZMM).
325
326defm WriteCvtSD2SS : X86SchedWritePair; // Double -> Float size conversion.
327defm WriteCvtPD2PS : X86SchedWritePair; // Double -> Float size conversion (XMM).
328defm WriteCvtPD2PSY : X86SchedWritePair; // Double -> Float size conversion (YMM/ZMM).
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000329
330defm WriteCvtPH2PS : X86SchedWritePair; // Half -> Float size conversion.
331defm WriteCvtPH2PSY : X86SchedWritePair; // Half -> Float size conversion (YMM/ZMM).
332
333def WriteCvtPS2PH : SchedWrite; // // Float -> Half size conversion.
334def WriteCvtPS2PHY : SchedWrite; // // Float -> Half size conversion (YMM/ZMM).
335def WriteCvtPS2PHSt : SchedWrite; // // Float -> Half + store size conversion.
336def WriteCvtPS2PHYSt : SchedWrite; // // Float -> Half + store size conversion (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000337
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000338// CRC32 instruction.
339defm WriteCRC32 : X86SchedWritePair;
340
Simon Pilgrima271c542017-05-03 15:42:29 +0000341// Strings instructions.
342// Packed Compare Implicit Length Strings, Return Mask
343defm WritePCmpIStrM : X86SchedWritePair;
344// Packed Compare Explicit Length Strings, Return Mask
345defm WritePCmpEStrM : X86SchedWritePair;
346// Packed Compare Implicit Length Strings, Return Index
347defm WritePCmpIStrI : X86SchedWritePair;
348// Packed Compare Explicit Length Strings, Return Index
349defm WritePCmpEStrI : X86SchedWritePair;
350
351// AES instructions.
352defm WriteAESDecEnc : X86SchedWritePair; // Decryption, encryption.
353defm WriteAESIMC : X86SchedWritePair; // InvMixColumn.
354defm WriteAESKeyGen : X86SchedWritePair; // Key Generation.
355
356// Carry-less multiplication instructions.
357defm WriteCLMul : X86SchedWritePair;
358
Simon Pilgrim0e51a122018-05-04 18:16:13 +0000359// EMMS/FEMMS
360def WriteEMMS : SchedWrite;
361
Craig Topper05242bf2018-04-21 18:07:36 +0000362// Load/store MXCSR
363def WriteLDMXCSR : SchedWrite;
364def WriteSTMXCSR : SchedWrite;
365
Simon Pilgrima271c542017-05-03 15:42:29 +0000366// Catch-all for expensive system instructions.
367def WriteSystem : SchedWrite;
368
369// AVX2.
370defm WriteFShuffle256 : X86SchedWritePair; // Fp 256-bit width vector shuffles.
Simon Pilgrim89c8a102018-04-11 13:49:19 +0000371defm WriteFVarShuffle256 : X86SchedWritePair; // Fp 256-bit width variable shuffles.
Simon Pilgrima271c542017-05-03 15:42:29 +0000372defm WriteShuffle256 : X86SchedWritePair; // 256-bit width vector shuffles.
Simon Pilgrim89c8a102018-04-11 13:49:19 +0000373defm WriteVarShuffle256 : X86SchedWritePair; // 256-bit width vector variable shuffles.
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000374defm WriteVarVecShift : X86SchedWritePair; // Variable vector shifts.
375defm WriteVarVecShiftY : X86SchedWritePair; // Variable vector shifts (YMM/ZMM).
Simon Pilgrima271c542017-05-03 15:42:29 +0000376
377// Old microcoded instructions that nobody use.
378def WriteMicrocoded : SchedWrite;
379
380// Fence instructions.
381def WriteFence : SchedWrite;
382
383// Nop, not very useful expect it provides a model for nops!
384def WriteNop : SchedWrite;
385
Simon Pilgrimead11e42018-05-11 12:46:54 +0000386// Move/Load/Store wrappers.
387def WriteFMoveLS
388 : X86SchedWriteMoveLS<WriteFMove, WriteFLoad, WriteFStore>;
389def WriteFMoveLSX
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000390 : X86SchedWriteMoveLS<WriteFMoveX, WriteFLoadX, WriteFStoreX>;
Simon Pilgrimead11e42018-05-11 12:46:54 +0000391def WriteFMoveLSY
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000392 : X86SchedWriteMoveLS<WriteFMoveY, WriteFLoadY, WriteFStoreY>;
Simon Pilgrimead11e42018-05-11 12:46:54 +0000393def SchedWriteFMoveLS
394 : X86SchedWriteMoveLSWidths<WriteFMoveLS, WriteFMoveLSX,
395 WriteFMoveLSY, WriteFMoveLSY>;
396
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000397def WriteFMoveLSNT
398 : X86SchedWriteMoveLS<WriteFMove, WriteFLoad, WriteFStoreNT>;
399def WriteFMoveLSNTX
400 : X86SchedWriteMoveLS<WriteFMove, WriteFLoad, WriteFStoreNTX>;
401def WriteFMoveLSNTY
402 : X86SchedWriteMoveLS<WriteFMoveY, WriteFLoadY, WriteFStoreNTY>;
403def SchedWriteFMoveLSNT
404 : X86SchedWriteMoveLSWidths<WriteFMoveLSNT, WriteFMoveLSNTX,
405 WriteFMoveLSNTY, WriteFMoveLSNTY>;
406
Simon Pilgrimead11e42018-05-11 12:46:54 +0000407def WriteVecMoveLS
408 : X86SchedWriteMoveLS<WriteVecMove, WriteVecLoad, WriteVecStore>;
409def WriteVecMoveLSX
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000410 : X86SchedWriteMoveLS<WriteVecMoveX, WriteVecLoadX, WriteVecStoreX>;
Simon Pilgrimead11e42018-05-11 12:46:54 +0000411def WriteVecMoveLSY
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000412 : X86SchedWriteMoveLS<WriteVecMoveY, WriteVecLoadY, WriteVecStoreY>;
Simon Pilgrimead11e42018-05-11 12:46:54 +0000413def SchedWriteVecMoveLS
414 : X86SchedWriteMoveLSWidths<WriteVecMoveLS, WriteVecMoveLSX,
415 WriteVecMoveLSY, WriteVecMoveLSY>;
416
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000417def WriteVecMoveLSNT
418 : X86SchedWriteMoveLS<WriteVecMove, WriteVecLoadNT, WriteVecStoreNT>;
419def WriteVecMoveLSNTX
420 : X86SchedWriteMoveLS<WriteVecMoveX, WriteVecLoadNT, WriteVecStoreNT>;
421def WriteVecMoveLSNTY
422 : X86SchedWriteMoveLS<WriteVecMoveY, WriteVecLoadNTY, WriteVecStoreNTY>;
423def SchedWriteVecMoveLSNT
424 : X86SchedWriteMoveLSWidths<WriteVecMoveLSNT, WriteVecMoveLSNTX,
425 WriteVecMoveLSNTY, WriteVecMoveLSNTY>;
426
Simon Pilgrim3c354082018-04-30 18:18:38 +0000427// Vector width wrappers.
428def SchedWriteFAdd
Simon Pilgrim1233e122018-05-07 20:52:53 +0000429 : X86SchedWriteWidths<WriteFAdd, WriteFAddX, WriteFAddY, WriteFAddY>;
430def SchedWriteFAdd64
431 : X86SchedWriteWidths<WriteFAdd64, WriteFAdd64X, WriteFAdd64Y, WriteFAdd64Y>;
Simon Pilgrim342ac8c2018-05-03 09:11:32 +0000432def SchedWriteFHAdd
433 : X86SchedWriteWidths<WriteFHAdd, WriteFHAdd, WriteFHAddY, WriteFHAddY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000434def SchedWriteFCmp
Simon Pilgrim1233e122018-05-07 20:52:53 +0000435 : X86SchedWriteWidths<WriteFCmp, WriteFCmpX, WriteFCmpY, WriteFCmpY>;
436def SchedWriteFCmp64
437 : X86SchedWriteWidths<WriteFCmp64, WriteFCmp64X, WriteFCmp64Y, WriteFCmp64Y>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000438def SchedWriteFMul
Simon Pilgrim1233e122018-05-07 20:52:53 +0000439 : X86SchedWriteWidths<WriteFMul, WriteFMulX, WriteFMulY, WriteFMulY>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000440def SchedWriteFMul64
Simon Pilgrim1233e122018-05-07 20:52:53 +0000441 : X86SchedWriteWidths<WriteFMul64, WriteFMul64X, WriteFMul64Y, WriteFMul64Y>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +0000442def SchedWriteFMA
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000443 : X86SchedWriteWidths<WriteFMA, WriteFMAX, WriteFMAY, WriteFMAY>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000444def SchedWriteDPPD
445 : X86SchedWriteWidths<WriteDPPD, WriteDPPD, WriteDPPD, WriteDPPD>;
446def SchedWriteDPPS
447 : X86SchedWriteWidths<WriteDPPS, WriteDPPS, WriteDPPSY, WriteDPPSY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000448def SchedWriteFDiv
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000449 : X86SchedWriteWidths<WriteFDiv, WriteFDivX, WriteFDivY, WriteFDivZ>;
450def SchedWriteFDiv64
451 : X86SchedWriteWidths<WriteFDiv64, WriteFDiv64X, WriteFDiv64Y, WriteFDiv64Z>;
Simon Pilgrimc7088682018-05-01 18:06:07 +0000452def SchedWriteFSqrt
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000453 : X86SchedWriteWidths<WriteFSqrt, WriteFSqrtX,
454 WriteFSqrtY, WriteFSqrtZ>;
455def SchedWriteFSqrt64
456 : X86SchedWriteWidths<WriteFSqrt64, WriteFSqrt64X,
457 WriteFSqrt64Y, WriteFSqrt64Z>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +0000458def SchedWriteFRcp
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000459 : X86SchedWriteWidths<WriteFRcp, WriteFRcpX, WriteFRcpY, WriteFRcpY>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +0000460def SchedWriteFRsqrt
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000461 : X86SchedWriteWidths<WriteFRsqrt, WriteFRsqrtX, WriteFRsqrtY, WriteFRsqrtY>;
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000462def SchedWriteFRnd
463 : X86SchedWriteWidths<WriteFRnd, WriteFRnd, WriteFRndY, WriteFRndY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000464def SchedWriteFLogic
465 : X86SchedWriteWidths<WriteFLogic, WriteFLogic, WriteFLogicY, WriteFLogicY>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000466def SchedWriteFTest
467 : X86SchedWriteWidths<WriteFTest, WriteFTest, WriteFTestY, WriteFTestY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000468
469def SchedWriteFShuffle
470 : X86SchedWriteWidths<WriteFShuffle, WriteFShuffle,
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000471 WriteFShuffleY, WriteFShuffleY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000472def SchedWriteFVarShuffle
473 : X86SchedWriteWidths<WriteFVarShuffle, WriteFVarShuffle,
474 WriteFVarShuffleY, WriteFVarShuffleY>;
475def SchedWriteFBlend
476 : X86SchedWriteWidths<WriteFBlend, WriteFBlend, WriteFBlendY, WriteFBlendY>;
477def SchedWriteFVarBlend
478 : X86SchedWriteWidths<WriteFVarBlend, WriteFVarBlend,
479 WriteFVarBlendY, WriteFVarBlendY>;
480
Simon Pilgrim5647e892018-05-16 10:53:45 +0000481def SchedWriteCvtDQ2PD
482 : X86SchedWriteWidths<WriteCvtI2SD, WriteCvtI2PD,
483 WriteCvtI2PDY, WriteCvtI2PDY>;
484def SchedWriteCvtDQ2PS
485 : X86SchedWriteWidths<WriteCvtI2SS, WriteCvtI2PS,
486 WriteCvtI2PSY, WriteCvtI2PSY>;
487def SchedWriteCvtPD2DQ
488 : X86SchedWriteWidths<WriteCvtSD2I, WriteCvtPD2I,
489 WriteCvtPD2IY, WriteCvtPD2IY>;
490def SchedWriteCvtPS2DQ
491 : X86SchedWriteWidths<WriteCvtSS2I, WriteCvtPS2I,
492 WriteCvtPS2IY, WriteCvtPS2IY>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000493def SchedWriteCvtPS2PD
494 : X86SchedWriteWidths<WriteCvtSS2SD, WriteCvtPS2PD,
495 WriteCvtPS2PDY, WriteCvtPS2PDY>;
496def SchedWriteCvtPD2PS
497 : X86SchedWriteWidths<WriteCvtSD2SS, WriteCvtPD2PS,
498 WriteCvtPD2PSY, WriteCvtPD2PSY>;
499
Simon Pilgrim3c354082018-04-30 18:18:38 +0000500def SchedWriteVecALU
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000501 : X86SchedWriteWidths<WriteVecALU, WriteVecALUX, WriteVecALUY, WriteVecALUY>;
Simon Pilgrim342ac8c2018-05-03 09:11:32 +0000502def SchedWritePHAdd
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000503 : X86SchedWriteWidths<WritePHAdd, WritePHAddX, WritePHAddY, WritePHAddY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000504def SchedWriteVecLogic
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000505 : X86SchedWriteWidths<WriteVecLogic, WriteVecLogicX,
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000506 WriteVecLogicY, WriteVecLogicY>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000507def SchedWriteVecTest
508 : X86SchedWriteWidths<WriteVecTest, WriteVecTest,
509 WriteVecTestY, WriteVecTestY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000510def SchedWriteVecShift
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000511 : X86SchedWriteWidths<WriteVecShift, WriteVecShiftX,
512 WriteVecShiftY, WriteVecShiftY>;
513def SchedWriteVecShiftImm
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000514 : X86SchedWriteWidths<WriteVecShiftImm, WriteVecShiftImmX,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000515 WriteVecShiftImmY, WriteVecShiftImmY>;
Simon Pilgrime8671ef2018-05-02 12:27:54 +0000516def SchedWriteVarVecShift
517 : X86SchedWriteWidths<WriteVarVecShift, WriteVarVecShift,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000518 WriteVarVecShiftY, WriteVarVecShiftY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000519def SchedWriteVecIMul
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000520 : X86SchedWriteWidths<WriteVecIMul, WriteVecIMulX,
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000521 WriteVecIMulY, WriteVecIMulY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000522def SchedWritePMULLD
523 : X86SchedWriteWidths<WritePMULLD, WritePMULLD,
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000524 WritePMULLDY, WritePMULLDY>;
Simon Pilgrime8671ef2018-05-02 12:27:54 +0000525def SchedWriteMPSAD
526 : X86SchedWriteWidths<WriteMPSAD, WriteMPSAD,
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000527 WriteMPSADY, WriteMPSADY>;
Simon Pilgrime8671ef2018-05-02 12:27:54 +0000528def SchedWritePSADBW
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000529 : X86SchedWriteWidths<WritePSADBW, WritePSADBWX,
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000530 WritePSADBWY, WritePSADBWY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000531
532def SchedWriteShuffle
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000533 : X86SchedWriteWidths<WriteShuffle, WriteShuffleX,
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000534 WriteShuffleY, WriteShuffleY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000535def SchedWriteVarShuffle
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000536 : X86SchedWriteWidths<WriteVarShuffle, WriteVarShuffleX,
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000537 WriteVarShuffleY, WriteVarShuffleY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000538def SchedWriteBlend
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000539 : X86SchedWriteWidths<WriteBlend, WriteBlend, WriteBlendY, WriteBlendY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000540def SchedWriteVarBlend
541 : X86SchedWriteWidths<WriteVarBlend, WriteVarBlend,
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000542 WriteVarBlendY, WriteVarBlendY>;
Simon Pilgrim3c354082018-04-30 18:18:38 +0000543
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000544// Vector size wrappers.
545def SchedWriteFAddSizes
Simon Pilgrim1233e122018-05-07 20:52:53 +0000546 : X86SchedWriteSizes<SchedWriteFAdd, SchedWriteFAdd64>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000547def SchedWriteFCmpSizes
Simon Pilgrim1233e122018-05-07 20:52:53 +0000548 : X86SchedWriteSizes<SchedWriteFCmp, SchedWriteFCmp64>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000549def SchedWriteFMulSizes
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000550 : X86SchedWriteSizes<SchedWriteFMul, SchedWriteFMul64>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000551def SchedWriteFDivSizes
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000552 : X86SchedWriteSizes<SchedWriteFDiv, SchedWriteFDiv64>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000553def SchedWriteFSqrtSizes
554 : X86SchedWriteSizes<SchedWriteFSqrt, SchedWriteFSqrt64>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000555def SchedWriteFLogicSizes
556 : X86SchedWriteSizes<SchedWriteFLogic, SchedWriteFLogic>;
557def SchedWriteFShuffleSizes
558 : X86SchedWriteSizes<SchedWriteFShuffle, SchedWriteFShuffle>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000559
Simon Pilgrima271c542017-05-03 15:42:29 +0000560//===----------------------------------------------------------------------===//
Simon Pilgrim35935c02018-04-12 18:46:15 +0000561// Generic Processor Scheduler Models.
Simon Pilgrima271c542017-05-03 15:42:29 +0000562
563// IssueWidth is analogous to the number of decode units. Core and its
564// descendents, including Nehalem and SandyBridge have 4 decoders.
565// Resources beyond the decoder operate on micro-ops and are bufferred
566// so adjacent micro-ops don't directly compete.
567//
568// MicroOpBufferSize > 1 indicates that RAW dependencies can be
569// decoded in the same cycle. The value 32 is a reasonably arbitrary
570// number of in-flight instructions.
571//
572// HighLatency=10 is optimistic. X86InstrInfo::isHighLatencyDef
573// indicates high latency opcodes. Alternatively, InstrItinData
574// entries may be included here to define specific operand
575// latencies. Since these latencies are not used for pipeline hazards,
576// they do not need to be exact.
577//
Simon Pilgrime0c78682018-04-13 14:31:57 +0000578// The GenericX86Model contains no instruction schedules
Simon Pilgrima271c542017-05-03 15:42:29 +0000579// and disables PostRAScheduler.
580class GenericX86Model : SchedMachineModel {
581 let IssueWidth = 4;
582 let MicroOpBufferSize = 32;
583 let LoadLatency = 4;
584 let HighLatency = 10;
585 let PostRAScheduler = 0;
586 let CompleteModel = 0;
587}
588
589def GenericModel : GenericX86Model;
590
591// Define a model with the PostRAScheduler enabled.
592def GenericPostRAModel : GenericX86Model {
593 let PostRAScheduler = 1;
594}
595