blob: 10187f6125d6709ac5a5125051b6501f63cdb643 [file] [log] [blame]
Matt Arsenault657f8712016-07-12 19:01:23 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck %s
2
3; CHECK-LABEL: {{^}}test_kill_depth_0_imm_pos:
4; CHECK-NEXT: ; BB#0:
5; CHECK-NEXT: s_endpgm
6define amdgpu_ps void @test_kill_depth_0_imm_pos() #0 {
7 call void @llvm.AMDGPU.kill(float 0.0)
8 ret void
9}
10
11; CHECK-LABEL: {{^}}test_kill_depth_0_imm_neg:
12; CHECK-NEXT: ; BB#0:
13; CHECK-NEXT: s_mov_b64 exec, 0
Matt Arsenault786724a2016-07-12 21:41:32 +000014; CHECK-NEXT: ; BB#1:
Matt Arsenault657f8712016-07-12 19:01:23 +000015; CHECK-NEXT: s_endpgm
16define amdgpu_ps void @test_kill_depth_0_imm_neg() #0 {
17 call void @llvm.AMDGPU.kill(float -0.0)
18 ret void
19}
20
Matt Arsenault786724a2016-07-12 21:41:32 +000021; FIXME: Ideally only one would be emitted
22; CHECK-LABEL: {{^}}test_kill_depth_0_imm_neg_x2:
23; CHECK-NEXT: ; BB#0:
24; CHECK-NEXT: s_mov_b64 exec, 0
25; CHECK-NEXT: ; BB#1:
26; CHECK-NEXT: s_mov_b64 exec, 0
27; CHECK-NEXT: ; BB#2:
28; CHECK-NEXT: s_endpgm
29define amdgpu_ps void @test_kill_depth_0_imm_neg_x2() #0 {
30 call void @llvm.AMDGPU.kill(float -0.0)
31 call void @llvm.AMDGPU.kill(float -1.0)
32 ret void
33}
34
Matt Arsenault657f8712016-07-12 19:01:23 +000035; CHECK-LABEL: {{^}}test_kill_depth_var:
36; CHECK-NEXT: ; BB#0:
37; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0
Matt Arsenault786724a2016-07-12 21:41:32 +000038; CHECK-NEXT: ; BB#1:
Matt Arsenault657f8712016-07-12 19:01:23 +000039; CHECK-NEXT: s_endpgm
40define amdgpu_ps void @test_kill_depth_var(float %x) #0 {
41 call void @llvm.AMDGPU.kill(float %x)
42 ret void
43}
44
Matt Arsenault786724a2016-07-12 21:41:32 +000045; FIXME: Ideally only one would be emitted
46; CHECK-LABEL: {{^}}test_kill_depth_var_x2_same:
47; CHECK-NEXT: ; BB#0:
48; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0
49; CHECK-NEXT: ; BB#1:
50; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0
51; CHECK-NEXT: ; BB#2:
52; CHECK-NEXT: s_endpgm
53define amdgpu_ps void @test_kill_depth_var_x2_same(float %x) #0 {
54 call void @llvm.AMDGPU.kill(float %x)
55 call void @llvm.AMDGPU.kill(float %x)
56 ret void
57}
58
59; CHECK-LABEL: {{^}}test_kill_depth_var_x2:
60; CHECK-NEXT: ; BB#0:
61; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0
62; CHECK-NEXT: ; BB#1:
63; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v1
64; CHECK-NEXT: ; BB#2:
65; CHECK-NEXT: s_endpgm
66define amdgpu_ps void @test_kill_depth_var_x2(float %x, float %y) #0 {
67 call void @llvm.AMDGPU.kill(float %x)
68 call void @llvm.AMDGPU.kill(float %y)
69 ret void
70}
71
72; CHECK-LABEL: {{^}}test_kill_depth_var_x2_instructions:
73; CHECK-NEXT: ; BB#0:
74; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0
75; CHECK-NEXT: ; BB#1:
76; CHECK: v_mov_b32_e64 v7, -1
77; CHECK: v_cmpx_le_f32_e32 vcc, 0, v7
78; CHECK-NEXT: ; BB#2:
79; CHECK-NEXT: s_endpgm
80define amdgpu_ps void @test_kill_depth_var_x2_instructions(float %x) #0 {
81 call void @llvm.AMDGPU.kill(float %x)
82 %y = call float asm sideeffect "v_mov_b32_e64 v7, -1", "={VGPR7}"()
83 call void @llvm.AMDGPU.kill(float %y)
84 ret void
85}
86
Matt Arsenault657f8712016-07-12 19:01:23 +000087; FIXME: why does the skip depend on the asm length in the same block?
88
89; CHECK-LABEL: {{^}}test_kill_control_flow:
90; CHECK: s_cmp_lg_i32 s{{[0-9]+}}, 0
91; CHECK: s_cbranch_scc1 [[RETURN_BB:BB[0-9]+_[0-9]+]]
92
Matt Arsenault786724a2016-07-12 21:41:32 +000093; CHECK-NEXT: ; BB#1:
94; CHECK: v_mov_b32_e64 v7, -1
Matt Arsenault657f8712016-07-12 19:01:23 +000095; CHECK: v_nop_e64
96; CHECK: v_nop_e64
97; CHECK: v_nop_e64
98; CHECK: v_nop_e64
99; CHECK: v_nop_e64
100; CHECK: v_nop_e64
101; CHECK: v_nop_e64
102; CHECK: v_nop_e64
103; CHECK: v_nop_e64
104; CHECK: v_nop_e64
105
Matt Arsenault786724a2016-07-12 21:41:32 +0000106; CHECK: v_cmpx_le_f32_e32 vcc, 0, v7
107; CHECK-NEXT: s_cbranch_execnz [[SPLIT_BB:BB[0-9]+_[0-9]+]]
Matt Arsenault657f8712016-07-12 19:01:23 +0000108; CHECK-NEXT: ; BB#3:
109; CHECK-NEXT: exp 0, 9, 0, 1, 1, v0, v0, v0, v0
110; CHECK-NEXT: s_endpgm
111
112; CHECK-NEXT: {{^}}[[SPLIT_BB]]:
Matt Arsenault657f8712016-07-12 19:01:23 +0000113; CHECK-NEXT: s_endpgm
114define amdgpu_ps void @test_kill_control_flow(i32 inreg %arg) #0 {
115entry:
116 %cmp = icmp eq i32 %arg, 0
117 br i1 %cmp, label %bb, label %exit
118
119bb:
120 %var = call float asm sideeffect "
121 v_mov_b32_e64 v7, -1
122 v_nop_e64
123 v_nop_e64
124 v_nop_e64
125 v_nop_e64
126 v_nop_e64
127 v_nop_e64
128 v_nop_e64
129 v_nop_e64
130 v_nop_e64
131 v_nop_e64", "={VGPR7}"()
132 call void @llvm.AMDGPU.kill(float %var)
133 br label %exit
134
135exit:
136 ret void
137}
138
139; CHECK-LABEL: {{^}}test_kill_control_flow_remainder:
140; CHECK: s_cmp_lg_i32 s{{[0-9]+}}, 0
141; CHECK-NEXT: s_cbranch_scc1 [[RETURN_BB:BB[0-9]+_[0-9]+]]
142
143; CHECK-NEXT: ; BB#1: ; %bb
144; CHECK: v_mov_b32_e64 v7, -1
145; CHECK: v_nop_e64
146; CHECK: v_nop_e64
147; CHECK: v_nop_e64
148; CHECK: v_nop_e64
149; CHECK: v_nop_e64
150; CHECK: v_nop_e64
151; CHECK: v_nop_e64
152; CHECK: v_nop_e64
153; CHECK: ;;#ASMEND
154; CHECK: v_mov_b32_e64 v8, -1
155; CHECK: ;;#ASMEND
Matt Arsenault786724a2016-07-12 21:41:32 +0000156; CHECK: v_cmpx_le_f32_e32 vcc, 0, v7
Matt Arsenault657f8712016-07-12 19:01:23 +0000157; CHECK-NEXT: s_cbranch_execnz [[SPLIT_BB:BB[0-9]+_[0-9]+]]
158
Matt Arsenault786724a2016-07-12 21:41:32 +0000159; CHECK-NEXT: ; BB#4:
Matt Arsenault657f8712016-07-12 19:01:23 +0000160; CHECK-NEXT: exp 0, 9, 0, 1, 1, v0, v0, v0, v0
161; CHECK-NEXT: s_endpgm
162
163; CHECK-NEXT: {{^}}[[SPLIT_BB]]:
Matt Arsenault657f8712016-07-12 19:01:23 +0000164; CHECK: buffer_store_dword v8
165; CHECK: v_mov_b32_e64 v9, -2
166
167; CHECK: {{^}}BB{{[0-9]+_[0-9]+}}:
168; CHECK: buffer_store_dword v9
169; CHECK-NEXT: s_endpgm
170define amdgpu_ps void @test_kill_control_flow_remainder(i32 inreg %arg) #0 {
171entry:
172 %cmp = icmp eq i32 %arg, 0
173 br i1 %cmp, label %bb, label %exit
174
175bb:
176 %var = call float asm sideeffect "
177 v_mov_b32_e64 v7, -1
178 v_nop_e64
179 v_nop_e64
180 v_nop_e64
181 v_nop_e64
182 v_nop_e64
183 v_nop_e64
184 v_nop_e64
185 v_nop_e64
186 v_nop_e64
187 v_nop_e64
188 v_nop_e64", "={VGPR7}"()
189 %live.across = call float asm sideeffect "v_mov_b32_e64 v8, -1", "={VGPR8}"()
190 call void @llvm.AMDGPU.kill(float %var)
191 store volatile float %live.across, float addrspace(1)* undef
192 %live.out = call float asm sideeffect "v_mov_b32_e64 v9, -2", "={VGPR9}"()
193 br label %exit
194
195exit:
196 %phi = phi float [ 0.0, %entry ], [ %live.out, %bb ]
197 store float %phi, float addrspace(1)* undef
198 ret void
199}
200
Matt Arsenault786724a2016-07-12 21:41:32 +0000201; CHECK-LABEL: {{^}}test_kill_divergent_loop:
202; CHECK: v_cmp_eq_i32_e32 vcc, 0, v0
203; CHECK-NEXT: s_and_saveexec_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], vcc
204; CHECK-NEXT: s_xor_b64 [[SAVEEXEC]], exec, [[SAVEEXEC]]
205; CHECK-NEXT: s_cbranch_execz [[EXIT:BB[0-9]+_[0-9]+]]
206; CHECK-NEXT: ; mask branch [[EXIT]]
207
208; CHECK: [[LOOP_BB:BB[0-9]+_[0-9]+]]:
209
210; CHECK: v_mov_b32_e64 v7, -1
211; CHECK: v_nop_e64
212; CHECK: v_cmpx_le_f32_e32 vcc, 0, v7
213
214; CHECK-NEXT: ; BB#3:
215; CHECK: buffer_load_dword [[LOAD:v[0-9]+]]
216; CHECK: v_cmp_eq_i32_e32 vcc, 0, [[LOAD]]
217; CHECK-NEXT: s_and_b64 vcc, exec, vcc
218; CHECK-NEXT: s_cbranch_vccnz [[LOOP_BB]]
219
220; CHECK-NEXT: {{^}}[[EXIT]]:
221; CHECK: s_or_b64 exec, exec, [[SAVEEXEC]]
222; CHECK: buffer_store_dword
223; CHECK: s_endpgm
224define amdgpu_ps void @test_kill_divergent_loop(i32 %arg) #0 {
225entry:
226 %cmp = icmp eq i32 %arg, 0
227 br i1 %cmp, label %bb, label %exit
228
229bb:
230 %var = call float asm sideeffect "
231 v_mov_b32_e64 v7, -1
232 v_nop_e64
233 v_nop_e64
234 v_nop_e64
235 v_nop_e64
236 v_nop_e64
237 v_nop_e64
238 v_nop_e64
239 v_nop_e64
240 v_nop_e64
241 v_nop_e64", "={VGPR7}"()
242 call void @llvm.AMDGPU.kill(float %var)
243 %vgpr = load volatile i32, i32 addrspace(1)* undef
244 %loop.cond = icmp eq i32 %vgpr, 0
245 br i1 %loop.cond, label %bb, label %exit
246
247exit:
248 store volatile i32 8, i32 addrspace(1)* undef
249 ret void
250}
251
Matt Arsenault83ab0492016-07-15 00:58:09 +0000252; bug 28550
253; CHECK-LABEL: {{^}}phi_use_def_before_kill:
254; CHECK: v_cndmask_b32_e64 [[PHIREG:v[0-9]+]], 0, -1.0,
255; CHECK: v_cmpx_le_f32_e32 vcc, 0,
256; CHECK-NEXT: s_cbranch_execnz [[BB4:BB[0-9]+_[0-9]+]]
257
258; CHECK: exp
259; CHECK-NEXT: s_endpgm
260
261; CHECK: [[KILLBB:BB[0-9]+_[0-9]+]]:
262; CHECK: s_and_b64 vcc, exec,
263; CHECK-NEXT: s_cbranch_vccz [[PHIBB:BB[0-9]+_[0-9]+]]
264
265; CHECK: [[PHIBB]]:
266; CHECK: v_cmp_eq_f32_e32 vcc, 0, [[PHIREG]]
267; CHECK: s_and_b64 vcc, exec, vcc
268; CHECK: s_cbranch_vccz [[ENDBB:BB[0-9]+_[0-9]+]]
269
270; CHECK: ; BB#3: ; %bb10
271; CHECK: v_mov_b32_e32 v{{[0-9]+}}, 9
272; CHECK: buffer_store_dword
273
274; CHECK: [[ENDBB]]:
275; CHECK-NEXT: s_endpgm
276define amdgpu_ps void @phi_use_def_before_kill() #0 {
277bb:
278 %tmp = fadd float undef, 1.000000e+00
279 %tmp1 = fcmp olt float 0.000000e+00, %tmp
280 %tmp2 = select i1 %tmp1, float -1.000000e+00, float 0.000000e+00
281 call void @llvm.AMDGPU.kill(float %tmp2)
282 br i1 undef, label %phibb, label %bb8
283
284phibb:
285 %tmp5 = phi float [ %tmp2, %bb ], [ 4.0, %bb8 ]
286 %tmp6 = fcmp oeq float %tmp5, 0.000000e+00
287 br i1 %tmp6, label %bb10, label %end
288
289bb8:
290 store volatile i32 8, i32 addrspace(1)* undef
291 br label %phibb
292
293bb10:
294 store volatile i32 9, i32 addrspace(1)* undef
295 br label %end
296
297end:
298 ret void
299}
Matt Arsenault786724a2016-07-12 21:41:32 +0000300
Matt Arsenaultfa5a86a2016-07-15 00:58:13 +0000301; CHECK-LABEL: {{^}}no_skip_no_successors:
302; CHECK: v_cmp_nle_f32
303; CHECK: s_and_b64 vcc, exec,
304; CHECK: s_cbranch_vccz [[SKIPKILL:BB[0-9]+_[0-9]+]]
305
306; CHECK: ; BB#3: ; %bb6
307; CHECK: s_mov_b64 exec, 0
308
309; CHECK: [[SKIPKILL]]:
310; CHECK: v_cmp_nge_f32
311; CHECK: s_and_b64 vcc, exec, vcc
312; CHECK: s_cbranch_vccz [[UNREACHABLE:BB[0-9]+_[0-9]+]]
313
314; CHECK: [[UNREACHABLE]]:
315; CHECK-NEXT: .Lfunc_end{{[0-9]+}}
316define amdgpu_ps void @no_skip_no_successors(float inreg %arg, float inreg %arg1) #0 {
317bb:
318 %tmp = fcmp ult float %arg1, 0.000000e+00
319 %tmp2 = fcmp ult float %arg, 0x3FCF5C2900000000
320 br i1 %tmp, label %bb6, label %bb3
321
322bb3: ; preds = %bb
323 br i1 %tmp2, label %bb5, label %bb4
324
325bb4: ; preds = %bb3
326 br i1 true, label %bb5, label %bb7
327
328bb5: ; preds = %bb4, %bb3
329 unreachable
330
331bb6: ; preds = %bb
332 call void @llvm.AMDGPU.kill(float -1.000000e+00)
333 unreachable
334
335bb7: ; preds = %bb4
336 ret void
337}
338
Matt Arsenaultb91805e2016-07-15 00:58:15 +0000339; CHECK-LABEL: {{^}}if_after_kill_block:
340; CHECK: ; BB#0:
341; CHECK: s_and_saveexec_b64
342; CHECK: s_xor_b64
343; CHECK-NEXT: mask branch [[BB4:BB[0-9]+_[0-9]+]]
344
345; CHECK: v_cmpx_le_f32_e32 vcc, 0,
346; CHECK: [[BB4]]:
347; CHECK: s_or_b64 exec, exec
348; CHECK: image_sample_c
349
350; CHECK: v_cmp_neq_f32_e32 vcc, 0,
351; CHECK: s_and_b64 exec, exec,
352; CHECK: s_and_saveexec_b64 s{{\[[0-9]+:[0-9]+\]}}, vcc
353; CHECK: s_xor_b64 s{{\[[0-9]+:[0-9]+\]}}, exec
354; CHECK: mask branch [[END:BB[0-9]+_[0-9]+]]
355; CHECK-NOT: branch
356
357; CHECK: ; BB#3: ; %bb8
358; CHECK: buffer_store_dword
359
360; CHECK: [[END]]:
361; CHECK: s_or_b64 exec, exec
362; CHECK: s_endpgm
363define amdgpu_ps void @if_after_kill_block(float %arg, float %arg1, <4 x i32> %arg2) #0 {
364bb:
365 %tmp = fcmp ult float %arg1, 0.000000e+00
366 br i1 %tmp, label %bb3, label %bb4
367
368bb3: ; preds = %bb
369 call void @llvm.AMDGPU.kill(float %arg)
370 br label %bb4
371
372bb4: ; preds = %bb3, %bb
373 %tmp5 = call <4 x float> @llvm.SI.image.sample.c.v4i32(<4 x i32> %arg2, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
374 %tmp6 = extractelement <4 x float> %tmp5, i32 0
375 %tmp7 = fcmp une float %tmp6, 0.000000e+00
376 br i1 %tmp7, label %bb8, label %bb9
377
378bb8: ; preds = %bb9, %bb4
379 store volatile i32 9, i32 addrspace(1)* undef
380 ret void
381
382bb9: ; preds = %bb4
383 ret void
384}
385
Matt Arsenault657f8712016-07-12 19:01:23 +0000386declare void @llvm.AMDGPU.kill(float) #0
Matt Arsenaultb91805e2016-07-15 00:58:15 +0000387declare <4 x float> @llvm.SI.image.sample.c.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #1
Matt Arsenault657f8712016-07-12 19:01:23 +0000388
389attributes #0 = { nounwind }
Matt Arsenaultb91805e2016-07-15 00:58:15 +0000390attributes #1 = { nounwind readnone }