blob: 97d58487dff2a99efeb5b68faf2e5976cab57bb0 [file] [log] [blame]
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +00001//===-- X86InstComments.cpp - Generate verbose-asm comments for instrs ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This defines functionality used to emit comments about X86 instructions to
11// an output stream for -fverbose-asm.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86InstComments.h"
16#include "MCTargetDesc/X86MCTargetDesc.h"
17#include "Utils/X86ShuffleDecode.h"
18#include "llvm/MC/MCInst.h"
19#include "llvm/CodeGen/MachineValueType.h"
20#include "llvm/Support/raw_ostream.h"
21
22using namespace llvm;
23
Igor Breger24cab0f2015-11-16 07:22:00 +000024static unsigned getVectorRegSize(unsigned RegNo) {
Igor Breger24cab0f2015-11-16 07:22:00 +000025 if (X86::ZMM0 <= RegNo && RegNo <= X86::ZMM31)
26 return 512;
27 if (X86::YMM0 <= RegNo && RegNo <= X86::YMM31)
28 return 256;
29 if (X86::XMM0 <= RegNo && RegNo <= X86::XMM31)
30 return 128;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +000031 if (X86::MM0 <= RegNo && RegNo <= X86::MM7)
32 return 64;
Igor Breger24cab0f2015-11-16 07:22:00 +000033
34 llvm_unreachable("Unknown vector reg!");
35 return 0;
36}
37
38static MVT getRegOperandVectorVT(const MCInst *MI, const MVT &ScalarVT,
39 unsigned OperandIndex) {
40 unsigned OpReg = MI->getOperand(OperandIndex).getReg();
41 return MVT::getVectorVT(ScalarVT,
42 getVectorRegSize(OpReg)/ScalarVT.getSizeInBits());
43}
44
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +000045/// \brief Extracts the src/dst types for a given zero extension instruction.
46/// \note While the number of elements in DstVT type correct, the
47/// number in the SrcVT type is expanded to fill the src xmm register and the
48/// upper elements may not be included in the dst xmm/ymm register.
49static void getZeroExtensionTypes(const MCInst *MI, MVT &SrcVT, MVT &DstVT) {
50 switch (MI->getOpcode()) {
51 default:
52 llvm_unreachable("Unknown zero extension instruction");
53 // i8 zero extension
54 case X86::PMOVZXBWrm:
55 case X86::PMOVZXBWrr:
56 case X86::VPMOVZXBWrm:
57 case X86::VPMOVZXBWrr:
58 SrcVT = MVT::v16i8;
59 DstVT = MVT::v8i16;
60 break;
61 case X86::VPMOVZXBWYrm:
62 case X86::VPMOVZXBWYrr:
63 SrcVT = MVT::v16i8;
64 DstVT = MVT::v16i16;
65 break;
66 case X86::PMOVZXBDrm:
67 case X86::PMOVZXBDrr:
68 case X86::VPMOVZXBDrm:
69 case X86::VPMOVZXBDrr:
70 SrcVT = MVT::v16i8;
71 DstVT = MVT::v4i32;
72 break;
73 case X86::VPMOVZXBDYrm:
74 case X86::VPMOVZXBDYrr:
75 SrcVT = MVT::v16i8;
76 DstVT = MVT::v8i32;
77 break;
78 case X86::PMOVZXBQrm:
79 case X86::PMOVZXBQrr:
80 case X86::VPMOVZXBQrm:
81 case X86::VPMOVZXBQrr:
82 SrcVT = MVT::v16i8;
83 DstVT = MVT::v2i64;
84 break;
85 case X86::VPMOVZXBQYrm:
86 case X86::VPMOVZXBQYrr:
87 SrcVT = MVT::v16i8;
88 DstVT = MVT::v4i64;
89 break;
90 // i16 zero extension
91 case X86::PMOVZXWDrm:
92 case X86::PMOVZXWDrr:
93 case X86::VPMOVZXWDrm:
94 case X86::VPMOVZXWDrr:
95 SrcVT = MVT::v8i16;
96 DstVT = MVT::v4i32;
97 break;
98 case X86::VPMOVZXWDYrm:
99 case X86::VPMOVZXWDYrr:
100 SrcVT = MVT::v8i16;
101 DstVT = MVT::v8i32;
102 break;
103 case X86::PMOVZXWQrm:
104 case X86::PMOVZXWQrr:
105 case X86::VPMOVZXWQrm:
106 case X86::VPMOVZXWQrr:
107 SrcVT = MVT::v8i16;
108 DstVT = MVT::v2i64;
109 break;
110 case X86::VPMOVZXWQYrm:
111 case X86::VPMOVZXWQYrr:
112 SrcVT = MVT::v8i16;
113 DstVT = MVT::v4i64;
114 break;
115 // i32 zero extension
116 case X86::PMOVZXDQrm:
117 case X86::PMOVZXDQrr:
118 case X86::VPMOVZXDQrm:
119 case X86::VPMOVZXDQrr:
120 SrcVT = MVT::v4i32;
121 DstVT = MVT::v2i64;
122 break;
123 case X86::VPMOVZXDQYrm:
124 case X86::VPMOVZXDQYrr:
125 SrcVT = MVT::v4i32;
126 DstVT = MVT::v4i64;
127 break;
128 }
129}
130
Igor Breger24cab0f2015-11-16 07:22:00 +0000131#define CASE_MASK_INS_COMMON(Inst, Suffix, src) \
132 case X86::V##Inst##Suffix##src: \
133 case X86::V##Inst##Suffix##src##k: \
134 case X86::V##Inst##Suffix##src##kz:
Igor Bregerd7bae452015-10-15 13:29:07 +0000135
Igor Breger24cab0f2015-11-16 07:22:00 +0000136#define CASE_SSE_INS_COMMON(Inst, src) \
137 case X86::Inst##src:
138
139#define CASE_AVX_INS_COMMON(Inst, Suffix, src) \
140 case X86::V##Inst##Suffix##src:
141
142#define CASE_MOVDUP(Inst, src) \
143 CASE_MASK_INS_COMMON(Inst, Z, r##src) \
144 CASE_MASK_INS_COMMON(Inst, Z256, r##src) \
145 CASE_MASK_INS_COMMON(Inst, Z128, r##src) \
146 CASE_AVX_INS_COMMON(Inst, , r##src) \
147 CASE_AVX_INS_COMMON(Inst, Y, r##src) \
148 CASE_SSE_INS_COMMON(Inst, r##src) \
149
150#define CASE_VSHUF(Inst, src) \
151 CASE_MASK_INS_COMMON(SHUFF##Inst, Z, r##src##i) \
152 CASE_MASK_INS_COMMON(SHUFI##Inst, Z, r##src##i) \
153 CASE_MASK_INS_COMMON(SHUFF##Inst, Z256, r##src##i) \
154 CASE_MASK_INS_COMMON(SHUFI##Inst, Z256, r##src##i) \
Igor Bregerd7bae452015-10-15 13:29:07 +0000155
156/// \brief Extracts the types and if it has memory operand for a given
157/// (SHUFF32x4/SHUFF64x2/SHUFI32x4/SHUFI64x2) instruction.
158static void getVSHUF64x2FamilyInfo(const MCInst *MI, MVT &VT, bool &HasMemOp) {
159 HasMemOp = false;
160 switch (MI->getOpcode()) {
161 default:
162 llvm_unreachable("Unknown VSHUF64x2 family instructions.");
163 break;
Igor Breger24cab0f2015-11-16 07:22:00 +0000164 CASE_VSHUF(64X2, m)
Igor Bregerd7bae452015-10-15 13:29:07 +0000165 HasMemOp = true; // FALL THROUGH.
Igor Breger24cab0f2015-11-16 07:22:00 +0000166 CASE_VSHUF(64X2, r)
167 VT = getRegOperandVectorVT(MI, MVT::i64, 0);
Igor Bregerd7bae452015-10-15 13:29:07 +0000168 break;
Igor Breger24cab0f2015-11-16 07:22:00 +0000169 CASE_VSHUF(32X4, m)
Igor Bregerd7bae452015-10-15 13:29:07 +0000170 HasMemOp = true; // FALL THROUGH.
Igor Breger24cab0f2015-11-16 07:22:00 +0000171 CASE_VSHUF(32X4, r)
172 VT = getRegOperandVectorVT(MI, MVT::i32, 0);
Igor Bregerd7bae452015-10-15 13:29:07 +0000173 break;
174 }
175}
176
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000177//===----------------------------------------------------------------------===//
178// Top Level Entrypoint
179//===----------------------------------------------------------------------===//
180
181/// EmitAnyX86InstComments - This function decodes x86 instructions and prints
182/// newline terminated strings to the specified string if desired. This
183/// information is shown in disassembly dumps when verbose assembly is enabled.
184bool llvm::EmitAnyX86InstComments(const MCInst *MI, raw_ostream &OS,
185 const char *(*getRegName)(unsigned)) {
186 // If this is a shuffle operation, the switch should fill in this state.
187 SmallVector<int, 8> ShuffleMask;
188 const char *DestName = nullptr, *Src1Name = nullptr, *Src2Name = nullptr;
189
190 switch (MI->getOpcode()) {
191 default:
192 // Not an instruction for which we can decode comments.
193 return false;
194
195 case X86::BLENDPDrri:
196 case X86::VBLENDPDrri:
197 Src2Name = getRegName(MI->getOperand(2).getReg());
198 // FALL THROUGH.
199 case X86::BLENDPDrmi:
200 case X86::VBLENDPDrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000201 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000202 DecodeBLENDMask(MVT::v2f64,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000203 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000204 ShuffleMask);
205 Src1Name = getRegName(MI->getOperand(1).getReg());
206 DestName = getRegName(MI->getOperand(0).getReg());
207 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000208
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000209 case X86::VBLENDPDYrri:
210 Src2Name = getRegName(MI->getOperand(2).getReg());
211 // FALL THROUGH.
212 case X86::VBLENDPDYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000213 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000214 DecodeBLENDMask(MVT::v4f64,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000215 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000216 ShuffleMask);
217 Src1Name = getRegName(MI->getOperand(1).getReg());
218 DestName = getRegName(MI->getOperand(0).getReg());
219 break;
220
221 case X86::BLENDPSrri:
222 case X86::VBLENDPSrri:
223 Src2Name = getRegName(MI->getOperand(2).getReg());
224 // FALL THROUGH.
225 case X86::BLENDPSrmi:
226 case X86::VBLENDPSrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000227 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000228 DecodeBLENDMask(MVT::v4f32,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000229 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000230 ShuffleMask);
231 Src1Name = getRegName(MI->getOperand(1).getReg());
232 DestName = getRegName(MI->getOperand(0).getReg());
233 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000234
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000235 case X86::VBLENDPSYrri:
236 Src2Name = getRegName(MI->getOperand(2).getReg());
237 // FALL THROUGH.
238 case X86::VBLENDPSYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000239 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000240 DecodeBLENDMask(MVT::v8f32,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000241 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000242 ShuffleMask);
243 Src1Name = getRegName(MI->getOperand(1).getReg());
244 DestName = getRegName(MI->getOperand(0).getReg());
245 break;
246
247 case X86::PBLENDWrri:
248 case X86::VPBLENDWrri:
249 Src2Name = getRegName(MI->getOperand(2).getReg());
250 // FALL THROUGH.
251 case X86::PBLENDWrmi:
252 case X86::VPBLENDWrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000253 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000254 DecodeBLENDMask(MVT::v8i16,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000255 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000256 ShuffleMask);
257 Src1Name = getRegName(MI->getOperand(1).getReg());
258 DestName = getRegName(MI->getOperand(0).getReg());
259 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000260
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000261 case X86::VPBLENDWYrri:
262 Src2Name = getRegName(MI->getOperand(2).getReg());
263 // FALL THROUGH.
264 case X86::VPBLENDWYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000265 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000266 DecodeBLENDMask(MVT::v16i16,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000267 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000268 ShuffleMask);
269 Src1Name = getRegName(MI->getOperand(1).getReg());
270 DestName = getRegName(MI->getOperand(0).getReg());
271 break;
272
273 case X86::VPBLENDDrri:
274 Src2Name = getRegName(MI->getOperand(2).getReg());
275 // FALL THROUGH.
276 case X86::VPBLENDDrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000277 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000278 DecodeBLENDMask(MVT::v4i32,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000279 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000280 ShuffleMask);
281 Src1Name = getRegName(MI->getOperand(1).getReg());
282 DestName = getRegName(MI->getOperand(0).getReg());
283 break;
284
285 case X86::VPBLENDDYrri:
286 Src2Name = getRegName(MI->getOperand(2).getReg());
287 // FALL THROUGH.
288 case X86::VPBLENDDYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000289 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000290 DecodeBLENDMask(MVT::v8i32,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000291 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000292 ShuffleMask);
293 Src1Name = getRegName(MI->getOperand(1).getReg());
294 DestName = getRegName(MI->getOperand(0).getReg());
295 break;
296
297 case X86::INSERTPSrr:
298 case X86::VINSERTPSrr:
299 Src2Name = getRegName(MI->getOperand(2).getReg());
300 // FALL THROUGH.
301 case X86::INSERTPSrm:
302 case X86::VINSERTPSrm:
303 DestName = getRegName(MI->getOperand(0).getReg());
304 Src1Name = getRegName(MI->getOperand(1).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000305 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
306 DecodeINSERTPSMask(MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000307 ShuffleMask);
308 break;
309
310 case X86::MOVLHPSrr:
311 case X86::VMOVLHPSrr:
312 Src2Name = getRegName(MI->getOperand(2).getReg());
313 Src1Name = getRegName(MI->getOperand(1).getReg());
314 DestName = getRegName(MI->getOperand(0).getReg());
315 DecodeMOVLHPSMask(2, ShuffleMask);
316 break;
317
318 case X86::MOVHLPSrr:
319 case X86::VMOVHLPSrr:
320 Src2Name = getRegName(MI->getOperand(2).getReg());
321 Src1Name = getRegName(MI->getOperand(1).getReg());
322 DestName = getRegName(MI->getOperand(0).getReg());
323 DecodeMOVHLPSMask(2, ShuffleMask);
324 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000325
Igor Breger24cab0f2015-11-16 07:22:00 +0000326 CASE_MOVDUP(MOVSLDUP, r)
327 Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000328 // FALL THROUGH.
Igor Breger24cab0f2015-11-16 07:22:00 +0000329 CASE_MOVDUP(MOVSLDUP, m) {
330 MVT VT = getRegOperandVectorVT(MI, MVT::f32, 0);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000331 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger24cab0f2015-11-16 07:22:00 +0000332 DecodeMOVSLDUPMask(VT, ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000333 break;
Igor Breger24cab0f2015-11-16 07:22:00 +0000334 }
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000335
Igor Breger24cab0f2015-11-16 07:22:00 +0000336 CASE_MOVDUP(MOVSHDUP, r)
337 Src1Name = getRegName(MI->getOperand(MI->getNumOperands() - 1).getReg());
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000338 // FALL THROUGH.
Igor Breger24cab0f2015-11-16 07:22:00 +0000339 CASE_MOVDUP(MOVSHDUP, m) {
340 MVT VT = getRegOperandVectorVT(MI, MVT::f32, 0);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000341 DestName = getRegName(MI->getOperand(0).getReg());
Igor Breger24cab0f2015-11-16 07:22:00 +0000342 DecodeMOVSHDUPMask(VT, ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000343 break;
Igor Breger24cab0f2015-11-16 07:22:00 +0000344 }
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000345
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000346 case X86::VMOVDDUPYrr:
347 Src1Name = getRegName(MI->getOperand(1).getReg());
348 // FALL THROUGH.
349 case X86::VMOVDDUPYrm:
350 DestName = getRegName(MI->getOperand(0).getReg());
351 DecodeMOVDDUPMask(MVT::v4f64, ShuffleMask);
352 break;
353
354 case X86::MOVDDUPrr:
355 case X86::VMOVDDUPrr:
356 Src1Name = getRegName(MI->getOperand(1).getReg());
357 // FALL THROUGH.
358 case X86::MOVDDUPrm:
359 case X86::VMOVDDUPrm:
360 DestName = getRegName(MI->getOperand(0).getReg());
361 DecodeMOVDDUPMask(MVT::v2f64, ShuffleMask);
362 break;
363
364 case X86::PSLLDQri:
365 case X86::VPSLLDQri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000366 case X86::VPSLLDQYri:
367 Src1Name = getRegName(MI->getOperand(1).getReg());
368 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000369 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000370 DecodePSLLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000371 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000372 ShuffleMask);
373 break;
374
375 case X86::PSRLDQri:
376 case X86::VPSRLDQri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000377 case X86::VPSRLDQYri:
378 Src1Name = getRegName(MI->getOperand(1).getReg());
379 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000380 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000381 DecodePSRLDQMask(getRegOperandVectorVT(MI, MVT::i8, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000382 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000383 ShuffleMask);
384 break;
385
386 case X86::PALIGNR128rr:
387 case X86::VPALIGNR128rr:
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000388 case X86::VPALIGNR256rr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000389 Src1Name = getRegName(MI->getOperand(2).getReg());
390 // FALL THROUGH.
391 case X86::PALIGNR128rm:
392 case X86::VPALIGNR128rm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000393 case X86::VPALIGNR256rm:
394 Src2Name = getRegName(MI->getOperand(1).getReg());
395 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000396 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrimb9ada272015-11-16 22:54:41 +0000397 DecodePALIGNRMask(getRegOperandVectorVT(MI, MVT::i8, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000398 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000399 ShuffleMask);
400 break;
401
402 case X86::PSHUFDri:
403 case X86::VPSHUFDri:
Simon Pilgrim5883a732015-11-16 22:39:27 +0000404 case X86::VPSHUFDYri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000405 Src1Name = getRegName(MI->getOperand(1).getReg());
406 // FALL THROUGH.
407 case X86::PSHUFDmi:
408 case X86::VPSHUFDmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000409 case X86::VPSHUFDYmi:
410 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000411 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000412 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::i32, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000413 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000414 ShuffleMask);
415 break;
416
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000417 case X86::PSHUFHWri:
418 case X86::VPSHUFHWri:
Simon Pilgrim5883a732015-11-16 22:39:27 +0000419 case X86::VPSHUFHWYri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000420 Src1Name = getRegName(MI->getOperand(1).getReg());
421 // FALL THROUGH.
422 case X86::PSHUFHWmi:
423 case X86::VPSHUFHWmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000424 case X86::VPSHUFHWYmi:
425 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000426 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000427 DecodePSHUFHWMask(getRegOperandVectorVT(MI, MVT::i16, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000428 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000429 ShuffleMask);
430 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000431
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000432 case X86::PSHUFLWri:
433 case X86::VPSHUFLWri:
Simon Pilgrim5883a732015-11-16 22:39:27 +0000434 case X86::VPSHUFLWYri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000435 Src1Name = getRegName(MI->getOperand(1).getReg());
436 // FALL THROUGH.
437 case X86::PSHUFLWmi:
438 case X86::VPSHUFLWmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000439 case X86::VPSHUFLWYmi:
440 DestName = getRegName(MI->getOperand(0).getReg());
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000441 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000442 DecodePSHUFLWMask(getRegOperandVectorVT(MI, MVT::i16, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000443 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000444 ShuffleMask);
445 break;
446
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000447 case X86::MMX_PSHUFWri:
448 Src1Name = getRegName(MI->getOperand(1).getReg());
449 // FALL THROUGH.
450 case X86::MMX_PSHUFWmi:
451 DestName = getRegName(MI->getOperand(0).getReg());
452 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
453 DecodePSHUFMask(MVT::v4i16,
454 MI->getOperand(MI->getNumOperands() - 1).getImm(),
455 ShuffleMask);
456 break;
457
458 case X86::PSWAPDrr:
459 Src1Name = getRegName(MI->getOperand(1).getReg());
460 // FALL THROUGH.
461 case X86::PSWAPDrm:
462 DestName = getRegName(MI->getOperand(0).getReg());
463 DecodePSWAPMask(MVT::v2i32, ShuffleMask);
464 break;
465
466 case X86::MMX_PUNPCKHBWirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000467 case X86::PUNPCKHBWrr:
468 case X86::VPUNPCKHBWrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000469 case X86::VPUNPCKHBWYrr:
470 Src2Name = getRegName(MI->getOperand(2).getReg());
471 // FALL THROUGH.
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000472 case X86::MMX_PUNPCKHBWirm:
473 case X86::PUNPCKHBWrm:
474 case X86::VPUNPCKHBWrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000475 case X86::VPUNPCKHBWYrm:
476 Src1Name = getRegName(MI->getOperand(1).getReg());
477 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000478 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000479 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000480
481 case X86::MMX_PUNPCKHWDirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000482 case X86::PUNPCKHWDrr:
483 case X86::VPUNPCKHWDrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000484 case X86::VPUNPCKHWDYrr:
485 Src2Name = getRegName(MI->getOperand(2).getReg());
486 // FALL THROUGH.
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000487 case X86::MMX_PUNPCKHWDirm:
488 case X86::PUNPCKHWDrm:
489 case X86::VPUNPCKHWDrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000490 case X86::VPUNPCKHWDYrm:
491 Src1Name = getRegName(MI->getOperand(1).getReg());
492 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000493 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000494 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000495
496 case X86::MMX_PUNPCKHDQirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000497 case X86::PUNPCKHDQrr:
498 case X86::VPUNPCKHDQrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000499 case X86::VPUNPCKHDQYrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000500 case X86::VPUNPCKHDQZrr:
501 Src2Name = getRegName(MI->getOperand(2).getReg());
502 // FALL THROUGH.
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000503 case X86::MMX_PUNPCKHDQirm:
504 case X86::PUNPCKHDQrm:
505 case X86::VPUNPCKHDQrm:
506 case X86::VPUNPCKHDQYrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000507 case X86::VPUNPCKHDQZrm:
508 Src1Name = getRegName(MI->getOperand(1).getReg());
509 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000510 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000511 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000512
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000513 case X86::PUNPCKHQDQrr:
514 case X86::VPUNPCKHQDQrr:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000515 case X86::VPUNPCKHQDQYrr:
516 case X86::VPUNPCKHQDQZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000517 Src2Name = getRegName(MI->getOperand(2).getReg());
518 // FALL THROUGH.
519 case X86::PUNPCKHQDQrm:
520 case X86::VPUNPCKHQDQrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000521 case X86::VPUNPCKHQDQYrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000522 case X86::VPUNPCKHQDQZrm:
523 Src1Name = getRegName(MI->getOperand(1).getReg());
524 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000525 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000526 break;
527
Simon Pilgrimf8f86ab2015-09-13 11:28:45 +0000528 case X86::MMX_PUNPCKLBWirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000529 case X86::PUNPCKLBWrr:
530 case X86::VPUNPCKLBWrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000531 case X86::VPUNPCKLBWYrr:
532 Src2Name = getRegName(MI->getOperand(2).getReg());
533 // FALL THROUGH.
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000534 case X86::MMX_PUNPCKLBWirm:
535 case X86::PUNPCKLBWrm:
536 case X86::VPUNPCKLBWrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000537 case X86::VPUNPCKLBWYrm:
538 Src1Name = getRegName(MI->getOperand(1).getReg());
539 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000540 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i8, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000541 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000542
543 case X86::MMX_PUNPCKLWDirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000544 case X86::PUNPCKLWDrr:
545 case X86::VPUNPCKLWDrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000546 case X86::VPUNPCKLWDYrr:
547 Src2Name = getRegName(MI->getOperand(2).getReg());
548 // FALL THROUGH.
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000549 case X86::MMX_PUNPCKLWDirm:
550 case X86::PUNPCKLWDrm:
551 case X86::VPUNPCKLWDrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000552 case X86::VPUNPCKLWDYrm:
553 Src1Name = getRegName(MI->getOperand(1).getReg());
554 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000555 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i16, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000556 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000557
558 case X86::MMX_PUNPCKLDQirr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000559 case X86::PUNPCKLDQrr:
560 case X86::VPUNPCKLDQrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000561 case X86::VPUNPCKLDQYrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000562 case X86::VPUNPCKLDQZrr:
563 Src2Name = getRegName(MI->getOperand(2).getReg());
564 // FALL THROUGH.
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000565 case X86::MMX_PUNPCKLDQirm:
566 case X86::PUNPCKLDQrm:
567 case X86::VPUNPCKLDQrm:
568 case X86::VPUNPCKLDQYrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000569 case X86::VPUNPCKLDQZrm:
570 Src1Name = getRegName(MI->getOperand(1).getReg());
571 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000572 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000573 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000574
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000575 case X86::PUNPCKLQDQrr:
576 case X86::VPUNPCKLQDQrr:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000577 case X86::VPUNPCKLQDQYrr:
578 case X86::VPUNPCKLQDQZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000579 Src2Name = getRegName(MI->getOperand(2).getReg());
580 // FALL THROUGH.
581 case X86::PUNPCKLQDQrm:
582 case X86::VPUNPCKLQDQrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000583 case X86::VPUNPCKLQDQYrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000584 case X86::VPUNPCKLQDQZrm:
585 Src1Name = getRegName(MI->getOperand(1).getReg());
586 DestName = getRegName(MI->getOperand(0).getReg());
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000587 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::i64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000588 break;
589
590 case X86::SHUFPDrri:
591 case X86::VSHUFPDrri:
Simon Pilgrim5883a732015-11-16 22:39:27 +0000592 case X86::VSHUFPDYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000593 Src2Name = getRegName(MI->getOperand(2).getReg());
594 // FALL THROUGH.
595 case X86::SHUFPDrmi:
596 case X86::VSHUFPDrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000597 case X86::VSHUFPDYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000598 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000599 DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f64, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000600 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000601 ShuffleMask);
602 Src1Name = getRegName(MI->getOperand(1).getReg());
603 DestName = getRegName(MI->getOperand(0).getReg());
604 break;
605
606 case X86::SHUFPSrri:
607 case X86::VSHUFPSrri:
Simon Pilgrim5883a732015-11-16 22:39:27 +0000608 case X86::VSHUFPSYrri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000609 Src2Name = getRegName(MI->getOperand(2).getReg());
610 // FALL THROUGH.
611 case X86::SHUFPSrmi:
612 case X86::VSHUFPSrmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000613 case X86::VSHUFPSYrmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000614 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000615 DecodeSHUFPMask(getRegOperandVectorVT(MI, MVT::f32, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000616 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000617 ShuffleMask);
618 Src1Name = getRegName(MI->getOperand(1).getReg());
619 DestName = getRegName(MI->getOperand(0).getReg());
620 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000621
Igor Breger24cab0f2015-11-16 07:22:00 +0000622 CASE_VSHUF(64X2, r)
623 CASE_VSHUF(64X2, m)
624 CASE_VSHUF(32X4, r)
625 CASE_VSHUF(32X4, m) {
Igor Bregerd7bae452015-10-15 13:29:07 +0000626 MVT VT;
627 bool HasMemOp;
628 unsigned NumOp = MI->getNumOperands();
629 getVSHUF64x2FamilyInfo(MI, VT, HasMemOp);
630 decodeVSHUF64x2FamilyMask(VT, MI->getOperand(NumOp - 1).getImm(),
631 ShuffleMask);
632 DestName = getRegName(MI->getOperand(0).getReg());
633 if (HasMemOp) {
634 assert((NumOp >= 8) && "Expected at least 8 operands!");
635 Src1Name = getRegName(MI->getOperand(NumOp - 7).getReg());
636 } else {
637 assert((NumOp >= 4) && "Expected at least 4 operands!");
638 Src2Name = getRegName(MI->getOperand(NumOp - 2).getReg());
639 Src1Name = getRegName(MI->getOperand(NumOp - 3).getReg());
640 }
641 break;
642 }
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000643
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000644 case X86::UNPCKLPDrr:
645 case X86::VUNPCKLPDrr:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000646 case X86::VUNPCKLPDYrr:
647 case X86::VUNPCKLPDZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000648 Src2Name = getRegName(MI->getOperand(2).getReg());
649 // FALL THROUGH.
650 case X86::UNPCKLPDrm:
651 case X86::VUNPCKLPDrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000652 case X86::VUNPCKLPDYrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000653 case X86::VUNPCKLPDZrm:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000654 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000655 Src1Name = getRegName(MI->getOperand(1).getReg());
656 DestName = getRegName(MI->getOperand(0).getReg());
657 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000658
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000659 case X86::UNPCKLPSrr:
660 case X86::VUNPCKLPSrr:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000661 case X86::VUNPCKLPSYrr:
662 case X86::VUNPCKLPSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000663 Src2Name = getRegName(MI->getOperand(2).getReg());
664 // FALL THROUGH.
665 case X86::UNPCKLPSrm:
666 case X86::VUNPCKLPSrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000667 case X86::VUNPCKLPSYrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000668 case X86::VUNPCKLPSZrm:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000669 DecodeUNPCKLMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000670 Src1Name = getRegName(MI->getOperand(1).getReg());
671 DestName = getRegName(MI->getOperand(0).getReg());
672 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000673
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000674 case X86::UNPCKHPDrr:
675 case X86::VUNPCKHPDrr:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000676 case X86::VUNPCKHPDYrr:
677 case X86::VUNPCKHPDZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000678 Src2Name = getRegName(MI->getOperand(2).getReg());
679 // FALL THROUGH.
680 case X86::UNPCKHPDrm:
681 case X86::VUNPCKHPDrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000682 case X86::VUNPCKHPDYrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000683 case X86::VUNPCKHPDZrm:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000684 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f64, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000685 Src1Name = getRegName(MI->getOperand(1).getReg());
686 DestName = getRegName(MI->getOperand(0).getReg());
687 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000688
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000689 case X86::UNPCKHPSrr:
690 case X86::VUNPCKHPSrr:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000691 case X86::VUNPCKHPSYrr:
692 case X86::VUNPCKHPSZrr:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000693 Src2Name = getRegName(MI->getOperand(2).getReg());
694 // FALL THROUGH.
695 case X86::UNPCKHPSrm:
696 case X86::VUNPCKHPSrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000697 case X86::VUNPCKHPSYrm:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000698 case X86::VUNPCKHPSZrm:
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000699 DecodeUNPCKHMask(getRegOperandVectorVT(MI, MVT::f32, 0), ShuffleMask);
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000700 Src1Name = getRegName(MI->getOperand(1).getReg());
701 DestName = getRegName(MI->getOperand(0).getReg());
702 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000703
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000704 case X86::VPERMILPSri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000705 case X86::VPERMILPSYri:
706 Src1Name = getRegName(MI->getOperand(1).getReg());
707 // FALL THROUGH.
Simon Pilgrim5883a732015-11-16 22:39:27 +0000708 case X86::VPERMILPSmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000709 case X86::VPERMILPSYmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000710 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000711 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f32, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000712 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000713 ShuffleMask);
714 DestName = getRegName(MI->getOperand(0).getReg());
715 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000716
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000717 case X86::VPERMILPDri:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000718 case X86::VPERMILPDYri:
719 Src1Name = getRegName(MI->getOperand(1).getReg());
720 // FALL THROUGH.
Simon Pilgrim5883a732015-11-16 22:39:27 +0000721 case X86::VPERMILPDmi:
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000722 case X86::VPERMILPDYmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000723 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
Simon Pilgrim5883a732015-11-16 22:39:27 +0000724 DecodePSHUFMask(getRegOperandVectorVT(MI, MVT::f64, 0),
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000725 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000726 ShuffleMask);
727 DestName = getRegName(MI->getOperand(0).getReg());
728 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000729
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000730 case X86::VPERM2F128rr:
731 case X86::VPERM2I128rr:
732 Src2Name = getRegName(MI->getOperand(2).getReg());
733 // FALL THROUGH.
734 case X86::VPERM2F128rm:
735 case X86::VPERM2I128rm:
736 // For instruction comments purpose, assume the 256-bit vector is v4i64.
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000737 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000738 DecodeVPERM2X128Mask(MVT::v4i64,
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000739 MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000740 ShuffleMask);
741 Src1Name = getRegName(MI->getOperand(1).getReg());
742 DestName = getRegName(MI->getOperand(0).getReg());
743 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000744
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000745 case X86::VPERMQYri:
746 case X86::VPERMPDYri:
747 Src1Name = getRegName(MI->getOperand(1).getReg());
748 // FALL THROUGH.
749 case X86::VPERMQYmi:
750 case X86::VPERMPDYmi:
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000751 if (MI->getOperand(MI->getNumOperands() - 1).isImm())
752 DecodeVPERMMask(MI->getOperand(MI->getNumOperands() - 1).getImm(),
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000753 ShuffleMask);
754 DestName = getRegName(MI->getOperand(0).getReg());
755 break;
756
757 case X86::MOVSDrr:
758 case X86::VMOVSDrr:
759 Src2Name = getRegName(MI->getOperand(2).getReg());
760 Src1Name = getRegName(MI->getOperand(1).getReg());
761 // FALL THROUGH.
762 case X86::MOVSDrm:
763 case X86::VMOVSDrm:
764 DecodeScalarMoveMask(MVT::v2f64, nullptr == Src2Name, ShuffleMask);
765 DestName = getRegName(MI->getOperand(0).getReg());
766 break;
767 case X86::MOVSSrr:
768 case X86::VMOVSSrr:
769 Src2Name = getRegName(MI->getOperand(2).getReg());
770 Src1Name = getRegName(MI->getOperand(1).getReg());
771 // FALL THROUGH.
772 case X86::MOVSSrm:
773 case X86::VMOVSSrm:
774 DecodeScalarMoveMask(MVT::v4f32, nullptr == Src2Name, ShuffleMask);
775 DestName = getRegName(MI->getOperand(0).getReg());
776 break;
777
778 case X86::MOVPQI2QIrr:
779 case X86::MOVZPQILo2PQIrr:
780 case X86::VMOVPQI2QIrr:
781 case X86::VMOVZPQILo2PQIrr:
782 Src1Name = getRegName(MI->getOperand(1).getReg());
783 // FALL THROUGH.
784 case X86::MOVQI2PQIrm:
785 case X86::MOVZQI2PQIrm:
786 case X86::MOVZPQILo2PQIrm:
787 case X86::VMOVQI2PQIrm:
788 case X86::VMOVZQI2PQIrm:
789 case X86::VMOVZPQILo2PQIrm:
790 DecodeZeroMoveLowMask(MVT::v2i64, ShuffleMask);
791 DestName = getRegName(MI->getOperand(0).getReg());
792 break;
Simon Pilgrim66e43ee2015-11-16 22:21:10 +0000793
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000794 case X86::MOVDI2PDIrm:
795 case X86::VMOVDI2PDIrm:
796 DecodeZeroMoveLowMask(MVT::v4i32, ShuffleMask);
797 DestName = getRegName(MI->getOperand(0).getReg());
798 break;
799
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000800 case X86::EXTRQI:
801 if (MI->getOperand(2).isImm() &&
802 MI->getOperand(3).isImm())
803 DecodeEXTRQIMask(MI->getOperand(2).getImm(),
804 MI->getOperand(3).getImm(),
805 ShuffleMask);
806
807 DestName = getRegName(MI->getOperand(0).getReg());
808 Src1Name = getRegName(MI->getOperand(1).getReg());
809 break;
810
811 case X86::INSERTQI:
812 if (MI->getOperand(3).isImm() &&
813 MI->getOperand(4).isImm())
814 DecodeINSERTQIMask(MI->getOperand(3).getImm(),
815 MI->getOperand(4).getImm(),
816 ShuffleMask);
817
818 DestName = getRegName(MI->getOperand(0).getReg());
819 Src1Name = getRegName(MI->getOperand(1).getReg());
820 Src2Name = getRegName(MI->getOperand(2).getReg());
821 break;
822
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000823 case X86::PMOVZXBWrr:
824 case X86::PMOVZXBDrr:
825 case X86::PMOVZXBQrr:
826 case X86::PMOVZXWDrr:
827 case X86::PMOVZXWQrr:
828 case X86::PMOVZXDQrr:
829 case X86::VPMOVZXBWrr:
830 case X86::VPMOVZXBDrr:
831 case X86::VPMOVZXBQrr:
832 case X86::VPMOVZXWDrr:
833 case X86::VPMOVZXWQrr:
834 case X86::VPMOVZXDQrr:
835 case X86::VPMOVZXBWYrr:
836 case X86::VPMOVZXBDYrr:
837 case X86::VPMOVZXBQYrr:
838 case X86::VPMOVZXWDYrr:
839 case X86::VPMOVZXWQYrr:
840 case X86::VPMOVZXDQYrr:
841 Src1Name = getRegName(MI->getOperand(1).getReg());
842 // FALL THROUGH.
843 case X86::PMOVZXBWrm:
844 case X86::PMOVZXBDrm:
845 case X86::PMOVZXBQrm:
846 case X86::PMOVZXWDrm:
847 case X86::PMOVZXWQrm:
848 case X86::PMOVZXDQrm:
849 case X86::VPMOVZXBWrm:
850 case X86::VPMOVZXBDrm:
851 case X86::VPMOVZXBQrm:
852 case X86::VPMOVZXWDrm:
853 case X86::VPMOVZXWQrm:
854 case X86::VPMOVZXDQrm:
855 case X86::VPMOVZXBWYrm:
856 case X86::VPMOVZXBDYrm:
857 case X86::VPMOVZXBQYrm:
858 case X86::VPMOVZXWDYrm:
859 case X86::VPMOVZXWQYrm:
860 case X86::VPMOVZXDQYrm: {
861 MVT SrcVT, DstVT;
862 getZeroExtensionTypes(MI, SrcVT, DstVT);
863 DecodeZeroExtendMask(SrcVT, DstVT, ShuffleMask);
864 DestName = getRegName(MI->getOperand(0).getReg());
865 } break;
866 }
867
868 // The only comments we decode are shuffles, so give up if we were unable to
869 // decode a shuffle mask.
870 if (ShuffleMask.empty())
871 return false;
872
873 if (!DestName) DestName = Src1Name;
874 OS << (DestName ? DestName : "mem") << " = ";
875
876 // If the two sources are the same, canonicalize the input elements to be
877 // from the first src so that we get larger element spans.
878 if (Src1Name == Src2Name) {
879 for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) {
880 if ((int)ShuffleMask[i] >= 0 && // Not sentinel.
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000881 ShuffleMask[i] >= (int)e) // From second mask.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000882 ShuffleMask[i] -= e;
883 }
884 }
885
886 // The shuffle mask specifies which elements of the src1/src2 fill in the
887 // destination, with a few sentinel values. Loop through and print them
888 // out.
889 for (unsigned i = 0, e = ShuffleMask.size(); i != e; ++i) {
890 if (i != 0)
891 OS << ',';
892 if (ShuffleMask[i] == SM_SentinelZero) {
893 OS << "zero";
894 continue;
895 }
896
897 // Otherwise, it must come from src1 or src2. Print the span of elements
898 // that comes from this src.
899 bool isSrc1 = ShuffleMask[i] < (int)ShuffleMask.size();
900 const char *SrcName = isSrc1 ? Src1Name : Src2Name;
901 OS << (SrcName ? SrcName : "mem") << '[';
902 bool IsFirst = true;
903 while (i != e && (int)ShuffleMask[i] != SM_SentinelZero &&
904 (ShuffleMask[i] < (int)ShuffleMask.size()) == isSrc1) {
905 if (!IsFirst)
906 OS << ',';
907 else
908 IsFirst = false;
909 if (ShuffleMask[i] == SM_SentinelUndef)
910 OS << "u";
911 else
912 OS << ShuffleMask[i] % ShuffleMask.size();
913 ++i;
914 }
915 OS << ']';
NAKAMURA Takumi5582a6a2015-05-25 01:43:34 +0000916 --i; // For loop increments element #.
NAKAMURA Takumifb3bd712015-05-25 01:43:23 +0000917 }
918 //MI->print(OS, 0);
919 OS << "\n";
920
921 // We successfully added a comment to this instruction.
922 return true;
923}