blob: 56f3498e120474d1f50f5a3989cdbbfc1a9baaaa [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Cheng207b2462009-11-06 23:52:48 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson359f8ba2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Cheng207b2462009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson359f8ba2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Cheng207b2462009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
Evan Cheng207b2462009-11-06 23:52:48 +000017#include "ARM.h"
18#include "ARMBaseInstrInfo.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000019#include "ARMBaseRegisterInfo.h"
Tim Northover72360d22013-12-02 10:35:41 +000020#include "ARMConstantPoolValue.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000021#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000026#include "llvm/CodeGen/MachineInstrBundle.h"
Tim Northover72360d22013-12-02 10:35:41 +000027#include "llvm/IR/GlobalValue.h"
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000028#include "llvm/Support/CommandLine.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000029#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/Target/TargetFrameLowering.h"
31#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000032using namespace llvm;
33
Chandler Carruth84e68b22014-04-22 02:41:26 +000034#define DEBUG_TYPE "arm-pseudo"
35
Benjamin Kramer4938edb2011-08-19 01:42:18 +000036static cl::opt<bool>
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000037VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
38 cl::desc("Verify machine code after expanding ARM pseudos"));
39
Evan Cheng207b2462009-11-06 23:52:48 +000040namespace {
41 class ARMExpandPseudo : public MachineFunctionPass {
42 public:
43 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000044 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Cheng207b2462009-11-06 23:52:48 +000045
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000046 const ARMBaseInstrInfo *TII;
Evan Cheng2f736c92010-05-13 00:17:02 +000047 const TargetRegisterInfo *TRI;
Evan Chengf478cf92010-11-12 23:03:38 +000048 const ARMSubtarget *STI;
Evan Chengb8b0ad82011-01-20 08:34:58 +000049 ARMFunctionInfo *AFI;
Evan Cheng207b2462009-11-06 23:52:48 +000050
Craig Topper6bc27bf2014-03-10 02:09:33 +000051 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng207b2462009-11-06 23:52:48 +000052
Craig Topper6bc27bf2014-03-10 02:09:33 +000053 const char *getPassName() const override {
Evan Cheng207b2462009-11-06 23:52:48 +000054 return "ARM pseudo instruction expansion pass";
55 }
56
57 private:
Evan Cheng7c1f56f2010-05-12 23:13:12 +000058 void TransferImpOps(MachineInstr &OldMI,
59 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb8b0ad82011-01-20 08:34:58 +000060 bool ExpandMI(MachineBasicBlock &MBB,
61 MachineBasicBlock::iterator MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000062 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilsond5c57a52010-09-13 23:01:35 +000063 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
64 void ExpandVST(MachineBasicBlock::iterator &MBBI);
65 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +000066 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +000067 unsigned Opc, bool IsExt);
Evan Chengb8b0ad82011-01-20 08:34:58 +000068 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
69 MachineBasicBlock::iterator &MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000070 };
71 char ARMExpandPseudo::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +000072}
Evan Cheng207b2462009-11-06 23:52:48 +000073
Evan Cheng7c1f56f2010-05-12 23:13:12 +000074/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
75/// the instructions created from the expansion.
76void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
77 MachineInstrBuilder &UseMI,
78 MachineInstrBuilder &DefMI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +000079 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng7c1f56f2010-05-12 23:13:12 +000080 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
81 i != e; ++i) {
82 const MachineOperand &MO = OldMI.getOperand(i);
83 assert(MO.isReg() && MO.getReg());
84 if (MO.isUse())
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000085 UseMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000086 else
Bob Wilson4ccd5ce2010-09-09 00:15:32 +000087 DefMI.addOperand(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +000088 }
89}
90
Bob Wilsond5c57a52010-09-13 23:01:35 +000091namespace {
92 // Constants for register spacing in NEON load/store instructions.
93 // For quad-register load-lane and store-lane pseudo instructors, the
94 // spacing is initially assumed to be EvenDblSpc, and that is changed to
95 // OddDblSpc depending on the lane number operand.
96 enum NEONRegSpacing {
97 SingleSpc,
98 EvenDblSpc,
99 OddDblSpc
100 };
101
102 // Entries for NEON load/store information table. The table is sorted by
103 // PseudoOpc for fast binary-search lookups.
104 struct NEONLdStTableEntry {
Craig Topperca658c22012-03-11 07:16:55 +0000105 uint16_t PseudoOpc;
106 uint16_t RealOpc;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000107 bool IsLoad;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000108 bool isUpdating;
109 bool hasWritebackOperand;
Craig Topper980739a2012-09-20 06:14:08 +0000110 uint8_t RegSpacing; // One of type NEONRegSpacing
111 uint8_t NumRegs; // D registers loaded or stored
112 uint8_t RegElts; // elements per D register; used for lane ops
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000113 // FIXME: Temporary flag to denote whether the real instruction takes
114 // a single register (like the encoding) or all of the registers in
115 // the list (like the asm syntax and the isel DAG). When all definitions
116 // are converted to take only the single encoded register, this will
117 // go away.
118 bool copyAllListRegs;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000119
120 // Comparison methods for binary search of the table.
121 bool operator<(const NEONLdStTableEntry &TE) const {
122 return PseudoOpc < TE.PseudoOpc;
123 }
124 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
125 return TE.PseudoOpc < PseudoOpc;
126 }
Chandler Carruth88c54b82010-10-23 08:10:43 +0000127 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
128 const NEONLdStTableEntry &TE) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000129 return PseudoOpc < TE.PseudoOpc;
130 }
131 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000132}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000133
134static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbache4c8e692011-10-31 19:11:23 +0000135{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
136{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
137{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
138{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
139{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
140{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsondc449902010-11-01 22:04:05 +0000141
Jim Grosbache4c8e692011-10-31 19:11:23 +0000142{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000143{ ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000144{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000145{ ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000146
Jim Grosbache4c8e692011-10-31 19:11:23 +0000147{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
148{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
149{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
150{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
151{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
152{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
153{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
154{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
155{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
156{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000157
Jim Grosbache4c8e692011-10-31 19:11:23 +0000158{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000159{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
160{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000161{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000162{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
163{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000164{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000165{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
166{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000167
Jim Grosbache4c8e692011-10-31 19:11:23 +0000168{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
169{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
170{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
171{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
172{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
173{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson77ab1652010-11-29 19:35:29 +0000174
Jim Grosbache4c8e692011-10-31 19:11:23 +0000175{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
176{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
177{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
178{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
179{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
180{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
181{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
182{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
183{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
184{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000185
Jim Grosbache4c8e692011-10-31 19:11:23 +0000186{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
187{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
188{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
189{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
190{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
191{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000192
Jim Grosbache4c8e692011-10-31 19:11:23 +0000193{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
194{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
195{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
196{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
197{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
198{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
199{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
200{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
201{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000202
Jim Grosbache4c8e692011-10-31 19:11:23 +0000203{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
204{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
205{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
206{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
207{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
208{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000209
Jim Grosbache4c8e692011-10-31 19:11:23 +0000210{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
211{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
212{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
213{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
214{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
215{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
216{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
217{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
218{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
219{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000220
Jim Grosbache4c8e692011-10-31 19:11:23 +0000221{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
222{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
223{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
224{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
225{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
226{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000227
Jim Grosbache4c8e692011-10-31 19:11:23 +0000228{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
229{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
230{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
231{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
232{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
233{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
234{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
235{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
236{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000237
Jim Grosbache4c8e692011-10-31 19:11:23 +0000238{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
239{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
240{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
241{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
242{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
243{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond80b29d2010-11-02 21:18:25 +0000244
Jim Grosbach5ee209c2011-11-29 22:58:48 +0000245{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
246{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
247{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbach98d032f2011-11-29 22:38:04 +0000248{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
249{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
250{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000251
Jim Grosbache4c8e692011-10-31 19:11:23 +0000252{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
253{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
254{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
255{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
256{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
257{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
258{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
259{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
260{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
261{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000262
Jim Grosbach8d246182011-12-14 19:35:22 +0000263{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000264{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
265{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000266{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000267{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
268{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000269{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000270{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
271{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000272
Jim Grosbache4c8e692011-10-31 19:11:23 +0000273{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
274{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
275{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
276{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
277{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
278{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
279{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
280{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
281{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
282{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000283
Jim Grosbache4c8e692011-10-31 19:11:23 +0000284{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
285{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
286{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
287{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
288{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
289{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000290
Jim Grosbache4c8e692011-10-31 19:11:23 +0000291{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
292{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
293{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
294{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
295{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
296{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
297{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
298{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
299{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000300
Jim Grosbache4c8e692011-10-31 19:11:23 +0000301{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
302{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
303{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
304{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
305{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
306{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
307{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
308{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
309{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
310{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000311
Jim Grosbache4c8e692011-10-31 19:11:23 +0000312{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
313{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
314{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
315{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
316{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
317{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000318
Jim Grosbache4c8e692011-10-31 19:11:23 +0000319{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
320{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
321{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
322{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
323{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
324{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
325{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
326{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
327{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000328};
329
330/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
331/// load or store pseudo instruction.
332static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000333#ifndef NDEBUG
334 // Make sure the table is sorted.
335 static bool TableChecked = false;
336 if (!TableChecked) {
Craig Topperc177d9e2015-10-17 16:37:11 +0000337 assert(std::is_sorted(std::begin(NEONLdStTable), std::end(NEONLdStTable)) &&
338 "NEONLdStTable is not sorted!");
Bob Wilsond5c57a52010-09-13 23:01:35 +0000339 TableChecked = true;
340 }
341#endif
342
Craig Toppera2d06352015-10-17 18:22:46 +0000343 auto I = std::lower_bound(std::begin(NEONLdStTable),
344 std::end(NEONLdStTable), Opcode);
Craig Topperc177d9e2015-10-17 16:37:11 +0000345 if (I != std::end(NEONLdStTable) && I->PseudoOpc == Opcode)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000346 return I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000347 return nullptr;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000348}
349
350/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
351/// corresponding to the specified register spacing. Not all of the results
352/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
353static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
354 const TargetRegisterInfo *TRI, unsigned &D0,
355 unsigned &D1, unsigned &D2, unsigned &D3) {
356 if (RegSpc == SingleSpc) {
357 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
358 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
359 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
360 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
361 } else if (RegSpc == EvenDblSpc) {
362 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
363 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
364 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
365 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
366 } else {
367 assert(RegSpc == OddDblSpc && "unknown register spacing");
368 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
369 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
370 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
371 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000372 }
Bob Wilsond5c57a52010-09-13 23:01:35 +0000373}
374
Bob Wilson5a1df802010-09-02 16:17:29 +0000375/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
376/// operands to real VLD instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000377void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilson75a64082010-09-02 16:00:54 +0000378 MachineInstr &MI = *MBBI;
379 MachineBasicBlock &MBB = *MI.getParent();
380
Bob Wilsond5c57a52010-09-13 23:01:35 +0000381 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
382 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000383 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000384 unsigned NumRegs = TableEntry->NumRegs;
385
386 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
387 TII->get(TableEntry->RealOpc));
Bob Wilson75a64082010-09-02 16:00:54 +0000388 unsigned OpIdx = 0;
389
390 bool DstIsDead = MI.getOperand(OpIdx).isDead();
391 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
392 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000393 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000394 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
395 if (NumRegs > 1 && TableEntry->copyAllListRegs)
396 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
397 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000398 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000399 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000400 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson75a64082010-09-02 16:00:54 +0000401
Jim Grosbache4c8e692011-10-31 19:11:23 +0000402 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000403 MIB.addOperand(MI.getOperand(OpIdx++));
404
Bob Wilson75a64082010-09-02 16:00:54 +0000405 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000406 MIB.addOperand(MI.getOperand(OpIdx++));
407 MIB.addOperand(MI.getOperand(OpIdx++));
408 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000409 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000410 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson75a64082010-09-02 16:00:54 +0000411
Bob Wilson84971c82010-09-09 00:38:32 +0000412 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson450c6cf2010-09-16 04:25:37 +0000413 // has an extra operand that is a use of the super-register. Record the
414 // operand index and skip over it.
415 unsigned SrcOpIdx = 0;
416 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
417 SrcOpIdx = OpIdx++;
418
419 // Copy the predicate operands.
420 MIB.addOperand(MI.getOperand(OpIdx++));
421 MIB.addOperand(MI.getOperand(OpIdx++));
422
423 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson84971c82010-09-09 00:38:32 +0000424 // to the new instruction as an implicit operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000425 if (SrcOpIdx != 0) {
426 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson84971c82010-09-09 00:38:32 +0000427 MO.setImplicit(true);
428 MIB.addOperand(MO);
429 }
Bob Wilson35fafca2010-09-03 18:16:02 +0000430 // Add an implicit def for the super-register.
431 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson84971c82010-09-09 00:38:32 +0000432 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000433
434 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000435 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000436
Bob Wilson75a64082010-09-02 16:00:54 +0000437 MI.eraseFromParent();
438}
439
Bob Wilson97919e92010-08-26 18:51:29 +0000440/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
441/// operands to real VST instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000442void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000443 MachineInstr &MI = *MBBI;
444 MachineBasicBlock &MBB = *MI.getParent();
445
Bob Wilsond5c57a52010-09-13 23:01:35 +0000446 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
447 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000448 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000449 unsigned NumRegs = TableEntry->NumRegs;
450
451 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
452 TII->get(TableEntry->RealOpc));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000453 unsigned OpIdx = 0;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000454 if (TableEntry->isUpdating)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000455 MIB.addOperand(MI.getOperand(OpIdx++));
456
Bob Wilson9392b0e2010-08-25 23:27:42 +0000457 // Copy the addrmode6 operands.
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000458 MIB.addOperand(MI.getOperand(OpIdx++));
459 MIB.addOperand(MI.getOperand(OpIdx++));
460 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000461 if (TableEntry->hasWritebackOperand)
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000462 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000463
464 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000465 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Bob Wilson450c6cf2010-09-16 04:25:37 +0000466 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson9392b0e2010-08-25 23:27:42 +0000467 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000468 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000469 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000470 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000471 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000472 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000473 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000474 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000475 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000476
477 // Copy the predicate operands.
478 MIB.addOperand(MI.getOperand(OpIdx++));
479 MIB.addOperand(MI.getOperand(OpIdx++));
480
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000481 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000482 MIB->addRegisterKilled(SrcReg, TRI, true);
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000483 else if (!SrcIsUndef)
484 MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000485 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000486
487 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000488 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000489
Bob Wilson9392b0e2010-08-25 23:27:42 +0000490 MI.eraseFromParent();
491}
492
Bob Wilsond5c57a52010-09-13 23:01:35 +0000493/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
494/// register operands to real instructions with D register operands.
495void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
496 MachineInstr &MI = *MBBI;
497 MachineBasicBlock &MBB = *MI.getParent();
498
499 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
500 assert(TableEntry && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000501 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000502 unsigned NumRegs = TableEntry->NumRegs;
503 unsigned RegElts = TableEntry->RegElts;
504
505 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
506 TII->get(TableEntry->RealOpc));
507 unsigned OpIdx = 0;
508 // The lane operand is always the 3rd from last operand, before the 2
509 // predicate operands.
510 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
511
512 // Adjust the lane and spacing as needed for Q registers.
513 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
514 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
515 RegSpc = OddDblSpc;
516 Lane -= RegElts;
517 }
518 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
519
Ted Kremenek3c4408c2011-01-23 17:05:06 +0000520 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilson62e9a052010-09-14 21:12:05 +0000521 unsigned DstReg = 0;
522 bool DstIsDead = false;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000523 if (TableEntry->IsLoad) {
524 DstIsDead = MI.getOperand(OpIdx).isDead();
525 DstReg = MI.getOperand(OpIdx++).getReg();
526 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsondc449902010-11-01 22:04:05 +0000527 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
528 if (NumRegs > 1)
529 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000530 if (NumRegs > 2)
531 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
532 if (NumRegs > 3)
533 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
534 }
535
Jim Grosbache4c8e692011-10-31 19:11:23 +0000536 if (TableEntry->isUpdating)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000537 MIB.addOperand(MI.getOperand(OpIdx++));
538
539 // Copy the addrmode6 operands.
540 MIB.addOperand(MI.getOperand(OpIdx++));
541 MIB.addOperand(MI.getOperand(OpIdx++));
542 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000543 if (TableEntry->hasWritebackOperand)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000544 MIB.addOperand(MI.getOperand(OpIdx++));
545
546 // Grab the super-register source.
547 MachineOperand MO = MI.getOperand(OpIdx++);
548 if (!TableEntry->IsLoad)
549 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
550
551 // Add the subregs as sources of the new instruction.
552 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
553 getKillRegState(MO.isKill()));
Bob Wilsondc449902010-11-01 22:04:05 +0000554 MIB.addReg(D0, SrcFlags);
555 if (NumRegs > 1)
556 MIB.addReg(D1, SrcFlags);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000557 if (NumRegs > 2)
558 MIB.addReg(D2, SrcFlags);
559 if (NumRegs > 3)
560 MIB.addReg(D3, SrcFlags);
561
562 // Add the lane number operand.
563 MIB.addImm(Lane);
Bob Wilson450c6cf2010-09-16 04:25:37 +0000564 OpIdx += 1;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000565
Bob Wilson450c6cf2010-09-16 04:25:37 +0000566 // Copy the predicate operands.
567 MIB.addOperand(MI.getOperand(OpIdx++));
568 MIB.addOperand(MI.getOperand(OpIdx++));
569
Bob Wilsond5c57a52010-09-13 23:01:35 +0000570 // Copy the super-register source to be an implicit source.
571 MO.setImplicit(true);
572 MIB.addOperand(MO);
573 if (TableEntry->IsLoad)
574 // Add an implicit def for the super-register.
575 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
576 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000577 // Transfer memoperands.
578 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilsond5c57a52010-09-13 23:01:35 +0000579 MI.eraseFromParent();
580}
581
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000582/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
583/// register operands to real instructions with D register operands.
584void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000585 unsigned Opc, bool IsExt) {
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000586 MachineInstr &MI = *MBBI;
587 MachineBasicBlock &MBB = *MI.getParent();
588
589 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
590 unsigned OpIdx = 0;
591
592 // Transfer the destination register operand.
593 MIB.addOperand(MI.getOperand(OpIdx++));
594 if (IsExt)
595 MIB.addOperand(MI.getOperand(OpIdx++));
596
597 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
598 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
599 unsigned D0, D1, D2, D3;
600 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000601 MIB.addReg(D0);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000602
603 // Copy the other source register operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000604 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000605
Bob Wilson450c6cf2010-09-16 04:25:37 +0000606 // Copy the predicate operands.
607 MIB.addOperand(MI.getOperand(OpIdx++));
608 MIB.addOperand(MI.getOperand(OpIdx++));
609
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000610 // Add an implicit kill and use for the super-reg.
611 MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000612 TransferImpOps(MI, MIB, MIB);
613 MI.eraseFromParent();
614}
615
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000616static bool IsAnAddressOperand(const MachineOperand &MO) {
617 // This check is overly conservative. Unless we are certain that the machine
618 // operand is not a symbol reference, we return that it is a symbol reference.
619 // This is important as the load pair may not be split up Windows.
620 switch (MO.getType()) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000621 case MachineOperand::MO_Register:
622 case MachineOperand::MO_Immediate:
623 case MachineOperand::MO_CImmediate:
624 case MachineOperand::MO_FPImmediate:
625 return false;
626 case MachineOperand::MO_MachineBasicBlock:
627 return true;
628 case MachineOperand::MO_FrameIndex:
629 return false;
630 case MachineOperand::MO_ConstantPoolIndex:
631 case MachineOperand::MO_TargetIndex:
632 case MachineOperand::MO_JumpTableIndex:
633 case MachineOperand::MO_ExternalSymbol:
634 case MachineOperand::MO_GlobalAddress:
635 case MachineOperand::MO_BlockAddress:
636 return true;
637 case MachineOperand::MO_RegisterMask:
638 case MachineOperand::MO_RegisterLiveOut:
639 return false;
640 case MachineOperand::MO_Metadata:
641 case MachineOperand::MO_MCSymbol:
642 return true;
643 case MachineOperand::MO_CFIIndex:
644 return false;
645 }
Saleem Abdulrasoolef550a62014-04-30 05:12:41 +0000646 llvm_unreachable("unhandled machine operand type");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000647}
648
Evan Chengb8b0ad82011-01-20 08:34:58 +0000649void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
650 MachineBasicBlock::iterator &MBBI) {
651 MachineInstr &MI = *MBBI;
652 unsigned Opcode = MI.getOpcode();
653 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000654 ARMCC::CondCodes Pred = getInstrPredicate(&MI, PredReg);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000655 unsigned DstReg = MI.getOperand(0).getReg();
656 bool DstIsDead = MI.getOperand(0).isDead();
657 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
658 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000659 bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000660 MachineInstrBuilder LO16, HI16;
Evan Cheng207b2462009-11-06 23:52:48 +0000661
Evan Chengb8b0ad82011-01-20 08:34:58 +0000662 if (!STI->hasV6T2Ops() &&
663 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000664 // FIXME Windows CE supports older ARM CPUs
665 assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+");
666
Evan Chengb8b0ad82011-01-20 08:34:58 +0000667 // Expand into a movi + orr.
668 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
669 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
670 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
671 .addReg(DstReg);
Evan Cheng207b2462009-11-06 23:52:48 +0000672
Evan Chengb8b0ad82011-01-20 08:34:58 +0000673 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
674 unsigned ImmVal = (unsigned)MO.getImm();
675 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
676 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
677 LO16 = LO16.addImm(SOImmValV1);
678 HI16 = HI16.addImm(SOImmValV2);
Chris Lattner1d0c2572011-04-29 05:24:29 +0000679 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
680 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000681 LO16.addImm(Pred).addReg(PredReg).addReg(0);
682 HI16.addImm(Pred).addReg(PredReg).addReg(0);
683 TransferImpOps(MI, LO16, HI16);
684 MI.eraseFromParent();
685 return;
686 }
687
688 unsigned LO16Opc = 0;
689 unsigned HI16Opc = 0;
690 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
691 LO16Opc = ARM::t2MOVi16;
692 HI16Opc = ARM::t2MOVTi16;
693 } else {
694 LO16Opc = ARM::MOVi16;
695 HI16Opc = ARM::MOVTi16;
696 }
697
698 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
699 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
700 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
701 .addReg(DstReg);
702
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000703 switch (MO.getType()) {
704 case MachineOperand::MO_Immediate: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000705 unsigned Imm = MO.getImm();
706 unsigned Lo16 = Imm & 0xffff;
707 unsigned Hi16 = (Imm >> 16) & 0xffff;
708 LO16 = LO16.addImm(Lo16);
709 HI16 = HI16.addImm(Hi16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000710 break;
711 }
712 case MachineOperand::MO_ExternalSymbol: {
713 const char *ES = MO.getSymbolName();
714 unsigned TF = MO.getTargetFlags();
715 LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16);
716 HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16);
717 break;
718 }
719 default: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000720 const GlobalValue *GV = MO.getGlobal();
721 unsigned TF = MO.getTargetFlags();
722 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
723 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000724 break;
725 }
Evan Chengb8b0ad82011-01-20 08:34:58 +0000726 }
727
Chris Lattner1d0c2572011-04-29 05:24:29 +0000728 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
729 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000730 LO16.addImm(Pred).addReg(PredReg);
731 HI16.addImm(Pred).addReg(PredReg);
732
Saleem Abdulrasool8d60fdc2014-05-21 01:25:24 +0000733 if (RequiresBundling)
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +0000734 finalizeBundle(MBB, LO16->getIterator(), MBBI->getIterator());
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000735
Evan Chengb8b0ad82011-01-20 08:34:58 +0000736 TransferImpOps(MI, LO16, HI16);
737 MI.eraseFromParent();
738}
739
740bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
741 MachineBasicBlock::iterator MBBI) {
742 MachineInstr &MI = *MBBI;
743 unsigned Opcode = MI.getOpcode();
744 switch (Opcode) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000745 default:
Evan Chengb8b0ad82011-01-20 08:34:58 +0000746 return false;
Quentin Colombet71a71482015-07-20 21:42:14 +0000747
748 case ARM::TCRETURNdi:
749 case ARM::TCRETURNri: {
750 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
751 assert(MBBI->isReturn() &&
752 "Can only insert epilog into returning blocks");
753 unsigned RetOpcode = MBBI->getOpcode();
754 DebugLoc dl = MBBI->getDebugLoc();
755 const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>(
756 MBB.getParent()->getSubtarget().getInstrInfo());
757
758 // Tail call return: adjust the stack pointer and jump to callee.
759 MBBI = MBB.getLastNonDebugInstr();
760 MachineOperand &JumpTarget = MBBI->getOperand(0);
761
762 // Jump to label or value in register.
763 if (RetOpcode == ARM::TCRETURNdi) {
764 unsigned TCOpcode =
765 STI->isThumb()
766 ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND)
767 : ARM::TAILJMPd;
768 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
769 if (JumpTarget.isGlobal())
770 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
771 JumpTarget.getTargetFlags());
772 else {
773 assert(JumpTarget.isSymbol());
774 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
775 JumpTarget.getTargetFlags());
776 }
777
778 // Add the default predicate in Thumb mode.
779 if (STI->isThumb())
780 MIB.addImm(ARMCC::AL).addReg(0);
781 } else if (RetOpcode == ARM::TCRETURNri) {
782 BuildMI(MBB, MBBI, dl,
783 TII.get(STI->isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr))
784 .addReg(JumpTarget.getReg(), RegState::Kill);
785 }
786
787 MachineInstr *NewMI = std::prev(MBBI);
788 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
789 NewMI->addOperand(MBBI->getOperand(i));
790
791 // Delete the pseudo instruction TCRETURN.
792 MBB.erase(MBBI);
793 MBBI = NewMI;
794 return true;
795 }
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000796 case ARM::VMOVScc:
797 case ARM::VMOVDcc: {
798 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
799 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
800 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000801 .addOperand(MI.getOperand(2))
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000802 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000803 .addOperand(MI.getOperand(4));
Jim Grosbachbb0547d2011-03-11 23:09:50 +0000804
805 MI.eraseFromParent();
806 return true;
807 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000808 case ARM::t2MOVCCr:
Jim Grosbach62a7b472011-03-10 23:56:09 +0000809 case ARM::MOVCCr: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000810 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
811 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000812 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000813 .addOperand(MI.getOperand(2))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000814 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000815 .addOperand(MI.getOperand(4))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000816 .addReg(0); // 's' bit
817
818 MI.eraseFromParent();
819 return true;
820 }
Owen Anderson04912702011-07-21 23:38:37 +0000821 case ARM::MOVCCsi: {
822 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
823 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000824 .addOperand(MI.getOperand(2))
Owen Anderson04912702011-07-21 23:38:37 +0000825 .addImm(MI.getOperand(3).getImm())
826 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000827 .addOperand(MI.getOperand(5))
Owen Anderson04912702011-07-21 23:38:37 +0000828 .addReg(0); // 's' bit
829
830 MI.eraseFromParent();
831 return true;
832 }
Owen Andersonb595ed02011-07-21 18:54:16 +0000833 case ARM::MOVCCsr: {
Owen Anderson04912702011-07-21 23:38:37 +0000834 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbach62a7b472011-03-10 23:56:09 +0000835 (MI.getOperand(1).getReg()))
Matthias Braunda621162013-10-04 16:52:51 +0000836 .addOperand(MI.getOperand(2))
837 .addOperand(MI.getOperand(3))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000838 .addImm(MI.getOperand(4).getImm())
839 .addImm(MI.getOperand(5).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000840 .addOperand(MI.getOperand(6))
Jim Grosbach62a7b472011-03-10 23:56:09 +0000841 .addReg(0); // 's' bit
842
843 MI.eraseFromParent();
844 return true;
845 }
Tim Northover42180442013-08-22 09:57:11 +0000846 case ARM::t2MOVCCi16:
Jim Grosbachd0254982011-03-11 01:09:28 +0000847 case ARM::MOVCCi16: {
Tim Northover42180442013-08-22 09:57:11 +0000848 unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
849 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000850 MI.getOperand(1).getReg())
851 .addImm(MI.getOperand(2).getImm())
852 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000853 .addOperand(MI.getOperand(4));
Jim Grosbachd0254982011-03-11 01:09:28 +0000854 MI.eraseFromParent();
855 return true;
856 }
Jim Grosbach4def7042011-07-01 17:14:11 +0000857 case ARM::t2MOVCCi:
Jim Grosbachd0254982011-03-11 01:09:28 +0000858 case ARM::MOVCCi: {
Jim Grosbach4def7042011-07-01 17:14:11 +0000859 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
860 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd0254982011-03-11 01:09:28 +0000861 MI.getOperand(1).getReg())
862 .addImm(MI.getOperand(2).getImm())
863 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000864 .addOperand(MI.getOperand(4))
Jim Grosbachd0254982011-03-11 01:09:28 +0000865 .addReg(0); // 's' bit
866
867 MI.eraseFromParent();
868 return true;
869 }
Tim Northover42180442013-08-22 09:57:11 +0000870 case ARM::t2MVNCCi:
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000871 case ARM::MVNCCi: {
Tim Northover42180442013-08-22 09:57:11 +0000872 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
873 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000874 MI.getOperand(1).getReg())
875 .addImm(MI.getOperand(2).getImm())
876 .addImm(MI.getOperand(3).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000877 .addOperand(MI.getOperand(4))
Jim Grosbachfa56bca2011-03-11 19:55:55 +0000878 .addReg(0); // 's' bit
879
880 MI.eraseFromParent();
881 return true;
882 }
Tim Northover42180442013-08-22 09:57:11 +0000883 case ARM::t2MOVCClsl:
884 case ARM::t2MOVCClsr:
885 case ARM::t2MOVCCasr:
886 case ARM::t2MOVCCror: {
887 unsigned NewOpc;
888 switch (Opcode) {
889 case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
890 case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
891 case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
892 case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
893 default: llvm_unreachable("unexpeced conditional move");
894 }
895 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
896 MI.getOperand(1).getReg())
Matthias Braunda621162013-10-04 16:52:51 +0000897 .addOperand(MI.getOperand(2))
Tim Northover42180442013-08-22 09:57:11 +0000898 .addImm(MI.getOperand(3).getImm())
899 .addImm(MI.getOperand(4).getImm()) // 'pred'
Matthias Braunda621162013-10-04 16:52:51 +0000900 .addOperand(MI.getOperand(5))
Tim Northover42180442013-08-22 09:57:11 +0000901 .addReg(0); // 's' bit
902 MI.eraseFromParent();
903 return true;
904 }
Chad Rosier1ec8e402012-11-06 23:05:24 +0000905 case ARM::Int_eh_sjlj_dispatchsetup: {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000906 MachineFunction &MF = *MI.getParent()->getParent();
907 const ARMBaseInstrInfo *AII =
908 static_cast<const ARMBaseInstrInfo*>(TII);
909 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
910 // For functions using a base pointer, we rematerialize it (via the frame
911 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
912 // for us. Otherwise, expand to nothing.
913 if (RI.hasBasePointer(MF)) {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000914 int32_t NumBytes = AFI->getFramePtrSpillOffset();
915 unsigned FramePtr = RI.getFrameRegister(MF);
Eric Christopherfc6de422014-08-05 02:39:49 +0000916 assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) &&
917 "base pointer without frame pointer?");
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000918
919 if (AFI->isThumb2Function()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000920 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
921 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000922 } else if (AFI->isThumbFunction()) {
Craig Topperf6e7e122012-03-27 07:21:54 +0000923 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
924 FramePtr, -NumBytes, *TII, RI);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000925 } else {
Craig Topperf6e7e122012-03-27 07:21:54 +0000926 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
927 FramePtr, -NumBytes, ARMCC::AL, 0,
928 *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000929 }
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000930 // If there's dynamic realignment, adjust for it.
Jim Grosbach723159e2010-10-20 01:10:01 +0000931 if (RI.needsStackRealignment(MF)) {
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000932 MachineFrameInfo *MFI = MF.getFrameInfo();
933 unsigned MaxAlign = MFI->getMaxAlignment();
934 assert (!AFI->isThumb1OnlyFunction());
935 // Emit bic r6, r6, MaxAlign
Kristof Beyls933de7a2015-01-08 15:09:14 +0000936 assert(MaxAlign <= 256 && "The BIC instruction cannot encode "
937 "immediates larger than 256 with all lower "
938 "bits set.");
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +0000939 unsigned bicOpc = AFI->isThumbFunction() ?
940 ARM::t2BICri : ARM::BICri;
941 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
942 TII->get(bicOpc), ARM::R6)
943 .addReg(ARM::R6, RegState::Kill)
944 .addImm(MaxAlign-1)));
945 }
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000946
947 }
948 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000949 return true;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000950 }
951
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000952 case ARM::MOVsrl_flag:
953 case ARM::MOVsra_flag: {
Robert Wilhelm2788d3e2013-09-28 13:42:22 +0000954 // These are just fancy MOVs instructions.
Owen Anderson04912702011-07-21 23:38:37 +0000955 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsb014abf3e2010-10-21 16:06:28 +0000956 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000957 .addOperand(MI.getOperand(1))
Jim Grosbach06210a22011-07-13 17:25:55 +0000958 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
959 ARM_AM::lsr : ARM_AM::asr),
960 1)))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000961 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000962 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000963 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000964 }
965 case ARM::RRX: {
966 // This encodes as "MOVs Rd, Rm, rrx
967 MachineInstrBuilder MIB =
Jim Grosbach05dec8b12011-09-02 18:46:15 +0000968 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000969 MI.getOperand(0).getReg())
Evan Chengb8b0ad82011-01-20 08:34:58 +0000970 .addOperand(MI.getOperand(1))
Evan Chengb8b0ad82011-01-20 08:34:58 +0000971 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000972 .addReg(0);
973 TransferImpOps(MI, MIB, MIB);
974 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000975 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +0000976 }
Jim Grosbache4750ef2011-06-30 19:38:01 +0000977 case ARM::tTPsoft:
Jason W Kimc79c5f62010-12-08 23:14:44 +0000978 case ARM::TPsoft: {
Christian Pirkerc6308f52014-06-24 15:45:59 +0000979 MachineInstrBuilder MIB;
980 if (Opcode == ARM::tTPsoft)
981 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
982 TII->get( ARM::tBL))
983 .addImm((unsigned)ARMCC::AL).addReg(0)
984 .addExternalSymbol("__aeabi_read_tp", 0);
985 else
986 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
987 TII->get( ARM::BL))
988 .addExternalSymbol("__aeabi_read_tp", 0);
Jason W Kimc79c5f62010-12-08 23:14:44 +0000989
Chris Lattner1d0c2572011-04-29 05:24:29 +0000990 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kimc79c5f62010-12-08 23:14:44 +0000991 TransferImpOps(MI, MIB, MIB);
992 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000993 return true;
Bill Wendlingf75412d2010-12-09 00:51:54 +0000994 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000995 case ARM::tLDRpci_pic:
Evan Cheng207b2462009-11-06 23:52:48 +0000996 case ARM::t2LDRpci_pic: {
997 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson4ebf4712011-02-08 22:39:40 +0000998 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Cheng207b2462009-11-06 23:52:48 +0000999 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001000 bool DstIsDead = MI.getOperand(0).isDead();
1001 MachineInstrBuilder MIB1 =
Owen Anderson4ebf4712011-02-08 22:39:40 +00001002 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
1003 TII->get(NewLdOpc), DstReg)
1004 .addOperand(MI.getOperand(1)));
Chris Lattner1d0c2572011-04-29 05:24:29 +00001005 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001006 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1007 TII->get(ARM::tPICADD))
Bob Wilsonf1b36812010-10-15 18:25:59 +00001008 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001009 .addReg(DstReg)
1010 .addOperand(MI.getOperand(2));
1011 TransferImpOps(MI, MIB1, MIB2);
Evan Cheng207b2462009-11-06 23:52:48 +00001012 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001013 return true;
1014 }
1015
Tim Northover72360d22013-12-02 10:35:41 +00001016 case ARM::LDRLIT_ga_abs:
1017 case ARM::LDRLIT_ga_pcrel:
1018 case ARM::LDRLIT_ga_pcrel_ldr:
1019 case ARM::tLDRLIT_ga_abs:
1020 case ARM::tLDRLIT_ga_pcrel: {
1021 unsigned DstReg = MI.getOperand(0).getReg();
1022 bool DstIsDead = MI.getOperand(0).isDead();
1023 const MachineOperand &MO1 = MI.getOperand(1);
1024 const GlobalValue *GV = MO1.getGlobal();
1025 bool IsARM =
1026 Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
1027 bool IsPIC =
1028 Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
1029 unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
1030 unsigned PICAddOpc =
1031 IsARM
Tim Northover2ac7e4b2014-12-10 23:40:50 +00001032 ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Tim Northover72360d22013-12-02 10:35:41 +00001033 : ARM::tPICADD;
1034
1035 // We need a new const-pool entry to load from.
1036 MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
1037 unsigned ARMPCLabelIndex = 0;
1038 MachineConstantPoolValue *CPV;
1039
1040 if (IsPIC) {
1041 unsigned PCAdj = IsARM ? 8 : 4;
1042 ARMPCLabelIndex = AFI->createPICLabelUId();
1043 CPV = ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex,
1044 ARMCP::CPValue, PCAdj);
1045 } else
1046 CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
1047
1048 MachineInstrBuilder MIB =
1049 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
1050 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1051 if (IsARM)
1052 MIB.addImm(0);
1053 AddDefaultPred(MIB);
1054
1055 if (IsPIC) {
1056 MachineInstrBuilder MIB =
1057 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
1058 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1059 .addReg(DstReg)
1060 .addImm(ARMPCLabelIndex);
1061
1062 if (IsARM)
1063 AddDefaultPred(MIB);
1064 }
1065
1066 MI.eraseFromParent();
1067 return true;
1068 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001069 case ARM::MOV_ga_pcrel:
1070 case ARM::MOV_ga_pcrel_ldr:
Evan Cheng2f2435d2011-01-21 18:55:51 +00001071 case ARM::t2MOV_ga_pcrel: {
1072 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Chengb8b0ad82011-01-20 08:34:58 +00001073 unsigned LabelId = AFI->createPICLabelUId();
1074 unsigned DstReg = MI.getOperand(0).getReg();
1075 bool DstIsDead = MI.getOperand(0).isDead();
1076 const MachineOperand &MO1 = MI.getOperand(1);
1077 const GlobalValue *GV = MO1.getGlobal();
1078 unsigned TF = MO1.getTargetFlags();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001079 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001080 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbach06210a22011-07-13 17:25:55 +00001081 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001082 unsigned LO16TF = TF | ARMII::MO_LO16;
1083 unsigned HI16TF = TF | ARMII::MO_HI16;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001084 unsigned PICAddOpc = isARM
Evan Cheng2f2435d2011-01-21 18:55:51 +00001085 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001086 : ARM::tPICADD;
1087 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1088 TII->get(LO16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001089 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001090 .addImm(LabelId);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001091
1092 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001093 .addReg(DstReg)
1094 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
1095 .addImm(LabelId);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001096
1097 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Chengb8b0ad82011-01-20 08:34:58 +00001098 TII->get(PICAddOpc))
1099 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1100 .addReg(DstReg).addImm(LabelId);
1101 if (isARM) {
Evan Cheng2f2435d2011-01-21 18:55:51 +00001102 AddDefaultPred(MIB3);
1103 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Jakob Stoklund Olesen4fd0e4f2012-05-20 06:38:42 +00001104 MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +00001105 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001106 TransferImpOps(MI, MIB1, MIB3);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001107 MI.eraseFromParent();
1108 return true;
Evan Cheng207b2462009-11-06 23:52:48 +00001109 }
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001110
Anton Korobeynikov48043d02010-08-30 22:50:36 +00001111 case ARM::MOVi32imm:
Evan Cheng2bcb8da2010-11-13 02:25:14 +00001112 case ARM::MOVCCi32imm:
1113 case ARM::t2MOVi32imm:
Evan Chengdfce83c2011-01-17 08:03:18 +00001114 case ARM::t2MOVCCi32imm:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001115 ExpandMOV32BitImm(MBB, MBBI);
1116 return true;
Evan Cheng2f736c92010-05-13 00:17:02 +00001117
Tim Northoverd8407452013-10-01 14:33:28 +00001118 case ARM::SUBS_PC_LR: {
1119 MachineInstrBuilder MIB =
1120 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
1121 .addReg(ARM::LR)
1122 .addOperand(MI.getOperand(0))
1123 .addOperand(MI.getOperand(1))
1124 .addOperand(MI.getOperand(2))
1125 .addReg(ARM::CPSR, RegState::Undef);
1126 TransferImpOps(MI, MIB, MIB);
1127 MI.eraseFromParent();
1128 return true;
1129 }
Owen Andersond6c5a742011-03-29 16:45:53 +00001130 case ARM::VLDMQIA: {
1131 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001132 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001133 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001134 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001135
Bob Wilson6b853c32010-09-16 00:31:02 +00001136 // Grab the Q register destination.
1137 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1138 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001139
1140 // Copy the source register.
Bob Wilson6b853c32010-09-16 00:31:02 +00001141 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001142
Bob Wilson6b853c32010-09-16 00:31:02 +00001143 // Copy the predicate operands.
1144 MIB.addOperand(MI.getOperand(OpIdx++));
1145 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001146
Bob Wilson6b853c32010-09-16 00:31:02 +00001147 // Add the destination operands (D subregs).
1148 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1149 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1150 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1151 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001152
Bob Wilson6b853c32010-09-16 00:31:02 +00001153 // Add an implicit def for the super-register.
1154 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1155 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001156 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001157 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001158 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001159 }
1160
Owen Andersond6c5a742011-03-29 16:45:53 +00001161 case ARM::VSTMQIA: {
1162 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001163 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001164 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001165 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001166
Bob Wilson6b853c32010-09-16 00:31:02 +00001167 // Grab the Q register source.
1168 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1169 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001170
1171 // Copy the destination register.
Bob Wilson6b853c32010-09-16 00:31:02 +00001172 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001173
Bob Wilson6b853c32010-09-16 00:31:02 +00001174 // Copy the predicate operands.
1175 MIB.addOperand(MI.getOperand(OpIdx++));
1176 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001177
Bob Wilson6b853c32010-09-16 00:31:02 +00001178 // Add the source operands (D subregs).
1179 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1180 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
Matthias Braund6b108e2015-02-16 19:34:30 +00001181 MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0)
1182 .addReg(D1, SrcIsKill ? RegState::Kill : 0);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001183
Chris Lattner1d0c2572011-04-29 05:24:29 +00001184 if (SrcIsKill) // Add an implicit kill for the Q register.
1185 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001186
Bob Wilson6b853c32010-09-16 00:31:02 +00001187 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001188 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001189 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001190 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001191 }
1192
Bob Wilson75a64082010-09-02 16:00:54 +00001193 case ARM::VLD2q8Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001194 case ARM::VLD2q16Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001195 case ARM::VLD2q32Pseudo:
Jim Grosbachd146a022011-12-09 21:28:25 +00001196 case ARM::VLD2q8PseudoWB_fixed:
1197 case ARM::VLD2q16PseudoWB_fixed:
1198 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00001199 case ARM::VLD2q8PseudoWB_register:
1200 case ARM::VLD2q16PseudoWB_register:
1201 case ARM::VLD2q32PseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001202 case ARM::VLD3d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001203 case ARM::VLD3d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001204 case ARM::VLD3d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001205 case ARM::VLD1d64TPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001206 case ARM::VLD1d64TPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001207 case ARM::VLD3d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001208 case ARM::VLD3d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001209 case ARM::VLD3d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001210 case ARM::VLD3q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001211 case ARM::VLD3q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001212 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001213 case ARM::VLD3q8oddPseudo:
1214 case ARM::VLD3q16oddPseudo:
1215 case ARM::VLD3q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001216 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001217 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001218 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001219 case ARM::VLD4d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001220 case ARM::VLD4d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001221 case ARM::VLD4d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001222 case ARM::VLD1d64QPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001223 case ARM::VLD1d64QPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001224 case ARM::VLD4d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001225 case ARM::VLD4d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001226 case ARM::VLD4d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001227 case ARM::VLD4q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001228 case ARM::VLD4q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001229 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001230 case ARM::VLD4q8oddPseudo:
1231 case ARM::VLD4q16oddPseudo:
1232 case ARM::VLD4q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001233 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001234 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001235 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson77ab1652010-11-29 19:35:29 +00001236 case ARM::VLD3DUPd8Pseudo:
1237 case ARM::VLD3DUPd16Pseudo:
1238 case ARM::VLD3DUPd32Pseudo:
1239 case ARM::VLD3DUPd8Pseudo_UPD:
1240 case ARM::VLD3DUPd16Pseudo_UPD:
1241 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001242 case ARM::VLD4DUPd8Pseudo:
1243 case ARM::VLD4DUPd16Pseudo:
1244 case ARM::VLD4DUPd32Pseudo:
1245 case ARM::VLD4DUPd8Pseudo_UPD:
1246 case ARM::VLD4DUPd16Pseudo_UPD:
1247 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001248 ExpandVLD(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001249 return true;
Bob Wilson75a64082010-09-02 16:00:54 +00001250
Bob Wilson950882b2010-08-28 05:12:57 +00001251 case ARM::VST2q8Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001252 case ARM::VST2q16Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001253 case ARM::VST2q32Pseudo:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001254 case ARM::VST2q8PseudoWB_fixed:
1255 case ARM::VST2q16PseudoWB_fixed:
1256 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001257 case ARM::VST2q8PseudoWB_register:
1258 case ARM::VST2q16PseudoWB_register:
1259 case ARM::VST2q32PseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001260 case ARM::VST3d8Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001261 case ARM::VST3d16Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001262 case ARM::VST3d32Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001263 case ARM::VST1d64TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001264 case ARM::VST3d8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001265 case ARM::VST3d16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001266 case ARM::VST3d32Pseudo_UPD:
Jim Grosbach98d032f2011-11-29 22:38:04 +00001267 case ARM::VST1d64TPseudoWB_fixed:
1268 case ARM::VST1d64TPseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001269 case ARM::VST3q8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001270 case ARM::VST3q16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001271 case ARM::VST3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001272 case ARM::VST3q8oddPseudo:
1273 case ARM::VST3q16oddPseudo:
1274 case ARM::VST3q32oddPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001275 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001276 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001277 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001278 case ARM::VST4d8Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001279 case ARM::VST4d16Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001280 case ARM::VST4d32Pseudo:
Bob Wilson4cec4492010-08-26 05:33:30 +00001281 case ARM::VST1d64QPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001282 case ARM::VST4d8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001283 case ARM::VST4d16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001284 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001285 case ARM::VST1d64QPseudoWB_fixed:
1286 case ARM::VST1d64QPseudoWB_register:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001287 case ARM::VST4q8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001288 case ARM::VST4q16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001289 case ARM::VST4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001290 case ARM::VST4q8oddPseudo:
1291 case ARM::VST4q16oddPseudo:
1292 case ARM::VST4q32oddPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001293 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001294 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001295 case ARM::VST4q32oddPseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001296 ExpandVST(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001297 return true;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001298
Bob Wilsondc449902010-11-01 22:04:05 +00001299 case ARM::VLD1LNq8Pseudo:
1300 case ARM::VLD1LNq16Pseudo:
1301 case ARM::VLD1LNq32Pseudo:
1302 case ARM::VLD1LNq8Pseudo_UPD:
1303 case ARM::VLD1LNq16Pseudo_UPD:
1304 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001305 case ARM::VLD2LNd8Pseudo:
1306 case ARM::VLD2LNd16Pseudo:
1307 case ARM::VLD2LNd32Pseudo:
1308 case ARM::VLD2LNq16Pseudo:
1309 case ARM::VLD2LNq32Pseudo:
1310 case ARM::VLD2LNd8Pseudo_UPD:
1311 case ARM::VLD2LNd16Pseudo_UPD:
1312 case ARM::VLD2LNd32Pseudo_UPD:
1313 case ARM::VLD2LNq16Pseudo_UPD:
1314 case ARM::VLD2LNq32Pseudo_UPD:
1315 case ARM::VLD3LNd8Pseudo:
1316 case ARM::VLD3LNd16Pseudo:
1317 case ARM::VLD3LNd32Pseudo:
1318 case ARM::VLD3LNq16Pseudo:
1319 case ARM::VLD3LNq32Pseudo:
1320 case ARM::VLD3LNd8Pseudo_UPD:
1321 case ARM::VLD3LNd16Pseudo_UPD:
1322 case ARM::VLD3LNd32Pseudo_UPD:
1323 case ARM::VLD3LNq16Pseudo_UPD:
1324 case ARM::VLD3LNq32Pseudo_UPD:
1325 case ARM::VLD4LNd8Pseudo:
1326 case ARM::VLD4LNd16Pseudo:
1327 case ARM::VLD4LNd32Pseudo:
1328 case ARM::VLD4LNq16Pseudo:
1329 case ARM::VLD4LNq32Pseudo:
1330 case ARM::VLD4LNd8Pseudo_UPD:
1331 case ARM::VLD4LNd16Pseudo_UPD:
1332 case ARM::VLD4LNd32Pseudo_UPD:
1333 case ARM::VLD4LNq16Pseudo_UPD:
1334 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond80b29d2010-11-02 21:18:25 +00001335 case ARM::VST1LNq8Pseudo:
1336 case ARM::VST1LNq16Pseudo:
1337 case ARM::VST1LNq32Pseudo:
1338 case ARM::VST1LNq8Pseudo_UPD:
1339 case ARM::VST1LNq16Pseudo_UPD:
1340 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001341 case ARM::VST2LNd8Pseudo:
1342 case ARM::VST2LNd16Pseudo:
1343 case ARM::VST2LNd32Pseudo:
1344 case ARM::VST2LNq16Pseudo:
1345 case ARM::VST2LNq32Pseudo:
1346 case ARM::VST2LNd8Pseudo_UPD:
1347 case ARM::VST2LNd16Pseudo_UPD:
1348 case ARM::VST2LNd32Pseudo_UPD:
1349 case ARM::VST2LNq16Pseudo_UPD:
1350 case ARM::VST2LNq32Pseudo_UPD:
1351 case ARM::VST3LNd8Pseudo:
1352 case ARM::VST3LNd16Pseudo:
1353 case ARM::VST3LNd32Pseudo:
1354 case ARM::VST3LNq16Pseudo:
1355 case ARM::VST3LNq32Pseudo:
1356 case ARM::VST3LNd8Pseudo_UPD:
1357 case ARM::VST3LNd16Pseudo_UPD:
1358 case ARM::VST3LNd32Pseudo_UPD:
1359 case ARM::VST3LNq16Pseudo_UPD:
1360 case ARM::VST3LNq32Pseudo_UPD:
1361 case ARM::VST4LNd8Pseudo:
1362 case ARM::VST4LNd16Pseudo:
1363 case ARM::VST4LNd32Pseudo:
1364 case ARM::VST4LNq16Pseudo:
1365 case ARM::VST4LNq32Pseudo:
1366 case ARM::VST4LNd8Pseudo_UPD:
1367 case ARM::VST4LNd16Pseudo_UPD:
1368 case ARM::VST4LNd32Pseudo_UPD:
1369 case ARM::VST4LNq16Pseudo_UPD:
1370 case ARM::VST4LNq32Pseudo_UPD:
1371 ExpandLaneOp(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001372 return true;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001373
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001374 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1375 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001376 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1377 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001378 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001379}
1380
1381bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1382 bool Modified = false;
1383
1384 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1385 while (MBBI != E) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001386 MachineBasicBlock::iterator NMBBI = std::next(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001387 Modified |= ExpandMI(MBB, MBBI);
Evan Cheng207b2462009-11-06 23:52:48 +00001388 MBBI = NMBBI;
1389 }
1390
1391 return Modified;
1392}
1393
1394bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Eric Christopher1b21f002015-01-29 00:19:33 +00001395 STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
1396 TII = STI->getInstrInfo();
1397 TRI = STI->getRegisterInfo();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001398 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng207b2462009-11-06 23:52:48 +00001399
1400 bool Modified = false;
1401 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1402 ++MFI)
1403 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +00001404 if (VerifyARMPseudo)
1405 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Cheng207b2462009-11-06 23:52:48 +00001406 return Modified;
1407}
1408
1409/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1410/// expansion pass.
1411FunctionPass *llvm::createARMExpandPseudoPass() {
1412 return new ARMExpandPseudo();
1413}