blob: 4cf8e4bfed501112b22a2f49cecd540f428746ea [file] [log] [blame]
Tom Stellard49f8bfd2015-01-06 18:00:21 +00001; RUN: llc -march=amdgcn -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Marek Olsak75170772015-01-27 17:27:15 +00002; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Matt Arsenault13ccc8f2014-06-09 16:20:25 +00003
4declare i32 @llvm.bswap.i32(i32) nounwind readnone
5declare <2 x i32> @llvm.bswap.v2i32(<2 x i32>) nounwind readnone
6declare <4 x i32> @llvm.bswap.v4i32(<4 x i32>) nounwind readnone
Matt Arsenaulte306a322014-10-21 16:25:08 +00007declare <8 x i32> @llvm.bswap.v8i32(<8 x i32>) nounwind readnone
Matt Arsenault13ccc8f2014-06-09 16:20:25 +00008declare i64 @llvm.bswap.i64(i64) nounwind readnone
9declare <2 x i64> @llvm.bswap.v2i64(<2 x i64>) nounwind readnone
10declare <4 x i64> @llvm.bswap.v4i64(<4 x i64>) nounwind readnone
11
Matt Arsenaulte306a322014-10-21 16:25:08 +000012; FUNC-LABEL: @test_bswap_i32
Tom Stellard326d6ec2014-11-05 14:50:53 +000013; SI: buffer_load_dword [[VAL:v[0-9]+]]
14; SI-DAG: v_alignbit_b32 [[TMP0:v[0-9]+]], [[VAL]], [[VAL]], 8
15; SI-DAG: v_alignbit_b32 [[TMP1:v[0-9]+]], [[VAL]], [[VAL]], 24
16; SI-DAG: s_mov_b32 [[K:s[0-9]+]], 0xff00ff
17; SI: v_bfi_b32 [[RESULT:v[0-9]+]], [[K]], [[TMP1]], [[TMP0]]
18; SI: buffer_store_dword [[RESULT]]
19; SI: s_endpgm
Matt Arsenault13ccc8f2014-06-09 16:20:25 +000020define void @test_bswap_i32(i32 addrspace(1)* %out, i32 addrspace(1)* %in) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000021 %val = load i32, i32 addrspace(1)* %in, align 4
Matt Arsenault13ccc8f2014-06-09 16:20:25 +000022 %bswap = call i32 @llvm.bswap.i32(i32 %val) nounwind readnone
23 store i32 %bswap, i32 addrspace(1)* %out, align 4
24 ret void
25}
26
Matt Arsenaulte306a322014-10-21 16:25:08 +000027; FUNC-LABEL: @test_bswap_v2i32
Tom Stellard326d6ec2014-11-05 14:50:53 +000028; SI-DAG: v_alignbit_b32
29; SI-DAG: v_alignbit_b32
30; SI-DAG: v_bfi_b32
31; SI-DAG: v_alignbit_b32
32; SI-DAG: v_alignbit_b32
33; SI-DAG: v_bfi_b32
34; SI: s_endpgm
Matt Arsenault13ccc8f2014-06-09 16:20:25 +000035define void @test_bswap_v2i32(<2 x i32> addrspace(1)* %out, <2 x i32> addrspace(1)* %in) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000036 %val = load <2 x i32>, <2 x i32> addrspace(1)* %in, align 8
Matt Arsenault13ccc8f2014-06-09 16:20:25 +000037 %bswap = call <2 x i32> @llvm.bswap.v2i32(<2 x i32> %val) nounwind readnone
38 store <2 x i32> %bswap, <2 x i32> addrspace(1)* %out, align 8
39 ret void
40}
41
Matt Arsenaulte306a322014-10-21 16:25:08 +000042; FUNC-LABEL: @test_bswap_v4i32
Tom Stellard326d6ec2014-11-05 14:50:53 +000043; SI-DAG: v_alignbit_b32
44; SI-DAG: v_alignbit_b32
45; SI-DAG: v_bfi_b32
46; SI-DAG: v_alignbit_b32
47; SI-DAG: v_alignbit_b32
48; SI-DAG: v_bfi_b32
49; SI-DAG: v_alignbit_b32
50; SI-DAG: v_alignbit_b32
51; SI-DAG: v_bfi_b32
52; SI-DAG: v_alignbit_b32
53; SI-DAG: v_alignbit_b32
54; SI-DAG: v_bfi_b32
55; SI: s_endpgm
Matt Arsenault13ccc8f2014-06-09 16:20:25 +000056define void @test_bswap_v4i32(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000057 %val = load <4 x i32>, <4 x i32> addrspace(1)* %in, align 16
Matt Arsenault13ccc8f2014-06-09 16:20:25 +000058 %bswap = call <4 x i32> @llvm.bswap.v4i32(<4 x i32> %val) nounwind readnone
59 store <4 x i32> %bswap, <4 x i32> addrspace(1)* %out, align 16
60 ret void
61}
62
Matt Arsenaulte306a322014-10-21 16:25:08 +000063; FUNC-LABEL: @test_bswap_v8i32
Tom Stellard326d6ec2014-11-05 14:50:53 +000064; SI-DAG: v_alignbit_b32
65; SI-DAG: v_alignbit_b32
66; SI-DAG: v_bfi_b32
67; SI-DAG: v_alignbit_b32
68; SI-DAG: v_alignbit_b32
69; SI-DAG: v_bfi_b32
70; SI-DAG: v_alignbit_b32
71; SI-DAG: v_alignbit_b32
72; SI-DAG: v_bfi_b32
73; SI-DAG: v_alignbit_b32
74; SI-DAG: v_alignbit_b32
75; SI-DAG: v_bfi_b32
76; SI-DAG: v_alignbit_b32
77; SI-DAG: v_alignbit_b32
78; SI-DAG: v_bfi_b32
79; SI-DAG: v_alignbit_b32
80; SI-DAG: v_alignbit_b32
81; SI-DAG: v_bfi_b32
82; SI-DAG: v_alignbit_b32
83; SI-DAG: v_alignbit_b32
84; SI-DAG: v_bfi_b32
85; SI-DAG: v_alignbit_b32
86; SI-DAG: v_alignbit_b32
87; SI-DAG: v_bfi_b32
88; SI: s_endpgm
Matt Arsenaulte306a322014-10-21 16:25:08 +000089define void @test_bswap_v8i32(<8 x i32> addrspace(1)* %out, <8 x i32> addrspace(1)* %in) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000090 %val = load <8 x i32>, <8 x i32> addrspace(1)* %in, align 32
Matt Arsenaulte306a322014-10-21 16:25:08 +000091 %bswap = call <8 x i32> @llvm.bswap.v8i32(<8 x i32> %val) nounwind readnone
92 store <8 x i32> %bswap, <8 x i32> addrspace(1)* %out, align 32
93 ret void
94}
95
Matt Arsenault13ccc8f2014-06-09 16:20:25 +000096define void @test_bswap_i64(i64 addrspace(1)* %out, i64 addrspace(1)* %in) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000097 %val = load i64, i64 addrspace(1)* %in, align 8
Matt Arsenault13ccc8f2014-06-09 16:20:25 +000098 %bswap = call i64 @llvm.bswap.i64(i64 %val) nounwind readnone
99 store i64 %bswap, i64 addrspace(1)* %out, align 8
100 ret void
101}
102
103define void @test_bswap_v2i64(<2 x i64> addrspace(1)* %out, <2 x i64> addrspace(1)* %in) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +0000104 %val = load <2 x i64>, <2 x i64> addrspace(1)* %in, align 16
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000105 %bswap = call <2 x i64> @llvm.bswap.v2i64(<2 x i64> %val) nounwind readnone
106 store <2 x i64> %bswap, <2 x i64> addrspace(1)* %out, align 16
107 ret void
108}
109
110define void @test_bswap_v4i64(<4 x i64> addrspace(1)* %out, <4 x i64> addrspace(1)* %in) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +0000111 %val = load <4 x i64>, <4 x i64> addrspace(1)* %in, align 32
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000112 %bswap = call <4 x i64> @llvm.bswap.v4i64(<4 x i64> %val) nounwind readnone
113 store <4 x i64> %bswap, <4 x i64> addrspace(1)* %out, align 32
114 ret void
115}