blob: b29a43d8aae707ad65ecfda7dea365ddafc46d9a [file] [log] [blame]
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001//===-- HexagonISelLowering.cpp - Hexagon DAG Lowering Implementation -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Hexagon uses to lower LLVM code
11// into a selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "HexagonISelLowering.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000016#include "HexagonMachineFunctionInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000017#include "HexagonSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "HexagonTargetMachine.h"
19#include "HexagonTargetObjectFile.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/CodeGen/CallingConvLower.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
Craig Topperb25fda92012-03-17 18:46:09 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/GlobalAlias.h"
32#include "llvm/IR/GlobalVariable.h"
33#include "llvm/IR/InlineAsm.h"
34#include "llvm/IR/Intrinsics.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000035#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000036#include "llvm/Support/Debug.h"
37#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038#include "llvm/Support/raw_ostream.h"
NAKAMURA Takumi54eed762012-04-21 15:31:36 +000039
Craig Topperb25fda92012-03-17 18:46:09 +000040using namespace llvm;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000041
Chandler Carruthe96dd892014-04-21 22:55:11 +000042#define DEBUG_TYPE "hexagon-lowering"
43
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +000044static cl::opt<bool> EmitJumpTables("hexagon-emit-jump-tables",
45 cl::init(true), cl::Hidden,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000046 cl::desc("Control jump table emission on Hexagon target"));
47
48static cl::opt<bool> EnableHexSDNodeSched("enable-hexagon-sdnode-sched",
49 cl::Hidden, cl::ZeroOrMore, cl::init(false),
50 cl::desc("Enable Hexagon SDNode scheduling"));
51
52static cl::opt<bool> EnableFastMath("ffast-math",
53 cl::Hidden, cl::ZeroOrMore, cl::init(false),
54 cl::desc("Enable Fast Math processing"));
55
56static cl::opt<int> MinimumJumpTables("minimum-jump-tables",
57 cl::Hidden, cl::ZeroOrMore, cl::init(5),
58 cl::desc("Set minimum jump tables"));
59
60static cl::opt<int> MaxStoresPerMemcpyCL("max-store-memcpy",
61 cl::Hidden, cl::ZeroOrMore, cl::init(6),
62 cl::desc("Max #stores to inline memcpy"));
63
64static cl::opt<int> MaxStoresPerMemcpyOptSizeCL("max-store-memcpy-Os",
65 cl::Hidden, cl::ZeroOrMore, cl::init(4),
66 cl::desc("Max #stores to inline memcpy"));
67
68static cl::opt<int> MaxStoresPerMemmoveCL("max-store-memmove",
69 cl::Hidden, cl::ZeroOrMore, cl::init(6),
70 cl::desc("Max #stores to inline memmove"));
71
72static cl::opt<int> MaxStoresPerMemmoveOptSizeCL("max-store-memmove-Os",
73 cl::Hidden, cl::ZeroOrMore, cl::init(4),
74 cl::desc("Max #stores to inline memmove"));
75
76static cl::opt<int> MaxStoresPerMemsetCL("max-store-memset",
77 cl::Hidden, cl::ZeroOrMore, cl::init(8),
78 cl::desc("Max #stores to inline memset"));
79
80static cl::opt<int> MaxStoresPerMemsetOptSizeCL("max-store-memset-Os",
81 cl::Hidden, cl::ZeroOrMore, cl::init(4),
82 cl::desc("Max #stores to inline memset"));
83
Tony Linthicum1213a7a2011-12-12 21:14:40 +000084
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000085namespace {
86class HexagonCCState : public CCState {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000087 unsigned NumNamedVarArgParams;
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000088
89public:
90 HexagonCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Eric Christopherb5217502014-08-06 18:45:26 +000091 SmallVectorImpl<CCValAssign> &locs, LLVMContext &C,
92 int NumNamedVarArgParams)
93 : CCState(CC, isVarArg, MF, locs, C),
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000094 NumNamedVarArgParams(NumNamedVarArgParams) {}
95
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +000096 unsigned getNumNamedVarArgParams() const { return NumNamedVarArgParams; }
Benjamin Kramer602bb4a2013-10-27 11:16:09 +000097};
Alexander Kornienkof00654e2015-06-23 09:49:53 +000098}
Tony Linthicum1213a7a2011-12-12 21:14:40 +000099
100// Implement calling convention for Hexagon.
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000101
102static bool IsHvxVectorType(MVT ty);
103
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000104static bool
105CC_Hexagon(unsigned ValNo, MVT ValVT,
106 MVT LocVT, CCValAssign::LocInfo LocInfo,
107 ISD::ArgFlagsTy ArgFlags, CCState &State);
108
109static bool
110CC_Hexagon32(unsigned ValNo, MVT ValVT,
111 MVT LocVT, CCValAssign::LocInfo LocInfo,
112 ISD::ArgFlagsTy ArgFlags, CCState &State);
113
114static bool
115CC_Hexagon64(unsigned ValNo, MVT ValVT,
116 MVT LocVT, CCValAssign::LocInfo LocInfo,
117 ISD::ArgFlagsTy ArgFlags, CCState &State);
118
119static bool
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000120CC_HexagonVector(unsigned ValNo, MVT ValVT,
121 MVT LocVT, CCValAssign::LocInfo LocInfo,
122 ISD::ArgFlagsTy ArgFlags, CCState &State);
123
124static bool
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000125RetCC_Hexagon(unsigned ValNo, MVT ValVT,
126 MVT LocVT, CCValAssign::LocInfo LocInfo,
127 ISD::ArgFlagsTy ArgFlags, CCState &State);
128
129static bool
130RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
131 MVT LocVT, CCValAssign::LocInfo LocInfo,
132 ISD::ArgFlagsTy ArgFlags, CCState &State);
133
134static bool
135RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
136 MVT LocVT, CCValAssign::LocInfo LocInfo,
137 ISD::ArgFlagsTy ArgFlags, CCState &State);
138
139static bool
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000140RetCC_HexagonVector(unsigned ValNo, MVT ValVT,
141 MVT LocVT, CCValAssign::LocInfo LocInfo,
142 ISD::ArgFlagsTy ArgFlags, CCState &State);
143
144static bool
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000145CC_Hexagon_VarArg (unsigned ValNo, MVT ValVT,
146 MVT LocVT, CCValAssign::LocInfo LocInfo,
147 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000148 HexagonCCState &HState = static_cast<HexagonCCState &>(State);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000149
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000150 if (ValNo < HState.getNumNamedVarArgParams()) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000151 // Deal with named arguments.
152 return CC_Hexagon(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State);
153 }
154
155 // Deal with un-named arguments.
156 unsigned ofst;
157 if (ArgFlags.isByVal()) {
158 // If pass-by-value, the size allocated on stack is decided
159 // by ArgFlags.getByValSize(), not by the size of LocVT.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000160 ofst = State.AllocateStack(ArgFlags.getByValSize(),
161 ArgFlags.getByValAlign());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000162 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
163 return false;
164 }
Jyotsna Vermac7dcc2f2013-03-07 20:28:34 +0000165 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
166 LocVT = MVT::i32;
167 ValVT = MVT::i32;
168 if (ArgFlags.isSExt())
169 LocInfo = CCValAssign::SExt;
170 else if (ArgFlags.isZExt())
171 LocInfo = CCValAssign::ZExt;
172 else
173 LocInfo = CCValAssign::AExt;
174 }
Sirish Pande69295b82012-05-10 20:20:25 +0000175 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000176 ofst = State.AllocateStack(4, 4);
177 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
178 return false;
179 }
Sirish Pande69295b82012-05-10 20:20:25 +0000180 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000181 ofst = State.AllocateStack(8, 8);
182 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
183 return false;
184 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000185 if (LocVT == MVT::v2i64 || LocVT == MVT::v4i32 || LocVT == MVT::v8i16 ||
186 LocVT == MVT::v16i8) {
187 ofst = State.AllocateStack(16, 16);
188 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
189 return false;
190 }
191 if (LocVT == MVT::v4i64 || LocVT == MVT::v8i32 || LocVT == MVT::v16i16 ||
192 LocVT == MVT::v32i8) {
193 ofst = State.AllocateStack(32, 32);
194 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
195 return false;
196 }
197 if (LocVT == MVT::v8i64 || LocVT == MVT::v16i32 || LocVT == MVT::v32i16 ||
198 LocVT == MVT::v64i8 || LocVT == MVT::v512i1) {
199 ofst = State.AllocateStack(64, 64);
200 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
201 return false;
202 }
203 if (LocVT == MVT::v16i64 || LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
204 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1) {
205 ofst = State.AllocateStack(128, 128);
206 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
207 return false;
208 }
209 if (LocVT == MVT::v32i64 || LocVT == MVT::v64i32 || LocVT == MVT::v128i16 ||
210 LocVT == MVT::v256i8) {
211 ofst = State.AllocateStack(256, 256);
212 State.addLoc(CCValAssign::getMem(ValNo, ValVT, ofst, LocVT, LocInfo));
213 return false;
214 }
215
Craig Toppere73658d2014-04-28 04:05:08 +0000216 llvm_unreachable(nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000217}
218
219
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000220static bool CC_Hexagon (unsigned ValNo, MVT ValVT, MVT LocVT,
221 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, CCState &State) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000222 if (ArgFlags.isByVal()) {
223 // Passed on stack.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000224 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(),
225 ArgFlags.getByValAlign());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000226 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
227 return false;
228 }
229
230 if (LocVT == MVT::i1 || LocVT == MVT::i8 || LocVT == MVT::i16) {
231 LocVT = MVT::i32;
232 ValVT = MVT::i32;
233 if (ArgFlags.isSExt())
234 LocInfo = CCValAssign::SExt;
235 else if (ArgFlags.isZExt())
236 LocInfo = CCValAssign::ZExt;
237 else
238 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000239 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
240 LocVT = MVT::i32;
241 LocInfo = CCValAssign::BCvt;
242 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
243 LocVT = MVT::i64;
244 LocInfo = CCValAssign::BCvt;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000245 }
246
Sirish Pande69295b82012-05-10 20:20:25 +0000247 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000248 if (!CC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
249 return false;
250 }
251
Sirish Pande69295b82012-05-10 20:20:25 +0000252 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000253 if (!CC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
254 return false;
255 }
256
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000257 if (LocVT == MVT::v8i32 || LocVT == MVT::v16i16 || LocVT == MVT::v32i8) {
258 unsigned Offset = State.AllocateStack(ArgFlags.getByValSize(), 32);
259 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
260 return false;
261 }
262
263 if (IsHvxVectorType(LocVT)) {
264 if (!CC_HexagonVector(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
265 return false;
266 }
267
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000268 return true; // CC didn't match.
269}
270
271
272static bool CC_Hexagon32(unsigned ValNo, MVT ValVT,
273 MVT LocVT, CCValAssign::LocInfo LocInfo,
274 ISD::ArgFlagsTy ArgFlags, CCState &State) {
275
Craig Topper840beec2014-04-04 05:16:06 +0000276 static const MCPhysReg RegList[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000277 Hexagon::R0, Hexagon::R1, Hexagon::R2, Hexagon::R3, Hexagon::R4,
278 Hexagon::R5
279 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000280 if (unsigned Reg = State.AllocateReg(RegList)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000281 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
282 return false;
283 }
284
285 unsigned Offset = State.AllocateStack(4, 4);
286 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
287 return false;
288}
289
290static bool CC_Hexagon64(unsigned ValNo, MVT ValVT,
291 MVT LocVT, CCValAssign::LocInfo LocInfo,
292 ISD::ArgFlagsTy ArgFlags, CCState &State) {
293
294 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
295 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
296 return false;
297 }
298
Craig Topper840beec2014-04-04 05:16:06 +0000299 static const MCPhysReg RegList1[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000300 Hexagon::D1, Hexagon::D2
301 };
Craig Topper840beec2014-04-04 05:16:06 +0000302 static const MCPhysReg RegList2[] = {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000303 Hexagon::R1, Hexagon::R3
304 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000305 if (unsigned Reg = State.AllocateReg(RegList1, RegList2)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000306 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
307 return false;
308 }
309
310 unsigned Offset = State.AllocateStack(8, 8, Hexagon::D2);
311 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
312 return false;
313}
314
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000315static bool CC_HexagonVector(unsigned ValNo, MVT ValVT,
316 MVT LocVT, CCValAssign::LocInfo LocInfo,
317 ISD::ArgFlagsTy ArgFlags, CCState &State) {
318
Craig Toppere5e035a32015-12-05 07:13:35 +0000319 static const MCPhysReg VecLstS[] = { Hexagon::V0, Hexagon::V1,
320 Hexagon::V2, Hexagon::V3,
321 Hexagon::V4, Hexagon::V5,
322 Hexagon::V6, Hexagon::V7,
323 Hexagon::V8, Hexagon::V9,
324 Hexagon::V10, Hexagon::V11,
325 Hexagon::V12, Hexagon::V13,
326 Hexagon::V14, Hexagon::V15};
327 static const MCPhysReg VecLstD[] = { Hexagon::W0, Hexagon::W1,
328 Hexagon::W2, Hexagon::W3,
329 Hexagon::W4, Hexagon::W5,
330 Hexagon::W6, Hexagon::W7};
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000331 auto &MF = State.getMachineFunction();
332 auto &HST = MF.getSubtarget<HexagonSubtarget>();
333 bool UseHVX = HST.useHVXOps();
334 bool UseHVXDbl = HST.useHVXDblOps();
335
336 if ((UseHVX && !UseHVXDbl) &&
337 (LocVT == MVT::v8i64 || LocVT == MVT::v16i32 || LocVT == MVT::v32i16 ||
338 LocVT == MVT::v64i8 || LocVT == MVT::v512i1)) {
339 if (unsigned Reg = State.AllocateReg(VecLstS)) {
340 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
341 return false;
342 }
343 unsigned Offset = State.AllocateStack(64, 64);
344 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
345 return false;
346 }
347 if ((UseHVX && !UseHVXDbl) &&
348 (LocVT == MVT::v16i64 || LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
349 LocVT == MVT::v128i8)) {
350 if (unsigned Reg = State.AllocateReg(VecLstD)) {
351 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
352 return false;
353 }
354 unsigned Offset = State.AllocateStack(128, 128);
355 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
356 return false;
357 }
358 // 128B Mode
359 if ((UseHVX && UseHVXDbl) &&
360 (LocVT == MVT::v32i64 || LocVT == MVT::v64i32 || LocVT == MVT::v128i16 ||
361 LocVT == MVT::v256i8)) {
362 if (unsigned Reg = State.AllocateReg(VecLstD)) {
363 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
364 return false;
365 }
366 unsigned Offset = State.AllocateStack(256, 256);
367 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
368 return false;
369 }
370 if ((UseHVX && UseHVXDbl) &&
371 (LocVT == MVT::v16i64 || LocVT == MVT::v32i32 || LocVT == MVT::v64i16 ||
372 LocVT == MVT::v128i8 || LocVT == MVT::v1024i1)) {
373 if (unsigned Reg = State.AllocateReg(VecLstS)) {
374 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
375 return false;
376 }
377 unsigned Offset = State.AllocateStack(128, 128);
378 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
379 return false;
380 }
381 return true;
382}
383
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000384static bool RetCC_Hexagon(unsigned ValNo, MVT ValVT,
385 MVT LocVT, CCValAssign::LocInfo LocInfo,
386 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000387 auto &MF = State.getMachineFunction();
388 auto &HST = MF.getSubtarget<HexagonSubtarget>();
389 bool UseHVX = HST.useHVXOps();
390 bool UseHVXDbl = HST.useHVXDblOps();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000391
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000392 if (LocVT == MVT::i1) {
393 // Return values of type MVT::i1 still need to be assigned to R0, but
394 // the value type needs to remain i1. LowerCallResult will deal with it,
395 // but it needs to recognize i1 as the value type.
396 LocVT = MVT::i32;
397 } else if (LocVT == MVT::i8 || LocVT == MVT::i16) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000398 LocVT = MVT::i32;
399 ValVT = MVT::i32;
400 if (ArgFlags.isSExt())
401 LocInfo = CCValAssign::SExt;
402 else if (ArgFlags.isZExt())
403 LocInfo = CCValAssign::ZExt;
404 else
405 LocInfo = CCValAssign::AExt;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +0000406 } else if (LocVT == MVT::v4i8 || LocVT == MVT::v2i16) {
407 LocVT = MVT::i32;
408 LocInfo = CCValAssign::BCvt;
409 } else if (LocVT == MVT::v8i8 || LocVT == MVT::v4i16 || LocVT == MVT::v2i32) {
410 LocVT = MVT::i64;
411 LocInfo = CCValAssign::BCvt;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000412 } else if (LocVT == MVT::v64i8 || LocVT == MVT::v32i16 ||
413 LocVT == MVT::v16i32 || LocVT == MVT::v8i64 ||
414 LocVT == MVT::v512i1) {
415 LocVT = MVT::v16i32;
416 ValVT = MVT::v16i32;
417 LocInfo = CCValAssign::Full;
418 } else if (LocVT == MVT::v128i8 || LocVT == MVT::v64i16 ||
419 LocVT == MVT::v32i32 || LocVT == MVT::v16i64 ||
420 (LocVT == MVT::v1024i1 && UseHVX && UseHVXDbl)) {
421 LocVT = MVT::v32i32;
422 ValVT = MVT::v32i32;
423 LocInfo = CCValAssign::Full;
424 } else if (LocVT == MVT::v256i8 || LocVT == MVT::v128i16 ||
425 LocVT == MVT::v64i32 || LocVT == MVT::v32i64) {
426 LocVT = MVT::v64i32;
427 ValVT = MVT::v64i32;
428 LocInfo = CCValAssign::Full;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000429 }
Sirish Pande69295b82012-05-10 20:20:25 +0000430 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000431 if (!RetCC_Hexagon32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
432 return false;
433 }
434
Sirish Pande69295b82012-05-10 20:20:25 +0000435 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000436 if (!RetCC_Hexagon64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
437 return false;
438 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000439 if (LocVT == MVT::v16i32 || LocVT == MVT::v32i32 || LocVT == MVT::v64i32) {
440 if (!RetCC_HexagonVector(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State))
441 return false;
442 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000443 return true; // CC didn't match.
444}
445
446static bool RetCC_Hexagon32(unsigned ValNo, MVT ValVT,
447 MVT LocVT, CCValAssign::LocInfo LocInfo,
448 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000449 if (LocVT == MVT::i32 || LocVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000450 if (unsigned Reg = State.AllocateReg(Hexagon::R0)) {
451 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
452 return false;
453 }
454 }
455
456 unsigned Offset = State.AllocateStack(4, 4);
457 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
458 return false;
459}
460
461static bool RetCC_Hexagon64(unsigned ValNo, MVT ValVT,
462 MVT LocVT, CCValAssign::LocInfo LocInfo,
463 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Sirish Pande69295b82012-05-10 20:20:25 +0000464 if (LocVT == MVT::i64 || LocVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000465 if (unsigned Reg = State.AllocateReg(Hexagon::D0)) {
466 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
467 return false;
468 }
469 }
470
471 unsigned Offset = State.AllocateStack(8, 8);
472 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
473 return false;
474}
475
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000476static bool RetCC_HexagonVector(unsigned ValNo, MVT ValVT,
477 MVT LocVT, CCValAssign::LocInfo LocInfo,
478 ISD::ArgFlagsTy ArgFlags, CCState &State) {
479 auto &MF = State.getMachineFunction();
480 auto &HST = MF.getSubtarget<HexagonSubtarget>();
481 bool UseHVX = HST.useHVXOps();
482 bool UseHVXDbl = HST.useHVXDblOps();
483
484 unsigned OffSiz = 64;
485 if (LocVT == MVT::v16i32) {
486 if (unsigned Reg = State.AllocateReg(Hexagon::V0)) {
487 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
488 return false;
489 }
490 } else if (LocVT == MVT::v32i32) {
491 unsigned Req = (UseHVX && UseHVXDbl) ? Hexagon::V0 : Hexagon::W0;
492 if (unsigned Reg = State.AllocateReg(Req)) {
493 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
494 return false;
495 }
496 OffSiz = 128;
497 } else if (LocVT == MVT::v64i32) {
498 if (unsigned Reg = State.AllocateReg(Hexagon::W0)) {
499 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
500 return false;
501 }
502 OffSiz = 256;
503 }
504
505 unsigned Offset = State.AllocateStack(OffSiz, OffSiz);
506 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
507 return false;
508}
509
Craig Topper18e69f42016-04-15 06:20:21 +0000510void HexagonTargetLowering::promoteLdStType(MVT VT, MVT PromotedLdStVT) {
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000511 if (VT != PromotedLdStVT) {
Craig Topper18e69f42016-04-15 06:20:21 +0000512 setOperationAction(ISD::LOAD, VT, Promote);
513 AddPromotedToType(ISD::LOAD, VT, PromotedLdStVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000514
Craig Topper18e69f42016-04-15 06:20:21 +0000515 setOperationAction(ISD::STORE, VT, Promote);
516 AddPromotedToType(ISD::STORE, VT, PromotedLdStVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000517 }
518}
519
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000520SDValue
521HexagonTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG)
522const {
523 return SDValue();
524}
525
526/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
527/// by "Src" to address "Dst" of size "Size". Alignment information is
528/// specified by the specific parameter attribute. The copy will be passed as
529/// a byval function parameter. Sometimes what we are copying is the end of a
530/// larger object, the part that does not fit in registers.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000531static SDValue CreateCopyOfByValArgument(SDValue Src, SDValue Dst,
532 SDValue Chain, ISD::ArgFlagsTy Flags,
533 SelectionDAG &DAG, const SDLoc &dl) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000534
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000535 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000536 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
537 /*isVolatile=*/false, /*AlwaysInline=*/false,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000538 /*isTailCall=*/false,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000539 MachinePointerInfo(), MachinePointerInfo());
540}
541
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000542static bool IsHvxVectorType(MVT ty) {
543 return (ty == MVT::v8i64 || ty == MVT::v16i32 || ty == MVT::v32i16 ||
544 ty == MVT::v64i8 ||
545 ty == MVT::v16i64 || ty == MVT::v32i32 || ty == MVT::v64i16 ||
546 ty == MVT::v128i8 ||
547 ty == MVT::v32i64 || ty == MVT::v64i32 || ty == MVT::v128i16 ||
548 ty == MVT::v256i8 ||
549 ty == MVT::v512i1 || ty == MVT::v1024i1);
550}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000551
552// LowerReturn - Lower ISD::RET. If a struct is larger than 8 bytes and is
553// passed by value, the function prototype is modified to return void and
554// the value is stored in memory pointed by a pointer passed by caller.
555SDValue
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000556HexagonTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
557 bool isVarArg,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000558 const SmallVectorImpl<ISD::OutputArg> &Outs,
559 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000560 const SDLoc &dl, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000561
562 // CCValAssign - represent the assignment of the return value to locations.
563 SmallVector<CCValAssign, 16> RVLocs;
564
565 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000566 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
567 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000568
569 // Analyze return values of ISD::RET
570 CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon);
571
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000572 SDValue Flag;
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000573 SmallVector<SDValue, 4> RetOps(1, Chain);
574
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000575 // Copy the result values into the output registers.
576 for (unsigned i = 0; i != RVLocs.size(); ++i) {
577 CCValAssign &VA = RVLocs[i];
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000578
579 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
580
581 // Guarantee that all emitted copies are stuck together with flags.
582 Flag = Chain.getValue(1);
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000583 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000584 }
585
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000586 RetOps[0] = Chain; // Update chain.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000587
Jakob Stoklund Olesen0af477c2013-02-05 18:08:43 +0000588 // Add the flag if we have it.
589 if (Flag.getNode())
590 RetOps.push_back(Flag);
591
Craig Topper48d114b2014-04-26 18:35:24 +0000592 return DAG.getNode(HexagonISD::RET_FLAG, dl, MVT::Other, RetOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000593}
594
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000595bool HexagonTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
596 // If either no tail call or told not to tail call at all, don't.
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000597 auto Attr =
598 CI->getParent()->getParent()->getFnAttribute("disable-tail-calls");
599 if (!CI->isTailCall() || Attr.getValueAsString() == "true")
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000600 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000601
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000602 return true;
603}
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000604
605/// LowerCallResult - Lower the result values of an ISD::CALL into the
606/// appropriate copies out of appropriate physical registers. This assumes that
607/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
608/// being lowered. Returns a SDNode with the same number of values as the
609/// ISD::CALL.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000610SDValue HexagonTargetLowering::LowerCallResult(
611 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool isVarArg,
612 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
613 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
614 const SmallVectorImpl<SDValue> &OutVals, SDValue Callee) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000615 // Assign locations to each value returned by this call.
616 SmallVector<CCValAssign, 16> RVLocs;
617
Eric Christopherb5217502014-08-06 18:45:26 +0000618 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
619 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000620
621 CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon);
622
623 // Copy all of the result registers out of their specified physreg.
624 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Krzysztof Parzyszek51155fc2016-03-04 17:38:05 +0000625 SDValue RetVal;
626 if (RVLocs[i].getValVT() == MVT::i1) {
627 // Return values of type MVT::i1 require special handling. The reason
628 // is that MVT::i1 is associated with the PredRegs register class, but
629 // values of that type are still returned in R0. Generate an explicit
630 // copy into a predicate register from R0, and treat the value of the
631 // predicate register as the call result.
632 auto &MRI = DAG.getMachineFunction().getRegInfo();
633 SDValue FR0 = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
634 MVT::i32, InFlag);
635 // FR0 = (Value, Chain, Glue)
636 unsigned PredR = MRI.createVirtualRegister(&Hexagon::PredRegsRegClass);
637 SDValue TPR = DAG.getCopyToReg(FR0.getValue(1), dl, PredR,
638 FR0.getValue(0), FR0.getValue(2));
639 // TPR = (Chain, Glue)
640 RetVal = DAG.getCopyFromReg(TPR.getValue(0), dl, PredR, MVT::i1,
641 TPR.getValue(1));
642 } else {
643 RetVal = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
644 RVLocs[i].getValVT(), InFlag);
645 }
646 InVals.push_back(RetVal.getValue(0));
647 Chain = RetVal.getValue(1);
648 InFlag = RetVal.getValue(2);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000649 }
650
651 return Chain;
652}
653
654/// LowerCall - Functions arguments are copied from virtual regs to
655/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
656SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000657HexagonTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000658 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000659 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +0000660 SDLoc &dl = CLI.DL;
661 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
662 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
663 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000664 SDValue Chain = CLI.Chain;
665 SDValue Callee = CLI.Callee;
666 bool &isTailCall = CLI.IsTailCall;
667 CallingConv::ID CallConv = CLI.CallConv;
668 bool isVarArg = CLI.IsVarArg;
Colin LeMahieu2e3a26d2015-01-16 17:05:27 +0000669 bool doesNotReturn = CLI.DoesNotReturn;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000670
671 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000672 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Amini44ede332015-07-09 02:09:04 +0000673 auto PtrVT = getPointerTy(MF.getDataLayout());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000674
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000675 // Check for varargs.
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000676 int NumNamedVarArgParams = -1;
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000677 if (GlobalAddressSDNode *GAN = dyn_cast<GlobalAddressSDNode>(Callee)) {
678 const GlobalValue *GV = GAN->getGlobal();
679 Callee = DAG.getTargetGlobalAddress(GV, dl, MVT::i32);
680 if (const Function* F = dyn_cast<Function>(GV)) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000681 // If a function has zero args and is a vararg function, that's
682 // disallowed so it must be an undeclared function. Do not assume
683 // varargs if the callee is undefined.
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000684 if (F->isVarArg() && F->getFunctionType()->getNumParams() != 0)
685 NumNamedVarArgParams = F->getFunctionType()->getNumParams();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000686 }
687 }
688
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000689 // Analyze operands of the call, assigning locations to each operand.
690 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000691 HexagonCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
692 *DAG.getContext(), NumNamedVarArgParams);
Benjamin Kramer602bb4a2013-10-27 11:16:09 +0000693
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000694 if (isVarArg)
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000695 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon_VarArg);
696 else
697 CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon);
698
Akira Hatanakad9699bc2015-06-09 19:07:19 +0000699 auto Attr = MF.getFunction()->getFnAttribute("disable-tail-calls");
700 if (Attr.getValueAsString() == "true")
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000701 isTailCall = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000702
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000703 if (isTailCall) {
704 bool StructAttrFlag = MF.getFunction()->hasStructRetAttr();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000705 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
706 isVarArg, IsStructRet,
707 StructAttrFlag,
708 Outs, OutVals, Ins, DAG);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000709 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000710 CCValAssign &VA = ArgLocs[i];
711 if (VA.isMemLoc()) {
712 isTailCall = false;
713 break;
714 }
715 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000716 DEBUG(dbgs() << (isTailCall ? "Eligible for Tail Call\n"
717 : "Argument must be passed on stack. "
718 "Not eligible for Tail Call\n"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000719 }
720 // Get a count of how many bytes are to be pushed on the stack.
721 unsigned NumBytes = CCInfo.getNextStackOffset();
722 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
723 SmallVector<SDValue, 8> MemOpChains;
724
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000725 auto &HRI = *Subtarget.getRegisterInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +0000726 SDValue StackPtr =
727 DAG.getCopyFromReg(Chain, dl, HRI.getStackRegister(), PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000728
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000729 bool NeedsArgAlign = false;
730 unsigned LargestAlignSeen = 0;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000731 // Walk the register/memloc assignments, inserting copies/loads.
732 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
733 CCValAssign &VA = ArgLocs[i];
734 SDValue Arg = OutVals[i];
735 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000736 // Record if we need > 8 byte alignment on an argument.
737 bool ArgAlign = IsHvxVectorType(VA.getValVT());
738 NeedsArgAlign |= ArgAlign;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000739
740 // Promote the value if needed.
741 switch (VA.getLocInfo()) {
742 default:
743 // Loc info must be one of Full, SExt, ZExt, or AExt.
Craig Toppere55c5562012-02-07 02:50:20 +0000744 llvm_unreachable("Unknown loc info!");
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000745 case CCValAssign::BCvt:
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000746 case CCValAssign::Full:
747 break;
748 case CCValAssign::SExt:
749 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
750 break;
751 case CCValAssign::ZExt:
752 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
753 break;
754 case CCValAssign::AExt:
755 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
756 break;
757 }
758
759 if (VA.isMemLoc()) {
760 unsigned LocMemOffset = VA.getLocMemOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000761 SDValue MemAddr = DAG.getConstant(LocMemOffset, dl,
762 StackPtr.getValueType());
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000763 MemAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, MemAddr);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000764 if (ArgAlign)
765 LargestAlignSeen = std::max(LargestAlignSeen,
766 VA.getLocVT().getStoreSizeInBits() >> 3);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000767 if (Flags.isByVal()) {
768 // The argument is a struct passed by value. According to LLVM, "Arg"
769 // is is pointer.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000770 MemOpChains.push_back(CreateCopyOfByValArgument(Arg, MemAddr, Chain,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000771 Flags, DAG, dl));
772 } else {
Alex Lorenze40c8a22015-08-11 23:09:45 +0000773 MachinePointerInfo LocPI = MachinePointerInfo::getStack(
774 DAG.getMachineFunction(), LocMemOffset);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000775 SDValue S = DAG.getStore(Chain, dl, Arg, MemAddr, LocPI, false,
776 false, 0);
777 MemOpChains.push_back(S);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000778 }
779 continue;
780 }
781
782 // Arguments that can be passed on register must be kept at RegsToPass
783 // vector.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000784 if (VA.isRegLoc())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000785 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000786 }
787
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000788 if (NeedsArgAlign && Subtarget.hasV60TOps()) {
789 DEBUG(dbgs() << "Function needs byte stack align due to call args\n");
790 MachineFrameInfo* MFI = DAG.getMachineFunction().getFrameInfo();
791 // V6 vectors passed by value have 64 or 128 byte alignment depending
792 // on whether we are 64 byte vector mode or 128 byte.
793 bool UseHVXDbl = Subtarget.useHVXDblOps();
794 assert(Subtarget.useHVXOps());
795 const unsigned ObjAlign = UseHVXDbl ? 128 : 64;
796 LargestAlignSeen = std::max(LargestAlignSeen, ObjAlign);
797 MFI->ensureMaxAlignment(LargestAlignSeen);
798 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000799 // Transform all store nodes into one single node because all store
800 // nodes are independent of each other.
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000801 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000802 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000803
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000804 if (!isTailCall) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000805 SDValue C = DAG.getConstant(NumBytes, dl, PtrVT, true);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000806 Chain = DAG.getCALLSEQ_START(Chain, C, dl);
807 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000808
809 // Build a sequence of copy-to-reg nodes chained together with token
810 // chain and flag operands which copy the outgoing args into registers.
Benjamin Kramerbde91762012-06-02 10:20:22 +0000811 // The InFlag in necessary since all emitted instructions must be
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000812 // stuck together.
813 SDValue InFlag;
814 if (!isTailCall) {
815 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
816 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
817 RegsToPass[i].second, InFlag);
818 InFlag = Chain.getValue(1);
819 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000820 } else {
821 // For tail calls lower the arguments to the 'real' stack slot.
822 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000823 // Force all the incoming stack arguments to be loaded from the stack
824 // before any new outgoing arguments are stored to the stack, because the
825 // outgoing stack slots may alias the incoming argument stack slots, and
826 // the alias isn't otherwise explicit. This is slightly more conservative
827 // than necessary, because it means that each store effectively depends
828 // on every argument instead of just those arguments it would clobber.
829 //
Benjamin Kramerbde91762012-06-02 10:20:22 +0000830 // Do not flag preceding copytoreg stuff together with the following stuff.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000831 InFlag = SDValue();
832 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
833 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
834 RegsToPass[i].second, InFlag);
835 InFlag = Chain.getValue(1);
836 }
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000837 InFlag = SDValue();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000838 }
839
840 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
841 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
842 // node so that legalize doesn't hack it.
Tobias Edler von Kochb51460c2015-12-16 17:29:37 +0000843 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000844 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000845 } else if (ExternalSymbolSDNode *S =
846 dyn_cast<ExternalSymbolSDNode>(Callee)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000847 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), PtrVT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000848 }
849
850 // Returns a chain & a flag for retval copy to use.
851 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
852 SmallVector<SDValue, 8> Ops;
853 Ops.push_back(Chain);
854 Ops.push_back(Callee);
855
856 // Add argument registers to the end of the list so that they are
857 // known live into the call.
858 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
859 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
860 RegsToPass[i].second.getValueType()));
861 }
862
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000863 if (InFlag.getNode())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000864 Ops.push_back(InFlag);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000865
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000866 if (isTailCall) {
867 MF.getFrameInfo()->setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +0000868 return DAG.getNode(HexagonISD::TC_RETURN, dl, NodeTys, Ops);
Arnold Schwaighoferf54b73d2015-05-08 23:52:00 +0000869 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000870
Colin LeMahieu2e3a26d2015-01-16 17:05:27 +0000871 int OpCode = doesNotReturn ? HexagonISD::CALLv3nr : HexagonISD::CALLv3;
872 Chain = DAG.getNode(OpCode, dl, NodeTys, Ops);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000873 InFlag = Chain.getValue(1);
874
875 // Create the CALLSEQ_END node.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000876 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
877 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000878 InFlag = Chain.getValue(1);
879
880 // Handle result values, copying them out of physregs into vregs that we
881 // return.
882 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
883 InVals, OutVals, Callee);
884}
885
886static bool getIndexedAddressParts(SDNode *Ptr, EVT VT,
887 bool isSEXTLoad, SDValue &Base,
888 SDValue &Offset, bool &isInc,
889 SelectionDAG &DAG) {
890 if (Ptr->getOpcode() != ISD::ADD)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000891 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000892
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000893 auto &HST = static_cast<const HexagonSubtarget&>(DAG.getSubtarget());
894 bool UseHVX = HST.useHVXOps();
895 bool UseHVXDbl = HST.useHVXDblOps();
896
897 bool ValidHVXDblType =
898 (UseHVX && UseHVXDbl) && (VT == MVT::v32i32 || VT == MVT::v16i64 ||
899 VT == MVT::v64i16 || VT == MVT::v128i8);
900 bool ValidHVXType =
901 UseHVX && !UseHVXDbl && (VT == MVT::v16i32 || VT == MVT::v8i64 ||
902 VT == MVT::v32i16 || VT == MVT::v64i8);
903
904 if (ValidHVXDblType || ValidHVXType ||
905 VT == MVT::i64 || VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000906 isInc = (Ptr->getOpcode() == ISD::ADD);
907 Base = Ptr->getOperand(0);
908 Offset = Ptr->getOperand(1);
909 // Ensure that Offset is a constant.
910 return (isa<ConstantSDNode>(Offset));
911 }
912
913 return false;
914}
915
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000916/// getPostIndexedAddressParts - returns true by value, base pointer and
917/// offset pointer and addressing mode by reference if this node can be
918/// combined with a load / store to form a post-indexed load / store.
919bool HexagonTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
920 SDValue &Base,
921 SDValue &Offset,
922 ISD::MemIndexedMode &AM,
923 SelectionDAG &DAG) const
924{
925 EVT VT;
926 SDValue Ptr;
927 bool isSEXTLoad = false;
928
929 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
930 VT = LD->getMemoryVT();
931 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
932 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
933 VT = ST->getMemoryVT();
934 if (ST->getValue().getValueType() == MVT::i64 && ST->isTruncatingStore()) {
935 return false;
936 }
937 } else {
938 return false;
939 }
940
Chad Rosier64dc8aa2012-01-06 20:11:59 +0000941 bool isInc = false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000942 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
943 isInc, DAG);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +0000944 if (isLegal) {
945 auto &HII = *Subtarget.getInstrInfo();
946 int32_t OffsetVal = cast<ConstantSDNode>(Offset.getNode())->getSExtValue();
947 if (HII.isValidAutoIncImm(VT, OffsetVal)) {
948 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
949 return true;
950 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000951 }
952
953 return false;
954}
955
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +0000956SDValue
957HexagonTargetLowering::LowerINLINEASM(SDValue Op, SelectionDAG &DAG) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000958 SDNode *Node = Op.getNode();
959 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000960 auto &FuncInfo = *MF.getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000961 switch (Node->getOpcode()) {
962 case ISD::INLINEASM: {
963 unsigned NumOps = Node->getNumOperands();
964 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
965 --NumOps; // Ignore the flag operand.
966
967 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000968 if (FuncInfo.hasClobberLR())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000969 break;
970 unsigned Flags =
971 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
972 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
973 ++i; // Skip the ID value.
974
975 switch (InlineAsm::getKind(Flags)) {
976 default: llvm_unreachable("Bad flags!");
977 case InlineAsm::Kind_RegDef:
978 case InlineAsm::Kind_RegUse:
979 case InlineAsm::Kind_Imm:
980 case InlineAsm::Kind_Clobber:
981 case InlineAsm::Kind_Mem: {
982 for (; NumVals; --NumVals, ++i) {}
983 break;
984 }
985 case InlineAsm::Kind_RegDefEarlyClobber: {
986 for (; NumVals; --NumVals, ++i) {
987 unsigned Reg =
988 cast<RegisterSDNode>(Node->getOperand(i))->getReg();
989
990 // Check it to be lr
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +0000991 const HexagonRegisterInfo *QRI = Subtarget.getRegisterInfo();
Eric Christopherdbe1cb02014-06-27 00:13:52 +0000992 if (Reg == QRI->getRARegister()) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +0000993 FuncInfo.setHasClobberLR(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000994 break;
995 }
996 }
997 break;
998 }
999 }
1000 }
1001 }
1002 } // Node->getOpcode
1003 return Op;
1004}
1005
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001006// Need to transform ISD::PREFETCH into something that doesn't inherit
1007// all of the properties of ISD::PREFETCH, specifically SDNPMayLoad and
1008// SDNPMayStore.
1009SDValue HexagonTargetLowering::LowerPREFETCH(SDValue Op,
1010 SelectionDAG &DAG) const {
1011 SDValue Chain = Op.getOperand(0);
1012 SDValue Addr = Op.getOperand(1);
1013 // Lower it to DCFETCH($reg, #0). A "pat" will try to merge the offset in,
1014 // if the "reg" is fed by an "add".
1015 SDLoc DL(Op);
1016 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1017 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
1018}
1019
1020SDValue HexagonTargetLowering::LowerINTRINSIC_VOID(SDValue Op,
1021 SelectionDAG &DAG) const {
1022 SDValue Chain = Op.getOperand(0);
1023 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1024 // Lower the hexagon_prefetch builtin to DCFETCH, as above.
1025 if (IntNo == Intrinsic::hexagon_prefetch) {
1026 SDValue Addr = Op.getOperand(2);
1027 SDLoc DL(Op);
1028 SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
1029 return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero);
1030 }
1031 return SDValue();
1032}
1033
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001034SDValue
1035HexagonTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1036 SelectionDAG &DAG) const {
1037 SDValue Chain = Op.getOperand(0);
1038 SDValue Size = Op.getOperand(1);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001039 SDValue Align = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001040 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001041
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001042 ConstantSDNode *AlignConst = dyn_cast<ConstantSDNode>(Align);
1043 assert(AlignConst && "Non-constant Align in LowerDYNAMIC_STACKALLOC");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001044
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001045 unsigned A = AlignConst->getSExtValue();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001046 auto &HFI = *Subtarget.getFrameLowering();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001047 // "Zero" means natural stack alignment.
1048 if (A == 0)
1049 A = HFI.getStackAlignment();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001050
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001051 DEBUG({
Krzysztof Parzyszek9ee04e42015-04-22 17:19:44 +00001052 dbgs () << LLVM_FUNCTION_NAME << " Align: " << A << " Size: ";
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001053 Size.getNode()->dump(&DAG);
1054 dbgs() << "\n";
1055 });
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001056
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001057 SDValue AC = DAG.getConstant(A, dl, MVT::i32);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001058 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other);
Krzysztof Parzyszek23920ec2015-10-19 18:30:27 +00001059 SDValue AA = DAG.getNode(HexagonISD::ALLOCA, dl, VTs, Chain, Size, AC);
1060 if (Op.getNode()->getHasDebugValue())
1061 DAG.TransferDbgValues(Op, AA);
1062 return AA;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001063}
1064
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001065SDValue HexagonTargetLowering::LowerFormalArguments(
1066 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
1067 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
1068 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001069
1070 MachineFunction &MF = DAG.getMachineFunction();
1071 MachineFrameInfo *MFI = MF.getFrameInfo();
1072 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001073 auto &FuncInfo = *MF.getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001074
1075 // Assign locations to all of the incoming arguments.
1076 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001077 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
1078 *DAG.getContext());
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001079
1080 CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon);
1081
1082 // For LLVM, in the case when returning a struct by value (>8byte),
1083 // the first argument is a pointer that points to the location on caller's
1084 // stack where the return value will be stored. For Hexagon, the location on
1085 // caller's stack is passed only when the struct size is smaller than (and
1086 // equal to) 8 bytes. If not, no address will be passed into callee and
1087 // callee return the result direclty through R0/R1.
1088
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001089 SmallVector<SDValue, 8> MemOps;
1090 bool UseHVX = Subtarget.useHVXOps(), UseHVXDbl = Subtarget.useHVXDblOps();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001091
1092 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1093 CCValAssign &VA = ArgLocs[i];
1094 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1095 unsigned ObjSize;
1096 unsigned StackLocation;
1097 int FI;
1098
1099 if ( (VA.isRegLoc() && !Flags.isByVal())
1100 || (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() > 8)) {
1101 // Arguments passed in registers
1102 // 1. int, long long, ptr args that get allocated in register.
1103 // 2. Large struct that gets an register to put its address in.
1104 EVT RegVT = VA.getLocVT();
Sirish Pande69295b82012-05-10 20:20:25 +00001105 if (RegVT == MVT::i8 || RegVT == MVT::i16 ||
1106 RegVT == MVT::i32 || RegVT == MVT::f32) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001107 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +00001108 RegInfo.createVirtualRegister(&Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001109 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1110 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Colin LeMahieu4379d102015-01-28 22:08:16 +00001111 } else if (RegVT == MVT::i64 || RegVT == MVT::f64) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001112 unsigned VReg =
Craig Topperc7242e02012-04-20 07:30:17 +00001113 RegInfo.createVirtualRegister(&Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001114 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1115 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001116
1117 // Single Vector
1118 } else if ((RegVT == MVT::v8i64 || RegVT == MVT::v16i32 ||
1119 RegVT == MVT::v32i16 || RegVT == MVT::v64i8)) {
1120 unsigned VReg =
1121 RegInfo.createVirtualRegister(&Hexagon::VectorRegsRegClass);
1122 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1123 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1124 } else if (UseHVX && UseHVXDbl &&
1125 ((RegVT == MVT::v16i64 || RegVT == MVT::v32i32 ||
1126 RegVT == MVT::v64i16 || RegVT == MVT::v128i8))) {
1127 unsigned VReg =
1128 RegInfo.createVirtualRegister(&Hexagon::VectorRegs128BRegClass);
1129 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1130 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1131
1132 // Double Vector
1133 } else if ((RegVT == MVT::v16i64 || RegVT == MVT::v32i32 ||
1134 RegVT == MVT::v64i16 || RegVT == MVT::v128i8)) {
1135 unsigned VReg =
1136 RegInfo.createVirtualRegister(&Hexagon::VecDblRegsRegClass);
1137 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1138 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1139 } else if (UseHVX && UseHVXDbl &&
1140 ((RegVT == MVT::v32i64 || RegVT == MVT::v64i32 ||
1141 RegVT == MVT::v128i16 || RegVT == MVT::v256i8))) {
1142 unsigned VReg =
1143 RegInfo.createVirtualRegister(&Hexagon::VecDblRegs128BRegClass);
1144 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1145 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
1146 } else if (RegVT == MVT::v512i1 || RegVT == MVT::v1024i1) {
1147 assert(0 && "need to support VecPred regs");
1148 unsigned VReg =
1149 RegInfo.createVirtualRegister(&Hexagon::VecPredRegsRegClass);
1150 RegInfo.addLiveIn(VA.getLocReg(), VReg);
1151 InVals.push_back(DAG.getCopyFromReg(Chain, dl, VReg, RegVT));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001152 } else {
1153 assert (0);
1154 }
1155 } else if (VA.isRegLoc() && Flags.isByVal() && Flags.getByValSize() <= 8) {
1156 assert (0 && "ByValSize must be bigger than 8 bytes");
1157 } else {
1158 // Sanity check.
1159 assert(VA.isMemLoc());
1160
1161 if (Flags.isByVal()) {
1162 // If it's a byval parameter, then we need to compute the
1163 // "real" size, not the size of the pointer.
1164 ObjSize = Flags.getByValSize();
1165 } else {
1166 ObjSize = VA.getLocVT().getStoreSizeInBits() >> 3;
1167 }
1168
1169 StackLocation = HEXAGON_LRFP_SIZE + VA.getLocMemOffset();
1170 // Create the frame index object for this incoming parameter...
1171 FI = MFI->CreateFixedObject(ObjSize, StackLocation, true);
1172
1173 // Create the SelectionDAG nodes cordl, responding to a load
1174 // from this parameter.
1175 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
1176
1177 if (Flags.isByVal()) {
1178 // If it's a pass-by-value aggregate, then do not dereference the stack
1179 // location. Instead, we should generate a reference to the stack
1180 // location.
1181 InVals.push_back(FIN);
1182 } else {
1183 InVals.push_back(DAG.getLoad(VA.getLocVT(), dl, Chain, FIN,
1184 MachinePointerInfo(), false, false,
1185 false, 0));
1186 }
1187 }
1188 }
1189
1190 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001191 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001192
1193 if (isVarArg) {
1194 // This will point to the next argument passed via stack.
1195 int FrameIndex = MFI->CreateFixedObject(Hexagon_PointerSize,
1196 HEXAGON_LRFP_SIZE +
1197 CCInfo.getNextStackOffset(),
1198 true);
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00001199 FuncInfo.setVarArgsFrameIndex(FrameIndex);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001200 }
1201
1202 return Chain;
1203}
1204
1205SDValue
1206HexagonTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
1207 // VASTART stores the address of the VarArgsFrameIndex slot into the
1208 // memory location argument.
1209 MachineFunction &MF = DAG.getMachineFunction();
1210 HexagonMachineFunctionInfo *QFI = MF.getInfo<HexagonMachineFunctionInfo>();
1211 SDValue Addr = DAG.getFrameIndex(QFI->getVarArgsFrameIndex(), MVT::i32);
1212 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001213 return DAG.getStore(Op.getOperand(0), SDLoc(Op), Addr,
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001214 Op.getOperand(1), MachinePointerInfo(SV), false,
1215 false, 0);
1216}
1217
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001218// Creates a SPLAT instruction for a constant value VAL.
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001219static SDValue createSplat(SelectionDAG &DAG, const SDLoc &dl, EVT VT,
1220 SDValue Val) {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001221 if (VT.getSimpleVT() == MVT::v4i8)
1222 return DAG.getNode(HexagonISD::VSPLATB, dl, VT, Val);
1223
1224 if (VT.getSimpleVT() == MVT::v4i16)
1225 return DAG.getNode(HexagonISD::VSPLATH, dl, VT, Val);
1226
1227 return SDValue();
1228}
1229
1230static bool isSExtFree(SDValue N) {
1231 // A sign-extend of a truncate of a sign-extend is free.
1232 if (N.getOpcode() == ISD::TRUNCATE &&
1233 N.getOperand(0).getOpcode() == ISD::AssertSext)
1234 return true;
1235 // We have sign-extended loads.
1236 if (N.getOpcode() == ISD::LOAD)
1237 return true;
1238 return false;
1239}
1240
1241SDValue HexagonTargetLowering::LowerCTPOP(SDValue Op, SelectionDAG &DAG) const {
1242 SDLoc dl(Op);
1243 SDValue InpVal = Op.getOperand(0);
1244 if (isa<ConstantSDNode>(InpVal)) {
1245 uint64_t V = cast<ConstantSDNode>(InpVal)->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001246 return DAG.getTargetConstant(countPopulation(V), dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001247 }
1248 SDValue PopOut = DAG.getNode(HexagonISD::POPCOUNT, dl, MVT::i32, InpVal);
1249 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, PopOut);
1250}
1251
1252SDValue HexagonTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1253 SDLoc dl(Op);
1254
1255 SDValue LHS = Op.getOperand(0);
1256 SDValue RHS = Op.getOperand(1);
1257 SDValue Cmp = Op.getOperand(2);
1258 ISD::CondCode CC = cast<CondCodeSDNode>(Cmp)->get();
1259
1260 EVT VT = Op.getValueType();
1261 EVT LHSVT = LHS.getValueType();
1262 EVT RHSVT = RHS.getValueType();
1263
1264 if (LHSVT == MVT::v2i16) {
1265 assert(ISD::isSignedIntSetCC(CC) || ISD::isUnsignedIntSetCC(CC));
1266 unsigned ExtOpc = ISD::isSignedIntSetCC(CC) ? ISD::SIGN_EXTEND
1267 : ISD::ZERO_EXTEND;
1268 SDValue LX = DAG.getNode(ExtOpc, dl, MVT::v2i32, LHS);
1269 SDValue RX = DAG.getNode(ExtOpc, dl, MVT::v2i32, RHS);
1270 SDValue SC = DAG.getNode(ISD::SETCC, dl, MVT::v2i1, LX, RX, Cmp);
1271 return SC;
1272 }
1273
1274 // Treat all other vector types as legal.
1275 if (VT.isVector())
1276 return Op;
1277
1278 // Equals and not equals should use sign-extend, not zero-extend, since
1279 // we can represent small negative values in the compare instructions.
1280 // The LLVM default is to use zero-extend arbitrarily in these cases.
1281 if ((CC == ISD::SETEQ || CC == ISD::SETNE) &&
1282 (RHSVT == MVT::i8 || RHSVT == MVT::i16) &&
1283 (LHSVT == MVT::i8 || LHSVT == MVT::i16)) {
1284 ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS);
1285 if (C && C->getAPIntValue().isNegative()) {
1286 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1287 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1288 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1289 LHS, RHS, Op.getOperand(2));
1290 }
1291 if (isSExtFree(LHS) || isSExtFree(RHS)) {
1292 LHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, LHS);
1293 RHS = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, RHS);
1294 return DAG.getNode(ISD::SETCC, dl, Op.getValueType(),
1295 LHS, RHS, Op.getOperand(2));
1296 }
1297 }
1298 return SDValue();
1299}
1300
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001301SDValue
1302HexagonTargetLowering::LowerVSELECT(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001303 SDValue PredOp = Op.getOperand(0);
1304 SDValue Op1 = Op.getOperand(1), Op2 = Op.getOperand(2);
1305 EVT OpVT = Op1.getValueType();
1306 SDLoc DL(Op);
1307
1308 if (OpVT == MVT::v2i16) {
1309 SDValue X1 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op1);
1310 SDValue X2 = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v2i32, Op2);
1311 SDValue SL = DAG.getNode(ISD::VSELECT, DL, MVT::v2i32, PredOp, X1, X2);
1312 SDValue TR = DAG.getNode(ISD::TRUNCATE, DL, MVT::v2i16, SL);
1313 return TR;
1314 }
1315
1316 return SDValue();
1317}
1318
1319// Handle only specific vector loads.
1320SDValue HexagonTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1321 EVT VT = Op.getValueType();
1322 SDLoc DL(Op);
1323 LoadSDNode *LoadNode = cast<LoadSDNode>(Op);
1324 SDValue Chain = LoadNode->getChain();
1325 SDValue Ptr = Op.getOperand(1);
1326 SDValue LoweredLoad;
1327 SDValue Result;
1328 SDValue Base = LoadNode->getBasePtr();
1329 ISD::LoadExtType Ext = LoadNode->getExtensionType();
1330 unsigned Alignment = LoadNode->getAlignment();
1331 SDValue LoadChain;
1332
1333 if(Ext == ISD::NON_EXTLOAD)
1334 Ext = ISD::ZEXTLOAD;
1335
1336 if (VT == MVT::v4i16) {
1337 if (Alignment == 2) {
1338 SDValue Loads[4];
1339 // Base load.
1340 Loads[0] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Base,
1341 LoadNode->getPointerInfo(), MVT::i16,
1342 LoadNode->isVolatile(),
1343 LoadNode->isNonTemporal(),
1344 LoadNode->isInvariant(),
1345 Alignment);
1346 // Base+2 load.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001347 SDValue Increment = DAG.getConstant(2, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001348 Ptr = DAG.getNode(ISD::ADD, DL, Base.getValueType(), Base, Increment);
1349 Loads[1] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Ptr,
1350 LoadNode->getPointerInfo(), MVT::i16,
1351 LoadNode->isVolatile(),
1352 LoadNode->isNonTemporal(),
1353 LoadNode->isInvariant(),
1354 Alignment);
1355 // SHL 16, then OR base and base+2.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001356 SDValue ShiftAmount = DAG.getConstant(16, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001357 SDValue Tmp1 = DAG.getNode(ISD::SHL, DL, MVT::i32, Loads[1], ShiftAmount);
1358 SDValue Tmp2 = DAG.getNode(ISD::OR, DL, MVT::i32, Tmp1, Loads[0]);
1359 // Base + 4.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001360 Increment = DAG.getConstant(4, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001361 Ptr = DAG.getNode(ISD::ADD, DL, Base.getValueType(), Base, Increment);
1362 Loads[2] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Ptr,
1363 LoadNode->getPointerInfo(), MVT::i16,
1364 LoadNode->isVolatile(),
1365 LoadNode->isNonTemporal(),
1366 LoadNode->isInvariant(),
1367 Alignment);
1368 // Base + 6.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001369 Increment = DAG.getConstant(6, DL, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001370 Ptr = DAG.getNode(ISD::ADD, DL, Base.getValueType(), Base, Increment);
1371 Loads[3] = DAG.getExtLoad(Ext, DL, MVT::i32, Chain, Ptr,
1372 LoadNode->getPointerInfo(), MVT::i16,
1373 LoadNode->isVolatile(),
1374 LoadNode->isNonTemporal(),
1375 LoadNode->isInvariant(),
1376 Alignment);
1377 // SHL 16, then OR base+4 and base+6.
1378 Tmp1 = DAG.getNode(ISD::SHL, DL, MVT::i32, Loads[3], ShiftAmount);
1379 SDValue Tmp4 = DAG.getNode(ISD::OR, DL, MVT::i32, Tmp1, Loads[2]);
1380 // Combine to i64. This could be optimised out later if we can
1381 // affect reg allocation of this code.
1382 Result = DAG.getNode(HexagonISD::COMBINE, DL, MVT::i64, Tmp4, Tmp2);
1383 LoadChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
1384 Loads[0].getValue(1), Loads[1].getValue(1),
1385 Loads[2].getValue(1), Loads[3].getValue(1));
1386 } else {
1387 // Perform default type expansion.
1388 Result = DAG.getLoad(MVT::i64, DL, Chain, Ptr, LoadNode->getPointerInfo(),
1389 LoadNode->isVolatile(), LoadNode->isNonTemporal(),
1390 LoadNode->isInvariant(), LoadNode->getAlignment());
1391 LoadChain = Result.getValue(1);
1392 }
1393 } else
1394 llvm_unreachable("Custom lowering unsupported load");
1395
1396 Result = DAG.getNode(ISD::BITCAST, DL, VT, Result);
1397 // Since we pretend to lower a load, we need the original chain
1398 // info attached to the result.
1399 SDValue Ops[] = { Result, LoadChain };
1400
1401 return DAG.getMergeValues(Ops, DL);
1402}
1403
1404
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001405SDValue
Sirish Pande69295b82012-05-10 20:20:25 +00001406HexagonTargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
1407 EVT ValTy = Op.getValueType();
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001408 ConstantPoolSDNode *CPN = cast<ConstantPoolSDNode>(Op);
1409 unsigned Align = CPN->getAlignment();
1410 Reloc::Model RM = HTM.getRelocationModel();
1411 unsigned char TF = (RM == Reloc::PIC_) ? HexagonII::MO_PCREL : 0;
1412
1413 SDValue T;
1414 if (CPN->isMachineConstantPoolEntry())
1415 T = DAG.getTargetConstantPool(CPN->getMachineCPVal(), ValTy, Align, TF);
Sirish Pande69295b82012-05-10 20:20:25 +00001416 else
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001417 T = DAG.getTargetConstantPool(CPN->getConstVal(), ValTy, Align, TF);
1418 if (RM == Reloc::PIC_)
1419 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), ValTy, T);
1420 return DAG.getNode(HexagonISD::CP, SDLoc(Op), ValTy, T);
1421}
1422
1423SDValue
1424HexagonTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
1425 EVT VT = Op.getValueType();
1426 int Idx = cast<JumpTableSDNode>(Op)->getIndex();
1427 Reloc::Model RM = HTM.getRelocationModel();
1428 if (RM == Reloc::PIC_) {
1429 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
1430 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), VT, T);
1431 }
1432
1433 SDValue T = DAG.getTargetJumpTable(Idx, VT);
1434 return DAG.getNode(HexagonISD::JT, SDLoc(Op), VT, T);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001435}
1436
1437SDValue
1438HexagonTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001439 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001440 MachineFunction &MF = DAG.getMachineFunction();
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001441 MachineFrameInfo &MFI = *MF.getFrameInfo();
1442 MFI.setReturnAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001443
Bill Wendling908bf812014-01-06 00:43:20 +00001444 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001445 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001446
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001447 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001448 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001449 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1450 if (Depth) {
1451 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001452 SDValue Offset = DAG.getConstant(4, dl, MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001453 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
1454 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
1455 MachinePointerInfo(), false, false, false, 0);
1456 }
1457
1458 // Return LR, which contains the return address. Mark it an implicit live-in.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001459 unsigned Reg = MF.addLiveIn(HRI.getRARegister(), getRegClassFor(MVT::i32));
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001460 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
1461}
1462
1463SDValue
1464HexagonTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001465 const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo();
1466 MachineFrameInfo &MFI = *DAG.getMachineFunction().getFrameInfo();
1467 MFI.setFrameAddressIsTaken(true);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001468
1469 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001470 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001471 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1472 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001473 HRI.getFrameRegister(), VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001474 while (Depth--)
1475 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
1476 MachinePointerInfo(),
1477 false, false, false, 0);
1478 return FrameAddr;
1479}
1480
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001481SDValue
1482HexagonTargetLowering::LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001483 SDLoc dl(Op);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001484 return DAG.getNode(HexagonISD::BARRIER, dl, MVT::Other, Op.getOperand(0));
1485}
1486
1487
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001488SDValue
1489HexagonTargetLowering::LowerGLOBALADDRESS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001490 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001491 auto *GAN = cast<GlobalAddressSDNode>(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001492 auto PtrVT = getPointerTy(DAG.getDataLayout());
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001493 auto *GV = GAN->getGlobal();
1494 int64_t Offset = GAN->getOffset();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001495
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001496 auto &HLOF = *HTM.getObjFileLowering();
1497 Reloc::Model RM = HTM.getRelocationModel();
1498
1499 if (RM == Reloc::Static) {
1500 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset);
Krzysztof Parzyszek5de59102016-04-21 18:56:45 +00001501 if (HLOF.isGlobalInSmallSection(GV, HTM))
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001502 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, GA);
1503 return DAG.getNode(HexagonISD::CONST32, dl, PtrVT, GA);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001504 }
1505
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001506 bool UsePCRel = GV->hasInternalLinkage() || GV->hasHiddenVisibility() ||
1507 (GV->hasLocalLinkage() && !isa<Function>(GV));
1508 if (UsePCRel) {
1509 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset,
1510 HexagonII::MO_PCREL);
1511 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, GA);
1512 }
1513
1514 // Use GOT index.
1515 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
1516 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, HexagonII::MO_GOT);
1517 SDValue Off = DAG.getConstant(Offset, dl, MVT::i32);
1518 return DAG.getNode(HexagonISD::AT_GOT, dl, PtrVT, GOT, GA, Off);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001519}
1520
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001521// Specifies that for loads and stores VT can be promoted to PromotedLdStVT.
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001522SDValue
1523HexagonTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
1524 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001525 SDLoc dl(Op);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001526 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1527
1528 Reloc::Model RM = HTM.getRelocationModel();
1529 if (RM == Reloc::Static) {
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001530 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001531 return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, A);
1532 }
1533
1534 SDValue A = DAG.getTargetBlockAddress(BA, PtrVT, 0, HexagonII::MO_PCREL);
1535 return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, A);
1536}
1537
1538SDValue
1539HexagonTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG)
1540 const {
1541 EVT PtrVT = getPointerTy(DAG.getDataLayout());
1542 SDValue GOTSym = DAG.getTargetExternalSymbol(HEXAGON_GOT_SYM_NAME, PtrVT,
1543 HexagonII::MO_PCREL);
1544 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), PtrVT, GOTSym);
Jyotsna Verma2ba0c0b2013-03-07 19:10:28 +00001545}
1546
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001547SDValue
1548HexagonTargetLowering::GetDynamicTLSAddr(SelectionDAG &DAG, SDValue Chain,
1549 GlobalAddressSDNode *GA, SDValue *InFlag, EVT PtrVT, unsigned ReturnReg,
1550 unsigned char OperandFlags) const {
1551 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1552 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1553 SDLoc dl(GA);
1554 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
1555 GA->getValueType(0),
1556 GA->getOffset(),
1557 OperandFlags);
1558 // Create Operands for the call.The Operands should have the following:
1559 // 1. Chain SDValue
1560 // 2. Callee which in this case is the Global address value.
1561 // 3. Registers live into the call.In this case its R0, as we
1562 // have just one argument to be passed.
1563 // 4. InFlag if there is any.
1564 // Note: The order is important.
1565
1566 if (InFlag) {
1567 SDValue Ops[] = { Chain, TGA,
1568 DAG.getRegister(Hexagon::R0, PtrVT), *InFlag };
1569 Chain = DAG.getNode(HexagonISD::CALLv3, dl, NodeTys, Ops);
1570 } else {
1571 SDValue Ops[] = { Chain, TGA, DAG.getRegister(Hexagon::R0, PtrVT)};
1572 Chain = DAG.getNode(HexagonISD::CALLv3, dl, NodeTys, Ops);
1573 }
1574
1575 // Inform MFI that function has calls.
1576 MFI->setAdjustsStack(true);
1577
1578 SDValue Flag = Chain.getValue(1);
1579 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
1580}
1581
1582//
1583// Lower using the intial executable model for TLS addresses
1584//
1585SDValue
1586HexagonTargetLowering::LowerToTLSInitialExecModel(GlobalAddressSDNode *GA,
1587 SelectionDAG &DAG) const {
1588 SDLoc dl(GA);
1589 int64_t Offset = GA->getOffset();
1590 auto PtrVT = getPointerTy(DAG.getDataLayout());
1591
1592 // Get the thread pointer.
1593 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1594
1595 Reloc::Model RM = HTM.getRelocationModel();
1596 unsigned char TF = (RM == Reloc::PIC_) ? HexagonII::MO_IEGOT
1597 : HexagonII::MO_IE;
1598
1599 // First generate the TLS symbol address
1600 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT,
1601 Offset, TF);
1602
1603 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1604
1605 if (RM == Reloc::PIC_) {
1606 // Generate the GOT pointer in case of position independent code
1607 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(Sym, DAG);
1608
1609 // Add the TLS Symbol address to GOT pointer.This gives
1610 // GOT relative relocation for the symbol.
1611 Sym = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1612 }
1613
1614 // Load the offset value for TLS symbol.This offset is relative to
1615 // thread pointer.
1616 SDValue LoadOffset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Sym,
1617 MachinePointerInfo(),
1618 false, false, false, 0);
1619
1620 // Address of the thread local variable is the add of thread
1621 // pointer and the offset of the variable.
1622 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, LoadOffset);
1623}
1624
1625//
1626// Lower using the local executable model for TLS addresses
1627//
1628SDValue
1629HexagonTargetLowering::LowerToTLSLocalExecModel(GlobalAddressSDNode *GA,
1630 SelectionDAG &DAG) const {
1631 SDLoc dl(GA);
1632 int64_t Offset = GA->getOffset();
1633 auto PtrVT = getPointerTy(DAG.getDataLayout());
1634
1635 // Get the thread pointer.
1636 SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT);
1637 // Generate the TLS symbol address
1638 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1639 HexagonII::MO_TPREL);
1640 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1641
1642 // Address of the thread local variable is the add of thread
1643 // pointer and the offset of the variable.
1644 return DAG.getNode(ISD::ADD, dl, PtrVT, TP, Sym);
1645}
1646
1647//
1648// Lower using the general dynamic model for TLS addresses
1649//
1650SDValue
1651HexagonTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1652 SelectionDAG &DAG) const {
1653 SDLoc dl(GA);
1654 int64_t Offset = GA->getOffset();
1655 auto PtrVT = getPointerTy(DAG.getDataLayout());
1656
1657 // First generate the TLS symbol address
1658 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset,
1659 HexagonII::MO_GDGOT);
1660
1661 // Then, generate the GOT pointer
1662 SDValue GOT = LowerGLOBAL_OFFSET_TABLE(TGA, DAG);
1663
1664 // Add the TLS symbol and the GOT pointer
1665 SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA);
1666 SDValue Chain = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym);
1667
1668 // Copy over the argument to R0
1669 SDValue InFlag;
1670 Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, Hexagon::R0, Chain, InFlag);
1671 InFlag = Chain.getValue(1);
1672
1673 return GetDynamicTLSAddr(DAG, Chain, GA, &InFlag, PtrVT,
1674 Hexagon::R0, HexagonII::MO_GDPLT);
1675}
1676
1677//
1678// Lower TLS addresses.
1679//
1680// For now for dynamic models, we only support the general dynamic model.
1681//
1682SDValue
1683HexagonTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1684 SelectionDAG &DAG) const {
1685 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1686
1687 switch (HTM.getTLSModel(GA->getGlobal())) {
1688 case TLSModel::GeneralDynamic:
1689 case TLSModel::LocalDynamic:
1690 return LowerToTLSGeneralDynamicModel(GA, DAG);
1691 case TLSModel::InitialExec:
1692 return LowerToTLSInitialExecModel(GA, DAG);
1693 case TLSModel::LocalExec:
1694 return LowerToTLSLocalExecModel(GA, DAG);
1695 }
1696 llvm_unreachable("Bogus TLS model");
1697}
1698
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001699//===----------------------------------------------------------------------===//
1700// TargetLowering Implementation
1701//===----------------------------------------------------------------------===//
1702
Eric Christopherd737b762015-02-02 22:11:36 +00001703HexagonTargetLowering::HexagonTargetLowering(const TargetMachine &TM,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001704 const HexagonSubtarget &ST)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001705 : TargetLowering(TM), HTM(static_cast<const HexagonTargetMachine&>(TM)),
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001706 Subtarget(ST) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001707 bool IsV4 = !Subtarget.hasV5TOps();
1708 auto &HRI = *Subtarget.getRegisterInfo();
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00001709 bool UseHVX = Subtarget.useHVXOps();
1710 bool UseHVXSgl = Subtarget.useHVXSglOps();
1711 bool UseHVXDbl = Subtarget.useHVXDblOps();
Sirish Pande69295b82012-05-10 20:20:25 +00001712
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001713 setPrefLoopAlignment(4);
1714 setPrefFunctionAlignment(4);
1715 setMinFunctionAlignment(2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001716 setStackPointerRegisterToSaveRestore(HRI.getStackRegister());
1717
1718 if (EnableHexSDNodeSched)
1719 setSchedulingPreference(Sched::VLIW);
1720 else
1721 setSchedulingPreference(Sched::Source);
1722
1723 // Limits for inline expansion of memcpy/memmove
1724 MaxStoresPerMemcpy = MaxStoresPerMemcpyCL;
1725 MaxStoresPerMemcpyOptSize = MaxStoresPerMemcpyOptSizeCL;
1726 MaxStoresPerMemmove = MaxStoresPerMemmoveCL;
1727 MaxStoresPerMemmoveOptSize = MaxStoresPerMemmoveOptSizeCL;
1728 MaxStoresPerMemset = MaxStoresPerMemsetCL;
1729 MaxStoresPerMemsetOptSize = MaxStoresPerMemsetOptSizeCL;
1730
1731 //
1732 // Set up register classes.
1733 //
1734
1735 addRegisterClass(MVT::i1, &Hexagon::PredRegsRegClass);
1736 addRegisterClass(MVT::v2i1, &Hexagon::PredRegsRegClass); // bbbbaaaa
1737 addRegisterClass(MVT::v4i1, &Hexagon::PredRegsRegClass); // ddccbbaa
1738 addRegisterClass(MVT::v8i1, &Hexagon::PredRegsRegClass); // hgfedcba
1739 addRegisterClass(MVT::i32, &Hexagon::IntRegsRegClass);
1740 addRegisterClass(MVT::v4i8, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001741 addRegisterClass(MVT::v2i16, &Hexagon::IntRegsRegClass);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001742 addRegisterClass(MVT::i64, &Hexagon::DoubleRegsRegClass);
1743 addRegisterClass(MVT::v8i8, &Hexagon::DoubleRegsRegClass);
1744 addRegisterClass(MVT::v4i16, &Hexagon::DoubleRegsRegClass);
1745 addRegisterClass(MVT::v2i32, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001746
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001747 if (Subtarget.hasV5TOps()) {
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001748 addRegisterClass(MVT::f32, &Hexagon::IntRegsRegClass);
1749 addRegisterClass(MVT::f64, &Hexagon::DoubleRegsRegClass);
1750 }
Sirish Pande69295b82012-05-10 20:20:25 +00001751
Krzysztof Parzyszek195dc8d2015-11-26 04:33:11 +00001752 if (Subtarget.hasV60TOps()) {
1753 if (Subtarget.useHVXSglOps()) {
1754 addRegisterClass(MVT::v64i8, &Hexagon::VectorRegsRegClass);
1755 addRegisterClass(MVT::v32i16, &Hexagon::VectorRegsRegClass);
1756 addRegisterClass(MVT::v16i32, &Hexagon::VectorRegsRegClass);
1757 addRegisterClass(MVT::v8i64, &Hexagon::VectorRegsRegClass);
1758 addRegisterClass(MVT::v128i8, &Hexagon::VecDblRegsRegClass);
1759 addRegisterClass(MVT::v64i16, &Hexagon::VecDblRegsRegClass);
1760 addRegisterClass(MVT::v32i32, &Hexagon::VecDblRegsRegClass);
1761 addRegisterClass(MVT::v16i64, &Hexagon::VecDblRegsRegClass);
1762 addRegisterClass(MVT::v512i1, &Hexagon::VecPredRegsRegClass);
1763 } else if (Subtarget.useHVXDblOps()) {
1764 addRegisterClass(MVT::v128i8, &Hexagon::VectorRegs128BRegClass);
1765 addRegisterClass(MVT::v64i16, &Hexagon::VectorRegs128BRegClass);
1766 addRegisterClass(MVT::v32i32, &Hexagon::VectorRegs128BRegClass);
1767 addRegisterClass(MVT::v16i64, &Hexagon::VectorRegs128BRegClass);
1768 addRegisterClass(MVT::v256i8, &Hexagon::VecDblRegs128BRegClass);
1769 addRegisterClass(MVT::v128i16, &Hexagon::VecDblRegs128BRegClass);
1770 addRegisterClass(MVT::v64i32, &Hexagon::VecDblRegs128BRegClass);
1771 addRegisterClass(MVT::v32i64, &Hexagon::VecDblRegs128BRegClass);
1772 addRegisterClass(MVT::v1024i1, &Hexagon::VecPredRegs128BRegClass);
1773 }
1774
1775 }
1776
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001777 //
1778 // Handling of scalar operations.
1779 //
1780 // All operations default to "legal", except:
1781 // - indexed loads and stores (pre-/post-incremented),
1782 // - ANY_EXTEND_VECTOR_INREG, ATOMIC_CMP_SWAP_WITH_SUCCESS, CONCAT_VECTORS,
1783 // ConstantFP, DEBUGTRAP, FCEIL, FCOPYSIGN, FEXP, FEXP2, FFLOOR, FGETSIGN,
1784 // FLOG, FLOG2, FLOG10, FMAXNUM, FMINNUM, FNEARBYINT, FRINT, FROUND, TRAP,
1785 // FTRUNC, PREFETCH, SIGN_EXTEND_VECTOR_INREG, ZERO_EXTEND_VECTOR_INREG,
1786 // which default to "expand" for at least one type.
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001787
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001788 // Misc operations.
1789 setOperationAction(ISD::ConstantFP, MVT::f32, Legal); // Default: expand
1790 setOperationAction(ISD::ConstantFP, MVT::f64, Legal); // Default: expand
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001791
1792 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001793 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001794 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001795 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
1796 setOperationAction(ISD::INLINEASM, MVT::Other, Custom);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00001797 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
1798 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001799 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001800 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00001801 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001802 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001803
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001804 // Custom legalize GlobalAddress nodes into CONST32.
1805 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001806 setOperationAction(ISD::GlobalAddress, MVT::i8, Custom);
1807 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001808
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001809 // Hexagon needs to optimize cases with negative constants.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001810 setOperationAction(ISD::SETCC, MVT::i8, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001811 setOperationAction(ISD::SETCC, MVT::i16, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001812
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001813 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
1814 setOperationAction(ISD::VASTART, MVT::Other, Custom);
1815 setOperationAction(ISD::VAEND, MVT::Other, Expand);
1816 setOperationAction(ISD::VAARG, MVT::Other, Expand);
1817
1818 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
1819 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
1820 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
1821
1822 if (EmitJumpTables)
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001823 setMinimumJumpTableEntries(MinimumJumpTables);
Krzysztof Parzyszeka61f7da2016-01-13 21:43:13 +00001824 else
1825 setMinimumJumpTableEntries(INT_MAX);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00001826 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001827
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001828 // Hexagon has instructions for add/sub with carry. The problem with
1829 // modeling these instructions is that they produce 2 results: Rdd and Px.
1830 // To model the update of Px, we will have to use Defs[p0..p3] which will
1831 // cause any predicate live range to spill. So, we pretend we dont't have
1832 // these instructions.
1833 setOperationAction(ISD::ADDE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001834 setOperationAction(ISD::ADDE, MVT::i16, Expand);
1835 setOperationAction(ISD::ADDE, MVT::i32, Expand);
1836 setOperationAction(ISD::ADDE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001837 setOperationAction(ISD::SUBE, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001838 setOperationAction(ISD::SUBE, MVT::i16, Expand);
1839 setOperationAction(ISD::SUBE, MVT::i32, Expand);
1840 setOperationAction(ISD::SUBE, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001841 setOperationAction(ISD::ADDC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001842 setOperationAction(ISD::ADDC, MVT::i16, Expand);
1843 setOperationAction(ISD::ADDC, MVT::i32, Expand);
1844 setOperationAction(ISD::ADDC, MVT::i64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001845 setOperationAction(ISD::SUBC, MVT::i8, Expand);
Eric Christopher6e9bcd12014-06-27 00:13:49 +00001846 setOperationAction(ISD::SUBC, MVT::i16, Expand);
1847 setOperationAction(ISD::SUBC, MVT::i32, Expand);
1848 setOperationAction(ISD::SUBC, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001849
Krzysztof Parzyszek2c4487d2015-04-13 20:37:01 +00001850 // Only add and sub that detect overflow are the saturating ones.
1851 for (MVT VT : MVT::integer_valuetypes()) {
1852 setOperationAction(ISD::UADDO, VT, Expand);
1853 setOperationAction(ISD::SADDO, VT, Expand);
1854 setOperationAction(ISD::USUBO, VT, Expand);
1855 setOperationAction(ISD::SSUBO, VT, Expand);
1856 }
1857
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001858 setOperationAction(ISD::CTLZ, MVT::i8, Promote);
1859 setOperationAction(ISD::CTLZ, MVT::i16, Promote);
1860 setOperationAction(ISD::CTTZ, MVT::i8, Promote);
1861 setOperationAction(ISD::CTTZ, MVT::i16, Promote);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001862
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001863 // In V5, popcount can count # of 1s in i64 but returns i32.
1864 // On V4 it will be expanded (set later).
1865 setOperationAction(ISD::CTPOP, MVT::i8, Promote);
1866 setOperationAction(ISD::CTPOP, MVT::i16, Promote);
1867 setOperationAction(ISD::CTPOP, MVT::i32, Promote);
1868 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00001869
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001870 // We custom lower i64 to i64 mul, so that it is not considered as a legal
1871 // operation. There is a pattern that will match i64 mul and transform it
1872 // to a series of instructions.
1873 setOperationAction(ISD::MUL, MVT::i64, Expand);
Colin LeMahieude68b662015-02-05 21:13:25 +00001874 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001875
Benjamin Kramer62460692015-04-25 14:46:53 +00001876 for (unsigned IntExpOp :
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001877 { ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM,
1878 ISD::SDIVREM, ISD::UDIVREM, ISD::ROTL, ISD::ROTR,
1879 ISD::BSWAP, ISD::SHL_PARTS, ISD::SRA_PARTS, ISD::SRL_PARTS,
1880 ISD::SMUL_LOHI, ISD::UMUL_LOHI }) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001881 setOperationAction(IntExpOp, MVT::i32, Expand);
1882 setOperationAction(IntExpOp, MVT::i64, Expand);
1883 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001884
Benjamin Kramer62460692015-04-25 14:46:53 +00001885 for (unsigned FPExpOp :
1886 {ISD::FDIV, ISD::FREM, ISD::FSQRT, ISD::FSIN, ISD::FCOS, ISD::FSINCOS,
1887 ISD::FPOW, ISD::FCOPYSIGN}) {
1888 setOperationAction(FPExpOp, MVT::f32, Expand);
1889 setOperationAction(FPExpOp, MVT::f64, Expand);
1890 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001891
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001892 // No extending loads from i32.
1893 for (MVT VT : MVT::integer_valuetypes()) {
1894 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand);
1895 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand);
1896 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand);
1897 }
1898 // Turn FP truncstore into trunc + store.
1899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
1900 // Turn FP extload into load/fextend.
1901 for (MVT VT : MVT::fp_valuetypes())
1902 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001903
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001904 // Expand BR_CC and SELECT_CC for all integer and fp types.
1905 for (MVT VT : MVT::integer_valuetypes()) {
1906 setOperationAction(ISD::BR_CC, VT, Expand);
1907 setOperationAction(ISD::SELECT_CC, VT, Expand);
1908 }
1909 for (MVT VT : MVT::fp_valuetypes()) {
1910 setOperationAction(ISD::BR_CC, VT, Expand);
1911 setOperationAction(ISD::SELECT_CC, VT, Expand);
1912 }
1913 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001914
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001915 //
1916 // Handling of vector operations.
1917 //
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001918
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001919 // Custom lower v4i16 load only. Let v4i16 store to be
1920 // promoted for now.
1921 promoteLdStType(MVT::v4i8, MVT::i32);
1922 promoteLdStType(MVT::v2i16, MVT::i32);
1923 promoteLdStType(MVT::v8i8, MVT::i64);
1924 promoteLdStType(MVT::v2i32, MVT::i64);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00001925
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001926 setOperationAction(ISD::LOAD, MVT::v4i16, Custom);
1927 setOperationAction(ISD::STORE, MVT::v4i16, Promote);
1928 AddPromotedToType(ISD::LOAD, MVT::v4i16, MVT::i64);
1929 AddPromotedToType(ISD::STORE, MVT::v4i16, MVT::i64);
1930
1931 // Set the action for vector operations to "expand", then override it with
1932 // either "custom" or "legal" for specific cases.
Craig Topper26260942015-10-18 05:15:34 +00001933 static const unsigned VectExpOps[] = {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001934 // Integer arithmetic:
1935 ISD::ADD, ISD::SUB, ISD::MUL, ISD::SDIV, ISD::UDIV,
1936 ISD::SREM, ISD::UREM, ISD::SDIVREM, ISD::UDIVREM, ISD::ADDC,
1937 ISD::SUBC, ISD::SADDO, ISD::UADDO, ISD::SSUBO, ISD::USUBO,
1938 ISD::SMUL_LOHI, ISD::UMUL_LOHI,
1939 // Logical/bit:
1940 ISD::AND, ISD::OR, ISD::XOR, ISD::ROTL, ISD::ROTR,
Craig Topper33772c52016-04-28 03:34:31 +00001941 ISD::CTPOP, ISD::CTLZ, ISD::CTTZ,
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001942 // Floating point arithmetic/math functions:
1943 ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FMA, ISD::FDIV,
1944 ISD::FREM, ISD::FNEG, ISD::FABS, ISD::FSQRT, ISD::FSIN,
1945 ISD::FCOS, ISD::FPOWI, ISD::FPOW, ISD::FLOG, ISD::FLOG2,
1946 ISD::FLOG10, ISD::FEXP, ISD::FEXP2, ISD::FCEIL, ISD::FTRUNC,
1947 ISD::FRINT, ISD::FNEARBYINT, ISD::FROUND, ISD::FFLOOR,
1948 ISD::FMINNUM, ISD::FMAXNUM, ISD::FSINCOS,
1949 // Misc:
1950 ISD::SELECT, ISD::ConstantPool,
1951 // Vector:
1952 ISD::BUILD_VECTOR, ISD::SCALAR_TO_VECTOR,
1953 ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT,
1954 ISD::EXTRACT_SUBVECTOR, ISD::INSERT_SUBVECTOR,
1955 ISD::CONCAT_VECTORS, ISD::VECTOR_SHUFFLE
1956 };
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001957
1958 for (MVT VT : MVT::vector_valuetypes()) {
Benjamin Kramer62460692015-04-25 14:46:53 +00001959 for (unsigned VectExpOp : VectExpOps)
1960 setOperationAction(VectExpOp, VT, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001961
1962 // Expand all extended loads and truncating stores:
1963 for (MVT TargetVT : MVT::vector_valuetypes()) {
1964 setLoadExtAction(ISD::EXTLOAD, TargetVT, VT, Expand);
1965 setTruncStoreAction(VT, TargetVT, Expand);
1966 }
1967
1968 setOperationAction(ISD::SRA, VT, Custom);
1969 setOperationAction(ISD::SHL, VT, Custom);
1970 setOperationAction(ISD::SRL, VT, Custom);
1971 }
1972
1973 // Types natively supported:
Benjamin Kramer62460692015-04-25 14:46:53 +00001974 for (MVT NativeVT : {MVT::v2i1, MVT::v4i1, MVT::v8i1, MVT::v32i1, MVT::v64i1,
1975 MVT::v4i8, MVT::v8i8, MVT::v2i16, MVT::v4i16, MVT::v1i32,
1976 MVT::v2i32, MVT::v1i64}) {
1977 setOperationAction(ISD::BUILD_VECTOR, NativeVT, Custom);
1978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, NativeVT, Custom);
1979 setOperationAction(ISD::INSERT_VECTOR_ELT, NativeVT, Custom);
1980 setOperationAction(ISD::EXTRACT_SUBVECTOR, NativeVT, Custom);
1981 setOperationAction(ISD::INSERT_SUBVECTOR, NativeVT, Custom);
1982 setOperationAction(ISD::CONCAT_VECTORS, NativeVT, Custom);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001983
Benjamin Kramer62460692015-04-25 14:46:53 +00001984 setOperationAction(ISD::ADD, NativeVT, Legal);
1985 setOperationAction(ISD::SUB, NativeVT, Legal);
1986 setOperationAction(ISD::MUL, NativeVT, Legal);
1987 setOperationAction(ISD::AND, NativeVT, Legal);
1988 setOperationAction(ISD::OR, NativeVT, Legal);
1989 setOperationAction(ISD::XOR, NativeVT, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00001990 }
1991
1992 setOperationAction(ISD::SETCC, MVT::v2i16, Custom);
1993 setOperationAction(ISD::VSELECT, MVT::v2i16, Custom);
1994 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
1995 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00001996 if (UseHVX) {
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00001997 if (UseHVXSgl) {
1998 setOperationAction(ISD::CONCAT_VECTORS, MVT::v128i8, Custom);
1999 setOperationAction(ISD::CONCAT_VECTORS, MVT::v64i16, Custom);
2000 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i32, Custom);
2001 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i64, Custom);
2002 } else if (UseHVXDbl) {
2003 setOperationAction(ISD::CONCAT_VECTORS, MVT::v256i8, Custom);
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002004 setOperationAction(ISD::CONCAT_VECTORS, MVT::v128i16, Custom);
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002005 setOperationAction(ISD::CONCAT_VECTORS, MVT::v64i32, Custom);
2006 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i64, Custom);
2007 } else {
2008 llvm_unreachable("Unrecognized HVX mode");
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002009 }
2010 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002011 // Subtarget-specific operation actions.
2012 //
2013 if (Subtarget.hasV5TOps()) {
2014 setOperationAction(ISD::FMA, MVT::f64, Expand);
2015 setOperationAction(ISD::FADD, MVT::f64, Expand);
2016 setOperationAction(ISD::FSUB, MVT::f64, Expand);
2017 setOperationAction(ISD::FMUL, MVT::f64, Expand);
2018
2019 setOperationAction(ISD::FP_TO_UINT, MVT::i1, Promote);
2020 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
2021 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
2022 setOperationAction(ISD::FP_TO_SINT, MVT::i1, Promote);
2023 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
2024 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
2025 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
2026 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
2027 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
2028 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
2029 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
2030 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
2031
2032 } else { // V4
2033 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
2034 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Expand);
2035 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
2036 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
2037 setOperationAction(ISD::FP_TO_SINT, MVT::f64, Expand);
2038 setOperationAction(ISD::FP_TO_SINT, MVT::f32, Expand);
2039 setOperationAction(ISD::FP_EXTEND, MVT::f32, Expand);
2040 setOperationAction(ISD::FP_ROUND, MVT::f64, Expand);
2041 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
2042
2043 setOperationAction(ISD::CTPOP, MVT::i8, Expand);
2044 setOperationAction(ISD::CTPOP, MVT::i16, Expand);
2045 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
2046 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
2047
2048 // Expand these operations for both f32 and f64:
Benjamin Kramer62460692015-04-25 14:46:53 +00002049 for (unsigned FPExpOpV4 :
2050 {ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FABS, ISD::FNEG, ISD::FMA}) {
2051 setOperationAction(FPExpOpV4, MVT::f32, Expand);
2052 setOperationAction(FPExpOpV4, MVT::f64, Expand);
2053 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002054
Benjamin Kramer62460692015-04-25 14:46:53 +00002055 for (ISD::CondCode FPExpCCV4 :
2056 {ISD::SETOEQ, ISD::SETOGT, ISD::SETOLT, ISD::SETOGE, ISD::SETOLE,
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002057 ISD::SETUO, ISD::SETO}) {
Benjamin Kramer62460692015-04-25 14:46:53 +00002058 setCondCodeAction(FPExpCCV4, MVT::f32, Expand);
2059 setCondCodeAction(FPExpCCV4, MVT::f64, Expand);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002060 }
2061 }
2062
2063 // Handling of indexed loads/stores: default is "expand".
2064 //
Benjamin Kramer62460692015-04-25 14:46:53 +00002065 for (MVT LSXTy : {MVT::i8, MVT::i16, MVT::i32, MVT::i64}) {
2066 setIndexedLoadAction(ISD::POST_INC, LSXTy, Legal);
2067 setIndexedStoreAction(ISD::POST_INC, LSXTy, Legal);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002068 }
2069
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002070 if (UseHVXDbl) {
2071 for (MVT VT : {MVT::v128i8, MVT::v64i16, MVT::v32i32, MVT::v16i64}) {
2072 setIndexedLoadAction(ISD::POST_INC, VT, Legal);
2073 setIndexedStoreAction(ISD::POST_INC, VT, Legal);
2074 }
2075 }
2076
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002077 computeRegisterProperties(&HRI);
2078
2079 //
2080 // Library calls for unsupported operations
2081 //
2082 bool FastMath = EnableFastMath;
2083
Benjamin Kramera37c8092015-04-25 14:46:46 +00002084 setLibcallName(RTLIB::SDIV_I32, "__hexagon_divsi3");
2085 setLibcallName(RTLIB::SDIV_I64, "__hexagon_divdi3");
2086 setLibcallName(RTLIB::UDIV_I32, "__hexagon_udivsi3");
2087 setLibcallName(RTLIB::UDIV_I64, "__hexagon_udivdi3");
2088 setLibcallName(RTLIB::SREM_I32, "__hexagon_modsi3");
2089 setLibcallName(RTLIB::SREM_I64, "__hexagon_moddi3");
2090 setLibcallName(RTLIB::UREM_I32, "__hexagon_umodsi3");
2091 setLibcallName(RTLIB::UREM_I64, "__hexagon_umoddi3");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002092
Benjamin Kramera37c8092015-04-25 14:46:46 +00002093 setLibcallName(RTLIB::SINTTOFP_I128_F64, "__hexagon_floattidf");
2094 setLibcallName(RTLIB::SINTTOFP_I128_F32, "__hexagon_floattisf");
2095 setLibcallName(RTLIB::FPTOUINT_F32_I128, "__hexagon_fixunssfti");
2096 setLibcallName(RTLIB::FPTOUINT_F64_I128, "__hexagon_fixunsdfti");
2097 setLibcallName(RTLIB::FPTOSINT_F32_I128, "__hexagon_fixsfti");
2098 setLibcallName(RTLIB::FPTOSINT_F64_I128, "__hexagon_fixdfti");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002099
2100 if (IsV4) {
2101 // Handle single-precision floating point operations on V4.
Benjamin Kramera37c8092015-04-25 14:46:46 +00002102 if (FastMath) {
2103 setLibcallName(RTLIB::ADD_F32, "__hexagon_fast_addsf3");
2104 setLibcallName(RTLIB::SUB_F32, "__hexagon_fast_subsf3");
2105 setLibcallName(RTLIB::MUL_F32, "__hexagon_fast_mulsf3");
2106 setLibcallName(RTLIB::OGT_F32, "__hexagon_fast_gtsf2");
2107 setLibcallName(RTLIB::OLT_F32, "__hexagon_fast_ltsf2");
2108 // Double-precision compares.
2109 setLibcallName(RTLIB::OGT_F64, "__hexagon_fast_gtdf2");
2110 setLibcallName(RTLIB::OLT_F64, "__hexagon_fast_ltdf2");
2111 } else {
2112 setLibcallName(RTLIB::ADD_F32, "__hexagon_addsf3");
2113 setLibcallName(RTLIB::SUB_F32, "__hexagon_subsf3");
2114 setLibcallName(RTLIB::MUL_F32, "__hexagon_mulsf3");
2115 setLibcallName(RTLIB::OGT_F32, "__hexagon_gtsf2");
2116 setLibcallName(RTLIB::OLT_F32, "__hexagon_ltsf2");
2117 // Double-precision compares.
2118 setLibcallName(RTLIB::OGT_F64, "__hexagon_gtdf2");
2119 setLibcallName(RTLIB::OLT_F64, "__hexagon_ltdf2");
2120 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002121 }
2122
2123 // This is the only fast library function for sqrtd.
2124 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002125 setLibcallName(RTLIB::SQRT_F64, "__hexagon_fast2_sqrtdf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002126
Benjamin Kramera37c8092015-04-25 14:46:46 +00002127 // Prefix is: nothing for "slow-math",
2128 // "fast2_" for V4 fast-math and V5+ fast-math double-precision
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002129 // (actually, keep fast-math and fast-math2 separate for now)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002130 if (FastMath) {
2131 setLibcallName(RTLIB::ADD_F64, "__hexagon_fast_adddf3");
2132 setLibcallName(RTLIB::SUB_F64, "__hexagon_fast_subdf3");
2133 setLibcallName(RTLIB::MUL_F64, "__hexagon_fast_muldf3");
2134 setLibcallName(RTLIB::DIV_F64, "__hexagon_fast_divdf3");
2135 // Calling __hexagon_fast2_divsf3 with fast-math on V5 (ok).
2136 setLibcallName(RTLIB::DIV_F32, "__hexagon_fast_divsf3");
2137 } else {
2138 setLibcallName(RTLIB::ADD_F64, "__hexagon_adddf3");
2139 setLibcallName(RTLIB::SUB_F64, "__hexagon_subdf3");
2140 setLibcallName(RTLIB::MUL_F64, "__hexagon_muldf3");
2141 setLibcallName(RTLIB::DIV_F64, "__hexagon_divdf3");
2142 setLibcallName(RTLIB::DIV_F32, "__hexagon_divsf3");
2143 }
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002144
2145 if (Subtarget.hasV5TOps()) {
2146 if (FastMath)
Benjamin Kramera37c8092015-04-25 14:46:46 +00002147 setLibcallName(RTLIB::SQRT_F32, "__hexagon_fast2_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002148 else
Benjamin Kramera37c8092015-04-25 14:46:46 +00002149 setLibcallName(RTLIB::SQRT_F32, "__hexagon_sqrtf");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002150 } else {
2151 // V4
Benjamin Kramera37c8092015-04-25 14:46:46 +00002152 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__hexagon_floatsisf");
2153 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__hexagon_floatsidf");
2154 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__hexagon_floatdisf");
2155 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__hexagon_floatdidf");
2156 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__hexagon_floatunsisf");
2157 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__hexagon_floatunsidf");
2158 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__hexagon_floatundisf");
2159 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__hexagon_floatundidf");
2160 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__hexagon_fixunssfsi");
2161 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__hexagon_fixunssfdi");
2162 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__hexagon_fixunsdfsi");
2163 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__hexagon_fixunsdfdi");
2164 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__hexagon_fixsfsi");
2165 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__hexagon_fixsfdi");
2166 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__hexagon_fixdfsi");
2167 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__hexagon_fixdfdi");
2168 setLibcallName(RTLIB::FPEXT_F32_F64, "__hexagon_extendsfdf2");
2169 setLibcallName(RTLIB::FPROUND_F64_F32, "__hexagon_truncdfsf2");
2170 setLibcallName(RTLIB::OEQ_F32, "__hexagon_eqsf2");
2171 setLibcallName(RTLIB::OEQ_F64, "__hexagon_eqdf2");
2172 setLibcallName(RTLIB::OGE_F32, "__hexagon_gesf2");
2173 setLibcallName(RTLIB::OGE_F64, "__hexagon_gedf2");
2174 setLibcallName(RTLIB::OLE_F32, "__hexagon_lesf2");
2175 setLibcallName(RTLIB::OLE_F64, "__hexagon_ledf2");
2176 setLibcallName(RTLIB::UNE_F32, "__hexagon_nesf2");
2177 setLibcallName(RTLIB::UNE_F64, "__hexagon_nedf2");
2178 setLibcallName(RTLIB::UO_F32, "__hexagon_unordsf2");
2179 setLibcallName(RTLIB::UO_F64, "__hexagon_unorddf2");
2180 setLibcallName(RTLIB::O_F32, "__hexagon_unordsf2");
2181 setLibcallName(RTLIB::O_F64, "__hexagon_unorddf2");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002182 }
2183
2184 // These cause problems when the shift amount is non-constant.
2185 setLibcallName(RTLIB::SHL_I128, nullptr);
2186 setLibcallName(RTLIB::SRL_I128, nullptr);
2187 setLibcallName(RTLIB::SRA_I128, nullptr);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002188}
2189
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002190
2191const char* HexagonTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002192 switch ((HexagonISD::NodeType)Opcode) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002193 case HexagonISD::ALLOCA: return "HexagonISD::ALLOCA";
2194 case HexagonISD::ARGEXTEND: return "HexagonISD::ARGEXTEND";
2195 case HexagonISD::AT_GOT: return "HexagonISD::AT_GOT";
2196 case HexagonISD::AT_PCREL: return "HexagonISD::AT_PCREL";
2197 case HexagonISD::BARRIER: return "HexagonISD::BARRIER";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002198 case HexagonISD::CALLR: return "HexagonISD::CALLR";
2199 case HexagonISD::CALLv3nr: return "HexagonISD::CALLv3nr";
2200 case HexagonISD::CALLv3: return "HexagonISD::CALLv3";
2201 case HexagonISD::COMBINE: return "HexagonISD::COMBINE";
2202 case HexagonISD::CONST32_GP: return "HexagonISD::CONST32_GP";
2203 case HexagonISD::CONST32: return "HexagonISD::CONST32";
2204 case HexagonISD::CP: return "HexagonISD::CP";
2205 case HexagonISD::DCFETCH: return "HexagonISD::DCFETCH";
2206 case HexagonISD::EH_RETURN: return "HexagonISD::EH_RETURN";
2207 case HexagonISD::EXTRACTU: return "HexagonISD::EXTRACTU";
2208 case HexagonISD::EXTRACTURP: return "HexagonISD::EXTRACTURP";
2209 case HexagonISD::FCONST32: return "HexagonISD::FCONST32";
2210 case HexagonISD::INSERT: return "HexagonISD::INSERT";
2211 case HexagonISD::INSERTRP: return "HexagonISD::INSERTRP";
2212 case HexagonISD::JT: return "HexagonISD::JT";
2213 case HexagonISD::PACKHL: return "HexagonISD::PACKHL";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002214 case HexagonISD::POPCOUNT: return "HexagonISD::POPCOUNT";
2215 case HexagonISD::RET_FLAG: return "HexagonISD::RET_FLAG";
2216 case HexagonISD::SHUFFEB: return "HexagonISD::SHUFFEB";
2217 case HexagonISD::SHUFFEH: return "HexagonISD::SHUFFEH";
2218 case HexagonISD::SHUFFOB: return "HexagonISD::SHUFFOB";
2219 case HexagonISD::SHUFFOH: return "HexagonISD::SHUFFOH";
2220 case HexagonISD::TC_RETURN: return "HexagonISD::TC_RETURN";
2221 case HexagonISD::VCMPBEQ: return "HexagonISD::VCMPBEQ";
2222 case HexagonISD::VCMPBGT: return "HexagonISD::VCMPBGT";
2223 case HexagonISD::VCMPBGTU: return "HexagonISD::VCMPBGTU";
2224 case HexagonISD::VCMPHEQ: return "HexagonISD::VCMPHEQ";
2225 case HexagonISD::VCMPHGT: return "HexagonISD::VCMPHGT";
2226 case HexagonISD::VCMPHGTU: return "HexagonISD::VCMPHGTU";
2227 case HexagonISD::VCMPWEQ: return "HexagonISD::VCMPWEQ";
2228 case HexagonISD::VCMPWGT: return "HexagonISD::VCMPWGT";
2229 case HexagonISD::VCMPWGTU: return "HexagonISD::VCMPWGTU";
Krzysztof Parzyszekc168c012015-12-03 16:47:20 +00002230 case HexagonISD::VCOMBINE: return "HexagonISD::VCOMBINE";
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002231 case HexagonISD::VSHLH: return "HexagonISD::VSHLH";
2232 case HexagonISD::VSHLW: return "HexagonISD::VSHLW";
2233 case HexagonISD::VSPLATB: return "HexagonISD::VSPLTB";
2234 case HexagonISD::VSPLATH: return "HexagonISD::VSPLATH";
2235 case HexagonISD::VSRAH: return "HexagonISD::VSRAH";
2236 case HexagonISD::VSRAW: return "HexagonISD::VSRAW";
2237 case HexagonISD::VSRLH: return "HexagonISD::VSRLH";
2238 case HexagonISD::VSRLW: return "HexagonISD::VSRLW";
2239 case HexagonISD::VSXTBH: return "HexagonISD::VSXTBH";
2240 case HexagonISD::VSXTBW: return "HexagonISD::VSXTBW";
Matthias Braund04893f2015-05-07 21:33:59 +00002241 case HexagonISD::OP_END: break;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002242 }
Matthias Braund04893f2015-05-07 21:33:59 +00002243 return nullptr;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002244}
2245
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002246bool HexagonTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002247 EVT MTy1 = EVT::getEVT(Ty1);
2248 EVT MTy2 = EVT::getEVT(Ty2);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002249 if (!MTy1.isSimple() || !MTy2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002250 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002251 return (MTy1.getSimpleVT() == MVT::i64) && (MTy2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002252}
2253
2254bool HexagonTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002255 if (!VT1.isSimple() || !VT2.isSimple())
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002256 return false;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002257 return (VT1.getSimpleVT() == MVT::i64) && (VT2.getSimpleVT() == MVT::i32);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002258}
2259
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002260// shouldExpandBuildVectorWithShuffles
2261// Should we expand the build vector with shuffles?
2262bool
2263HexagonTargetLowering::shouldExpandBuildVectorWithShuffles(EVT VT,
2264 unsigned DefinedValues) const {
2265
2266 // Hexagon vector shuffle operates on element sizes of bytes or halfwords
2267 EVT EltVT = VT.getVectorElementType();
2268 int EltBits = EltVT.getSizeInBits();
2269 if ((EltBits != 8) && (EltBits != 16))
2270 return false;
2271
2272 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
2273}
2274
2275// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3). V1 and
2276// V2 are the two vectors to select data from, V3 is the permutation.
2277static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
2278 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
2279 SDValue V1 = Op.getOperand(0);
2280 SDValue V2 = Op.getOperand(1);
2281 SDLoc dl(Op);
2282 EVT VT = Op.getValueType();
2283
Sanjay Patel57195842016-03-14 17:28:46 +00002284 if (V2.isUndef())
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002285 V2 = V1;
2286
2287 if (SVN->isSplat()) {
2288 int Lane = SVN->getSplatIndex();
2289 if (Lane == -1) Lane = 0;
2290
2291 // Test if V1 is a SCALAR_TO_VECTOR.
2292 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR)
2293 return createSplat(DAG, dl, VT, V1.getOperand(0));
2294
2295 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
2296 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
2297 // reaches it).
2298 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
2299 !isa<ConstantSDNode>(V1.getOperand(0))) {
2300 bool IsScalarToVector = true;
2301 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
Sanjay Patel75068522016-03-14 18:09:43 +00002302 if (!V1.getOperand(i).isUndef()) {
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002303 IsScalarToVector = false;
2304 break;
2305 }
2306 if (IsScalarToVector)
2307 return createSplat(DAG, dl, VT, V1.getOperand(0));
2308 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002309 return createSplat(DAG, dl, VT, DAG.getConstant(Lane, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002310 }
2311
2312 // FIXME: We need to support more general vector shuffles. See
2313 // below the comment from the ARM backend that deals in the general
2314 // case with the vector shuffles. For now, let expand handle these.
2315 return SDValue();
2316
2317 // If the shuffle is not directly supported and it has 4 elements, use
2318 // the PerfectShuffle-generated table to synthesize it from other shuffles.
2319}
2320
2321// If BUILD_VECTOR has same base element repeated several times,
2322// report true.
2323static bool isCommonSplatElement(BuildVectorSDNode *BVN) {
2324 unsigned NElts = BVN->getNumOperands();
2325 SDValue V0 = BVN->getOperand(0);
2326
2327 for (unsigned i = 1, e = NElts; i != e; ++i) {
2328 if (BVN->getOperand(i) != V0)
2329 return false;
2330 }
2331 return true;
2332}
2333
2334// LowerVECTOR_SHIFT - Lower a vector shift. Try to convert
2335// <VT> = SHL/SRA/SRL <VT> by <VT> to Hexagon specific
2336// <VT> = SHL/SRA/SRL <VT> by <IT/i32>.
2337static SDValue LowerVECTOR_SHIFT(SDValue Op, SelectionDAG &DAG) {
2338 BuildVectorSDNode *BVN = 0;
2339 SDValue V1 = Op.getOperand(0);
2340 SDValue V2 = Op.getOperand(1);
2341 SDValue V3;
2342 SDLoc dl(Op);
2343 EVT VT = Op.getValueType();
2344
2345 if ((BVN = dyn_cast<BuildVectorSDNode>(V1.getNode())) &&
2346 isCommonSplatElement(BVN))
2347 V3 = V2;
2348 else if ((BVN = dyn_cast<BuildVectorSDNode>(V2.getNode())) &&
2349 isCommonSplatElement(BVN))
2350 V3 = V1;
2351 else
2352 return SDValue();
2353
2354 SDValue CommonSplat = BVN->getOperand(0);
2355 SDValue Result;
2356
2357 if (VT.getSimpleVT() == MVT::v4i16) {
2358 switch (Op.getOpcode()) {
2359 case ISD::SRA:
2360 Result = DAG.getNode(HexagonISD::VSRAH, dl, VT, V3, CommonSplat);
2361 break;
2362 case ISD::SHL:
2363 Result = DAG.getNode(HexagonISD::VSHLH, dl, VT, V3, CommonSplat);
2364 break;
2365 case ISD::SRL:
2366 Result = DAG.getNode(HexagonISD::VSRLH, dl, VT, V3, CommonSplat);
2367 break;
2368 default:
2369 return SDValue();
2370 }
2371 } else if (VT.getSimpleVT() == MVT::v2i32) {
2372 switch (Op.getOpcode()) {
2373 case ISD::SRA:
2374 Result = DAG.getNode(HexagonISD::VSRAW, dl, VT, V3, CommonSplat);
2375 break;
2376 case ISD::SHL:
2377 Result = DAG.getNode(HexagonISD::VSHLW, dl, VT, V3, CommonSplat);
2378 break;
2379 case ISD::SRL:
2380 Result = DAG.getNode(HexagonISD::VSRLW, dl, VT, V3, CommonSplat);
2381 break;
2382 default:
2383 return SDValue();
2384 }
2385 } else {
2386 return SDValue();
2387 }
2388
2389 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
2390}
2391
2392SDValue
2393HexagonTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
2394 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
2395 SDLoc dl(Op);
2396 EVT VT = Op.getValueType();
2397
2398 unsigned Size = VT.getSizeInBits();
2399
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002400 // Only handle vectors of 64 bits or shorter.
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002401 if (Size > 64)
2402 return SDValue();
2403
2404 APInt APSplatBits, APSplatUndef;
2405 unsigned SplatBitSize;
2406 bool HasAnyUndefs;
2407 unsigned NElts = BVN->getNumOperands();
2408
2409 // Try to generate a SPLAT instruction.
2410 if ((VT.getSimpleVT() == MVT::v4i8 || VT.getSimpleVT() == MVT::v4i16) &&
2411 (BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2412 HasAnyUndefs, 0, true) && SplatBitSize <= 16)) {
2413 unsigned SplatBits = APSplatBits.getZExtValue();
2414 int32_t SextVal = ((int32_t) (SplatBits << (32 - SplatBitSize)) >>
2415 (32 - SplatBitSize));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002416 return createSplat(DAG, dl, VT, DAG.getConstant(SextVal, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002417 }
2418
2419 // Try to generate COMBINE to build v2i32 vectors.
2420 if (VT.getSimpleVT() == MVT::v2i32) {
2421 SDValue V0 = BVN->getOperand(0);
2422 SDValue V1 = BVN->getOperand(1);
2423
Sanjay Patel57195842016-03-14 17:28:46 +00002424 if (V0.isUndef())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002425 V0 = DAG.getConstant(0, dl, MVT::i32);
Sanjay Patel57195842016-03-14 17:28:46 +00002426 if (V1.isUndef())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002427 V1 = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002428
2429 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(V0);
2430 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(V1);
2431 // If the element isn't a constant, it is in a register:
2432 // generate a COMBINE Register Register instruction.
2433 if (!C0 || !C1)
2434 return DAG.getNode(HexagonISD::COMBINE, dl, VT, V1, V0);
2435
2436 // If one of the operands is an 8 bit integer constant, generate
2437 // a COMBINE Immediate Immediate instruction.
2438 if (isInt<8>(C0->getSExtValue()) ||
2439 isInt<8>(C1->getSExtValue()))
2440 return DAG.getNode(HexagonISD::COMBINE, dl, VT, V1, V0);
2441 }
2442
2443 // Try to generate a S2_packhl to build v2i16 vectors.
2444 if (VT.getSimpleVT() == MVT::v2i16) {
2445 for (unsigned i = 0, e = NElts; i != e; ++i) {
Sanjay Patel57195842016-03-14 17:28:46 +00002446 if (BVN->getOperand(i).isUndef())
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002447 continue;
2448 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(BVN->getOperand(i));
2449 // If the element isn't a constant, it is in a register:
2450 // generate a S2_packhl instruction.
2451 if (!Cst) {
2452 SDValue pack = DAG.getNode(HexagonISD::PACKHL, dl, MVT::v4i16,
2453 BVN->getOperand(1), BVN->getOperand(0));
2454
2455 return DAG.getTargetExtractSubreg(Hexagon::subreg_loreg, dl, MVT::v2i16,
2456 pack);
2457 }
2458 }
2459 }
2460
2461 // In the general case, generate a CONST32 or a CONST64 for constant vectors,
2462 // and insert_vector_elt for all the other cases.
2463 uint64_t Res = 0;
2464 unsigned EltSize = Size / NElts;
2465 SDValue ConstVal;
2466 uint64_t Mask = ~uint64_t(0ULL) >> (64 - EltSize);
2467 bool HasNonConstantElements = false;
2468
2469 for (unsigned i = 0, e = NElts; i != e; ++i) {
2470 // LLVM's BUILD_VECTOR operands are in Little Endian mode, whereas Hexagon's
2471 // combine, const64, etc. are Big Endian.
2472 unsigned OpIdx = NElts - i - 1;
2473 SDValue Operand = BVN->getOperand(OpIdx);
Sanjay Patel57195842016-03-14 17:28:46 +00002474 if (Operand.isUndef())
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002475 continue;
2476
2477 int64_t Val = 0;
2478 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Operand))
2479 Val = Cst->getSExtValue();
2480 else
2481 HasNonConstantElements = true;
2482
2483 Val &= Mask;
2484 Res = (Res << EltSize) | Val;
2485 }
2486
2487 if (Size == 64)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002488 ConstVal = DAG.getConstant(Res, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002489 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002490 ConstVal = DAG.getConstant(Res, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002491
2492 // When there are non constant operands, add them with INSERT_VECTOR_ELT to
2493 // ConstVal, the constant part of the vector.
2494 if (HasNonConstantElements) {
2495 EVT EltVT = VT.getVectorElementType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002496 SDValue Width = DAG.getConstant(EltVT.getSizeInBits(), dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002497 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002498 DAG.getConstant(32, dl, MVT::i64));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002499
2500 for (unsigned i = 0, e = NElts; i != e; ++i) {
2501 // LLVM's BUILD_VECTOR operands are in Little Endian mode, whereas Hexagon
2502 // is Big Endian.
2503 unsigned OpIdx = NElts - i - 1;
2504 SDValue Operand = BVN->getOperand(OpIdx);
Benjamin Kramer619c4e52015-04-10 11:24:51 +00002505 if (isa<ConstantSDNode>(Operand))
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002506 // This operand is already in ConstVal.
2507 continue;
2508
2509 if (VT.getSizeInBits() == 64 &&
2510 Operand.getValueType().getSizeInBits() == 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002511 SDValue C = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002512 Operand = DAG.getNode(HexagonISD::COMBINE, dl, VT, C, Operand);
2513 }
2514
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002515 SDValue Idx = DAG.getConstant(OpIdx, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002516 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i64, Idx, Width);
2517 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2518 const SDValue Ops[] = {ConstVal, Operand, Combined};
2519
2520 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002521 ConstVal = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002522 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002523 ConstVal = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002524 }
2525 }
2526
2527 return DAG.getNode(ISD::BITCAST, dl, VT, ConstVal);
2528}
2529
2530SDValue
2531HexagonTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
2532 SelectionDAG &DAG) const {
2533 SDLoc dl(Op);
Krzysztof Parzyszekc168c012015-12-03 16:47:20 +00002534 bool UseHVX = Subtarget.useHVXOps();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002535 EVT VT = Op.getValueType();
2536 unsigned NElts = Op.getNumOperands();
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002537 SDValue Vec0 = Op.getOperand(0);
2538 EVT VecVT = Vec0.getValueType();
2539 unsigned Width = VecVT.getSizeInBits();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002540
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002541 if (NElts == 2) {
2542 MVT ST = VecVT.getSimpleVT();
2543 // We are trying to concat two v2i16 to a single v4i16, or two v4i8
2544 // into a single v8i8.
2545 if (ST == MVT::v2i16 || ST == MVT::v4i8)
2546 return DAG.getNode(HexagonISD::COMBINE, dl, VT, Op.getOperand(1), Vec0);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002547
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002548 if (UseHVX) {
2549 assert((Width == 64*8 && Subtarget.useHVXSglOps()) ||
2550 (Width == 128*8 && Subtarget.useHVXDblOps()));
2551 SDValue Vec1 = Op.getOperand(1);
2552 MVT OpTy = Subtarget.useHVXSglOps() ? MVT::v16i32 : MVT::v32i32;
2553 MVT ReTy = Subtarget.useHVXSglOps() ? MVT::v32i32 : MVT::v64i32;
2554 SDValue B0 = DAG.getNode(ISD::BITCAST, dl, OpTy, Vec0);
2555 SDValue B1 = DAG.getNode(ISD::BITCAST, dl, OpTy, Vec1);
2556 SDValue VC = DAG.getNode(HexagonISD::VCOMBINE, dl, ReTy, B1, B0);
2557 return DAG.getNode(ISD::BITCAST, dl, VT, VC);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002558 }
2559 }
2560
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002561 if (VT.getSizeInBits() != 32 && VT.getSizeInBits() != 64)
2562 return SDValue();
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002563
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002564 SDValue C0 = DAG.getConstant(0, dl, MVT::i64);
2565 SDValue C32 = DAG.getConstant(32, dl, MVT::i64);
2566 SDValue W = DAG.getConstant(Width, dl, MVT::i64);
2567 // Create the "width" part of the argument to insert_rp/insertp_rp.
2568 SDValue S = DAG.getNode(ISD::SHL, dl, MVT::i64, W, C32);
2569 SDValue V = C0;
2570
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002571 for (unsigned i = 0, e = NElts; i != e; ++i) {
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002572 unsigned N = NElts-i-1;
2573 SDValue OpN = Op.getOperand(N);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002574
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002575 if (VT.getSizeInBits() == 64 && OpN.getValueType().getSizeInBits() == 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002576 SDValue C = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002577 OpN = DAG.getNode(HexagonISD::COMBINE, dl, VT, C, OpN);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002578 }
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002579 SDValue Idx = DAG.getConstant(N, dl, MVT::i64);
2580 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i64, Idx, W);
2581 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, S, Offset);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002582 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002583 V = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i32, {V, OpN, Or});
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002584 else
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002585 V = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i64, {V, OpN, Or});
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002586 }
2587
Krzysztof Parzyszekf1b3e5e2015-12-04 16:18:15 +00002588 return DAG.getNode(ISD::BITCAST, dl, VT, V);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002589}
2590
2591SDValue
2592HexagonTargetLowering::LowerEXTRACT_VECTOR(SDValue Op,
2593 SelectionDAG &DAG) const {
2594 EVT VT = Op.getValueType();
2595 int VTN = VT.isVector() ? VT.getVectorNumElements() : 1;
2596 SDLoc dl(Op);
2597 SDValue Idx = Op.getOperand(1);
2598 SDValue Vec = Op.getOperand(0);
2599 EVT VecVT = Vec.getValueType();
2600 EVT EltVT = VecVT.getVectorElementType();
2601 int EltSize = EltVT.getSizeInBits();
2602 SDValue Width = DAG.getConstant(Op.getOpcode() == ISD::EXTRACT_VECTOR_ELT ?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002603 EltSize : VTN * EltSize, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002604
2605 // Constant element number.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002606 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Idx)) {
2607 uint64_t X = CI->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002608 SDValue Offset = DAG.getConstant(X * EltSize, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002609 const SDValue Ops[] = {Vec, Width, Offset};
2610
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002611 ConstantSDNode *CW = dyn_cast<ConstantSDNode>(Width);
2612 assert(CW && "Non constant width in LowerEXTRACT_VECTOR");
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002613
2614 SDValue N;
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002615 MVT SVT = VecVT.getSimpleVT();
2616 uint64_t W = CW->getZExtValue();
2617
2618 if (W == 32) {
2619 // Translate this node into EXTRACT_SUBREG.
2620 unsigned Subreg = (X == 0) ? Hexagon::subreg_loreg : 0;
2621
2622 if (X == 0)
2623 Subreg = Hexagon::subreg_loreg;
2624 else if (SVT == MVT::v2i32 && X == 1)
2625 Subreg = Hexagon::subreg_hireg;
2626 else if (SVT == MVT::v4i16 && X == 2)
2627 Subreg = Hexagon::subreg_hireg;
2628 else if (SVT == MVT::v8i8 && X == 4)
2629 Subreg = Hexagon::subreg_hireg;
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002630 else
2631 llvm_unreachable("Bad offset");
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002632 N = DAG.getTargetExtractSubreg(Subreg, dl, MVT::i32, Vec);
2633
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002634 } else if (VecVT.getSizeInBits() == 32) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002635 N = DAG.getNode(HexagonISD::EXTRACTU, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002636 } else {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002637 N = DAG.getNode(HexagonISD::EXTRACTU, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002638 if (VT.getSizeInBits() == 32)
2639 N = DAG.getTargetExtractSubreg(Hexagon::subreg_loreg, dl, MVT::i32, N);
2640 }
2641
2642 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2643 }
2644
2645 // Variable element number.
2646 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i32, Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002647 DAG.getConstant(EltSize, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002648 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002649 DAG.getConstant(32, dl, MVT::i64));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002650 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2651
2652 const SDValue Ops[] = {Vec, Combined};
2653
2654 SDValue N;
2655 if (VecVT.getSizeInBits() == 32) {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002656 N = DAG.getNode(HexagonISD::EXTRACTURP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002657 } else {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002658 N = DAG.getNode(HexagonISD::EXTRACTURP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002659 if (VT.getSizeInBits() == 32)
2660 N = DAG.getTargetExtractSubreg(Hexagon::subreg_loreg, dl, MVT::i32, N);
2661 }
2662 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2663}
2664
2665SDValue
2666HexagonTargetLowering::LowerINSERT_VECTOR(SDValue Op,
2667 SelectionDAG &DAG) const {
2668 EVT VT = Op.getValueType();
2669 int VTN = VT.isVector() ? VT.getVectorNumElements() : 1;
2670 SDLoc dl(Op);
2671 SDValue Vec = Op.getOperand(0);
2672 SDValue Val = Op.getOperand(1);
2673 SDValue Idx = Op.getOperand(2);
2674 EVT VecVT = Vec.getValueType();
2675 EVT EltVT = VecVT.getVectorElementType();
2676 int EltSize = EltVT.getSizeInBits();
2677 SDValue Width = DAG.getConstant(Op.getOpcode() == ISD::INSERT_VECTOR_ELT ?
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002678 EltSize : VTN * EltSize, dl, MVT::i64);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002679
2680 if (ConstantSDNode *C = cast<ConstantSDNode>(Idx)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002681 SDValue Offset = DAG.getConstant(C->getSExtValue() * EltSize, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002682 const SDValue Ops[] = {Vec, Val, Width, Offset};
2683
2684 SDValue N;
2685 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002686 N = DAG.getNode(HexagonISD::INSERT, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002687 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002688 N = DAG.getNode(HexagonISD::INSERT, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002689
2690 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2691 }
2692
2693 // Variable element number.
2694 SDValue Offset = DAG.getNode(ISD::MUL, dl, MVT::i32, Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002695 DAG.getConstant(EltSize, dl, MVT::i32));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002696 SDValue Shifted = DAG.getNode(ISD::SHL, dl, MVT::i64, Width,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002697 DAG.getConstant(32, dl, MVT::i64));
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002698 SDValue Combined = DAG.getNode(ISD::OR, dl, MVT::i64, Shifted, Offset);
2699
2700 if (VT.getSizeInBits() == 64 &&
2701 Val.getValueType().getSizeInBits() == 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002702 SDValue C = DAG.getConstant(0, dl, MVT::i32);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002703 Val = DAG.getNode(HexagonISD::COMBINE, dl, VT, C, Val);
2704 }
2705
2706 const SDValue Ops[] = {Vec, Val, Combined};
2707
2708 SDValue N;
2709 if (VT.getSizeInBits() == 32)
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002710 N = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i32, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002711 else
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002712 N = DAG.getNode(HexagonISD::INSERTRP, dl, MVT::i64, Ops);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002713
2714 return DAG.getNode(ISD::BITCAST, dl, VT, N);
2715}
2716
Tim Northovera4415852013-08-06 09:12:35 +00002717bool
2718HexagonTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
2719 // Assuming the caller does not have either a signext or zeroext modifier, and
2720 // only one value is accepted, any reasonable truncation is allowed.
2721 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
2722 return false;
2723
2724 // FIXME: in principle up to 64-bit could be made safe, but it would be very
2725 // fragile at the moment: any support for multiple value returns would be
2726 // liable to disallow tail calls involving i64 -> iN truncation in many cases.
2727 return Ty1->getPrimitiveSizeInBits() <= 32;
2728}
2729
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002730SDValue
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002731HexagonTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
2732 SDValue Chain = Op.getOperand(0);
2733 SDValue Offset = Op.getOperand(1);
2734 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002735 SDLoc dl(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00002736 auto PtrVT = getPointerTy(DAG.getDataLayout());
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002737
2738 // Mark function as containing a call to EH_RETURN.
2739 HexagonMachineFunctionInfo *FuncInfo =
2740 DAG.getMachineFunction().getInfo<HexagonMachineFunctionInfo>();
2741 FuncInfo->setHasEHReturn();
2742
2743 unsigned OffsetReg = Hexagon::R28;
2744
Mehdi Amini44ede332015-07-09 02:09:04 +00002745 SDValue StoreAddr =
2746 DAG.getNode(ISD::ADD, dl, PtrVT, DAG.getRegister(Hexagon::R30, PtrVT),
2747 DAG.getIntPtrConstant(4, dl));
Jyotsna Verma5ed51812013-05-01 21:37:34 +00002748 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
2749 false, false, 0);
2750 Chain = DAG.getCopyToReg(Chain, dl, OffsetReg, Offset);
2751
2752 // Not needed we already use it as explict input to EH_RETURN.
2753 // MF.getRegInfo().addLiveOut(OffsetReg);
2754
2755 return DAG.getNode(HexagonISD::EH_RETURN, dl, MVT::Other, Chain);
2756}
2757
2758SDValue
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002759HexagonTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002760 unsigned Opc = Op.getOpcode();
2761 switch (Opc) {
2762 default:
2763#ifndef NDEBUG
2764 Op.getNode()->dumpr(&DAG);
2765 if (Opc > HexagonISD::OP_BEGIN && Opc < HexagonISD::OP_END)
2766 errs() << "Check for a non-legal type in this operation\n";
2767#endif
2768 llvm_unreachable("Should not custom lower this!");
2769 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
2770 case ISD::INSERT_SUBVECTOR: return LowerINSERT_VECTOR(Op, DAG);
2771 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR(Op, DAG);
2772 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_VECTOR(Op, DAG);
2773 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR(Op, DAG);
2774 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2775 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002776 case ISD::SRA:
2777 case ISD::SHL:
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002778 case ISD::SRL: return LowerVECTOR_SHIFT(Op, DAG);
2779 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002780 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002781 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
2782 // Frame & Return address. Currently unimplemented.
2783 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
2784 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Krzysztof Parzyszek7a737d12016-02-18 15:42:57 +00002785 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002786 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
2787 case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG);
2788 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002789 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002790 case ISD::VASTART: return LowerVASTART(Op, DAG);
Krzysztof Parzyszek42113342015-03-19 16:33:08 +00002791 // Custom lower some vector loads.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002792 case ISD::LOAD: return LowerLOAD(Op, DAG);
2793 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
2794 case ISD::SETCC: return LowerSETCC(Op, DAG);
2795 case ISD::VSELECT: return LowerVSELECT(Op, DAG);
2796 case ISD::CTPOP: return LowerCTPOP(Op, DAG);
2797 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00002798 case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG);
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002799 case ISD::INLINEASM: return LowerINLINEASM(Op, DAG);
Krzysztof Parzyszek6895b2c2016-02-18 13:58:38 +00002800 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002801 }
2802}
2803
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002804/// Returns relocation base for the given PIC jumptable.
2805SDValue
2806HexagonTargetLowering::getPICJumpTableRelocBase(SDValue Table,
2807 SelectionDAG &DAG) const {
2808 int Idx = cast<JumpTableSDNode>(Table)->getIndex();
2809 EVT VT = Table.getValueType();
2810 SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL);
2811 return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Table), VT, T);
2812}
2813
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002814MachineBasicBlock *
2815HexagonTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
2816 MachineBasicBlock *BB)
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002817 const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002818 switch (MI->getOpcode()) {
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002819 case Hexagon::ALLOCA: {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002820 MachineFunction *MF = BB->getParent();
Krzysztof Parzyszek4fa2a9f2015-04-22 16:43:53 +00002821 auto *FuncInfo = MF->getInfo<HexagonMachineFunctionInfo>();
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002822 FuncInfo->addAllocaAdjustInst(MI);
2823 return BB;
2824 }
Craig Toppere55c5562012-02-07 02:50:20 +00002825 default: llvm_unreachable("Unexpected instr type to insert");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002826 } // switch
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002827}
2828
2829//===----------------------------------------------------------------------===//
2830// Inline Assembly Support
2831//===----------------------------------------------------------------------===//
2832
Krzysztof Parzyszekca3b5322016-05-18 14:34:51 +00002833TargetLowering::ConstraintType
2834HexagonTargetLowering::getConstraintType(StringRef Constraint) const {
2835 if (Constraint.size() == 1) {
2836 switch (Constraint[0]) {
2837 case 'q':
2838 case 'v':
2839 if (Subtarget.useHVXOps())
2840 return C_Register;
2841 break;
2842 }
2843 }
2844 return TargetLowering::getConstraintType(Constraint);
2845}
2846
Eric Christopher11e4df72015-02-26 22:38:43 +00002847std::pair<unsigned, const TargetRegisterClass *>
2848HexagonTargetLowering::getRegForInlineAsmConstraint(
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002849 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002850 bool UseHVX = Subtarget.useHVXOps(), UseHVXDbl = Subtarget.useHVXDblOps();
2851
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002852 if (Constraint.size() == 1) {
2853 switch (Constraint[0]) {
2854 case 'r': // R0-R31
Chad Rosier295bd432013-06-22 18:37:38 +00002855 switch (VT.SimpleTy) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002856 default:
Craig Toppere55c5562012-02-07 02:50:20 +00002857 llvm_unreachable("getRegForInlineAsmConstraint Unhandled data type");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002858 case MVT::i32:
2859 case MVT::i16:
2860 case MVT::i8:
Sirish Pande69295b82012-05-10 20:20:25 +00002861 case MVT::f32:
Craig Topperc7242e02012-04-20 07:30:17 +00002862 return std::make_pair(0U, &Hexagon::IntRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002863 case MVT::i64:
Sirish Pande69295b82012-05-10 20:20:25 +00002864 case MVT::f64:
Craig Topperc7242e02012-04-20 07:30:17 +00002865 return std::make_pair(0U, &Hexagon::DoubleRegsRegClass);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002866 }
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00002867 case 'q': // q0-q3
2868 switch (VT.SimpleTy) {
2869 default:
2870 llvm_unreachable("getRegForInlineAsmConstraint Unhandled data type");
2871 case MVT::v1024i1:
2872 case MVT::v512i1:
2873 case MVT::v32i16:
2874 case MVT::v16i32:
2875 case MVT::v64i8:
2876 case MVT::v8i64:
2877 return std::make_pair(0U, &Hexagon::VecPredRegsRegClass);
2878 }
2879 case 'v': // V0-V31
2880 switch (VT.SimpleTy) {
2881 default:
2882 llvm_unreachable("getRegForInlineAsmConstraint Unhandled data type");
2883 case MVT::v16i32:
2884 case MVT::v32i16:
2885 case MVT::v64i8:
2886 case MVT::v8i64:
2887 return std::make_pair(0U, &Hexagon::VectorRegsRegClass);
2888 case MVT::v32i32:
2889 case MVT::v64i16:
2890 case MVT::v16i64:
2891 case MVT::v128i8:
2892 if (Subtarget.hasV60TOps() && UseHVX && UseHVXDbl)
2893 return std::make_pair(0U, &Hexagon::VectorRegs128BRegClass);
2894 else
2895 return std::make_pair(0U, &Hexagon::VecDblRegsRegClass);
2896 case MVT::v256i8:
2897 case MVT::v128i16:
2898 case MVT::v64i32:
2899 case MVT::v32i64:
2900 return std::make_pair(0U, &Hexagon::VecDblRegs128BRegClass);
2901 }
2902
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002903 default:
Craig Toppere55c5562012-02-07 02:50:20 +00002904 llvm_unreachable("Unknown asm register class");
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002905 }
2906 }
2907
Eric Christopher11e4df72015-02-26 22:38:43 +00002908 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002909}
2910
Sirish Pande69295b82012-05-10 20:20:25 +00002911/// isFPImmLegal - Returns true if the target can instruction select the
2912/// specified FP immediate natively. If false, the legalizer will
2913/// materialize the FP immediate as a load from a constant pool.
2914bool HexagonTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002915 return Subtarget.hasV5TOps();
Sirish Pande69295b82012-05-10 20:20:25 +00002916}
2917
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002918/// isLegalAddressingMode - Return true if the addressing mode represented by
2919/// AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00002920bool HexagonTargetLowering::isLegalAddressingMode(const DataLayout &DL,
2921 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00002922 unsigned AS) const {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002923 // Allows a signed-extended 11-bit immediate field.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002924 if (AM.BaseOffs <= -(1LL << 13) || AM.BaseOffs >= (1LL << 13)-1)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002925 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002926
2927 // No global is ever allowed as a base.
Krzysztof Parzyszek952d9512015-04-22 21:17:00 +00002928 if (AM.BaseGV)
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002929 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002930
2931 int Scale = AM.Scale;
2932 if (Scale < 0) Scale = -Scale;
2933 switch (Scale) {
2934 case 0: // No scale reg, "r+i", "r", or just "i".
2935 break;
2936 default: // No scaled addressing mode.
2937 return false;
2938 }
2939 return true;
2940}
2941
Krzysztof Parzyszek21dc8bd2015-12-18 20:19:30 +00002942/// Return true if folding a constant offset with the given GlobalAddress is
2943/// legal. It is frequently not legal in PIC relocation models.
2944bool HexagonTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA)
2945 const {
2946 return HTM.getRelocationModel() == Reloc::Static;
2947}
2948
2949
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002950/// isLegalICmpImmediate - Return true if the specified immediate is legal
2951/// icmp immediate, that is the target has icmp instructions which can compare
2952/// a register against the immediate without having to materialize the
2953/// immediate into a register.
2954bool HexagonTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
2955 return Imm >= -512 && Imm <= 511;
2956}
2957
2958/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2959/// for tail call optimization. Targets which want to do tail call
2960/// optimization should implement this function.
2961bool HexagonTargetLowering::IsEligibleForTailCallOptimization(
2962 SDValue Callee,
2963 CallingConv::ID CalleeCC,
2964 bool isVarArg,
2965 bool isCalleeStructRet,
2966 bool isCallerStructRet,
2967 const SmallVectorImpl<ISD::OutputArg> &Outs,
2968 const SmallVectorImpl<SDValue> &OutVals,
2969 const SmallVectorImpl<ISD::InputArg> &Ins,
2970 SelectionDAG& DAG) const {
2971 const Function *CallerF = DAG.getMachineFunction().getFunction();
2972 CallingConv::ID CallerCC = CallerF->getCallingConv();
2973 bool CCMatch = CallerCC == CalleeCC;
2974
2975 // ***************************************************************************
2976 // Look for obvious safe cases to perform tail call optimization that do not
2977 // require ABI changes.
2978 // ***************************************************************************
2979
2980 // If this is a tail call via a function pointer, then don't do it!
Craig Topper66059c92015-11-18 07:07:59 +00002981 if (!(isa<GlobalAddressSDNode>(Callee)) &&
2982 !(isa<ExternalSymbolSDNode>(Callee))) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002983 return false;
2984 }
2985
2986 // Do not optimize if the calling conventions do not match.
2987 if (!CCMatch)
2988 return false;
2989
2990 // Do not tail call optimize vararg calls.
2991 if (isVarArg)
2992 return false;
2993
2994 // Also avoid tail call optimization if either caller or callee uses struct
2995 // return semantics.
2996 if (isCalleeStructRet || isCallerStructRet)
2997 return false;
2998
2999 // In addition to the cases above, we also disable Tail Call Optimization if
3000 // the calling convention code that at least one outgoing argument needs to
3001 // go on the stack. We cannot check that here because at this point that
3002 // information is not available.
3003 return true;
3004}
Colin LeMahieu025f8602014-12-08 21:19:18 +00003005
3006// Return true when the given node fits in a positive half word.
3007bool llvm::isPositiveHalfWord(SDNode *N) {
3008 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
3009 if (CN && CN->getSExtValue() > 0 && isInt<16>(CN->getSExtValue()))
3010 return true;
3011
3012 switch (N->getOpcode()) {
3013 default:
3014 return false;
3015 case ISD::SIGN_EXTEND_INREG:
3016 return true;
3017 }
3018}
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003019
Krzysztof Parzyszek2d65ea72016-03-28 15:43:03 +00003020bool HexagonTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
3021 unsigned AS, unsigned Align, bool *Fast) const {
3022 if (Fast)
3023 *Fast = false;
3024
3025 switch (VT.getSimpleVT().SimpleTy) {
3026 default:
3027 return false;
3028 case MVT::v64i8:
3029 case MVT::v128i8:
3030 case MVT::v256i8:
3031 case MVT::v32i16:
3032 case MVT::v64i16:
3033 case MVT::v128i16:
3034 case MVT::v16i32:
3035 case MVT::v32i32:
3036 case MVT::v64i32:
3037 case MVT::v8i64:
3038 case MVT::v16i64:
3039 case MVT::v32i64:
3040 return true;
3041 }
3042 return false;
3043}
3044
3045
Krzysztof Parzyszek08ff8882015-11-26 18:38:27 +00003046std::pair<const TargetRegisterClass*, uint8_t>
3047HexagonTargetLowering::findRepresentativeClass(const TargetRegisterInfo *TRI,
3048 MVT VT) const {
3049 const TargetRegisterClass *RRC = nullptr;
3050
3051 uint8_t Cost = 1;
3052 switch (VT.SimpleTy) {
3053 default:
3054 return TargetLowering::findRepresentativeClass(TRI, VT);
3055 case MVT::v64i8:
3056 case MVT::v32i16:
3057 case MVT::v16i32:
3058 case MVT::v8i64:
3059 RRC = &Hexagon::VectorRegsRegClass;
3060 break;
3061 case MVT::v128i8:
3062 case MVT::v64i16:
3063 case MVT::v32i32:
3064 case MVT::v16i64:
3065 if (Subtarget.hasV60TOps() && Subtarget.useHVXOps() &&
3066 Subtarget.useHVXDblOps())
3067 RRC = &Hexagon::VectorRegs128BRegClass;
3068 else
3069 RRC = &Hexagon::VecDblRegsRegClass;
3070 break;
3071 case MVT::v256i8:
3072 case MVT::v128i16:
3073 case MVT::v64i32:
3074 case MVT::v32i64:
3075 RRC = &Hexagon::VecDblRegs128BRegClass;
3076 break;
3077 }
3078 return std::make_pair(RRC, Cost);
3079}
3080
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003081Value *HexagonTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
3082 AtomicOrdering Ord) const {
3083 BasicBlock *BB = Builder.GetInsertBlock();
3084 Module *M = BB->getParent()->getParent();
3085 Type *Ty = cast<PointerType>(Addr->getType())->getElementType();
3086 unsigned SZ = Ty->getPrimitiveSizeInBits();
3087 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic loads supported");
3088 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_L2_loadw_locked
3089 : Intrinsic::hexagon_L4_loadd_locked;
3090 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3091 return Builder.CreateCall(Fn, Addr, "larx");
3092}
3093
3094/// Perform a store-conditional operation to Addr. Return the status of the
3095/// store. This should be 0 if the store succeeded, non-zero otherwise.
3096Value *HexagonTargetLowering::emitStoreConditional(IRBuilder<> &Builder,
3097 Value *Val, Value *Addr, AtomicOrdering Ord) const {
3098 BasicBlock *BB = Builder.GetInsertBlock();
3099 Module *M = BB->getParent()->getParent();
3100 Type *Ty = Val->getType();
3101 unsigned SZ = Ty->getPrimitiveSizeInBits();
3102 assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic stores supported");
3103 Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_S2_storew_locked
3104 : Intrinsic::hexagon_S4_stored_locked;
3105 Value *Fn = Intrinsic::getDeclaration(M, IntID);
3106 Value *Call = Builder.CreateCall(Fn, {Addr, Val}, "stcx");
3107 Value *Cmp = Builder.CreateICmpEQ(Call, Builder.getInt32(0), "");
3108 Value *Ext = Builder.CreateZExt(Cmp, Type::getInt32Ty(M->getContext()));
3109 return Ext;
3110}
3111
Ahmed Bougacha52468672015-09-11 17:08:28 +00003112TargetLowering::AtomicExpansionKind
3113HexagonTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const {
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003114 // Do not expand loads and stores that don't exceed 64 bits.
Ahmed Bougacha52468672015-09-11 17:08:28 +00003115 return LI->getType()->getPrimitiveSizeInBits() > 64
Tim Northoverf520eff2015-12-02 18:12:57 +00003116 ? AtomicExpansionKind::LLOnly
Ahmed Bougacha52468672015-09-11 17:08:28 +00003117 : AtomicExpansionKind::None;
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +00003118}
3119
3120bool HexagonTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const {
3121 // Do not expand loads and stores that don't exceed 64 bits.
3122 return SI->getValueOperand()->getType()->getPrimitiveSizeInBits() > 64;
3123}