blob: f4958f3a380405138b3cb48620012902c08fbf3e [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMMCTargetDesc.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000015#include "ARMBaseInfo.h"
Tim Northover5cc3dc82012-12-07 16:50:23 +000016#include "ARMELFStreamer.h"
17#include "ARMMCAsmInfo.h"
Evan Cheng61faa552011-07-25 21:20:24 +000018#include "InstPrinter/ARMInstPrinter.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000019#include "llvm/MC/MCCodeGenInfo.h"
20#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000021#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCRegisterInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000023#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000024#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000025#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000026#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000027
28#define GET_REGINFO_MC_DESC
29#include "ARMGenRegisterInfo.inc"
30
31#define GET_INSTRINFO_MC_DESC
32#include "ARMGenInstrInfo.inc"
33
34#define GET_SUBTARGETINFO_MC_DESC
35#include "ARMGenSubtargetInfo.inc"
36
37using namespace llvm;
38
Evan Cheng9f7ad312012-04-26 01:13:36 +000039std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Evan Cheng2bd65362011-07-07 00:08:19 +000040 // Set the boolean corresponding to the current target triple, or the default
41 // if one cannot be determined, to true.
42 unsigned Len = TT.size();
43 unsigned Idx = 0;
44
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000045 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000046 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000047 if (Len >= 5 && TT.substr(0, 4) == "armv")
48 Idx = 4;
49 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000050 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000051 if (Len >= 7 && TT[5] == 'v')
52 Idx = 6;
53 }
54
Evan Chengf52003d2012-04-27 01:27:19 +000055 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000056 std::string ARMArchFeature;
57 if (Idx) {
58 unsigned SubVer = TT[Idx];
59 if (SubVer >= '7' && SubVer <= '9') {
Evan Cheng2bd65362011-07-07 00:08:19 +000060 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000061 if (NoCPU)
62 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
63 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
64 else
65 // Use CPU to figure out the exact features.
66 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +000067 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000068 if (NoCPU)
69 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
70 // FeatureT2XtPk, FeatureMClass
71 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
72 else
73 // Use CPU to figure out the exact features.
74 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +000075 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
76 if (NoCPU)
77 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
78 // Swift
79 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk";
80 else
81 // Use CPU to figure out the exact features.
82 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +000083 } else {
84 // v7 CPUs have lots of different feature sets. If no CPU is specified,
85 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
86 // the "minimum" feature set and use CPU string to figure out the exact
87 // features.
Evan Chengf52003d2012-04-27 01:27:19 +000088 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +000089 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
90 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
91 else
92 // Use CPU to figure out the exact features.
93 ARMArchFeature = "+v7";
94 }
Evan Cheng2bd65362011-07-07 00:08:19 +000095 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +000096 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +000097 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +000098 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
99 if (NoCPU)
100 // v6m: FeatureNoARM, FeatureMClass
101 ARMArchFeature = "+v6,+noarm,+mclass";
102 else
103 ARMArchFeature = "+v6";
104 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000105 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000106 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000107 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000108 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000109 else
110 ARMArchFeature = "+v5t";
111 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
112 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000113 }
114
Evan Chengf2c26162011-07-07 08:26:46 +0000115 if (isThumb) {
116 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000117 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000118 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000119 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000120 }
121
Evan Cheng2bd65362011-07-07 00:08:19 +0000122 return ARMArchFeature;
123}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000124
125MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
126 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000127 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000128 if (!FS.empty()) {
129 if (!ArchFS.empty())
130 ArchFS = ArchFS + "," + FS.str();
131 else
132 ArchFS = FS;
133 }
134
135 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000136 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000137 return X;
138}
139
Evan Cheng1705ab02011-07-14 23:50:31 +0000140static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000141 MCInstrInfo *X = new MCInstrInfo();
142 InitARMMCInstrInfo(X);
143 return X;
144}
145
Evan Chengd60fa58b2011-07-18 20:57:22 +0000146static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000147 MCRegisterInfo *X = new MCRegisterInfo();
Jim Grosbach6df94842012-12-19 23:38:53 +0000148 InitARMMCRegisterInfo(X, ARM::LR, 0, 0, ARM::PC);
Evan Cheng1705ab02011-07-14 23:50:31 +0000149 return X;
150}
151
Evan Chenga83b37a2011-07-15 02:09:41 +0000152static MCAsmInfo *createARMMCAsmInfo(const Target &T, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000153 Triple TheTriple(TT);
154
155 if (TheTriple.isOSDarwin())
156 return new ARMMCAsmInfoDarwin();
157
158 return new ARMELFMCAsmInfo();
159}
160
Evan Chengad5f4852011-07-23 00:00:19 +0000161static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000162 CodeModel::Model CM,
163 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000164 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000165 if (RM == Reloc::Default) {
166 Triple TheTriple(TT);
167 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
168 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
169 }
Evan Chengecb29082011-11-16 08:38:26 +0000170 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000171 return X;
172}
173
Evan Chengad5f4852011-07-23 00:00:19 +0000174// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000175static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000176 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000177 raw_ostream &OS,
178 MCCodeEmitter *Emitter,
179 bool RelaxAll,
180 bool NoExecStack) {
181 Triple TheTriple(TT);
182
183 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000184 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000185
186 if (TheTriple.isOSWindows()) {
187 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000188 }
189
Tim Northover5cc3dc82012-12-07 16:50:23 +0000190 return createARMELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack,
191 TheTriple.getArch() == Triple::thumb);
Evan Chengad5f4852011-07-23 00:00:19 +0000192}
193
Evan Cheng61faa552011-07-25 21:20:24 +0000194static MCInstPrinter *createARMMCInstPrinter(const Target &T,
195 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000196 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000197 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000198 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000199 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000200 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000201 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000202 return 0;
203}
204
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000205namespace {
206
207class ARMMCInstrAnalysis : public MCInstrAnalysis {
208public:
209 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000210
211 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
212 // BCCs with the "always" predicate are unconditional branches.
213 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
214 return true;
215 return MCInstrAnalysis::isUnconditionalBranch(Inst);
216 }
217
218 virtual bool isConditionalBranch(const MCInst &Inst) const {
219 // BCCs with the "always" predicate are unconditional branches.
220 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
221 return false;
222 return MCInstrAnalysis::isConditionalBranch(Inst);
223 }
224
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000225 uint64_t evaluateBranch(const MCInst &Inst, uint64_t Addr,
226 uint64_t Size) const {
227 // We only handle PCRel branches for now.
228 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
229 return -1ULL;
230
231 int64_t Imm = Inst.getOperand(0).getImm();
232 // FIXME: This is not right for thumb.
233 return Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
234 }
235};
236
237}
238
239static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
240 return new ARMMCInstrAnalysis(Info);
241}
Evan Chengad5f4852011-07-23 00:00:19 +0000242
Evan Cheng8c886a42011-07-22 21:58:54 +0000243// Force static initialization.
244extern "C" void LLVMInitializeARMTargetMC() {
245 // Register the MC asm info.
246 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
247 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
248
249 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000250 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
251 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000252
253 // Register the MC instruction info.
254 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
255 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
256
257 // Register the MC register info.
258 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
259 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
260
261 // Register the MC subtarget info.
262 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
263 ARM_MC::createARMMCSubtargetInfo);
264 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
265 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000266
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000267 // Register the MC instruction analyzer.
268 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
269 createARMMCInstrAnalysis);
270 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
271 createARMMCInstrAnalysis);
272
Evan Chengad5f4852011-07-23 00:00:19 +0000273 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000274 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
275 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000276
277 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000278 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
279 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000280
281 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000282 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
283 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000284
285 // Register the MCInstPrinter.
286 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
287 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Evan Cheng2129f592011-07-19 06:37:02 +0000288}