| Jia Liu | e1d6196 | 2012-02-19 02:03:36 +0000 | [diff] [blame] | 1 | //===- X86InstrFPStack.td - FPU Instruction Set ------------*- tablegen -*-===// | 
| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 2 | // | 
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | 
|  | 4 | // See https://llvm.org/LICENSE.txt for license information. | 
|  | 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | 
| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 6 | // | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 7 | //===----------------------------------------------------------------------===// | 
|  | 8 | // | 
|  | 9 | // This file describes the X86 x87 FPU instruction set, defining the | 
|  | 10 | // instructions, and properties of the instructions which are needed for code | 
|  | 11 | // generation, machine code emission, and analysis. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Evan Cheng | 4f67492 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 9bf978d | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 16 | // FPStack specific DAG Nodes. | 
|  | 17 | //===----------------------------------------------------------------------===// | 
|  | 18 |  | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 19 | def SDTX86FpGet2    : SDTypeProfile<2, 0, [SDTCisVT<0, f80>, | 
| Chris Lattner | d587e58 | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 20 | SDTCisVT<1, f80>]>; | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 21 | def SDTX86Fld       : SDTypeProfile<1, 2, [SDTCisFP<0>, | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 22 | SDTCisPtrTy<1>, | 
| Dale Johannesen | 23f631d | 2007-07-10 20:53:41 +0000 | [diff] [blame] | 23 | SDTCisVT<2, OtherVT>]>; | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 24 | def SDTX86Fst       : SDTypeProfile<0, 3, [SDTCisFP<0>, | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 25 | SDTCisPtrTy<1>, | 
| Dale Johannesen | 23f631d | 2007-07-10 20:53:41 +0000 | [diff] [blame] | 26 | SDTCisVT<2, OtherVT>]>; | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 27 | def SDTX86Fild      : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisPtrTy<1>, | 
|  | 28 | SDTCisVT<2, OtherVT>]>; | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 29 | def SDTX86Fnstsw    : SDTypeProfile<1, 1, [SDTCisVT<0, i16>, SDTCisVT<1, i16>]>; | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 30 | def SDTX86FpToIMem  : SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisPtrTy<1>]>; | 
| Evan Cheng | 9bf978d | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 31 |  | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 32 | def SDTX86CwdStore  : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; | 
|  | 33 |  | 
| Chris Lattner | 317332f | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 34 | def X86fld          : SDNode<"X86ISD::FLD", SDTX86Fld, | 
| Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 35 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; | 
| Chris Lattner | 317332f | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 36 | def X86fst          : SDNode<"X86ISD::FST", SDTX86Fst, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 37 | [SDNPHasChain, SDNPInGlue, SDNPMayStore, | 
| Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 38 | SDNPMemOperand]>; | 
| Chris Lattner | 317332f | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 39 | def X86fild         : SDNode<"X86ISD::FILD", SDTX86Fild, | 
| Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 40 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; | 
| Chris Lattner | 317332f | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 41 | def X86fildflag     : SDNode<"X86ISD::FILD_FLAG", SDTX86Fild, | 
| Chris Lattner | 2a0a3b4 | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 42 | [SDNPHasChain, SDNPOutGlue, SDNPMayLoad, | 
| Chris Lattner | a5156c3 | 2010-09-22 01:28:21 +0000 | [diff] [blame] | 43 | SDNPMemOperand]>; | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 44 | def X86fp_stsw      : SDNode<"X86ISD::FNSTSW16r", SDTX86Fnstsw>; | 
| Evan Cheng | 9bf978d | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 45 | def X86fp_to_i16mem : SDNode<"X86ISD::FP_TO_INT16_IN_MEM", SDTX86FpToIMem, | 
| Chris Lattner | 78f518b | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 46 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; | 
| Evan Cheng | 9bf978d | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 47 | def X86fp_to_i32mem : SDNode<"X86ISD::FP_TO_INT32_IN_MEM", SDTX86FpToIMem, | 
| Chris Lattner | 78f518b | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 48 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; | 
| Evan Cheng | 9bf978d | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 49 | def X86fp_to_i64mem : SDNode<"X86ISD::FP_TO_INT64_IN_MEM", SDTX86FpToIMem, | 
| Chris Lattner | 78f518b | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 50 | [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>; | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 51 | def X86fp_cwd_get16 : SDNode<"X86ISD::FNSTCW16m",          SDTX86CwdStore, | 
| Chris Lattner | 78f518b | 2010-09-22 01:05:16 +0000 | [diff] [blame] | 52 | [SDNPHasChain, SDNPMayStore, SDNPSideEffect, | 
|  | 53 | SDNPMemOperand]>; | 
| Evan Cheng | 9bf978d | 2006-03-18 01:23:20 +0000 | [diff] [blame] | 54 |  | 
|  | 55 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 4f67492 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 56 | // FPStack pattern fragments | 
|  | 57 | //===----------------------------------------------------------------------===// | 
|  | 58 |  | 
| Daniel Sanders | 11300ce | 2017-10-13 21:28:03 +0000 | [diff] [blame] | 59 | def fpimm0 : FPImmLeaf<fAny, [{ | 
|  | 60 | return Imm.isExactlyValue(+0.0); | 
| Evan Cheng | 4f67492 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 61 | }]>; | 
|  | 62 |  | 
| Daniel Sanders | 11300ce | 2017-10-13 21:28:03 +0000 | [diff] [blame] | 63 | def fpimmneg0 : FPImmLeaf<fAny, [{ | 
|  | 64 | return Imm.isExactlyValue(-0.0); | 
| Evan Cheng | 4f67492 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 65 | }]>; | 
|  | 66 |  | 
| Daniel Sanders | 11300ce | 2017-10-13 21:28:03 +0000 | [diff] [blame] | 67 | def fpimm1 : FPImmLeaf<fAny, [{ | 
|  | 68 | return Imm.isExactlyValue(+1.0); | 
| Evan Cheng | 4f67492 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 69 | }]>; | 
|  | 70 |  | 
| Daniel Sanders | 11300ce | 2017-10-13 21:28:03 +0000 | [diff] [blame] | 71 | def fpimmneg1 : FPImmLeaf<fAny, [{ | 
|  | 72 | return Imm.isExactlyValue(-1.0); | 
| Evan Cheng | 4f67492 | 2006-03-17 19:55:52 +0000 | [diff] [blame] | 73 | }]>; | 
|  | 74 |  | 
| Simon Pilgrim | 4fecbd8 | 2017-11-28 18:10:29 +0000 | [diff] [blame] | 75 | // Some 'special' instructions - expanded after instruction selection. | 
|  | 76 | let usesCustomInserter = 1, hasNoSchedulingInfo = 1 in { | 
| Eric Christopher | a964f4d | 2010-11-30 21:57:32 +0000 | [diff] [blame] | 77 | def FP32_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP32:$src), | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 78 | [(X86fp_to_i16mem RFP32:$src, addr:$dst)]>; | 
| Eric Christopher | a964f4d | 2010-11-30 21:57:32 +0000 | [diff] [blame] | 79 | def FP32_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP32:$src), | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 80 | [(X86fp_to_i32mem RFP32:$src, addr:$dst)]>; | 
| Eric Christopher | a964f4d | 2010-11-30 21:57:32 +0000 | [diff] [blame] | 81 | def FP32_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP32:$src), | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 82 | [(X86fp_to_i64mem RFP32:$src, addr:$dst)]>; | 
| Eric Christopher | a964f4d | 2010-11-30 21:57:32 +0000 | [diff] [blame] | 83 | def FP64_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP64:$src), | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 84 | [(X86fp_to_i16mem RFP64:$src, addr:$dst)]>; | 
| Eric Christopher | a964f4d | 2010-11-30 21:57:32 +0000 | [diff] [blame] | 85 | def FP64_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP64:$src), | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 86 | [(X86fp_to_i32mem RFP64:$src, addr:$dst)]>; | 
| Eric Christopher | a964f4d | 2010-11-30 21:57:32 +0000 | [diff] [blame] | 87 | def FP64_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP64:$src), | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 88 | [(X86fp_to_i64mem RFP64:$src, addr:$dst)]>; | 
| Eric Christopher | a964f4d | 2010-11-30 21:57:32 +0000 | [diff] [blame] | 89 | def FP80_TO_INT16_IN_MEM : PseudoI<(outs), (ins i16mem:$dst, RFP80:$src), | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 90 | [(X86fp_to_i16mem RFP80:$src, addr:$dst)]>; | 
| Eric Christopher | a964f4d | 2010-11-30 21:57:32 +0000 | [diff] [blame] | 91 | def FP80_TO_INT32_IN_MEM : PseudoI<(outs), (ins i32mem:$dst, RFP80:$src), | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 92 | [(X86fp_to_i32mem RFP80:$src, addr:$dst)]>; | 
| Eric Christopher | a964f4d | 2010-11-30 21:57:32 +0000 | [diff] [blame] | 93 | def FP80_TO_INT64_IN_MEM : PseudoI<(outs), (ins i64mem:$dst, RFP80:$src), | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 94 | [(X86fp_to_i64mem RFP80:$src, addr:$dst)]>; | 
| Evan Cheng | d584781 | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 95 | } | 
|  | 96 |  | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 97 | // All FP Stack operations are represented with four instructions here.  The | 
|  | 98 | // first three instructions, generated by the instruction selector, use "RFP32" | 
|  | 99 | // "RFP64" or "RFP80" registers: traditional register files to reference 32-bit, | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 100 | // 64-bit or 80-bit floating point values.  These sizes apply to the values, | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 101 | // not the registers, which are always 80 bits; RFP32, RFP64 and RFP80 can be | 
|  | 102 | // copied to each other without losing information.  These instructions are all | 
|  | 103 | // pseudo instructions and use the "_Fp" suffix. | 
|  | 104 | // In some cases there are additional variants with a mixture of different | 
|  | 105 | // register sizes. | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 106 | // The second instruction is defined with FPI, which is the actual instruction | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 107 | // emitted by the assembler.  These use "RST" registers, although frequently | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 108 | // the actual register(s) used are implicit.  These are always 80 bits. | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 109 | // The FP stackifier pass converts one to the other after register allocation | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 110 | // occurs. | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 111 | // | 
|  | 112 | // Note that the FpI instruction should have instruction selection info (e.g. | 
|  | 113 | // a pattern) and the FPI instruction should have emission info (e.g. opcode | 
|  | 114 | // encoding and asm printing info). | 
|  | 115 |  | 
| Bob Wilson | a967c42 | 2010-08-26 18:08:11 +0000 | [diff] [blame] | 116 | // FpIf32, FpIf64 - Floating Point Pseudo Instruction template. | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 117 | // f32 instructions can use SSE1 and are predicated on FPStackf32 == !SSE1. | 
|  | 118 | // f64 instructions can use SSE2 and are predicated on FPStackf64 == !SSE2. | 
|  | 119 | // f80 instructions cannot use SSE and use neither of these. | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 120 | class FpIf32<dag outs, dag ins, FPFormat fp, list<dag> pattern> : | 
|  | 121 | FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32]>; | 
|  | 122 | class FpIf64<dag outs, dag ins, FPFormat fp, list<dag> pattern> : | 
|  | 123 | FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64]>; | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 124 |  | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 125 | // Factoring for arithmetic. | 
|  | 126 | multiclass FPBinary_rr<SDNode OpNode> { | 
|  | 127 | // Register op register -> register | 
|  | 128 | // These are separated out because they have no reversed form. | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 129 | def _Fp32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), TwoArgFP, | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 130 | [(set RFP32:$dst, (OpNode RFP32:$src1, RFP32:$src2))]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 131 | def _Fp64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), TwoArgFP, | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 132 | [(set RFP64:$dst, (OpNode RFP64:$src1, RFP64:$src2))]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 133 | def _Fp80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), TwoArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 134 | [(set RFP80:$dst, (OpNode RFP80:$src1, RFP80:$src2))]>; | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 135 | } | 
|  | 136 | // The FopST0 series are not included here because of the irregularities | 
|  | 137 | // in where the 'r' goes in assembly output. | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 138 | // These instructions cannot address 80-bit memory. | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 139 | multiclass FPBinary<SDNode OpNode, Format fp, string asmstring, | 
|  | 140 | bit Forward = 1> { | 
| Simon Pilgrim | e0434fa | 2017-12-24 12:20:21 +0000 | [diff] [blame] | 141 | let mayLoad = 1, hasSideEffects = 1 in { | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 142 | // ST(0) = ST(0) + [mem] | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 143 | def _Fp32m  : FpIf32<(outs RFP32:$dst), | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 144 | (ins RFP32:$src1, f32mem:$src2), OneArgFPRW, | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 145 | [!if(Forward, | 
|  | 146 | (set RFP32:$dst, | 
|  | 147 | (OpNode RFP32:$src1, (loadf32 addr:$src2))), | 
|  | 148 | (set RFP32:$dst, | 
|  | 149 | (OpNode (loadf32 addr:$src2), RFP32:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 150 | def _Fp64m  : FpIf64<(outs RFP64:$dst), | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 151 | (ins RFP64:$src1, f64mem:$src2), OneArgFPRW, | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 152 | [!if(Forward, | 
|  | 153 | (set RFP64:$dst, | 
|  | 154 | (OpNode RFP64:$src1, (loadf64 addr:$src2))), | 
|  | 155 | (set RFP64:$dst, | 
|  | 156 | (OpNode (loadf64 addr:$src2), RFP64:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 157 | def _Fp64m32: FpIf64<(outs RFP64:$dst), | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 158 | (ins RFP64:$src1, f32mem:$src2), OneArgFPRW, | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 159 | [!if(Forward, | 
|  | 160 | (set RFP64:$dst, | 
|  | 161 | (OpNode RFP64:$src1, (f64 (extloadf32 addr:$src2)))), | 
|  | 162 | (set RFP64:$dst, | 
|  | 163 | (OpNode (f64 (extloadf32 addr:$src2)), RFP64:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 164 | def _Fp80m32: FpI_<(outs RFP80:$dst), | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 165 | (ins RFP80:$src1, f32mem:$src2), OneArgFPRW, | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 166 | [!if(Forward, | 
|  | 167 | (set RFP80:$dst, | 
|  | 168 | (OpNode RFP80:$src1, (f80 (extloadf32 addr:$src2)))), | 
|  | 169 | (set RFP80:$dst, | 
|  | 170 | (OpNode (f80 (extloadf32 addr:$src2)), RFP80:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 171 | def _Fp80m64: FpI_<(outs RFP80:$dst), | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 172 | (ins RFP80:$src1, f64mem:$src2), OneArgFPRW, | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 173 | [!if(Forward, | 
|  | 174 | (set RFP80:$dst, | 
|  | 175 | (OpNode RFP80:$src1, (f80 (extloadf64 addr:$src2)))), | 
|  | 176 | (set RFP80:$dst, | 
|  | 177 | (OpNode (f80 (extloadf64 addr:$src2)), RFP80:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 178 | def _F32m  : FPI<0xD8, fp, (outs), (ins f32mem:$src), | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 179 | !strconcat("f", asmstring, "{s}\t$src")>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 180 | def _F64m  : FPI<0xDC, fp, (outs), (ins f64mem:$src), | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 181 | !strconcat("f", asmstring, "{l}\t$src")>; | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 182 | // ST(0) = ST(0) + [memint] | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 183 | def _FpI16m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i16mem:$src2), | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 184 | OneArgFPRW, | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 185 | [!if(Forward, | 
|  | 186 | (set RFP32:$dst, | 
|  | 187 | (OpNode RFP32:$src1, (X86fild addr:$src2, i16))), | 
|  | 188 | (set RFP32:$dst, | 
|  | 189 | (OpNode (X86fild addr:$src2, i16), RFP32:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 190 | def _FpI32m32 : FpIf32<(outs RFP32:$dst), (ins RFP32:$src1, i32mem:$src2), | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 191 | OneArgFPRW, | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 192 | [!if(Forward, | 
|  | 193 | (set RFP32:$dst, | 
|  | 194 | (OpNode RFP32:$src1, (X86fild addr:$src2, i32))), | 
|  | 195 | (set RFP32:$dst, | 
|  | 196 | (OpNode (X86fild addr:$src2, i32), RFP32:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 197 | def _FpI16m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i16mem:$src2), | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 198 | OneArgFPRW, | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 199 | [!if(Forward, | 
|  | 200 | (set RFP64:$dst, | 
|  | 201 | (OpNode RFP64:$src1, (X86fild addr:$src2, i16))), | 
|  | 202 | (set RFP64:$dst, | 
|  | 203 | (OpNode (X86fild addr:$src2, i16), RFP64:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 204 | def _FpI32m64 : FpIf64<(outs RFP64:$dst), (ins RFP64:$src1, i32mem:$src2), | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 205 | OneArgFPRW, | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 206 | [!if(Forward, | 
|  | 207 | (set RFP64:$dst, | 
|  | 208 | (OpNode RFP64:$src1, (X86fild addr:$src2, i32))), | 
|  | 209 | (set RFP64:$dst, | 
|  | 210 | (OpNode (X86fild addr:$src2, i32), RFP64:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 211 | def _FpI16m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i16mem:$src2), | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 212 | OneArgFPRW, | 
|  | 213 | [!if(Forward, | 
|  | 214 | (set RFP80:$dst, | 
|  | 215 | (OpNode RFP80:$src1, (X86fild addr:$src2, i16))), | 
|  | 216 | (set RFP80:$dst, | 
|  | 217 | (OpNode (X86fild addr:$src2, i16), RFP80:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 218 | def _FpI32m80 : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, i32mem:$src2), | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 219 | OneArgFPRW, | 
|  | 220 | [!if(Forward, | 
|  | 221 | (set RFP80:$dst, | 
|  | 222 | (OpNode RFP80:$src1, (X86fild addr:$src2, i32))), | 
|  | 223 | (set RFP80:$dst, | 
|  | 224 | (OpNode (X86fild addr:$src2, i32), RFP80:$src1)))]>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 225 | def _FI16m  : FPI<0xDE, fp, (outs), (ins i16mem:$src), | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 226 | !strconcat("fi", asmstring, "{s}\t$src")>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 227 | def _FI32m  : FPI<0xDA, fp, (outs), (ins i32mem:$src), | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 228 | !strconcat("fi", asmstring, "{l}\t$src")>; | 
| Simon Pilgrim | e0434fa | 2017-12-24 12:20:21 +0000 | [diff] [blame] | 229 | } // mayLoad = 1, hasSideEffects = 1 | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 230 | } | 
|  | 231 |  | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 232 | let Defs = [FPSW] in { | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 233 | // FPBinary_rr just defines pseudo-instructions, no need to set a scheduling | 
|  | 234 | // resources. | 
| Simon Pilgrim | bd5f745 | 2017-12-07 14:07:18 +0000 | [diff] [blame] | 235 | let hasNoSchedulingInfo = 1 in { | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 236 | defm ADD : FPBinary_rr<fadd>; | 
|  | 237 | defm SUB : FPBinary_rr<fsub>; | 
|  | 238 | defm MUL : FPBinary_rr<fmul>; | 
|  | 239 | defm DIV : FPBinary_rr<fdiv>; | 
| Simon Pilgrim | bd5f745 | 2017-12-07 14:07:18 +0000 | [diff] [blame] | 240 | } | 
|  | 241 |  | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 242 | // Sets the scheduling resources for the actual NAME#_F<size>m defintions. | 
|  | 243 | let SchedRW = [WriteFAddLd] in { | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 244 | defm ADD : FPBinary<fadd, MRM0m, "add">; | 
|  | 245 | defm SUB : FPBinary<fsub, MRM4m, "sub">; | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 246 | defm SUBR: FPBinary<fsub ,MRM5m, "subr", 0>; | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 247 | } | 
| Simon Pilgrim | bd5f745 | 2017-12-07 14:07:18 +0000 | [diff] [blame] | 248 |  | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 249 | let SchedRW = [WriteFMulLd] in { | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 250 | defm MUL : FPBinary<fmul, MRM1m, "mul">; | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 251 | } | 
| Simon Pilgrim | bd5f745 | 2017-12-07 14:07:18 +0000 | [diff] [blame] | 252 |  | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 253 | let SchedRW = [WriteFDivLd] in { | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 254 | defm DIV : FPBinary<fdiv, MRM6m, "div">; | 
| Craig Topper | c458c7c6 | 2015-12-01 06:13:16 +0000 | [diff] [blame] | 255 | defm DIVR: FPBinary<fdiv, MRM7m, "divr", 0>; | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 256 | } | 
| Simon Pilgrim | 17e290f | 2017-08-06 13:21:09 +0000 | [diff] [blame] | 257 | } // Defs = [FPSW] | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 258 |  | 
| Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 259 | class FPST0rInst<Format fp, string asm> | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 260 | : FPI<0xD8, fp, (outs), (ins RSTi:$op), asm>; | 
| Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 261 | class FPrST0Inst<Format fp, string asm> | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 262 | : FPI<0xDC, fp, (outs), (ins RSTi:$op), asm>; | 
| Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 263 | class FPrST0PInst<Format fp, string asm> | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 264 | : FPI<0xDE, fp, (outs), (ins RSTi:$op), asm>; | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 265 |  | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 266 | // NOTE: GAS and apparently all other AT&T style assemblers have a broken notion | 
|  | 267 | // of some of the 'reverse' forms of the fsub and fdiv instructions.  As such, | 
|  | 268 | // we have to put some 'r's in and take them out of weird places. | 
| Craig Topper | 9dfe9b08 | 2019-01-30 07:08:44 +0000 | [diff] [blame] | 269 | let SchedRW = [WriteFAdd], Defs = [FPSW] in { | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 270 | def ADD_FST0r   : FPST0rInst <MRM0r, "fadd\t{$op, %st|st, $op}">; | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 271 | def ADD_FrST0   : FPrST0Inst <MRM0r, "fadd\t{%st, $op|$op, st}">; | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 272 | def ADD_FPrST0  : FPrST0PInst<MRM0r, "faddp\t{%st, $op|$op, st}">; | 
|  | 273 | def SUBR_FST0r  : FPST0rInst <MRM5r, "fsubr\t{$op, %st|st, $op}">; | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 274 | def SUB_FrST0   : FPrST0Inst <MRM5r, "fsub{r}\t{%st, $op|$op, st}">; | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 275 | def SUB_FPrST0  : FPrST0PInst<MRM5r, "fsub{r}p\t{%st, $op|$op, st}">; | 
|  | 276 | def SUB_FST0r   : FPST0rInst <MRM4r, "fsub\t{$op, %st|st, $op}">; | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 277 | def SUBR_FrST0  : FPrST0Inst <MRM4r, "fsub{|r}\t{%st, $op|$op, st}">; | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 278 | def SUBR_FPrST0 : FPrST0PInst<MRM4r, "fsub{|r}p\t{%st, $op|$op, st}">; | 
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 279 | } // SchedRW | 
| Craig Topper | 9dfe9b08 | 2019-01-30 07:08:44 +0000 | [diff] [blame] | 280 | let SchedRW = [WriteFCom], Defs = [FPSW] in { | 
| Simon Pilgrim | 6415f56 | 2017-12-08 20:10:31 +0000 | [diff] [blame] | 281 | def COM_FST0r   : FPST0rInst <MRM2r, "fcom\t$op">; | 
|  | 282 | def COMP_FST0r  : FPST0rInst <MRM3r, "fcomp\t$op">; | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 283 | } // SchedRW | 
| Craig Topper | 9dfe9b08 | 2019-01-30 07:08:44 +0000 | [diff] [blame] | 284 | let SchedRW = [WriteFMul], Defs = [FPSW] in { | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 285 | def MUL_FST0r   : FPST0rInst <MRM1r, "fmul\t{$op, %st|st, $op}">; | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 286 | def MUL_FrST0   : FPrST0Inst <MRM1r, "fmul\t{%st, $op|$op, st}">; | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 287 | def MUL_FPrST0  : FPrST0PInst<MRM1r, "fmulp\t{%st, $op|$op, st}">; | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 288 | } // SchedRW | 
| Craig Topper | 9dfe9b08 | 2019-01-30 07:08:44 +0000 | [diff] [blame] | 289 | let SchedRW = [WriteFDiv], Defs = [FPSW] in { | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 290 | def DIVR_FST0r  : FPST0rInst <MRM7r, "fdivr\t{$op, %st|st, $op}">; | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 291 | def DIV_FrST0   : FPrST0Inst <MRM7r, "fdiv{r}\t{%st, $op|$op, st}">; | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 292 | def DIV_FPrST0  : FPrST0PInst<MRM7r, "fdiv{r}p\t{%st, $op|$op, st}">; | 
|  | 293 | def DIV_FST0r   : FPST0rInst <MRM6r, "fdiv\t{$op, %st|st, $op}">; | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 294 | def DIVR_FrST0  : FPrST0Inst <MRM6r, "fdiv{|r}\t{%st, $op|$op, st}">; | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 295 | def DIVR_FPrST0 : FPrST0PInst<MRM6r, "fdiv{|r}p\t{%st, $op|$op, st}">; | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 296 | } // SchedRW | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 297 |  | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 298 | // Unary operations. | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 299 | multiclass FPUnary<SDNode OpNode, Format fp, string asmstring> { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 300 | def _Fp32  : FpIf32<(outs RFP32:$dst), (ins RFP32:$src), OneArgFPRW, | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 301 | [(set RFP32:$dst, (OpNode RFP32:$src))]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 302 | def _Fp64  : FpIf64<(outs RFP64:$dst), (ins RFP64:$src), OneArgFPRW, | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 303 | [(set RFP64:$dst, (OpNode RFP64:$src))]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 304 | def _Fp80  : FpI_<(outs RFP80:$dst), (ins RFP80:$src), OneArgFPRW, | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 305 | [(set RFP80:$dst, (OpNode RFP80:$src))]>; | 
|  | 306 | def _F     : FPI<0xD9, fp, (outs), (ins), asmstring>; | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 307 | } | 
|  | 308 |  | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 309 | let Defs = [FPSW] in { | 
| Simon Pilgrim | 0747a7e | 2017-11-28 15:03:42 +0000 | [diff] [blame] | 310 |  | 
| Simon Pilgrim | d14d2e7 | 2018-04-20 21:16:05 +0000 | [diff] [blame] | 311 | let SchedRW = [WriteFSign] in { | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 312 | defm CHS : FPUnary<fneg, MRM_E0, "fchs">; | 
|  | 313 | defm ABS : FPUnary<fabs, MRM_E1, "fabs">; | 
| Quentin Colombet | b5e41ea | 2014-03-12 17:33:42 +0000 | [diff] [blame] | 314 | } | 
| Simon Pilgrim | 0747a7e | 2017-11-28 15:03:42 +0000 | [diff] [blame] | 315 |  | 
| Simon Pilgrim | f3ae50f | 2018-05-07 11:50:44 +0000 | [diff] [blame] | 316 | let SchedRW = [WriteFSqrt80] in | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 317 | defm SQRT: FPUnary<fsqrt,MRM_FA, "fsqrt">; | 
| Simon Pilgrim | 0747a7e | 2017-11-28 15:03:42 +0000 | [diff] [blame] | 318 |  | 
|  | 319 | let SchedRW = [WriteMicrocoded] in { | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 320 | defm SIN : FPUnary<fsin, MRM_FE, "fsin">; | 
|  | 321 | defm COS : FPUnary<fcos, MRM_FF, "fcos">; | 
| Simon Pilgrim | 0747a7e | 2017-11-28 15:03:42 +0000 | [diff] [blame] | 322 | } | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 323 |  | 
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 324 | let SchedRW = [WriteFCom] in { | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 325 | let hasSideEffects = 0 in { | 
| Chris Lattner | 9283173 | 2008-01-11 07:18:17 +0000 | [diff] [blame] | 326 | def TST_Fp32  : FpIf32<(outs), (ins RFP32:$src), OneArgFP, []>; | 
|  | 327 | def TST_Fp64  : FpIf64<(outs), (ins RFP64:$src), OneArgFP, []>; | 
|  | 328 | def TST_Fp80  : FpI_<(outs), (ins RFP80:$src), OneArgFP, []>; | 
| Simon Pilgrim | 0747a7e | 2017-11-28 15:03:42 +0000 | [diff] [blame] | 329 | } // hasSideEffects | 
|  | 330 |  | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 331 | def TST_F  : FPI<0xD9, MRM_E4, (outs), (ins), "ftst">; | 
| Simon Pilgrim | 6415f56 | 2017-12-08 20:10:31 +0000 | [diff] [blame] | 332 | } // SchedRW | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 333 | } // Defs = [FPSW] | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 334 |  | 
| Sean Callanan | e739ac8 | 2009-09-16 01:13:52 +0000 | [diff] [blame] | 335 | // Versions of FP instructions that take a single memory operand.  Added for the | 
|  | 336 | //   disassembler; remove as they are included with patterns elsewhere. | 
| Craig Topper | 9dfe9b08 | 2019-01-30 07:08:44 +0000 | [diff] [blame] | 337 | let SchedRW = [WriteFComLd], Defs = [FPSW] in { | 
| Kevin Enderby | 6f2f8d0 | 2010-05-03 21:31:40 +0000 | [diff] [blame] | 338 | def FCOM32m  : FPI<0xD8, MRM2m, (outs), (ins f32mem:$src), "fcom{s}\t$src">; | 
|  | 339 | def FCOMP32m : FPI<0xD8, MRM3m, (outs), (ins f32mem:$src), "fcomp{s}\t$src">; | 
| Sean Callanan | e739ac8 | 2009-09-16 01:13:52 +0000 | [diff] [blame] | 340 |  | 
| Simon Pilgrim | 6415f56 | 2017-12-08 20:10:31 +0000 | [diff] [blame] | 341 | def FCOM64m  : FPI<0xDC, MRM2m, (outs), (ins f64mem:$src), "fcom{l}\t$src">; | 
|  | 342 | def FCOMP64m : FPI<0xDC, MRM3m, (outs), (ins f64mem:$src), "fcomp{l}\t$src">; | 
|  | 343 |  | 
|  | 344 | def FICOM16m : FPI<0xDE, MRM2m, (outs), (ins i16mem:$src), "ficom{s}\t$src">; | 
|  | 345 | def FICOMP16m: FPI<0xDE, MRM3m, (outs), (ins i16mem:$src), "ficomp{s}\t$src">; | 
| Sean Callanan | e739ac8 | 2009-09-16 01:13:52 +0000 | [diff] [blame] | 346 |  | 
|  | 347 | def FICOM32m : FPI<0xDA, MRM2m, (outs), (ins i32mem:$src), "ficom{l}\t$src">; | 
|  | 348 | def FICOMP32m: FPI<0xDA, MRM3m, (outs), (ins i32mem:$src), "ficomp{l}\t$src">; | 
| Simon Pilgrim | 6415f56 | 2017-12-08 20:10:31 +0000 | [diff] [blame] | 349 | } // SchedRW | 
| Sean Callanan | e739ac8 | 2009-09-16 01:13:52 +0000 | [diff] [blame] | 350 |  | 
| Simon Pilgrim | 6415f56 | 2017-12-08 20:10:31 +0000 | [diff] [blame] | 351 | let SchedRW = [WriteMicrocoded] in { | 
|  | 352 | def FLDENVm  : FPI<0xD9, MRM4m, (outs), (ins f32mem:$src), "fldenv\t$src">; | 
|  | 353 | def FSTENVm  : FPI<0xD9, MRM6m, (outs), (ins f32mem:$dst), "fnstenv\t$dst">; | 
| Sean Callanan | e739ac8 | 2009-09-16 01:13:52 +0000 | [diff] [blame] | 354 |  | 
| Craig Topper | 955308f | 2016-03-13 02:56:31 +0000 | [diff] [blame] | 355 | def FRSTORm  : FPI<0xDD, MRM4m, (outs), (ins f32mem:$dst), "frstor\t$dst">; | 
|  | 356 | def FSAVEm   : FPI<0xDD, MRM6m, (outs), (ins f32mem:$dst), "fnsave\t$dst">; | 
|  | 357 | def FNSTSWm  : FPI<0xDD, MRM7m, (outs), (ins i16mem:$dst), "fnstsw\t$dst">; | 
| Sean Callanan | e739ac8 | 2009-09-16 01:13:52 +0000 | [diff] [blame] | 358 |  | 
| Marina Yatsina | bce1ab6 | 2015-08-20 11:51:24 +0000 | [diff] [blame] | 359 | def FBLDm    : FPI<0xDF, MRM4m, (outs), (ins f80mem:$src), "fbld\t$src">; | 
| Craig Topper | 955308f | 2016-03-13 02:56:31 +0000 | [diff] [blame] | 360 | def FBSTPm   : FPI<0xDF, MRM6m, (outs), (ins f80mem:$dst), "fbstp\t$dst">; | 
| Simon Pilgrim | 6415f56 | 2017-12-08 20:10:31 +0000 | [diff] [blame] | 361 | } // SchedRW | 
| Sean Callanan | e739ac8 | 2009-09-16 01:13:52 +0000 | [diff] [blame] | 362 |  | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 363 | // Floating point cmovs. | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 364 | class FpIf32CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> : | 
|  | 365 | FpI_<outs, ins, fp, pattern>, Requires<[FPStackf32, HasCMov]>; | 
|  | 366 | class FpIf64CMov<dag outs, dag ins, FPFormat fp, list<dag> pattern> : | 
|  | 367 | FpI_<outs, ins, fp, pattern>, Requires<[FPStackf64, HasCMov]>; | 
| Chris Lattner | a30d4ce | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 368 |  | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 369 | multiclass FPCMov<PatLeaf cc> { | 
| Chris Lattner | a30d4ce | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 370 | def _Fp32  : FpIf32CMov<(outs RFP32:$dst), (ins RFP32:$src1, RFP32:$src2), | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 371 | CondMovFP, | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 372 | [(set RFP32:$dst, (X86cmov RFP32:$src1, RFP32:$src2, | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 373 | cc, EFLAGS))]>; | 
| Chris Lattner | a30d4ce | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 374 | def _Fp64  : FpIf64CMov<(outs RFP64:$dst), (ins RFP64:$src1, RFP64:$src2), | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 375 | CondMovFP, | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 376 | [(set RFP64:$dst, (X86cmov RFP64:$src1, RFP64:$src2, | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 377 | cc, EFLAGS))]>; | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 378 | def _Fp80  : FpI_<(outs RFP80:$dst), (ins RFP80:$src1, RFP80:$src2), | 
|  | 379 | CondMovFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 380 | [(set RFP80:$dst, (X86cmov RFP80:$src1, RFP80:$src2, | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 381 | cc, EFLAGS))]>, | 
| Chris Lattner | a30d4ce | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 382 | Requires<[HasCMov]>; | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 383 | } | 
| Chris Lattner | a30d4ce | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 384 |  | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 385 | let Defs = [FPSW] in { | 
| Simon Pilgrim | 6e160c1 | 2018-05-12 18:07:07 +0000 | [diff] [blame] | 386 | let SchedRW = [WriteFCMOV] in { | 
| Eric Christopher | 6bdbdb5 | 2010-06-18 23:56:07 +0000 | [diff] [blame] | 387 | let Uses = [EFLAGS], Constraints = "$src1 = $dst" in { | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 388 | defm CMOVB  : FPCMov<X86_COND_B>; | 
|  | 389 | defm CMOVBE : FPCMov<X86_COND_BE>; | 
|  | 390 | defm CMOVE  : FPCMov<X86_COND_E>; | 
|  | 391 | defm CMOVP  : FPCMov<X86_COND_P>; | 
|  | 392 | defm CMOVNB : FPCMov<X86_COND_AE>; | 
|  | 393 | defm CMOVNBE: FPCMov<X86_COND_A>; | 
|  | 394 | defm CMOVNE : FPCMov<X86_COND_NE>; | 
|  | 395 | defm CMOVNP : FPCMov<X86_COND_NP>; | 
| Eric Christopher | 6bdbdb5 | 2010-06-18 23:56:07 +0000 | [diff] [blame] | 396 | } // Uses = [EFLAGS], Constraints = "$src1 = $dst" | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 397 |  | 
| Chris Lattner | a30d4ce | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 398 | let Predicates = [HasCMov] in { | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 399 | // These are not factored because there's no clean way to pass DA/DB. | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 400 | def CMOVB_F  : FPI<0xDA, MRM0r, (outs), (ins RSTi:$op), | 
|  | 401 | "fcmovb\t{$op, %st|st, $op}">; | 
|  | 402 | def CMOVBE_F : FPI<0xDA, MRM2r, (outs), (ins RSTi:$op), | 
|  | 403 | "fcmovbe\t{$op, %st|st, $op}">; | 
|  | 404 | def CMOVE_F  : FPI<0xDA, MRM1r, (outs), (ins RSTi:$op), | 
|  | 405 | "fcmove\t{$op, %st|st, $op}">; | 
|  | 406 | def CMOVP_F  : FPI<0xDA, MRM3r, (outs), (ins RSTi:$op), | 
|  | 407 | "fcmovu\t{$op, %st|st, $op}">; | 
|  | 408 | def CMOVNB_F : FPI<0xDB, MRM0r, (outs), (ins RSTi:$op), | 
|  | 409 | "fcmovnb\t{$op, %st|st, $op}">; | 
|  | 410 | def CMOVNBE_F: FPI<0xDB, MRM2r, (outs), (ins RSTi:$op), | 
|  | 411 | "fcmovnbe\t{$op, %st|st, $op}">; | 
|  | 412 | def CMOVNE_F : FPI<0xDB, MRM1r, (outs), (ins RSTi:$op), | 
|  | 413 | "fcmovne\t{$op, %st|st, $op}">; | 
|  | 414 | def CMOVNP_F : FPI<0xDB, MRM3r, (outs), (ins RSTi:$op), | 
|  | 415 | "fcmovnu\t{$op, %st|st, $op}">; | 
| Chris Lattner | a30d4ce | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 416 | } // Predicates = [HasCMov] | 
| Simon Pilgrim | 65f805f | 2017-12-05 18:01:26 +0000 | [diff] [blame] | 417 | } // SchedRW | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 418 |  | 
|  | 419 | // Floating point loads & stores. | 
| Simon Pilgrim | f621dcf | 2017-12-08 20:31:48 +0000 | [diff] [blame] | 420 | let SchedRW = [WriteLoad] in { | 
| Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 421 | let canFoldAsLoad = 1 in { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 422 | def LD_Fp32m   : FpIf32<(outs RFP32:$dst), (ins f32mem:$src), ZeroArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 423 | [(set RFP32:$dst, (loadf32 addr:$src))]>; | 
| Dan Gohman | 8c5d683 | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 424 | let isReMaterializable = 1 in | 
| Bill Wendling | a2401be | 2007-12-17 22:17:14 +0000 | [diff] [blame] | 425 | def LD_Fp64m : FpIf64<(outs RFP64:$dst), (ins f64mem:$src), ZeroArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 426 | [(set RFP64:$dst, (loadf64 addr:$src))]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 427 | def LD_Fp80m   : FpI_<(outs RFP80:$dst), (ins f80mem:$src), ZeroArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 428 | [(set RFP80:$dst, (loadf80 addr:$src))]>; | 
| Simon Pilgrim | f621dcf | 2017-12-08 20:31:48 +0000 | [diff] [blame] | 429 | } // canFoldAsLoad | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 430 | def LD_Fp32m64 : FpIf64<(outs RFP64:$dst), (ins f32mem:$src), ZeroArgFP, | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 431 | [(set RFP64:$dst, (f64 (extloadf32 addr:$src)))]>; | 
|  | 432 | def LD_Fp64m80 : FpI_<(outs RFP80:$dst), (ins f64mem:$src), ZeroArgFP, | 
|  | 433 | [(set RFP80:$dst, (f80 (extloadf64 addr:$src)))]>; | 
|  | 434 | def LD_Fp32m80 : FpI_<(outs RFP80:$dst), (ins f32mem:$src), ZeroArgFP, | 
|  | 435 | [(set RFP80:$dst, (f80 (extloadf32 addr:$src)))]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 436 | def ILD_Fp16m32: FpIf32<(outs RFP32:$dst), (ins i16mem:$src), ZeroArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 437 | [(set RFP32:$dst, (X86fild addr:$src, i16))]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 438 | def ILD_Fp32m32: FpIf32<(outs RFP32:$dst), (ins i32mem:$src), ZeroArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 439 | [(set RFP32:$dst, (X86fild addr:$src, i32))]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 440 | def ILD_Fp64m32: FpIf32<(outs RFP32:$dst), (ins i64mem:$src), ZeroArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 441 | [(set RFP32:$dst, (X86fild addr:$src, i64))]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 442 | def ILD_Fp16m64: FpIf64<(outs RFP64:$dst), (ins i16mem:$src), ZeroArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 443 | [(set RFP64:$dst, (X86fild addr:$src, i16))]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 444 | def ILD_Fp32m64: FpIf64<(outs RFP64:$dst), (ins i32mem:$src), ZeroArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 445 | [(set RFP64:$dst, (X86fild addr:$src, i32))]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 446 | def ILD_Fp64m64: FpIf64<(outs RFP64:$dst), (ins i64mem:$src), ZeroArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 447 | [(set RFP64:$dst, (X86fild addr:$src, i64))]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 448 | def ILD_Fp16m80: FpI_<(outs RFP80:$dst), (ins i16mem:$src), ZeroArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 449 | [(set RFP80:$dst, (X86fild addr:$src, i16))]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 450 | def ILD_Fp32m80: FpI_<(outs RFP80:$dst), (ins i32mem:$src), ZeroArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 451 | [(set RFP80:$dst, (X86fild addr:$src, i32))]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 452 | def ILD_Fp64m80: FpI_<(outs RFP80:$dst), (ins i64mem:$src), ZeroArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 453 | [(set RFP80:$dst, (X86fild addr:$src, i64))]>; | 
| Simon Pilgrim | f621dcf | 2017-12-08 20:31:48 +0000 | [diff] [blame] | 454 | } // SchedRW | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 455 |  | 
| Simon Pilgrim | f621dcf | 2017-12-08 20:31:48 +0000 | [diff] [blame] | 456 | let SchedRW = [WriteStore] in { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 457 | def ST_Fp32m   : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 458 | [(store RFP32:$src, addr:$op)]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 459 | def ST_Fp64m32 : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 460 | [(truncstoref32 RFP64:$src, addr:$op)]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 461 | def ST_Fp64m   : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, | 
| Dale Johannesen | c2a6089 | 2007-07-03 17:07:33 +0000 | [diff] [blame] | 462 | [(store RFP64:$src, addr:$op)]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 463 | def ST_Fp80m32 : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 464 | [(truncstoref32 RFP80:$src, addr:$op)]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 465 | def ST_Fp80m64 : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 466 | [(truncstoref64 RFP80:$src, addr:$op)]>; | 
|  | 467 | // FST does not support 80-bit memory target; FSTP must be used. | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 468 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 469 | let mayStore = 1, hasSideEffects = 0 in { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 470 | def ST_FpP32m    : FpIf32<(outs), (ins f32mem:$op, RFP32:$src), OneArgFP, []>; | 
|  | 471 | def ST_FpP64m32  : FpIf64<(outs), (ins f32mem:$op, RFP64:$src), OneArgFP, []>; | 
|  | 472 | def ST_FpP64m    : FpIf64<(outs), (ins f64mem:$op, RFP64:$src), OneArgFP, []>; | 
|  | 473 | def ST_FpP80m32  : FpI_<(outs), (ins f32mem:$op, RFP80:$src), OneArgFP, []>; | 
|  | 474 | def ST_FpP80m64  : FpI_<(outs), (ins f64mem:$op, RFP80:$src), OneArgFP, []>; | 
| Simon Pilgrim | f621dcf | 2017-12-08 20:31:48 +0000 | [diff] [blame] | 475 | } // mayStore | 
|  | 476 |  | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 477 | def ST_FpP80m    : FpI_<(outs), (ins f80mem:$op, RFP80:$src), OneArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 478 | [(store RFP80:$src, addr:$op)]>; | 
| Simon Pilgrim | f621dcf | 2017-12-08 20:31:48 +0000 | [diff] [blame] | 479 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 480 | let mayStore = 1, hasSideEffects = 0 in { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 481 | def IST_Fp16m32  : FpIf32<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, []>; | 
|  | 482 | def IST_Fp32m32  : FpIf32<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, []>; | 
|  | 483 | def IST_Fp64m32  : FpIf32<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, []>; | 
|  | 484 | def IST_Fp16m64  : FpIf64<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, []>; | 
|  | 485 | def IST_Fp32m64  : FpIf64<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, []>; | 
|  | 486 | def IST_Fp64m64  : FpIf64<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, []>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 487 | def IST_Fp16m80  : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, []>; | 
|  | 488 | def IST_Fp32m80  : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, []>; | 
|  | 489 | def IST_Fp64m80  : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, []>; | 
| Simon Pilgrim | f621dcf | 2017-12-08 20:31:48 +0000 | [diff] [blame] | 490 | } // mayStore | 
|  | 491 | } // SchedRW | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 492 |  | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 493 | let mayLoad = 1, SchedRW = [WriteLoad] in { | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 494 | def LD_F32m   : FPI<0xD9, MRM0m, (outs), (ins f32mem:$src), "fld{s}\t$src">; | 
|  | 495 | def LD_F64m   : FPI<0xDD, MRM0m, (outs), (ins f64mem:$src), "fld{l}\t$src">; | 
|  | 496 | def LD_F80m   : FPI<0xDB, MRM5m, (outs), (ins f80mem:$src), "fld{t}\t$src">; | 
|  | 497 | def ILD_F16m  : FPI<0xDF, MRM0m, (outs), (ins i16mem:$src), "fild{s}\t$src">; | 
|  | 498 | def ILD_F32m  : FPI<0xDB, MRM0m, (outs), (ins i32mem:$src), "fild{l}\t$src">; | 
|  | 499 | def ILD_F64m  : FPI<0xDF, MRM5m, (outs), (ins i64mem:$src), "fild{ll}\t$src">; | 
| Chris Lattner | 317332f | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 500 | } | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 501 | let mayStore = 1, SchedRW = [WriteStore] in { | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 502 | def ST_F32m   : FPI<0xD9, MRM2m, (outs), (ins f32mem:$dst), "fst{s}\t$dst">; | 
|  | 503 | def ST_F64m   : FPI<0xDD, MRM2m, (outs), (ins f64mem:$dst), "fst{l}\t$dst">; | 
|  | 504 | def ST_FP32m  : FPI<0xD9, MRM3m, (outs), (ins f32mem:$dst), "fstp{s}\t$dst">; | 
|  | 505 | def ST_FP64m  : FPI<0xDD, MRM3m, (outs), (ins f64mem:$dst), "fstp{l}\t$dst">; | 
|  | 506 | def ST_FP80m  : FPI<0xDB, MRM7m, (outs), (ins f80mem:$dst), "fstp{t}\t$dst">; | 
|  | 507 | def IST_F16m  : FPI<0xDF, MRM2m, (outs), (ins i16mem:$dst), "fist{s}\t$dst">; | 
|  | 508 | def IST_F32m  : FPI<0xDB, MRM2m, (outs), (ins i32mem:$dst), "fist{l}\t$dst">; | 
|  | 509 | def IST_FP16m : FPI<0xDF, MRM3m, (outs), (ins i16mem:$dst), "fistp{s}\t$dst">; | 
|  | 510 | def IST_FP32m : FPI<0xDB, MRM3m, (outs), (ins i32mem:$dst), "fistp{l}\t$dst">; | 
|  | 511 | def IST_FP64m : FPI<0xDF, MRM7m, (outs), (ins i64mem:$dst), "fistp{ll}\t$dst">; | 
| Chris Lattner | 317332f | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 512 | } | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 513 |  | 
|  | 514 | // FISTTP requires SSE3 even though it's a FPStack op. | 
| Simon Pilgrim | f621dcf | 2017-12-08 20:31:48 +0000 | [diff] [blame] | 515 | let Predicates = [HasSSE3], SchedRW = [WriteStore] in { | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 516 | def ISTT_Fp16m32 : FpI_<(outs), (ins i16mem:$op, RFP32:$src), OneArgFP, | 
| Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 517 | [(X86fp_to_i16mem RFP32:$src, addr:$op)]>; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 518 | def ISTT_Fp32m32 : FpI_<(outs), (ins i32mem:$op, RFP32:$src), OneArgFP, | 
| Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 519 | [(X86fp_to_i32mem RFP32:$src, addr:$op)]>; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 520 | def ISTT_Fp64m32 : FpI_<(outs), (ins i64mem:$op, RFP32:$src), OneArgFP, | 
| Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 521 | [(X86fp_to_i64mem RFP32:$src, addr:$op)]>; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 522 | def ISTT_Fp16m64 : FpI_<(outs), (ins i16mem:$op, RFP64:$src), OneArgFP, | 
| Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 523 | [(X86fp_to_i16mem RFP64:$src, addr:$op)]>; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 524 | def ISTT_Fp32m64 : FpI_<(outs), (ins i32mem:$op, RFP64:$src), OneArgFP, | 
| Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 525 | [(X86fp_to_i32mem RFP64:$src, addr:$op)]>; | 
| Evan Cheng | 94b5a80 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 526 | def ISTT_Fp64m64 : FpI_<(outs), (ins i64mem:$op, RFP64:$src), OneArgFP, | 
| Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 527 | [(X86fp_to_i64mem RFP64:$src, addr:$op)]>; | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 528 | def ISTT_Fp16m80 : FpI_<(outs), (ins i16mem:$op, RFP80:$src), OneArgFP, | 
| Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 529 | [(X86fp_to_i16mem RFP80:$src, addr:$op)]>; | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 530 | def ISTT_Fp32m80 : FpI_<(outs), (ins i32mem:$op, RFP80:$src), OneArgFP, | 
| Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 531 | [(X86fp_to_i32mem RFP80:$src, addr:$op)]>; | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 532 | def ISTT_Fp64m80 : FpI_<(outs), (ins i64mem:$op, RFP80:$src), OneArgFP, | 
| Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 533 | [(X86fp_to_i64mem RFP80:$src, addr:$op)]>; | 
|  | 534 | } // Predicates = [HasSSE3] | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 535 |  | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 536 | let mayStore = 1, SchedRW = [WriteStore] in { | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 537 | def ISTT_FP16m : FPI<0xDF, MRM1m, (outs), (ins i16mem:$dst), "fisttp{s}\t$dst">; | 
|  | 538 | def ISTT_FP32m : FPI<0xDB, MRM1m, (outs), (ins i32mem:$dst), "fisttp{l}\t$dst">; | 
|  | 539 | def ISTT_FP64m : FPI<0xDD, MRM1m, (outs), (ins i64mem:$dst), "fisttp{ll}\t$dst">; | 
| Chris Lattner | 317332f | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 540 | } | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 541 |  | 
|  | 542 | // FP Stack manipulation instructions. | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 543 | let SchedRW = [WriteMove] in { | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 544 | def LD_Frr   : FPI<0xD9, MRM0r, (outs), (ins RSTi:$op), "fld\t$op">; | 
|  | 545 | def ST_Frr   : FPI<0xDD, MRM2r, (outs), (ins RSTi:$op), "fst\t$op">; | 
|  | 546 | def ST_FPrr  : FPI<0xDD, MRM3r, (outs), (ins RSTi:$op), "fstp\t$op">; | 
|  | 547 | def XCH_F    : FPI<0xD9, MRM1r, (outs), (ins RSTi:$op), "fxch\t$op">; | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 548 | } | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 549 |  | 
|  | 550 | // Floating point constant loads. | 
| Simon Pilgrim | f621dcf | 2017-12-08 20:31:48 +0000 | [diff] [blame] | 551 | let isReMaterializable = 1, SchedRW = [WriteZero] in { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 552 | def LD_Fp032 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP, | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 553 | [(set RFP32:$dst, fpimm0)]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 554 | def LD_Fp132 : FpIf32<(outs RFP32:$dst), (ins), ZeroArgFP, | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 555 | [(set RFP32:$dst, fpimm1)]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 556 | def LD_Fp064 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP, | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 557 | [(set RFP64:$dst, fpimm0)]>; | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 558 | def LD_Fp164 : FpIf64<(outs RFP64:$dst), (ins), ZeroArgFP, | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 559 | [(set RFP64:$dst, fpimm1)]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 560 | def LD_Fp080 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 561 | [(set RFP80:$dst, fpimm0)]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 562 | def LD_Fp180 : FpI_<(outs RFP80:$dst), (ins), ZeroArgFP, | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 563 | [(set RFP80:$dst, fpimm1)]>; | 
| Dan Gohman | e8c1e42 | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 564 | } | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 565 |  | 
| Clement Courbet | b78ab50 | 2018-05-31 11:41:27 +0000 | [diff] [blame] | 566 | let SchedRW = [WriteFLD0] in | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 567 | def LD_F0 : FPI<0xD9, MRM_EE, (outs), (ins), "fldz">; | 
| Clement Courbet | b78ab50 | 2018-05-31 11:41:27 +0000 | [diff] [blame] | 568 |  | 
|  | 569 | let SchedRW = [WriteFLD1] in | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 570 | def LD_F1 : FPI<0xD9, MRM_E8, (outs), (ins), "fld1">; | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 571 |  | 
| Clement Courbet | 2e41c5a | 2018-05-31 14:22:01 +0000 | [diff] [blame] | 572 | let SchedRW = [WriteFLDC], Defs = [FPSW] in { | 
|  | 573 | def FLDL2T : I<0xD9, MRM_E9, (outs), (ins), "fldl2t", []>; | 
|  | 574 | def FLDL2E : I<0xD9, MRM_EA, (outs), (ins), "fldl2e", []>; | 
|  | 575 | def FLDPI : I<0xD9, MRM_EB, (outs), (ins), "fldpi", []>; | 
|  | 576 | def FLDLG2 : I<0xD9, MRM_EC, (outs), (ins), "fldlg2", []>; | 
|  | 577 | def FLDLN2 : I<0xD9, MRM_ED, (outs), (ins), "fldln2", []>; | 
|  | 578 | } // SchedRW | 
|  | 579 |  | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 580 | // Floating point compares. | 
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 581 | let SchedRW = [WriteFCom] in { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 582 | def UCOM_Fpr32 : FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP, | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 583 | [(set FPSW, (trunc (X86cmp RFP32:$lhs, RFP32:$rhs)))]>; | 
| Chris Lattner | 9283173 | 2008-01-11 07:18:17 +0000 | [diff] [blame] | 584 | def UCOM_Fpr64 : FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP, | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 585 | [(set FPSW, (trunc (X86cmp RFP64:$lhs, RFP64:$rhs)))]>; | 
| Chris Lattner | 9283173 | 2008-01-11 07:18:17 +0000 | [diff] [blame] | 586 | def UCOM_Fpr80 : FpI_  <(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP, | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 587 | [(set FPSW, (trunc (X86cmp RFP80:$lhs, RFP80:$rhs)))]>; | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 588 | } // SchedRW | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 589 | } // Defs = [FPSW] | 
|  | 590 |  | 
| Simon Pilgrim | 86e3c269 | 2018-04-17 07:22:44 +0000 | [diff] [blame] | 591 | let SchedRW = [WriteFCom] in { | 
| Chris Lattner | 83facb0 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 592 | // CC = ST(0) cmp ST(i) | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 593 | let Defs = [EFLAGS, FPSW] in { | 
| Craig Topper | c73095e | 2018-08-28 17:17:13 +0000 | [diff] [blame] | 594 | let Predicates = [FPStackf32, HasCMov] in | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 595 | def UCOM_FpIr32: FpIf32<(outs), (ins RFP32:$lhs, RFP32:$rhs), CompareFP, | 
| Chris Lattner | 83facb0 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 596 | [(set EFLAGS, (X86cmp RFP32:$lhs, RFP32:$rhs))]>; | 
| Craig Topper | c73095e | 2018-08-28 17:17:13 +0000 | [diff] [blame] | 597 | let Predicates = [FPStackf64, HasCMov] in | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 598 | def UCOM_FpIr64: FpIf64<(outs), (ins RFP64:$lhs, RFP64:$rhs), CompareFP, | 
| Chris Lattner | 83facb0 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 599 | [(set EFLAGS, (X86cmp RFP64:$lhs, RFP64:$rhs))]>; | 
| Craig Topper | c73095e | 2018-08-28 17:17:13 +0000 | [diff] [blame] | 600 | let Predicates = [HasCMov] in | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 601 | def UCOM_FpIr80: FpI_<(outs), (ins RFP80:$lhs, RFP80:$rhs), CompareFP, | 
| Chris Lattner | 83facb0 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 602 | [(set EFLAGS, (X86cmp RFP80:$lhs, RFP80:$rhs))]>; | 
| Evan Cheng | 8ee1ecf | 2007-09-25 19:08:02 +0000 | [diff] [blame] | 603 | } | 
|  | 604 |  | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 605 | let Defs = [FPSW], Uses = [ST0] in { | 
| Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 606 | def UCOM_Fr    : FPI<0xDD, MRM4r,    // FPSW = cmp ST(0) with ST(i) | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 607 | (outs), (ins RSTi:$reg), "fucom\t$reg">; | 
| Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 608 | def UCOM_FPr   : FPI<0xDD, MRM5r,    // FPSW = cmp ST(0) with ST(i), pop | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 609 | (outs), (ins RSTi:$reg), "fucomp\t$reg">; | 
| Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 610 | def UCOM_FPPr  : FPI<0xDA, MRM_E9,       // cmp ST(0) with ST(1), pop, pop | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 611 | (outs), (ins), "fucompp">; | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 612 | } | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 613 |  | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 614 | let Defs = [EFLAGS, FPSW], Uses = [ST0] in { | 
| Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 615 | def UCOM_FIr   : FPI<0xDB, MRM5r,     // CC = cmp ST(0) with ST(i) | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 616 | (outs), (ins RSTi:$reg), "fucomi\t{$reg, %st|st, $reg}">; | 
| Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 617 | def UCOM_FIPr  : FPI<0xDF, MRM5r,     // CC = cmp ST(0) with ST(i), pop | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 618 | (outs), (ins RSTi:$reg), "fucompi\t{$reg, %st|st, $reg}">; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 619 | } | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 620 |  | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 621 | let Defs = [EFLAGS, FPSW] in { | 
| Craig Topper | bf7593e | 2019-02-04 17:28:18 +0000 | [diff] [blame^] | 622 | def COM_FIr : FPI<0xDB, MRM6r, (outs), (ins RSTi:$reg), | 
|  | 623 | "fcomi\t{$reg, %st|st, $reg}">; | 
|  | 624 | def COM_FIPr : FPI<0xDF, MRM6r, (outs), (ins RSTi:$reg), | 
|  | 625 | "fcompi\t{$reg, %st|st, $reg}">; | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 626 | } | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 627 | } // SchedRW | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 628 |  | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 629 | // Floating point flag ops. | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 630 | let SchedRW = [WriteALU] in { | 
| Benjamin Kramer | 913da4b | 2012-04-27 12:07:43 +0000 | [diff] [blame] | 631 | let Defs = [AX], Uses = [FPSW] in | 
| Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 632 | def FNSTSW16r : I<0xDF, MRM_E0,                  // AX = fp flags | 
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 633 | (outs), (ins), "fnstsw\t{%ax|ax}", | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 634 | [(set AX, (X86fp_stsw FPSW))]>; | 
| Simon Pilgrim | 05710a8 | 2017-09-06 10:23:12 +0000 | [diff] [blame] | 635 | let Defs = [FPSW] in | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 636 | def FNSTCW16m : I<0xD9, MRM7m,                   // [mem16] = X87 control world | 
| Andrew Trick | edd006c | 2010-10-22 03:58:29 +0000 | [diff] [blame] | 637 | (outs), (ins i16mem:$dst), "fnstcw\t$dst", | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 638 | [(X86fp_cwd_get16 addr:$dst)]>; | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 639 | } // SchedRW | 
| Simon Pilgrim | 05710a8 | 2017-09-06 10:23:12 +0000 | [diff] [blame] | 640 | let Defs = [FPSW], mayLoad = 1 in | 
| Evan Cheng | 6e595b9 | 2006-02-21 19:13:53 +0000 | [diff] [blame] | 641 | def FLDCW16m  : I<0xD9, MRM5m,                   // X87 control world = [mem16] | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 642 | (outs), (ins i16mem:$dst), "fldcw\t$dst", []>, | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 643 | Sched<[WriteLoad]>; | 
| Evan Cheng | d584781 | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 644 |  | 
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 645 | // FPU control instructions | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 646 | let SchedRW = [WriteMicrocoded] in { | 
| Simon Pilgrim | 05710a8 | 2017-09-06 10:23:12 +0000 | [diff] [blame] | 647 | let Defs = [FPSW] in { | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 648 | def FNINIT : I<0xDB, MRM_E3, (outs), (ins), "fninit", []>; | 
| Craig Topper | 7a2944e | 2019-02-04 04:15:10 +0000 | [diff] [blame] | 649 | def FFREE : FPI<0xDD, MRM0r, (outs), (ins RSTi:$reg), "ffree\t$reg">; | 
|  | 650 | def FFREEP : FPI<0xDF, MRM0r, (outs), (ins RSTi:$reg), "ffreep\t$reg">; | 
| Chris Ray | 535e7d1 | 2017-01-27 18:02:53 +0000 | [diff] [blame] | 651 |  | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 652 | // Clear exceptions | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 653 | def FNCLEX : I<0xDB, MRM_E2, (outs), (ins), "fnclex", []>; | 
| Simon Pilgrim | 05710a8 | 2017-09-06 10:23:12 +0000 | [diff] [blame] | 654 | } // Defs = [FPSW] | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 655 | } // SchedRW | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 656 |  | 
| Sanjay Patel | 05daae7 | 2018-03-19 14:26:50 +0000 | [diff] [blame] | 657 | // Operand-less floating-point instructions for the disassembler. | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 658 | def FNOP : I<0xD9, MRM_D0, (outs), (ins), "fnop", []>, Sched<[WriteNop]>; | 
| Simon Pilgrim | 05710a8 | 2017-09-06 10:23:12 +0000 | [diff] [blame] | 659 |  | 
| Sanjay Patel | 05daae7 | 2018-03-19 14:26:50 +0000 | [diff] [blame] | 660 | let SchedRW = [WriteMicrocoded] in { | 
| Simon Pilgrim | 05710a8 | 2017-09-06 10:23:12 +0000 | [diff] [blame] | 661 | let Defs = [FPSW] in { | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 662 | def WAIT : I<0x9B, RawFrm, (outs), (ins), "wait", []>; | 
|  | 663 | def FXAM : I<0xD9, MRM_E5, (outs), (ins), "fxam", []>; | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 664 | def F2XM1 : I<0xD9, MRM_F0, (outs), (ins), "f2xm1", []>; | 
|  | 665 | def FYL2X : I<0xD9, MRM_F1, (outs), (ins), "fyl2x", []>; | 
|  | 666 | def FPTAN : I<0xD9, MRM_F2, (outs), (ins), "fptan", []>; | 
|  | 667 | def FPATAN : I<0xD9, MRM_F3, (outs), (ins), "fpatan", []>; | 
|  | 668 | def FXTRACT : I<0xD9, MRM_F4, (outs), (ins), "fxtract", []>; | 
|  | 669 | def FPREM1 : I<0xD9, MRM_F5, (outs), (ins), "fprem1", []>; | 
|  | 670 | def FDECSTP : I<0xD9, MRM_F6, (outs), (ins), "fdecstp", []>; | 
|  | 671 | def FINCSTP : I<0xD9, MRM_F7, (outs), (ins), "fincstp", []>; | 
|  | 672 | def FPREM : I<0xD9, MRM_F8, (outs), (ins), "fprem", []>; | 
|  | 673 | def FYL2XP1 : I<0xD9, MRM_F9, (outs), (ins), "fyl2xp1", []>; | 
|  | 674 | def FSINCOS : I<0xD9, MRM_FB, (outs), (ins), "fsincos", []>; | 
|  | 675 | def FRNDINT : I<0xD9, MRM_FC, (outs), (ins), "frndint", []>; | 
|  | 676 | def FSCALE : I<0xD9, MRM_FD, (outs), (ins), "fscale", []>; | 
|  | 677 | def FCOMPP : I<0xDE, MRM_D9, (outs), (ins), "fcompp", []>; | 
| Simon Pilgrim | 05710a8 | 2017-09-06 10:23:12 +0000 | [diff] [blame] | 678 | } // Defs = [FPSW] | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 679 |  | 
| Craig Topper | 33dc01d | 2018-05-01 04:42:00 +0000 | [diff] [blame] | 680 | def FXSAVE : I<0xAE, MRM0m, (outs), (ins opaquemem:$dst), | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 681 | "fxsave\t$dst", [(int_x86_fxsave addr:$dst)]>, TB, | 
| Craig Topper | a163950 | 2017-12-15 17:22:58 +0000 | [diff] [blame] | 682 | Requires<[HasFXSR]>; | 
| Craig Topper | 33dc01d | 2018-05-01 04:42:00 +0000 | [diff] [blame] | 683 | def FXSAVE64 : RI<0xAE, MRM0m, (outs), (ins opaquemem:$dst), | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 684 | "fxsave64\t$dst", [(int_x86_fxsave64 addr:$dst)]>, | 
|  | 685 | TB, Requires<[HasFXSR, In64BitMode]>; | 
| Craig Topper | 33dc01d | 2018-05-01 04:42:00 +0000 | [diff] [blame] | 686 | def FXRSTOR : I<0xAE, MRM1m, (outs), (ins opaquemem:$src), | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 687 | "fxrstor\t$src", [(int_x86_fxrstor addr:$src)]>, | 
| Craig Topper | a163950 | 2017-12-15 17:22:58 +0000 | [diff] [blame] | 688 | TB, Requires<[HasFXSR]>; | 
| Craig Topper | 33dc01d | 2018-05-01 04:42:00 +0000 | [diff] [blame] | 689 | def FXRSTOR64 : RI<0xAE, MRM1m, (outs), (ins opaquemem:$src), | 
| Simon Pilgrim | 32d3681 | 2018-04-12 10:27:37 +0000 | [diff] [blame] | 690 | "fxrstor64\t$src", [(int_x86_fxrstor64 addr:$src)]>, | 
|  | 691 | TB, Requires<[HasFXSR, In64BitMode]>; | 
| Jakob Stoklund Olesen | 267dd94 | 2013-03-26 18:24:20 +0000 | [diff] [blame] | 692 | } // SchedRW | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 693 |  | 
| Evan Cheng | d584781 | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 694 | //===----------------------------------------------------------------------===// | 
|  | 695 | // Non-Instruction Patterns | 
|  | 696 | //===----------------------------------------------------------------------===// | 
|  | 697 |  | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 698 | // Required for RET of f32 / f64 / f80 values. | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 699 | def : Pat<(X86fld addr:$src, f32), (LD_Fp32m addr:$src)>; | 
|  | 700 | def : Pat<(X86fld addr:$src, f64), (LD_Fp64m addr:$src)>; | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 701 | def : Pat<(X86fld addr:$src, f80), (LD_Fp80m addr:$src)>; | 
| Evan Cheng | d584781 | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 702 |  | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 703 | // Required for CALL which return f32 / f64 / f80 values. | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 704 | def : Pat<(X86fst RFP32:$src, addr:$op, f32), (ST_Fp32m addr:$op, RFP32:$src)>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 705 | def : Pat<(X86fst RFP64:$src, addr:$op, f32), (ST_Fp64m32 addr:$op, | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 706 | RFP64:$src)>; | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 707 | def : Pat<(X86fst RFP64:$src, addr:$op, f64), (ST_Fp64m addr:$op, RFP64:$src)>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 708 | def : Pat<(X86fst RFP80:$src, addr:$op, f32), (ST_Fp80m32 addr:$op, | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 709 | RFP80:$src)>; | 
| Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 710 | def : Pat<(X86fst RFP80:$src, addr:$op, f64), (ST_Fp80m64 addr:$op, | 
| Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 711 | RFP80:$src)>; | 
|  | 712 | def : Pat<(X86fst RFP80:$src, addr:$op, f80), (ST_FpP80m addr:$op, | 
|  | 713 | RFP80:$src)>; | 
| Evan Cheng | d584781 | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 714 |  | 
|  | 715 | // Floating point constant -0.0 and -1.0 | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 716 | def : Pat<(f32 fpimmneg0), (CHS_Fp32 (LD_Fp032))>, Requires<[FPStackf32]>; | 
|  | 717 | def : Pat<(f32 fpimmneg1), (CHS_Fp32 (LD_Fp132))>, Requires<[FPStackf32]>; | 
|  | 718 | def : Pat<(f64 fpimmneg0), (CHS_Fp64 (LD_Fp064))>, Requires<[FPStackf64]>; | 
|  | 719 | def : Pat<(f64 fpimmneg1), (CHS_Fp64 (LD_Fp164))>, Requires<[FPStackf64]>; | 
| Dale Johannesen | a47f7d7 | 2007-08-07 20:29:26 +0000 | [diff] [blame] | 720 | def : Pat<(f80 fpimmneg0), (CHS_Fp80 (LD_Fp080))>; | 
|  | 721 | def : Pat<(f80 fpimmneg1), (CHS_Fp80 (LD_Fp180))>; | 
| Evan Cheng | d584781 | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 722 |  | 
|  | 723 | // Used to conv. i64 to f64 since there isn't a SSE version. | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 724 | def : Pat<(X86fildflag addr:$src, i64), (ILD_Fp64m64 addr:$src)>; | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 725 |  | 
| Chris Lattner | d587e58 | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 726 | // FP extensions map onto simple pseudo-value conversions if they are to/from | 
|  | 727 | // the FP stack. | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 728 | def : Pat<(f64 (fpextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP64)>, | 
| Chris Lattner | d587e58 | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 729 | Requires<[FPStackf32]>; | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 730 | def : Pat<(f80 (fpextend RFP32:$src)), (COPY_TO_REGCLASS RFP32:$src, RFP80)>, | 
| Chris Lattner | d587e58 | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 731 | Requires<[FPStackf32]>; | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 732 | def : Pat<(f80 (fpextend RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP80)>, | 
| Chris Lattner | d587e58 | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 733 | Requires<[FPStackf64]>; | 
|  | 734 |  | 
|  | 735 | // FP truncations map onto simple pseudo-value conversions if they are to/from | 
|  | 736 | // the FP stack.  We have validated that only value-preserving truncations make | 
|  | 737 | // it through isel. | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 738 | def : Pat<(f32 (fpround RFP64:$src)), (COPY_TO_REGCLASS RFP64:$src, RFP32)>, | 
| Chris Lattner | d587e58 | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 739 | Requires<[FPStackf32]>; | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 740 | def : Pat<(f32 (fpround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP32)>, | 
| Chris Lattner | d587e58 | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 741 | Requires<[FPStackf32]>; | 
| Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 742 | def : Pat<(f64 (fpround RFP80:$src)), (COPY_TO_REGCLASS RFP80:$src, RFP64)>, | 
| Chris Lattner | d587e58 | 2008-03-09 07:05:32 +0000 | [diff] [blame] | 743 | Requires<[FPStackf64]>; |