Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86InstrFormats.td - X86 Instruction Formats -------*- tablegen -*-===// |
| 2 | // |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // X86 Instruction Format Definitions. |
| 12 | // |
| 13 | |
| 14 | // Format specifies the encoding used by the instruction. This is part of the |
| 15 | // ad-hoc solution used to emit machine instruction encodings by our machine |
| 16 | // code emitter. |
Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 17 | class Format<bits<7> val> { |
| 18 | bits<7> Value = val; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 19 | } |
| 20 | |
| 21 | def Pseudo : Format<0>; def RawFrm : Format<1>; |
| 22 | def AddRegFrm : Format<2>; def MRMDestReg : Format<3>; |
| 23 | def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>; |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 24 | def MRMSrcMem : Format<6>; def RawFrmMemOffs : Format<7>; |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 25 | def RawFrmSrc : Format<8>; def RawFrmDst : Format<9>; |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 26 | def RawFrmDstSrc: Format<10>; |
Craig Topper | 2fb696b | 2014-02-19 06:59:13 +0000 | [diff] [blame] | 27 | def RawFrmImm8 : Format<11>; |
| 28 | def RawFrmImm16 : Format<12>; |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 29 | def MRMXr : Format<14>; def MRMXm : Format<15>; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 30 | def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>; |
| 31 | def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>; |
| 32 | def MRM6r : Format<22>; def MRM7r : Format<23>; |
| 33 | def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>; |
| 34 | def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>; |
| 35 | def MRM6m : Format<30>; def MRM7m : Format<31>; |
Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 36 | def MRM_C0 : Format<32>; def MRM_C1 : Format<33>; def MRM_C2 : Format<34>; |
| 37 | def MRM_C3 : Format<35>; def MRM_C4 : Format<36>; def MRM_C8 : Format<37>; |
| 38 | def MRM_C9 : Format<38>; def MRM_CA : Format<39>; def MRM_CB : Format<40>; |
| 39 | def MRM_D0 : Format<41>; def MRM_D1 : Format<42>; def MRM_D4 : Format<43>; |
| 40 | def MRM_D5 : Format<44>; def MRM_D6 : Format<45>; def MRM_D8 : Format<46>; |
| 41 | def MRM_D9 : Format<47>; def MRM_DA : Format<48>; def MRM_DB : Format<49>; |
| 42 | def MRM_DC : Format<50>; def MRM_DD : Format<51>; def MRM_DE : Format<52>; |
| 43 | def MRM_DF : Format<53>; def MRM_E0 : Format<54>; def MRM_E1 : Format<55>; |
| 44 | def MRM_E2 : Format<56>; def MRM_E3 : Format<57>; def MRM_E4 : Format<58>; |
| 45 | def MRM_E5 : Format<59>; def MRM_E8 : Format<60>; def MRM_E9 : Format<61>; |
| 46 | def MRM_EA : Format<62>; def MRM_EB : Format<63>; def MRM_EC : Format<64>; |
| 47 | def MRM_ED : Format<65>; def MRM_EE : Format<66>; def MRM_F0 : Format<67>; |
| 48 | def MRM_F1 : Format<68>; def MRM_F2 : Format<69>; def MRM_F3 : Format<70>; |
| 49 | def MRM_F4 : Format<71>; def MRM_F5 : Format<72>; def MRM_F6 : Format<73>; |
| 50 | def MRM_F7 : Format<74>; def MRM_F8 : Format<75>; def MRM_F9 : Format<76>; |
| 51 | def MRM_FA : Format<77>; def MRM_FB : Format<78>; def MRM_FC : Format<79>; |
| 52 | def MRM_FD : Format<80>; def MRM_FE : Format<81>; def MRM_FF : Format<82>; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 53 | |
| 54 | // ImmType - This specifies the immediate type used by an instruction. This is |
| 55 | // part of the ad-hoc solution used to emit machine instruction encodings by our |
| 56 | // machine code emitter. |
David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 57 | class ImmType<bits<4> val> { |
| 58 | bits<4> Value = val; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 59 | } |
Chris Lattner | 12455ca | 2010-02-12 22:27:07 +0000 | [diff] [blame] | 60 | def NoImm : ImmType<0>; |
| 61 | def Imm8 : ImmType<1>; |
| 62 | def Imm8PCRel : ImmType<2>; |
| 63 | def Imm16 : ImmType<3>; |
Chris Lattner | ac58812 | 2010-07-07 22:27:31 +0000 | [diff] [blame] | 64 | def Imm16PCRel : ImmType<4>; |
| 65 | def Imm32 : ImmType<5>; |
| 66 | def Imm32PCRel : ImmType<6>; |
David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 67 | def Imm32S : ImmType<7>; |
| 68 | def Imm64 : ImmType<8>; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 69 | |
| 70 | // FPFormat - This specifies what form this FP instruction has. This is used by |
| 71 | // the Floating-Point stackifier pass. |
| 72 | class FPFormat<bits<3> val> { |
| 73 | bits<3> Value = val; |
| 74 | } |
| 75 | def NotFP : FPFormat<0>; |
| 76 | def ZeroArgFP : FPFormat<1>; |
| 77 | def OneArgFP : FPFormat<2>; |
| 78 | def OneArgFPRW : FPFormat<3>; |
| 79 | def TwoArgFP : FPFormat<4>; |
| 80 | def CompareFP : FPFormat<5>; |
| 81 | def CondMovFP : FPFormat<6>; |
| 82 | def SpecialFP : FPFormat<7>; |
| 83 | |
Jakob Stoklund Olesen | 49e121d | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 84 | // Class specifying the SSE execution domain, used by the SSEDomainFix pass. |
Jakob Stoklund Olesen | dbff4e8 | 2010-03-30 22:46:53 +0000 | [diff] [blame] | 85 | // Keep in sync with tables in X86InstrInfo.cpp. |
Jakob Stoklund Olesen | 49e121d | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 86 | class Domain<bits<2> val> { |
| 87 | bits<2> Value = val; |
| 88 | } |
| 89 | def GenericDomain : Domain<0>; |
Jakob Stoklund Olesen | dbff4e8 | 2010-03-30 22:46:53 +0000 | [diff] [blame] | 90 | def SSEPackedSingle : Domain<1>; |
| 91 | def SSEPackedDouble : Domain<2>; |
| 92 | def SSEPackedInt : Domain<3>; |
Jakob Stoklund Olesen | 49e121d | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 93 | |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 94 | // Class specifying the vector form of the decompressed |
| 95 | // displacement of 8-bit. |
| 96 | class CD8VForm<bits<3> val> { |
| 97 | bits<3> Value = val; |
| 98 | } |
| 99 | def CD8VF : CD8VForm<0>; // v := VL |
| 100 | def CD8VH : CD8VForm<1>; // v := VL/2 |
| 101 | def CD8VQ : CD8VForm<2>; // v := VL/4 |
| 102 | def CD8VO : CD8VForm<3>; // v := VL/8 |
| 103 | def CD8VT1 : CD8VForm<4>; // v := 1 |
| 104 | def CD8VT2 : CD8VForm<5>; // v := 2 |
| 105 | def CD8VT4 : CD8VForm<6>; // v := 4 |
| 106 | def CD8VT8 : CD8VForm<7>; // v := 8 |
| 107 | |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 108 | // Class specifying the prefix used an opcode extension. |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 109 | class Prefix<bits<3> val> { |
| 110 | bits<3> Value = val; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 111 | } |
| 112 | def NoPrfx : Prefix<0>; |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 113 | def PS : Prefix<1>; |
| 114 | def PD : Prefix<2>; |
| 115 | def XS : Prefix<3>; |
| 116 | def XD : Prefix<4>; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 117 | |
| 118 | // Class specifying the opcode map. |
Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 119 | class Map<bits<3> val> { |
| 120 | bits<3> Value = val; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 121 | } |
| 122 | def OB : Map<0>; |
| 123 | def TB : Map<1>; |
| 124 | def T8 : Map<2>; |
| 125 | def TA : Map<3>; |
| 126 | def XOP8 : Map<4>; |
| 127 | def XOP9 : Map<5>; |
| 128 | def XOPA : Map<6>; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 129 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 130 | // Class specifying the encoding |
| 131 | class Encoding<bits<2> val> { |
| 132 | bits<2> Value = val; |
| 133 | } |
| 134 | def EncNormal : Encoding<0>; |
| 135 | def EncVEX : Encoding<1>; |
| 136 | def EncXOP : Encoding<2>; |
| 137 | def EncEVEX : Encoding<3>; |
| 138 | |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 139 | // Operand size for encodings that change based on mode. |
| 140 | class OperandSize<bits<2> val> { |
| 141 | bits<2> Value = val; |
| 142 | } |
| 143 | def OpSizeFixed : OperandSize<0>; // Never needs a 0x66 prefix. |
| 144 | def OpSize16 : OperandSize<1>; // Needs 0x66 prefix in 32-bit mode. |
| 145 | def OpSize32 : OperandSize<2>; // Needs 0x66 prefix in 16-bit mode. |
| 146 | |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 147 | // Prefix byte classes which are used to indicate to the ad-hoc machine code |
| 148 | // emitter that various prefix bytes are required. |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 149 | class OpSize16 { OperandSize OpSize = OpSize16; } |
| 150 | class OpSize32 { OperandSize OpSize = OpSize32; } |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 151 | class AdSize { bit hasAdSizePrefix = 1; } |
| 152 | class REX_W { bit hasREX_WPrefix = 1; } |
Andrew Lenharth | 0070dd1 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 153 | class LOCK { bit hasLockPrefix = 1; } |
Craig Topper | ec68866 | 2014-01-31 07:00:55 +0000 | [diff] [blame] | 154 | class REP { bit hasREPPrefix = 1; } |
Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 155 | class TB { Map OpMap = TB; } |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 156 | class T8 { Map OpMap = T8; } |
| 157 | class TA { Map OpMap = TA; } |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 158 | class XOP8 { Map OpMap = XOP8; Prefix OpPrefix = PS; } |
| 159 | class XOP9 { Map OpMap = XOP9; Prefix OpPrefix = PS; } |
| 160 | class XOPA { Map OpMap = XOPA; Prefix OpPrefix = PS; } |
Craig Topper | e2347df | 2014-02-20 07:59:43 +0000 | [diff] [blame] | 161 | class OBXS { Prefix OpPrefix = XS; } |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 162 | class PS : TB { Prefix OpPrefix = PS; } |
Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 163 | class PD : TB { Prefix OpPrefix = PD; } |
| 164 | class XD : TB { Prefix OpPrefix = XD; } |
| 165 | class XS : TB { Prefix OpPrefix = XS; } |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 166 | class T8PS : T8 { Prefix OpPrefix = PS; } |
Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 167 | class T8PD : T8 { Prefix OpPrefix = PD; } |
| 168 | class T8XD : T8 { Prefix OpPrefix = XD; } |
| 169 | class T8XS : T8 { Prefix OpPrefix = XS; } |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 170 | class TAPS : TA { Prefix OpPrefix = PS; } |
Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 171 | class TAPD : TA { Prefix OpPrefix = PD; } |
| 172 | class TAXD : TA { Prefix OpPrefix = XD; } |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 173 | class VEX { Encoding OpEnc = EncVEX; } |
Bruno Cardoso Lopes | 0516674 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 174 | class VEX_W { bit hasVEX_WPrefix = 1; } |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 175 | class VEX_4V : VEX { bit hasVEX_4V = 1; } |
| 176 | class VEX_4VOp3 : VEX { bit hasVEX_4VOp3 = 1; } |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 177 | class VEX_I8IMM { bit hasVEX_i8ImmReg = 1; } |
Bruno Cardoso Lopes | fd8bfcd | 2010-07-13 21:07:28 +0000 | [diff] [blame] | 178 | class VEX_L { bit hasVEX_L = 1; } |
Craig Topper | f18c896 | 2011-10-04 06:30:42 +0000 | [diff] [blame] | 179 | class VEX_LIG { bit ignoresVEX_L = 1; } |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 180 | class EVEX : VEX { Encoding OpEnc = EncEVEX; } |
| 181 | class EVEX_4V : VEX_4V { Encoding OpEnc = EncEVEX; } |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 182 | class EVEX_K { bit hasEVEX_K = 1; } |
| 183 | class EVEX_KZ : EVEX_K { bit hasEVEX_Z = 1; } |
| 184 | class EVEX_B { bit hasEVEX_B = 1; } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 185 | class EVEX_RC { bit hasEVEX_RC = 1; } |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 186 | class EVEX_V512 { bit hasEVEX_L2 = 1; bit hasVEX_L = 0; } |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame^] | 187 | class EVEX_V256 { bit hasEVEX_L2 = 0; bit hasVEX_L = 1; } |
| 188 | class EVEX_V128 { bit hasEVEX_L2 = 0; bit hasVEX_L = 0; } |
Adam Nemet | 4dc92b9 | 2014-07-17 17:04:34 +0000 | [diff] [blame] | 189 | |
| 190 | // Specify AVX512 8-bit compressed displacement encoding based on the vector |
| 191 | // element size in bits (8, 16, 32, 64) and the CDisp8 form. |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 192 | class EVEX_CD8<int esize, CD8VForm form> { |
Adam Nemet | 4dc92b9 | 2014-07-17 17:04:34 +0000 | [diff] [blame] | 193 | int CD8_EltSize = !srl(esize, 3); |
Adam Nemet | 4c339ab | 2014-07-17 17:04:52 +0000 | [diff] [blame] | 194 | bits<3> CD8_Form = form.Value; |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 195 | } |
Adam Nemet | 4dc92b9 | 2014-07-17 17:04:34 +0000 | [diff] [blame] | 196 | |
Chris Lattner | 45270db | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 197 | class Has3DNow0F0FOpcode { bit has3DNow0F0FOpcode = 1; } |
Craig Topper | cd93de9 | 2011-12-30 04:48:54 +0000 | [diff] [blame] | 198 | class MemOp4 { bit hasMemOp4Prefix = 1; } |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 199 | class XOP { Encoding OpEnc = EncXOP; } |
| 200 | class XOP_4V : XOP { bit hasVEX_4V = 1; } |
| 201 | class XOP_4VOp3 : XOP { bit hasVEX_4VOp3 = 1; } |
| 202 | |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 203 | class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 204 | string AsmStr, |
| 205 | InstrItinClass itin, |
| 206 | Domain d = GenericDomain> |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 207 | : Instruction { |
| 208 | let Namespace = "X86"; |
| 209 | |
| 210 | bits<8> Opcode = opcod; |
| 211 | Format Form = f; |
Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 212 | bits<7> FormBits = Form.Value; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 213 | ImmType ImmT = i; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 214 | |
| 215 | dag OutOperandList = outs; |
| 216 | dag InOperandList = ins; |
| 217 | string AsmString = AsmStr; |
| 218 | |
Chris Lattner | 7ff3346 | 2010-10-31 19:22:57 +0000 | [diff] [blame] | 219 | // If this is a pseudo instruction, mark it isCodeGenOnly. |
| 220 | let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo"); |
| 221 | |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 222 | let Itinerary = itin; |
| 223 | |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 224 | // |
| 225 | // Attributes specific to X86 instructions... |
| 226 | // |
Craig Topper | 3484fc2 | 2014-01-05 04:17:28 +0000 | [diff] [blame] | 227 | bit ForceDisassemble = 0; // Force instruction to disassemble even though it's |
| 228 | // isCodeGenonly. Needed to hide an ambiguous |
| 229 | // AsmString from the parser, but still disassemble. |
| 230 | |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 231 | OperandSize OpSize = OpSizeFixed; // Does this instruction's encoding change |
| 232 | // based on operand size of the mode |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 233 | bits<2> OpSizeBits = OpSize.Value; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 234 | bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix? |
| 235 | |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 236 | Prefix OpPrefix = NoPrfx; // Which prefix byte does this inst have? |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 237 | bits<3> OpPrefixBits = OpPrefix.Value; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 238 | Map OpMap = OB; // Which opcode map does this inst have? |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 239 | bits<3> OpMapBits = OpMap.Value; |
Eric Christopher | 3a8ae23 | 2010-11-30 09:11:54 +0000 | [diff] [blame] | 240 | bit hasREX_WPrefix = 0; // Does this inst require the REX.W prefix? |
Jakob Stoklund Olesen | f8d7eda | 2010-03-25 18:52:01 +0000 | [diff] [blame] | 241 | FPFormat FPForm = NotFP; // What flavor of FP instruction is this? |
Dan Gohman | a21bdda | 2008-08-20 13:46:21 +0000 | [diff] [blame] | 242 | bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix? |
Jakob Stoklund Olesen | f8d7eda | 2010-03-25 18:52:01 +0000 | [diff] [blame] | 243 | Domain ExeDomain = d; |
Craig Topper | ec68866 | 2014-01-31 07:00:55 +0000 | [diff] [blame] | 244 | bit hasREPPrefix = 0; // Does this inst have a REP prefix? |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 245 | Encoding OpEnc = EncNormal; // Encoding used by this instruction |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 246 | bits<2> OpEncBits = OpEnc.Value; |
Bruno Cardoso Lopes | 0516674 | 2010-07-01 01:20:06 +0000 | [diff] [blame] | 247 | bit hasVEX_WPrefix = 0; // Does this inst set the VEX_W field? |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 248 | bit hasVEX_4V = 0; // Does this inst require the VEX.VVVV field? |
| 249 | bit hasVEX_4VOp3 = 0; // Does this inst require the VEX.VVVV field to |
| 250 | // encode the third operand? |
Eric Christopher | 3a8ae23 | 2010-11-30 09:11:54 +0000 | [diff] [blame] | 251 | bit hasVEX_i8ImmReg = 0; // Does this inst require the last source register |
Bruno Cardoso Lopes | e2bd058 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 252 | // to be encoded in a immediate field? |
Eric Christopher | 3a8ae23 | 2010-11-30 09:11:54 +0000 | [diff] [blame] | 253 | bit hasVEX_L = 0; // Does this inst use large (256-bit) registers? |
Craig Topper | f18c896 | 2011-10-04 06:30:42 +0000 | [diff] [blame] | 254 | bit ignoresVEX_L = 0; // Does this instruction ignore the L-bit |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 255 | bit hasEVEX_K = 0; // Does this inst require masking? |
| 256 | bit hasEVEX_Z = 0; // Does this inst set the EVEX_Z field? |
| 257 | bit hasEVEX_L2 = 0; // Does this inst set the EVEX_L2 field? |
| 258 | bit hasEVEX_B = 0; // Does this inst set the EVEX_B field? |
Adam Nemet | 4c339ab | 2014-07-17 17:04:52 +0000 | [diff] [blame] | 259 | bits<3> CD8_Form = 0; // Compressed disp8 form - vector-width. |
Adam Nemet | 4dc92b9 | 2014-07-17 17:04:34 +0000 | [diff] [blame] | 260 | // Declare it int rather than bits<4> so that all bits are defined when |
| 261 | // assigning to bits<7>. |
| 262 | int CD8_EltSize = 0; // Compressed disp8 form - element-size in bytes. |
Chris Lattner | 45270db | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 263 | bit has3DNow0F0FOpcode =0;// Wacky 3dNow! encoding? |
Craig Topper | cd93de9 | 2011-12-30 04:48:54 +0000 | [diff] [blame] | 264 | bit hasMemOp4Prefix = 0; // Same bit as VEX_W, but used for swapping operands |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 265 | bit hasEVEX_RC = 0; // Explicitly specified rounding control in FP instruction. |
Jakob Stoklund Olesen | b93331f | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 266 | |
Adam Nemet | 4dc92b9 | 2014-07-17 17:04:34 +0000 | [diff] [blame] | 267 | bits<2> EVEX_LL; |
| 268 | let EVEX_LL{0} = hasVEX_L; |
| 269 | let EVEX_LL{1} = hasEVEX_L2; |
| 270 | // Vector size in bytes. |
| 271 | bits<7> VectSize = !shl(16, EVEX_LL); |
| 272 | |
| 273 | // The scaling factor for AVX512's compressed displacement is either |
| 274 | // - the size of a power-of-two number of elements or |
| 275 | // - the size of a single element for broadcasts or |
| 276 | // - the total vector size divided by a power-of-two number. |
| 277 | // Possible values are: 0 (non-AVX512 inst), 1, 2, 4, 8, 16, 32 and 64. |
| 278 | bits<7> CD8_Scale = !if (!eq (OpEnc.Value, EncEVEX.Value), |
Adam Nemet | 4c339ab | 2014-07-17 17:04:52 +0000 | [diff] [blame] | 279 | !if (CD8_Form{2}, |
| 280 | !shl(CD8_EltSize, CD8_Form{1-0}), |
Adam Nemet | 4dc92b9 | 2014-07-17 17:04:34 +0000 | [diff] [blame] | 281 | !if (hasEVEX_B, |
| 282 | CD8_EltSize, |
Adam Nemet | 4c339ab | 2014-07-17 17:04:52 +0000 | [diff] [blame] | 283 | !srl(VectSize, CD8_Form{1-0}))), 0); |
Adam Nemet | 4dc92b9 | 2014-07-17 17:04:34 +0000 | [diff] [blame] | 284 | |
Jakob Stoklund Olesen | b93331f | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 285 | // TSFlags layout should be kept in sync with X86InstrInfo.h. |
Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 286 | let TSFlags{6-0} = FormBits; |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 287 | let TSFlags{8-7} = OpSizeBits; |
Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 288 | let TSFlags{9} = hasAdSizePrefix; |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 289 | let TSFlags{12-10} = OpPrefixBits; |
| 290 | let TSFlags{15-13} = OpMapBits; |
Craig Topper | 8f54027 | 2014-02-19 07:29:07 +0000 | [diff] [blame] | 291 | let TSFlags{16} = hasREX_WPrefix; |
| 292 | let TSFlags{20-17} = ImmT.Value; |
| 293 | let TSFlags{23-21} = FPForm.Value; |
| 294 | let TSFlags{24} = hasLockPrefix; |
| 295 | let TSFlags{25} = hasREPPrefix; |
| 296 | let TSFlags{27-26} = ExeDomain.Value; |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 297 | let TSFlags{29-28} = OpEncBits; |
Craig Topper | 8f54027 | 2014-02-19 07:29:07 +0000 | [diff] [blame] | 298 | let TSFlags{37-30} = Opcode; |
| 299 | let TSFlags{38} = hasVEX_WPrefix; |
| 300 | let TSFlags{39} = hasVEX_4V; |
| 301 | let TSFlags{40} = hasVEX_4VOp3; |
| 302 | let TSFlags{41} = hasVEX_i8ImmReg; |
| 303 | let TSFlags{42} = hasVEX_L; |
| 304 | let TSFlags{43} = ignoresVEX_L; |
| 305 | let TSFlags{44} = hasEVEX_K; |
| 306 | let TSFlags{45} = hasEVEX_Z; |
| 307 | let TSFlags{46} = hasEVEX_L2; |
| 308 | let TSFlags{47} = hasEVEX_B; |
Adam Nemet | 54adb0f | 2014-07-17 17:04:50 +0000 | [diff] [blame] | 309 | // If we run out of TSFlags bits, it's possible to encode this in 3 bits. |
| 310 | let TSFlags{54-48} = CD8_Scale; |
| 311 | let TSFlags{55} = has3DNow0F0FOpcode; |
| 312 | let TSFlags{56} = hasMemOp4Prefix; |
| 313 | let TSFlags{57} = hasEVEX_RC; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 314 | } |
| 315 | |
Eric Christopher | ef62f57 | 2010-11-30 08:57:23 +0000 | [diff] [blame] | 316 | class PseudoI<dag oops, dag iops, list<dag> pattern> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 317 | : X86Inst<0, Pseudo, NoImm, oops, iops, "", NoItinerary> { |
Eric Christopher | ef62f57 | 2010-11-30 08:57:23 +0000 | [diff] [blame] | 318 | let Pattern = pattern; |
| 319 | } |
| 320 | |
Jakob Stoklund Olesen | 49e121d | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 321 | class I<bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 322 | list<dag> pattern, InstrItinClass itin = NoItinerary, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 323 | Domain d = GenericDomain> |
| 324 | : X86Inst<o, f, NoImm, outs, ins, asm, itin, d> { |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 325 | let Pattern = pattern; |
| 326 | let CodeSize = 3; |
| 327 | } |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 328 | class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 329 | list<dag> pattern, InstrItinClass itin = NoItinerary, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 330 | Domain d = GenericDomain> |
| 331 | : X86Inst<o, f, Imm8, outs, ins, asm, itin, d> { |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 332 | let Pattern = pattern; |
| 333 | let CodeSize = 3; |
| 334 | } |
Chris Lattner | 12455ca | 2010-02-12 22:27:07 +0000 | [diff] [blame] | 335 | class Ii8PCRel<bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 336 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 337 | : X86Inst<o, f, Imm8PCRel, outs, ins, asm, itin> { |
Chris Lattner | 12455ca | 2010-02-12 22:27:07 +0000 | [diff] [blame] | 338 | let Pattern = pattern; |
| 339 | let CodeSize = 3; |
| 340 | } |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 341 | class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 342 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 343 | : X86Inst<o, f, Imm16, outs, ins, asm, itin> { |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 344 | let Pattern = pattern; |
| 345 | let CodeSize = 3; |
| 346 | } |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 347 | class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 348 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 349 | : X86Inst<o, f, Imm32, outs, ins, asm, itin> { |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 350 | let Pattern = pattern; |
| 351 | let CodeSize = 3; |
| 352 | } |
David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 353 | class Ii32S<bits<8> o, Format f, dag outs, dag ins, string asm, |
| 354 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
| 355 | : X86Inst<o, f, Imm32S, outs, ins, asm, itin> { |
| 356 | let Pattern = pattern; |
| 357 | let CodeSize = 3; |
| 358 | } |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 359 | |
Chris Lattner | ac58812 | 2010-07-07 22:27:31 +0000 | [diff] [blame] | 360 | class Ii16PCRel<bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 361 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 362 | : X86Inst<o, f, Imm16PCRel, outs, ins, asm, itin> { |
Chris Lattner | ac58812 | 2010-07-07 22:27:31 +0000 | [diff] [blame] | 363 | let Pattern = pattern; |
| 364 | let CodeSize = 3; |
| 365 | } |
| 366 | |
Chris Lattner | 12455ca | 2010-02-12 22:27:07 +0000 | [diff] [blame] | 367 | class Ii32PCRel<bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 368 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 369 | : X86Inst<o, f, Imm32PCRel, outs, ins, asm, itin> { |
Chris Lattner | 12455ca | 2010-02-12 22:27:07 +0000 | [diff] [blame] | 370 | let Pattern = pattern; |
| 371 | let CodeSize = 3; |
| 372 | } |
| 373 | |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 374 | // FPStack Instruction Templates: |
| 375 | // FPI - Floating Point Instruction template. |
Preston Gurd | fa3f6cb | 2012-05-02 16:03:35 +0000 | [diff] [blame] | 376 | class FPI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 377 | InstrItinClass itin = NoItinerary> |
Preston Gurd | fa3f6cb | 2012-05-02 16:03:35 +0000 | [diff] [blame] | 378 | : I<o, F, outs, ins, asm, [], itin> {} |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 379 | |
Bob Wilson | a967c42 | 2010-08-26 18:08:11 +0000 | [diff] [blame] | 380 | // FpI_ - Floating Point Pseudo Instruction template. Not Predicated. |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 381 | class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 382 | InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 383 | : X86Inst<0, Pseudo, NoImm, outs, ins, "", itin> { |
Jakob Stoklund Olesen | f8d7eda | 2010-03-25 18:52:01 +0000 | [diff] [blame] | 384 | let FPForm = fp; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 385 | let Pattern = pattern; |
| 386 | } |
| 387 | |
Sean Callanan | 050e0cd | 2009-09-15 00:35:17 +0000 | [diff] [blame] | 388 | // Templates for instructions that use a 16- or 32-bit segmented address as |
| 389 | // their only operand: lcall (FAR CALL) and ljmp (FAR JMP) |
| 390 | // |
| 391 | // Iseg16 - 16-bit segment selector, 16-bit offset |
| 392 | // Iseg32 - 16-bit segment selector, 32-bit offset |
| 393 | |
| 394 | class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 395 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 396 | : X86Inst<o, f, Imm16, outs, ins, asm, itin> { |
Sean Callanan | 050e0cd | 2009-09-15 00:35:17 +0000 | [diff] [blame] | 397 | let Pattern = pattern; |
| 398 | let CodeSize = 3; |
| 399 | } |
| 400 | |
| 401 | class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 402 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 403 | : X86Inst<o, f, Imm32, outs, ins, asm, itin> { |
Sean Callanan | 050e0cd | 2009-09-15 00:35:17 +0000 | [diff] [blame] | 404 | let Pattern = pattern; |
| 405 | let CodeSize = 3; |
| 406 | } |
| 407 | |
Bruno Cardoso Lopes | 6b98f71 | 2010-06-17 23:05:30 +0000 | [diff] [blame] | 408 | // SI - SSE 1 & 2 scalar instructions |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 409 | class SI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 410 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 411 | : I<o, F, outs, ins, asm, pattern, itin> { |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 412 | let Predicates = !if(!eq(OpEnc.Value, EncEVEX.Value), [HasAVX512], |
| 413 | !if(!eq(OpEnc.Value, EncVEX.Value), [UseAVX], |
| 414 | !if(!eq(OpPrefix.Value, XS.Value), [UseSSE1], |
| 415 | !if(!eq(OpPrefix.Value, XD.Value), [UseSSE2], |
| 416 | !if(!eq(OpPrefix.Value, PD.Value), [UseSSE2], |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 417 | [UseSSE1]))))); |
Bruno Cardoso Lopes | 6b98f71 | 2010-06-17 23:05:30 +0000 | [diff] [blame] | 418 | |
| 419 | // AVX instructions have a 'v' prefix in the mnemonic |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 420 | let AsmString = !if(!eq(OpEnc.Value, EncEVEX.Value), !strconcat("v", asm), |
| 421 | !if(!eq(OpEnc.Value, EncVEX.Value), !strconcat("v", asm), |
| 422 | asm)); |
Bruno Cardoso Lopes | 6b98f71 | 2010-06-17 23:05:30 +0000 | [diff] [blame] | 423 | } |
| 424 | |
Bruno Cardoso Lopes | 191a1cd | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 425 | // SIi8 - SSE 1 & 2 scalar instructions |
| 426 | class SIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 427 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 428 | : Ii8<o, F, outs, ins, asm, pattern, itin> { |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 429 | let Predicates = !if(!eq(OpEnc.Value, EncEVEX.Value), [HasAVX512], |
| 430 | !if(!eq(OpEnc.Value, EncVEX.Value), [UseAVX], |
| 431 | !if(!eq(OpPrefix.Value, XS.Value), [UseSSE1], |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 432 | [UseSSE2]))); |
Bruno Cardoso Lopes | 191a1cd | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 433 | |
| 434 | // AVX instructions have a 'v' prefix in the mnemonic |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 435 | let AsmString = !if(!eq(OpEnc.Value, EncEVEX.Value), !strconcat("v", asm), |
| 436 | !if(!eq(OpEnc.Value, EncVEX.Value), !strconcat("v", asm), |
| 437 | asm)); |
Bruno Cardoso Lopes | 191a1cd | 2010-06-24 00:32:06 +0000 | [diff] [blame] | 438 | } |
| 439 | |
Bruno Cardoso Lopes | 2bfad41 | 2010-06-18 23:13:35 +0000 | [diff] [blame] | 440 | // PI - SSE 1 & 2 packed instructions |
| 441 | class PI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 442 | InstrItinClass itin, Domain d> |
| 443 | : I<o, F, outs, ins, asm, pattern, itin, d> { |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 444 | let Predicates = !if(!eq(OpEnc.Value, EncEVEX.Value), [HasAVX512], |
| 445 | !if(!eq(OpEnc.Value, EncVEX.Value), [HasAVX], |
| 446 | !if(!eq(OpPrefix.Value, PD.Value), [UseSSE2], |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 447 | [UseSSE1]))); |
Bruno Cardoso Lopes | 2bfad41 | 2010-06-18 23:13:35 +0000 | [diff] [blame] | 448 | |
| 449 | // AVX instructions have a 'v' prefix in the mnemonic |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 450 | let AsmString = !if(!eq(OpEnc.Value, EncEVEX.Value), !strconcat("v", asm), |
| 451 | !if(!eq(OpEnc.Value, EncVEX.Value), !strconcat("v", asm), |
| 452 | asm)); |
Bruno Cardoso Lopes | 2bfad41 | 2010-06-18 23:13:35 +0000 | [diff] [blame] | 453 | } |
| 454 | |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 455 | // MMXPI - SSE 1 & 2 packed instructions with MMX operands |
| 456 | class MMXPI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern, |
| 457 | InstrItinClass itin, Domain d> |
| 458 | : I<o, F, outs, ins, asm, pattern, itin, d> { |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 459 | let Predicates = !if(!eq(OpPrefix.Value, PD.Value), [HasSSE2], |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 460 | [HasSSE1]); |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 461 | } |
| 462 | |
Bruno Cardoso Lopes | 1e13c17 | 2010-06-22 23:37:59 +0000 | [diff] [blame] | 463 | // PIi8 - SSE 1 & 2 packed instructions with immediate |
| 464 | class PIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 465 | list<dag> pattern, InstrItinClass itin, Domain d> |
| 466 | : Ii8<o, F, outs, ins, asm, pattern, itin, d> { |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 467 | let Predicates = !if(!eq(OpEnc.Value, EncEVEX.Value), [HasAVX512], |
| 468 | !if(!eq(OpEnc.Value, EncVEX.Value), [HasAVX], |
| 469 | !if(!eq(OpPrefix.Value, PD.Value), [UseSSE2], |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 470 | [UseSSE1]))); |
Bruno Cardoso Lopes | 1e13c17 | 2010-06-22 23:37:59 +0000 | [diff] [blame] | 471 | |
| 472 | // AVX instructions have a 'v' prefix in the mnemonic |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 473 | let AsmString = !if(!eq(OpEnc.Value, EncEVEX.Value), !strconcat("v", asm), |
| 474 | !if(!eq(OpEnc.Value, EncVEX.Value), !strconcat("v", asm), |
| 475 | asm)); |
Bruno Cardoso Lopes | 1e13c17 | 2010-06-22 23:37:59 +0000 | [diff] [blame] | 476 | } |
| 477 | |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 478 | // SSE1 Instruction Templates: |
| 479 | // |
| 480 | // SSI - SSE1 instructions with XS prefix. |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 481 | // PSI - SSE1 instructions with PS prefix. |
| 482 | // PSIi8 - SSE1 instructions with ImmT == Imm8 and PS prefix. |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 483 | // VSSI - SSE1 instructions with XS prefix in AVX form. |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 484 | // VPSI - SSE1 instructions with PS prefix in AVX form, packed single. |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 485 | |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 486 | class SSI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 487 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 488 | : I<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[UseSSE1]>; |
Jakob Stoklund Olesen | 49e121d | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 489 | class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 490 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 491 | : Ii8<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[UseSSE1]>; |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 492 | class PSI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 493 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 494 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, PS, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 495 | Requires<[UseSSE1]>; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 496 | class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 497 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 498 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, PS, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 499 | Requires<[UseSSE1]>; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 500 | class VSSI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 501 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 502 | : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XS, |
Bruno Cardoso Lopes | 77a3c44 | 2010-07-13 00:38:47 +0000 | [diff] [blame] | 503 | Requires<[HasAVX]>; |
Bruno Cardoso Lopes | b06f54b | 2010-06-12 01:23:26 +0000 | [diff] [blame] | 504 | class VPSI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 505 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 506 | : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin, SSEPackedSingle>, PS, |
Bruno Cardoso Lopes | 77a3c44 | 2010-07-13 00:38:47 +0000 | [diff] [blame] | 507 | Requires<[HasAVX]>; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 508 | |
| 509 | // SSE2 Instruction Templates: |
| 510 | // |
Bill Wendling | 76105a4 | 2008-08-27 21:32:04 +0000 | [diff] [blame] | 511 | // SDI - SSE2 instructions with XD prefix. |
| 512 | // SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix. |
Craig Topper | f881d38 | 2012-07-30 02:14:02 +0000 | [diff] [blame] | 513 | // S2SI - SSE2 instructions with XS prefix. |
Bill Wendling | 76105a4 | 2008-08-27 21:32:04 +0000 | [diff] [blame] | 514 | // SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix. |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 515 | // PDI - SSE2 instructions with PD prefix, packed double domain. |
| 516 | // PDIi8 - SSE2 instructions with ImmT == Imm8 and PD prefix. |
Elena Demikhovsky | 89703c0 | 2013-06-09 07:37:10 +0000 | [diff] [blame] | 517 | // VSDI - SSE2 scalar instructions with XD prefix in AVX form. |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 518 | // VPDI - SSE2 vector instructions with PD prefix in AVX form, |
Elena Demikhovsky | 89703c0 | 2013-06-09 07:37:10 +0000 | [diff] [blame] | 519 | // packed double domain. |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 520 | // VS2I - SSE2 scalar instructions with PD prefix in AVX form. |
| 521 | // S2I - SSE2 scalar instructions with PD prefix. |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 522 | // MMXSDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix as well as |
| 523 | // MMX operands. |
| 524 | // MMXSSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix as well as |
| 525 | // MMX operands. |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 526 | |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 527 | class SDI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 528 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 529 | : I<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[UseSSE2]>; |
Evan Cheng | 01c7c19 | 2007-12-20 19:57:09 +0000 | [diff] [blame] | 530 | class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 531 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 532 | : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[UseSSE2]>; |
Craig Topper | f881d38 | 2012-07-30 02:14:02 +0000 | [diff] [blame] | 533 | class S2SI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 534 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 535 | : I<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[UseSSE2]>; |
Craig Topper | f881d38 | 2012-07-30 02:14:02 +0000 | [diff] [blame] | 536 | class S2SIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 537 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 538 | : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[UseSSE2]>; |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 539 | class PDI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 540 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 541 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, PD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 542 | Requires<[UseSSE2]>; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 543 | class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 544 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 545 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, PD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 546 | Requires<[UseSSE2]>; |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 547 | class VSDI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 548 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 549 | : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XD, |
Elena Demikhovsky | 3ce8dbb | 2013-08-18 13:08:57 +0000 | [diff] [blame] | 550 | Requires<[UseAVX]>; |
Craig Topper | f881d38 | 2012-07-30 02:14:02 +0000 | [diff] [blame] | 551 | class VS2SI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 552 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | f881d38 | 2012-07-30 02:14:02 +0000 | [diff] [blame] | 553 | : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, XS, |
| 554 | Requires<[HasAVX]>; |
Bruno Cardoso Lopes | b06f54b | 2010-06-12 01:23:26 +0000 | [diff] [blame] | 555 | class VPDI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 556 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 557 | : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin, SSEPackedDouble>, |
| 558 | PD, Requires<[HasAVX]>; |
Elena Demikhovsky | 89703c0 | 2013-06-09 07:37:10 +0000 | [diff] [blame] | 559 | class VS2I<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 560 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 561 | : I<o, F, outs, ins, !strconcat("v", asm), pattern, itin>, PD, |
| 562 | Requires<[UseAVX]>; |
Elena Demikhovsky | 89703c0 | 2013-06-09 07:37:10 +0000 | [diff] [blame] | 563 | class S2I<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 564 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 565 | : I<o, F, outs, ins, asm, pattern, itin>, PD, Requires<[UseSSE2]>; |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 566 | class MMXSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 567 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 568 | : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[HasSSE2]>; |
| 569 | class MMXS2SIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 570 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 571 | : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 572 | |
| 573 | // SSE3 Instruction Templates: |
| 574 | // |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 575 | // S3I - SSE3 instructions with PD prefixes. |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 576 | // S3SI - SSE3 instructions with XS prefix. |
| 577 | // S3DI - SSE3 instructions with XD prefix. |
| 578 | |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 579 | class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 580 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 581 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, XS, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 582 | Requires<[UseSSE3]>; |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 583 | class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 584 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 585 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, XD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 586 | Requires<[UseSSE3]>; |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 587 | class S3I<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 588 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 589 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, PD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 590 | Requires<[UseSSE3]>; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 591 | |
| 592 | |
Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 593 | // SSSE3 Instruction Templates: |
| 594 | // |
| 595 | // SS38I - SSSE3 instructions with T8 prefix. |
| 596 | // SS3AI - SSSE3 instructions with TA prefix. |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 597 | // MMXSS38I - SSSE3 instructions with T8 prefix and MMX operands. |
| 598 | // MMXSS3AI - SSSE3 instructions with TA prefix and MMX operands. |
Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 599 | // |
| 600 | // Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version |
Craig Topper | 744f631 | 2012-01-09 00:11:29 +0000 | [diff] [blame] | 601 | // uses the MMX registers. The 64-bit versions are grouped with the MMX |
| 602 | // classes. They need to be enabled even if AVX is enabled. |
Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 603 | |
| 604 | class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 605 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 606 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8PD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 607 | Requires<[UseSSSE3]>; |
Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 608 | class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 609 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 610 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 611 | Requires<[UseSSSE3]>; |
| 612 | class MMXSS38I<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 613 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 8755740 | 2014-02-18 08:24:22 +0000 | [diff] [blame] | 614 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8PS, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 615 | Requires<[HasSSSE3]>; |
| 616 | class MMXSS3AI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 617 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 8755740 | 2014-02-18 08:24:22 +0000 | [diff] [blame] | 618 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPS, |
Jakob Stoklund Olesen | 49e121d | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 619 | Requires<[HasSSSE3]>; |
Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 620 | |
| 621 | // SSE4.1 Instruction Templates: |
| 622 | // |
| 623 | // SS48I - SSE 4.1 instructions with T8 prefix. |
Evan Cheng | 96bdbd6 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 624 | // SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8. |
Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 625 | // |
| 626 | class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 627 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 628 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8PD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 629 | Requires<[UseSSE41]>; |
Evan Cheng | 96bdbd6 | 2008-03-14 07:39:27 +0000 | [diff] [blame] | 630 | class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 631 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 632 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 633 | Requires<[UseSSE41]>; |
Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 634 | |
Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 635 | // SSE4.2 Instruction Templates: |
| 636 | // |
| 637 | // SS428I - SSE 4.2 instructions with T8 prefix. |
| 638 | class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 639 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 640 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8PD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 641 | Requires<[UseSSE42]>; |
Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 642 | |
Craig Topper | 96fa597 | 2011-10-16 16:50:08 +0000 | [diff] [blame] | 643 | // SS42FI - SSE 4.2 instructions with T8XD prefix. |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 644 | // NOTE: 'HasSSE42' is used as SS42FI is only used for CRC32 insns. |
Eric Christopher | 7dfa9f2 | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 645 | class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 646 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 647 | : I<o, F, outs, ins, asm, pattern, itin>, T8XD, Requires<[HasSSE42]>; |
Craig Topper | b910984 | 2012-01-01 19:51:58 +0000 | [diff] [blame] | 648 | |
Eric Christopher | 9fe912d | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 649 | // SS42AI = SSE 4.2 instructions with TA prefix |
| 650 | class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 651 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 652 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
Michael Liao | bbd1079 | 2012-08-30 16:54:46 +0000 | [diff] [blame] | 653 | Requires<[UseSSE42]>; |
Eric Christopher | 9fe912d | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 654 | |
Bruno Cardoso Lopes | 14c5fd4 | 2010-07-20 00:11:13 +0000 | [diff] [blame] | 655 | // AVX Instruction Templates: |
| 656 | // Instructions introduced in AVX (no SSE equivalent forms) |
| 657 | // |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 658 | // AVX8I - AVX instructions with T8PD prefix. |
| 659 | // AVXAIi8 - AVX instructions with TAPD prefix and ImmT = Imm8. |
Bruno Cardoso Lopes | 14c5fd4 | 2010-07-20 00:11:13 +0000 | [diff] [blame] | 660 | class AVX8I<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 661 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 662 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8PD, |
Bruno Cardoso Lopes | 14c5fd4 | 2010-07-20 00:11:13 +0000 | [diff] [blame] | 663 | Requires<[HasAVX]>; |
Bruno Cardoso Lopes | 3b50584 | 2010-07-20 19:44:51 +0000 | [diff] [blame] | 664 | class AVXAIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 665 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 666 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
Bruno Cardoso Lopes | 3b50584 | 2010-07-20 19:44:51 +0000 | [diff] [blame] | 667 | Requires<[HasAVX]>; |
Bruno Cardoso Lopes | 14c5fd4 | 2010-07-20 00:11:13 +0000 | [diff] [blame] | 668 | |
Craig Topper | 05d1cb9 | 2011-11-06 06:12:20 +0000 | [diff] [blame] | 669 | // AVX2 Instruction Templates: |
| 670 | // Instructions introduced in AVX2 (no SSE equivalent forms) |
| 671 | // |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 672 | // AVX28I - AVX2 instructions with T8PD prefix. |
| 673 | // AVX2AIi8 - AVX2 instructions with TAPD prefix and ImmT = Imm8. |
Craig Topper | 05d1cb9 | 2011-11-06 06:12:20 +0000 | [diff] [blame] | 674 | class AVX28I<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 675 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 676 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8PD, |
Craig Topper | 05d1cb9 | 2011-11-06 06:12:20 +0000 | [diff] [blame] | 677 | Requires<[HasAVX2]>; |
Craig Topper | f01f1b5 | 2011-11-06 23:04:08 +0000 | [diff] [blame] | 678 | class AVX2AIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 679 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 680 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
Craig Topper | 05d1cb9 | 2011-11-06 06:12:20 +0000 | [diff] [blame] | 681 | Requires<[HasAVX2]>; |
| 682 | |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 683 | |
| 684 | // AVX-512 Instruction Templates: |
| 685 | // Instructions introduced in AVX-512 (no SSE equivalent forms) |
| 686 | // |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 687 | // AVX5128I - AVX-512 instructions with T8PD prefix. |
| 688 | // AVX512AIi8 - AVX-512 instructions with TAPD prefix and ImmT = Imm8. |
| 689 | // AVX512PDI - AVX-512 instructions with PD, double packed. |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 690 | // AVX512PSI - AVX-512 instructions with PS, single packed. |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 691 | // AVX512XS8I - AVX-512 instructions with T8 and XS prefixes. |
| 692 | // AVX512XSI - AVX-512 instructions with XS prefix, generic domain. |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 693 | // AVX512BI - AVX-512 instructions with PD, int packed domain. |
| 694 | // AVX512SI - AVX-512 scalar instructions with PD prefix. |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 695 | |
| 696 | class AVX5128I<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 697 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 698 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8PD, |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 699 | Requires<[HasAVX512]>; |
| 700 | class AVX512XS8I<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 701 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
| 702 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8XS, |
| 703 | Requires<[HasAVX512]>; |
| 704 | class AVX512XSI<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 705 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
| 706 | : I<o, F, outs, ins, asm, pattern, itin>, XS, |
| 707 | Requires<[HasAVX512]>; |
| 708 | class AVX512XDI<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 709 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
| 710 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, XD, |
| 711 | Requires<[HasAVX512]>; |
| 712 | class AVX512BI<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 713 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 714 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, PD, |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 715 | Requires<[HasAVX512]>; |
| 716 | class AVX512BIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 717 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 718 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, PD, |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 719 | Requires<[HasAVX512]>; |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 720 | class AVX512AIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 721 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 722 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 723 | Requires<[HasAVX512]>; |
| 724 | class AVX512Ii8<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 725 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 726 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 727 | Requires<[HasAVX512]>; |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 728 | class AVX512PDI<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 729 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 730 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, PD, |
| 731 | Requires<[HasAVX512]>; |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 732 | class AVX512PSI<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 733 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 734 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedSingle>, PS, |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 735 | Requires<[HasAVX512]>; |
| 736 | class AVX512PIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 737 | list<dag> pattern, Domain d, InstrItinClass itin = NoItinerary> |
Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 738 | : Ii8<o, F, outs, ins, asm, pattern, itin, d>, Requires<[HasAVX512]>; |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 739 | class AVX512PI<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 740 | list<dag> pattern, Domain d, InstrItinClass itin = NoItinerary> |
Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 741 | : I<o, F, outs, ins, asm, pattern, itin, d>, Requires<[HasAVX512]>; |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 742 | class AVX512FMA3<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 743 | list<dag>pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 744 | : I<o, F, outs, ins, asm, pattern, itin>, T8PD, |
| 745 | EVEX_4V, Requires<[HasAVX512]>; |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 746 | |
Eric Christopher | 2ef6318 | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 747 | // AES Instruction Templates: |
| 748 | // |
| 749 | // AES8I |
Eric Christopher | 1290fa0 | 2010-04-05 21:14:32 +0000 | [diff] [blame] | 750 | // These use the same encoding as the SSE4.2 T8 and TA encodings. |
Eric Christopher | 2ef6318 | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 751 | class AES8I<bits<8> o, Format F, dag outs, dag ins, string asm, |
Preston Gurd | 3fe264d | 2013-09-13 19:23:28 +0000 | [diff] [blame] | 752 | list<dag>pattern, InstrItinClass itin = IIC_AES> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 753 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, T8PD, |
Craig Topper | c0cef32 | 2012-05-01 05:35:02 +0000 | [diff] [blame] | 754 | Requires<[HasAES]>; |
Eric Christopher | 2ef6318 | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 755 | |
| 756 | class AESAI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 757 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 758 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
Craig Topper | c0cef32 | 2012-05-01 05:35:02 +0000 | [diff] [blame] | 759 | Requires<[HasAES]>; |
Eric Christopher | 2ef6318 | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 760 | |
Benjamin Kramer | a0396e4 | 2012-05-31 14:34:17 +0000 | [diff] [blame] | 761 | // PCLMUL Instruction Templates |
| 762 | class PCLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 763 | list<dag>pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 764 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
| 765 | Requires<[HasPCLMUL]>; |
Eli Friedman | 415412e | 2011-07-05 18:21:20 +0000 | [diff] [blame] | 766 | |
Benjamin Kramer | a0396e4 | 2012-05-31 14:34:17 +0000 | [diff] [blame] | 767 | class AVXPCLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 768 | list<dag>pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 769 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
| 770 | VEX_4V, Requires<[HasAVX, HasPCLMUL]>; |
Bruno Cardoso Lopes | ea0e05a | 2010-07-23 18:41:12 +0000 | [diff] [blame] | 771 | |
Bruno Cardoso Lopes | acd9230 | 2010-07-23 00:54:35 +0000 | [diff] [blame] | 772 | // FMA3 Instruction Templates |
| 773 | class FMA3<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 774 | list<dag>pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 775 | : I<o, F, outs, ins, asm, pattern, itin>, T8PD, |
| 776 | VEX_4V, FMASC, Requires<[HasFMA]>; |
Bruno Cardoso Lopes | acd9230 | 2010-07-23 00:54:35 +0000 | [diff] [blame] | 777 | |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 778 | // FMA4 Instruction Templates |
| 779 | class FMA4<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 780 | list<dag>pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 781 | : Ii8<o, F, outs, ins, asm, pattern, itin>, TAPD, |
| 782 | VEX_4V, VEX_I8IMM, FMASC, Requires<[HasFMA4]>; |
Bruno Cardoso Lopes | 0f9a1f5 | 2011-11-25 19:33:42 +0000 | [diff] [blame] | 783 | |
Jan Sjödin | 7c0face | 2011-12-12 19:37:49 +0000 | [diff] [blame] | 784 | // XOP 2, 3 and 4 Operand Instruction Template |
| 785 | class IXOP<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 786 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 787 | : I<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 788 | XOP9, Requires<[HasXOP]>; |
Jan Sjödin | 7c0face | 2011-12-12 19:37:49 +0000 | [diff] [blame] | 789 | |
| 790 | // XOP 2, 3 and 4 Operand Instruction Templates with imm byte |
| 791 | class IXOPi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 792 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 793 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedDouble>, |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 794 | XOP8, Requires<[HasXOP]>; |
Jan Sjödin | 7c0face | 2011-12-12 19:37:49 +0000 | [diff] [blame] | 795 | |
| 796 | // XOP 5 operand instruction (VEX encoding!) |
| 797 | class IXOP5<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 798 | list<dag>pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 799 | : Ii8<o, F, outs, ins, asm, pattern, itin, SSEPackedInt>, TAPD, |
| 800 | VEX_4V, VEX_I8IMM, Requires<[HasXOP]>; |
Jan Sjödin | 7c0face | 2011-12-12 19:37:49 +0000 | [diff] [blame] | 801 | |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 802 | // X86-64 Instruction templates... |
| 803 | // |
| 804 | |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 805 | class RI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 806 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 807 | : I<o, F, outs, ins, asm, pattern, itin>, REX_W; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 808 | class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 809 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 810 | : Ii8<o, F, outs, ins, asm, pattern, itin>, REX_W; |
David Woodhouse | 4e033b0 | 2014-01-13 14:05:59 +0000 | [diff] [blame] | 811 | class RIi16 <bits<8> o, Format F, dag outs, dag ins, string asm, |
| 812 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
| 813 | : Ii16<o, F, outs, ins, asm, pattern, itin>, REX_W; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 814 | class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 815 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 816 | : Ii32<o, F, outs, ins, asm, pattern, itin>, REX_W; |
David Woodhouse | 0b6c949 | 2014-01-30 22:20:41 +0000 | [diff] [blame] | 817 | class RIi32S <bits<8> o, Format F, dag outs, dag ins, string asm, |
| 818 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
| 819 | : Ii32S<o, F, outs, ins, asm, pattern, itin>, REX_W; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 820 | |
| 821 | class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 822 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 823 | : X86Inst<o, f, Imm64, outs, ins, asm, itin>, REX_W { |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 824 | let Pattern = pattern; |
| 825 | let CodeSize = 3; |
| 826 | } |
| 827 | |
Kevin Enderby | 285da02 | 2013-07-22 21:25:31 +0000 | [diff] [blame] | 828 | class RIi64_NOREX<bits<8> o, Format f, dag outs, dag ins, string asm, |
| 829 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
| 830 | : X86Inst<o, f, Imm64, outs, ins, asm, itin> { |
| 831 | let Pattern = pattern; |
| 832 | let CodeSize = 3; |
| 833 | } |
| 834 | |
Elena Demikhovsky | 89703c0 | 2013-06-09 07:37:10 +0000 | [diff] [blame] | 835 | class RS2I<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 836 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
| 837 | : S2I<o, F, outs, ins, asm, pattern, itin>, REX_W; |
| 838 | class VRS2I<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 839 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
| 840 | : VS2I<o, F, outs, ins, asm, pattern, itin>, VEX_W; |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 841 | |
| 842 | // MMX Instruction templates |
| 843 | // |
| 844 | |
| 845 | // MMXI - MMX instructions with TB prefix. |
Craig Topper | bc749db | 2013-10-09 02:18:34 +0000 | [diff] [blame] | 846 | // MMXI32 - MMX instructions with TB prefix valid only in 32 bit mode. |
Anton Korobeynikov | 3109951 | 2008-08-23 15:53:19 +0000 | [diff] [blame] | 847 | // MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode. |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 848 | // MMX2I - MMX / SSE2 instructions with PD prefix. |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 849 | // MMXIi8 - MMX instructions with ImmT == Imm8 and PS prefix. |
| 850 | // MMXIi8 - MMX instructions with ImmT == Imm8 and PS prefix. |
Evan Cheng | 12c6be8 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 851 | // MMXID - MMX instructions with XD prefix. |
| 852 | // MMXIS - MMX instructions with XS prefix. |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 853 | class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 854 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 855 | : I<o, F, outs, ins, asm, pattern, itin>, PS, Requires<[HasMMX]>; |
Craig Topper | bc749db | 2013-10-09 02:18:34 +0000 | [diff] [blame] | 856 | class MMXI32<bits<8> o, Format F, dag outs, dag ins, string asm, |
| 857 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 858 | : I<o, F, outs, ins, asm, pattern, itin>, PS, Requires<[HasMMX,Not64BitMode]>; |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 859 | class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 860 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 861 | : I<o, F, outs, ins, asm, pattern, itin>, PS, Requires<[HasMMX,In64BitMode]>; |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 862 | class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 863 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 864 | : I<o, F, outs, ins, asm, pattern, itin>, PS, REX_W, Requires<[HasMMX]>; |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 865 | class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 866 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 867 | : I<o, F, outs, ins, asm, pattern, itin>, PD, Requires<[HasMMX]>; |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 868 | class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 869 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 870 | : Ii8<o, F, outs, ins, asm, pattern, itin>, PS, Requires<[HasMMX]>; |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 871 | class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 872 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 873 | : Ii8<o, F, outs, ins, asm, pattern, itin>, XD, Requires<[HasMMX]>; |
Sean Callanan | 04d8cb7 | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 874 | class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm, |
Jakob Stoklund Olesen | 4d39e81 | 2013-03-25 23:12:41 +0000 | [diff] [blame] | 875 | list<dag> pattern, InstrItinClass itin = NoItinerary> |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 876 | : Ii8<o, F, outs, ins, asm, pattern, itin>, XS, Requires<[HasMMX]>; |