blob: b71e819f0d3222e1042f34f0de2c0cb42c211d29 [file] [log] [blame]
Chris Lattner85638332004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Chris Lattnerb1f89822005-09-21 04:19:09 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "LiveRangeCalc.h"
20#include "llvm/ADT/DenseSet.h"
21#include "llvm/ADT/STLExtras.h"
Dan Gohman09b04482008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
Michael Gottesman9f49d742013-12-14 00:53:32 +000024#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000025#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000026#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000029#include "llvm/CodeGen/VirtRegMap.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Value.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000031#include "llvm/Support/BlockFrequency.h"
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +000032#include "llvm/Support/CommandLine.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000033#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000034#include "llvm/Support/ErrorHandling.h"
Matthias Braun7044d692014-12-10 01:12:20 +000035#include "llvm/Support/Format.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000036#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000039#include "llvm/Target/TargetSubtargetInfo.h"
Alkis Evlogimenosa5c04ee2004-09-03 18:19:51 +000040#include <algorithm>
Jeff Cohencc08c832006-12-02 02:22:01 +000041#include <cmath>
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include <limits>
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000043using namespace llvm;
44
Chandler Carruth1b9dde02014-04-22 02:02:50 +000045#define DEBUG_TYPE "regalloc"
46
Devang Patel8c78a0b2007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +000048char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson8ac477f2010-10-12 19:48:12 +000049INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
50 "Live Interval Analysis", false, false)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000051INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson8ac477f2010-10-12 19:48:12 +000052INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000053INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson8ac477f2010-10-12 19:48:12 +000054INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson8ac477f2010-10-12 19:48:12 +000055INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersondf7a4f22010-10-07 22:25:06 +000056 "Live Interval Analysis", false, false)
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000057
Andrew Trick8d02e912013-06-21 18:33:23 +000058#ifndef NDEBUG
59static cl::opt<bool> EnablePrecomputePhysRegs(
60 "precompute-phys-liveness", cl::Hidden,
61 cl::desc("Eagerly compute live intervals for all physreg units."));
62#else
63static bool EnablePrecomputePhysRegs = false;
64#endif // NDEBUG
65
Matthias Braune3d3b882014-12-10 01:12:30 +000066static cl::opt<bool> EnableSubRegLiveness(
67 "enable-subreg-liveness", cl::Hidden, cl::init(true),
68 cl::desc("Enable subregister liveness tracking."));
69
Chris Lattnerbdf12102006-08-24 22:43:55 +000070void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman04023152009-07-31 23:37:33 +000071 AU.setPreservesCFG();
Dan Gohman09b04482008-07-25 00:02:30 +000072 AU.addRequired<AliasAnalysis>();
73 AU.addPreserved<AliasAnalysis>();
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +000074 // LiveVariables isn't really required by this analysis, it is only required
75 // here to make sure it is live during TwoAddressInstructionPass and
76 // PHIElimination. This is temporary.
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000077 AU.addRequired<LiveVariables>();
Evan Cheng16bfe5b2010-08-17 21:00:37 +000078 AU.addPreserved<LiveVariables>();
Andrew Trick5188c002012-02-13 20:44:42 +000079 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +000080 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling0c209432008-01-04 20:54:55 +000081 AU.addPreservedID(MachineDominatorsID);
Lang Hames05fb9632009-11-03 23:52:08 +000082 AU.addPreserved<SlotIndexes>();
83 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000084 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000085}
86
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000087LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
Craig Topperc0196b12014-04-14 00:51:57 +000088 DomTree(nullptr), LRCalc(nullptr) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000089 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
90}
91
92LiveIntervals::~LiveIntervals() {
93 delete LRCalc;
94}
95
Chris Lattnerbdf12102006-08-24 22:43:55 +000096void LiveIntervals::releaseMemory() {
Owen Anderson51f689a2008-08-13 21:49:13 +000097 // Free the live intervals themselves.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +000098 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
99 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
100 VirtRegIntervals.clear();
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000101 RegMaskSlots.clear();
102 RegMaskBits.clear();
Jakob Stoklund Olesen25c41952012-02-10 01:26:29 +0000103 RegMaskBlocks.clear();
Lang Hamesdab7b062009-07-09 03:57:02 +0000104
Matthias Braun34e1be92013-10-10 21:29:02 +0000105 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
106 delete RegUnitRanges[i];
107 RegUnitRanges.clear();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000108
Benjamin Kramera0000022010-06-26 11:30:59 +0000109 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
110 VNInfoAllocator.Reset();
Alkis Evlogimenos50d97e32004-01-31 19:59:32 +0000111}
112
Jakob Stoklund Olesen6d13b8f2013-08-14 17:28:46 +0000113/// runOnMachineFunction - calculates LiveIntervals
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000114///
115bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000116 MF = &fn;
117 MRI = &MF->getRegInfo();
Eric Christopherd3fa4402014-10-14 06:26:53 +0000118 TRI = MF->getSubtarget().getRegisterInfo();
119 TII = MF->getSubtarget().getInstrInfo();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000120 AA = &getAnalysis<AliasAnalysis>();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000121 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000122 DomTree = &getAnalysis<MachineDominatorTree>();
Matthias Braune3d3b882014-12-10 01:12:30 +0000123
124 if (EnableSubRegLiveness && MF->getSubtarget().enableSubRegLiveness())
125 MRI->enableSubRegLiveness(true);
126
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000127 if (!LRCalc)
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000128 LRCalc = new LiveRangeCalc();
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000129
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000130 // Allocate space for all virtual registers.
131 VirtRegIntervals.resize(MRI->getNumVirtRegs());
132
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +0000133 computeVirtRegs();
134 computeRegMasks();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000135 computeLiveInRegUnits();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000136
Andrew Trick8d02e912013-06-21 18:33:23 +0000137 if (EnablePrecomputePhysRegs) {
138 // For stress testing, precompute live ranges of all physical register
139 // units, including reserved registers.
140 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
141 getRegUnit(i);
142 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000143 DEBUG(dump());
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000144 return true;
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000145}
146
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000147/// print - Implement the dump method.
Chris Lattner13626022009-08-23 06:03:38 +0000148void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000149 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000150
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000151 // Dump the regunits.
Matthias Braun34e1be92013-10-10 21:29:02 +0000152 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
153 if (LiveRange *LR = RegUnitRanges[i])
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000154 OS << PrintRegUnit(i, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000155
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000156 // Dump the virtregs.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000157 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
158 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
159 if (hasInterval(Reg))
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000160 OS << getInterval(Reg) << '\n';
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000161 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000162
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +0000163 OS << "RegMasks:";
164 for (unsigned i = 0, e = RegMaskSlots.size(); i != e; ++i)
165 OS << ' ' << RegMaskSlots[i];
166 OS << '\n';
167
Evan Cheng7f789592009-09-14 21:33:42 +0000168 printInstrs(OS);
169}
170
171void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000172 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000173 MF->print(OS, Indexes);
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000174}
175
Manman Ren19f49ac2012-09-11 22:23:19 +0000176#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Evan Cheng7f789592009-09-14 21:33:42 +0000177void LiveIntervals::dumpInstrs() const {
David Greene1a51a212010-01-04 22:49:02 +0000178 printInstrs(dbgs());
Evan Cheng7f789592009-09-14 21:33:42 +0000179}
Manman Ren742534c2012-09-06 19:06:06 +0000180#endif
Evan Cheng7f789592009-09-14 21:33:42 +0000181
Owen Anderson51f689a2008-08-13 21:49:13 +0000182LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Aaron Ballman04999042013-11-13 00:15:44 +0000183 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
184 llvm::huge_valf : 0.0F;
Owen Anderson51f689a2008-08-13 21:49:13 +0000185 return new LiveInterval(reg, Weight);
Alkis Evlogimenos237f2032004-04-09 18:07:57 +0000186}
Evan Chengbe51f282007-11-12 06:35:08 +0000187
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000188
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000189/// computeVirtRegInterval - Compute the live interval of a virtual register,
190/// based on defs and uses.
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000191void LiveIntervals::computeVirtRegInterval(LiveInterval &LI) {
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000192 assert(LRCalc && "LRCalc not initialized.");
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000193 assert(LI.empty() && "Should only compute empty intervals.");
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000194 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
Matthias Braun03522012014-12-15 21:16:21 +0000195 LRCalc->calculate(LI);
Matthias Braun20e1f382014-12-10 01:12:18 +0000196 computeDeadValues(LI, LI);
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000197}
198
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000199void LiveIntervals::computeVirtRegs() {
200 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
201 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
202 if (MRI->reg_nodbg_empty(Reg))
203 continue;
Mark Lacey9d8103d2013-08-14 23:50:16 +0000204 createAndComputeVirtRegInterval(Reg);
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000205 }
206}
207
208void LiveIntervals::computeRegMasks() {
209 RegMaskBlocks.resize(MF->getNumBlockIDs());
210
211 // Find all instructions with regmask operands.
212 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
213 MBBI != E; ++MBBI) {
214 MachineBasicBlock *MBB = MBBI;
215 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
216 RMB.first = RegMaskSlots.size();
217 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
218 MI != ME; ++MI)
219 for (MIOperands MO(MI); MO.isValid(); ++MO) {
220 if (!MO->isRegMask())
221 continue;
222 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
223 RegMaskBits.push_back(MO->getRegMask());
224 }
225 // Compute the number of register mask instructions in this block.
Dmitri Gribenkoca1e27b2012-09-10 21:26:47 +0000226 RMB.second = RegMaskSlots.size() - RMB.first;
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000227 }
228}
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000229
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000230//===----------------------------------------------------------------------===//
231// Register Unit Liveness
232//===----------------------------------------------------------------------===//
233//
234// Fixed interference typically comes from ABI boundaries: Function arguments
235// and return values are passed in fixed registers, and so are exception
236// pointers entering landing pads. Certain instructions require values to be
237// present in specific registers. That is also represented through fixed
238// interference.
239//
240
Matthias Braun34e1be92013-10-10 21:29:02 +0000241/// computeRegUnitInterval - Compute the live range of a register unit, based
242/// on the uses and defs of aliasing registers. The range should be empty,
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000243/// or contain only dead phi-defs from ABI blocks.
Matthias Braun34e1be92013-10-10 21:29:02 +0000244void LiveIntervals::computeRegUnitRange(LiveRange &LR, unsigned Unit) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000245 assert(LRCalc && "LRCalc not initialized.");
246 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
247
248 // The physregs aliasing Unit are the roots and their super-registers.
249 // Create all values as dead defs before extending to uses. Note that roots
250 // may share super-registers. That's OK because createDeadDefs() is
251 // idempotent. It is very rare for a register unit to have multiple roots, so
252 // uniquing super-registers is probably not worthwhile.
253 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
Chad Rosier682ae152013-05-22 22:36:55 +0000254 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
255 Supers.isValid(); ++Supers) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000256 unsigned Reg = *Supers;
Matthias Braun03522012014-12-15 21:16:21 +0000257 if (MRI->reg_empty(Reg))
258 continue;
259 // Ignore uses of reserved registers. We only track defs of those.
260 bool IgnoreUses = MRI->isReserved(Reg);
261 LRCalc->calculate(LR, *Supers, IgnoreUses);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000262 }
263 }
264}
265
266
267/// computeLiveInRegUnits - Precompute the live ranges of any register units
268/// that are live-in to an ABI block somewhere. Register values can appear
269/// without a corresponding def when entering the entry block or a landing pad.
270///
271void LiveIntervals::computeLiveInRegUnits() {
Matthias Braun34e1be92013-10-10 21:29:02 +0000272 RegUnitRanges.resize(TRI->getNumRegUnits());
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000273 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
274
Matthias Braun34e1be92013-10-10 21:29:02 +0000275 // Keep track of the live range sets allocated.
276 SmallVector<unsigned, 8> NewRanges;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000277
278 // Check all basic blocks for live-ins.
279 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
280 MFI != MFE; ++MFI) {
281 const MachineBasicBlock *MBB = MFI;
282
283 // We only care about ABI blocks: Entry + landing pads.
284 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
285 continue;
286
287 // Create phi-defs at Begin for all live-in registers.
288 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
289 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
290 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
291 LIE = MBB->livein_end(); LII != LIE; ++LII) {
292 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
293 unsigned Unit = *Units;
Matthias Braun34e1be92013-10-10 21:29:02 +0000294 LiveRange *LR = RegUnitRanges[Unit];
295 if (!LR) {
296 LR = RegUnitRanges[Unit] = new LiveRange();
297 NewRanges.push_back(Unit);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000298 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000299 VNInfo *VNI = LR->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay7ba769b2012-06-05 23:00:03 +0000300 (void)VNI;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000301 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
302 }
303 }
304 DEBUG(dbgs() << '\n');
305 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000306 DEBUG(dbgs() << "Created " << NewRanges.size() << " new intervals.\n");
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000307
Matthias Braun34e1be92013-10-10 21:29:02 +0000308 // Compute the 'normal' part of the ranges.
309 for (unsigned i = 0, e = NewRanges.size(); i != e; ++i) {
310 unsigned Unit = NewRanges[i];
311 computeRegUnitRange(*RegUnitRanges[Unit], Unit);
312 }
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000313}
314
315
Matthias Braun20e1f382014-12-10 01:12:18 +0000316static void createSegmentsForValues(LiveRange &LR,
317 iterator_range<LiveInterval::vni_iterator> VNIs) {
318 for (auto VNI : VNIs) {
319 if (VNI->isUnused())
320 continue;
321 SlotIndex Def = VNI->def;
322 LR.addSegment(LiveRange::Segment(Def, Def.getDeadSlot(), VNI));
323 }
324}
325
326typedef SmallVector<std::pair<SlotIndex, VNInfo*>, 16> ShrinkToUsesWorkList;
327
328static void extendSegmentsToUses(LiveRange &LR, const SlotIndexes &Indexes,
329 ShrinkToUsesWorkList &WorkList,
330 const LiveRange &OldRange) {
331 // Keep track of the PHIs that are in use.
332 SmallPtrSet<VNInfo*, 8> UsedPHIs;
333 // Blocks that have already been added to WorkList as live-out.
334 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
335
336 // Extend intervals to reach all uses in WorkList.
337 while (!WorkList.empty()) {
338 SlotIndex Idx = WorkList.back().first;
339 VNInfo *VNI = WorkList.back().second;
340 WorkList.pop_back();
341 const MachineBasicBlock *MBB = Indexes.getMBBFromIndex(Idx.getPrevSlot());
342 SlotIndex BlockStart = Indexes.getMBBStartIdx(MBB);
343
344 // Extend the live range for VNI to be live at Idx.
345 if (VNInfo *ExtVNI = LR.extendInBlock(BlockStart, Idx)) {
346 assert(ExtVNI == VNI && "Unexpected existing value number");
347 (void)ExtVNI;
348 // Is this a PHIDef we haven't seen before?
349 if (!VNI->isPHIDef() || VNI->def != BlockStart ||
350 !UsedPHIs.insert(VNI).second)
351 continue;
352 // The PHI is live, make sure the predecessors are live-out.
353 for (auto &Pred : MBB->predecessors()) {
354 if (!LiveOut.insert(Pred).second)
355 continue;
356 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
357 // A predecessor is not required to have a live-out value for a PHI.
358 if (VNInfo *PVNI = OldRange.getVNInfoBefore(Stop))
359 WorkList.push_back(std::make_pair(Stop, PVNI));
360 }
361 continue;
362 }
363
364 // VNI is live-in to MBB.
365 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
366 LR.addSegment(LiveRange::Segment(BlockStart, Idx, VNI));
367
368 // Make sure VNI is live-out from the predecessors.
369 for (auto &Pred : MBB->predecessors()) {
370 if (!LiveOut.insert(Pred).second)
371 continue;
372 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
373 assert(OldRange.getVNInfoBefore(Stop) == VNI &&
374 "Wrong value out of predecessor");
375 WorkList.push_back(std::make_pair(Stop, VNI));
376 }
377 }
378}
379
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000380/// shrinkToUses - After removing some uses of a register, shrink its live
381/// range to just the remaining uses. This method does not compute reaching
382/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen86308402011-03-17 20:37:07 +0000383bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000384 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000385 DEBUG(dbgs() << "Shrink: " << *li << '\n');
386 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hamesc405ac42012-01-03 20:05:57 +0000387 && "Can only shrink virtual registers");
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000388
Matthias Braun20e1f382014-12-10 01:12:18 +0000389 // Shrink subregister live ranges.
Matthias Braun09afa1e2014-12-11 00:59:06 +0000390 for (LiveInterval::SubRange &S : li->subranges()) {
391 shrinkToUses(S, li->reg);
Matthias Braun20e1f382014-12-10 01:12:18 +0000392 }
393
394 // Find all the values used, including PHI kills.
395 ShrinkToUsesWorkList WorkList;
Jakob Stoklund Olesenb8b1d4c2011-09-15 15:24:16 +0000396
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000397 // Visit all instructions reading li->reg.
Owen Andersonabb90c92014-03-13 06:02:25 +0000398 for (MachineRegisterInfo::reg_instr_iterator
399 I = MRI->reg_instr_begin(li->reg), E = MRI->reg_instr_end();
400 I != E; ) {
401 MachineInstr *UseMI = &*(I++);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000402 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
403 continue;
Jakob Stoklund Olesen69797902011-11-13 23:53:25 +0000404 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000405 LiveQueryResult LRQ = li->Query(Idx);
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000406 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesenfdc09942011-03-18 03:06:04 +0000407 if (!VNI) {
408 // This shouldn't happen: readsVirtualRegister returns true, but there is
409 // no live value. It is likely caused by a target getting <undef> flags
410 // wrong.
411 DEBUG(dbgs() << Idx << '\t' << *UseMI
412 << "Warning: Instr claims to read non-existent value in "
413 << *li << '\n');
414 continue;
415 }
Jakob Stoklund Olesen7e6004a2011-11-14 18:45:38 +0000416 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000417 // register one slot early.
418 if (VNInfo *DefVNI = LRQ.valueDefined())
419 Idx = DefVNI->def;
420
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000421 WorkList.push_back(std::make_pair(Idx, VNI));
422 }
423
Matthias Braund7df9352013-10-10 21:28:47 +0000424 // Create new live ranges with only minimal live segments per def.
425 LiveRange NewLR;
Matthias Braun20e1f382014-12-10 01:12:18 +0000426 createSegmentsForValues(NewLR, make_range(li->vni_begin(), li->vni_end()));
427 extendSegmentsToUses(NewLR, *Indexes, WorkList, *li);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000428
429 // Handle dead values.
Matthias Braun20e1f382014-12-10 01:12:18 +0000430 bool CanSeparate;
431 computeDeadValues(NewLR, *li, &CanSeparate, li->reg, dead);
Pete Cooper72235572014-06-03 22:42:10 +0000432
433 // Move the trimmed segments back.
434 li->segments.swap(NewLR.segments);
435 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
436 return CanSeparate;
437}
438
Matthias Braun20e1f382014-12-10 01:12:18 +0000439void LiveIntervals::computeDeadValues(LiveRange &Segments, LiveRange &LR,
440 bool *CanSeparateRes, unsigned Reg,
Pete Cooper72235572014-06-03 22:42:10 +0000441 SmallVectorImpl<MachineInstr*> *dead) {
Matthias Braun20e1f382014-12-10 01:12:18 +0000442 bool CanSeparate = false;
Matthias Braun96761952014-12-10 23:07:54 +0000443 for (auto VNI : LR.valnos) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000444 if (VNI->isUnused())
445 continue;
Matthias Braun20e1f382014-12-10 01:12:18 +0000446 LiveRange::iterator LRI = Segments.FindSegmentContaining(VNI->def);
447 assert(LRI != Segments.end() && "Missing segment for PHI");
Matthias Braund7df9352013-10-10 21:28:47 +0000448 if (LRI->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000449 continue;
Jakob Stoklund Olesen81eb18d2011-03-02 00:33:01 +0000450 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000451 // This is a dead PHI. Remove it.
Jakob Stoklund Olesendaae19f2012-08-03 20:59:32 +0000452 VNI->markUnused();
Matthias Braun20e1f382014-12-10 01:12:18 +0000453 Segments.removeSegment(LRI->start, LRI->end);
Jakob Stoklund Olesen86308402011-03-17 20:37:07 +0000454 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
Matthias Braun20e1f382014-12-10 01:12:18 +0000455 CanSeparate = true;
456 } else if (dead != nullptr) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000457 // This is a dead def. Make sure the instruction knows.
458 MachineInstr *MI = getInstructionFromIndex(VNI->def);
459 assert(MI && "No instruction defining live value");
Matthias Braun20e1f382014-12-10 01:12:18 +0000460 MI->addRegisterDead(Reg, TRI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000461 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +0000462 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000463 dead->push_back(MI);
464 }
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000465 }
466 }
Matthias Braun20e1f382014-12-10 01:12:18 +0000467 if (CanSeparateRes != nullptr)
468 *CanSeparateRes = CanSeparate;
469}
470
471bool LiveIntervals::shrinkToUses(LiveInterval::SubRange &SR, unsigned Reg)
472{
473 DEBUG(dbgs() << "Shrink: " << SR << '\n');
474 assert(TargetRegisterInfo::isVirtualRegister(Reg)
475 && "Can only shrink virtual registers");
476 // Find all the values used, including PHI kills.
477 ShrinkToUsesWorkList WorkList;
478
479 // Visit all instructions reading Reg.
480 SlotIndex LastIdx;
481 for (MachineOperand &MO : MRI->reg_operands(Reg)) {
482 MachineInstr *UseMI = MO.getParent();
483 if (UseMI->isDebugValue())
484 continue;
485 // Maybe the operand is for a subregister we don't care about.
486 unsigned SubReg = MO.getSubReg();
487 if (SubReg != 0) {
488 unsigned SubRegMask = TRI->getSubRegIndexLaneMask(SubReg);
489 if ((SubRegMask & SR.LaneMask) == 0)
490 continue;
491 }
492 // We only need to visit each instruction once.
493 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
494 if (Idx == LastIdx)
495 continue;
496 LastIdx = Idx;
497
498 LiveQueryResult LRQ = SR.Query(Idx);
499 VNInfo *VNI = LRQ.valueIn();
500 // For Subranges it is possible that only undef values are left in that
501 // part of the subregister, so there is no real liverange at the use
502 if (!VNI)
503 continue;
504
505 // Special case: An early-clobber tied operand reads and writes the
506 // register one slot early.
507 if (VNInfo *DefVNI = LRQ.valueDefined())
508 Idx = DefVNI->def;
509
510 WorkList.push_back(std::make_pair(Idx, VNI));
511 }
512
513 // Create a new live ranges with only minimal live segments per def.
514 LiveRange NewLR;
515 createSegmentsForValues(NewLR, make_range(SR.vni_begin(), SR.vni_end()));
516 extendSegmentsToUses(NewLR, *Indexes, WorkList, SR);
517
518 // Handle dead values.
519 bool CanSeparate;
520 computeDeadValues(NewLR, SR, &CanSeparate);
521
522 // Move the trimmed ranges back.
523 SR.segments.swap(NewLR.segments);
524 DEBUG(dbgs() << "Shrunk: " << SR << '\n');
525 return CanSeparate;
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000526}
527
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000528void LiveIntervals::extendToIndices(LiveRange &LR,
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000529 ArrayRef<SlotIndex> Indices) {
530 assert(LRCalc && "LRCalc not initialized.");
531 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
532 for (unsigned i = 0, e = Indices.size(); i != e; ++i)
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000533 LRCalc->extend(LR, Indices[i]);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000534}
535
Matthias Braun8970d842014-12-10 01:12:36 +0000536void LiveIntervals::pruneValue(LiveRange &LR, SlotIndex Kill,
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000537 SmallVectorImpl<SlotIndex> *EndPoints) {
Matthias Braun8970d842014-12-10 01:12:36 +0000538 LiveQueryResult LRQ = LR.Query(Kill);
539 VNInfo *VNI = LRQ.valueOutOrDead();
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000540 if (!VNI)
541 return;
542
543 MachineBasicBlock *KillMBB = Indexes->getMBBFromIndex(Kill);
Matthias Braun8970d842014-12-10 01:12:36 +0000544 SlotIndex MBBEnd = Indexes->getMBBEndIdx(KillMBB);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000545
546 // If VNI isn't live out from KillMBB, the value is trivially pruned.
547 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun8970d842014-12-10 01:12:36 +0000548 LR.removeSegment(Kill, LRQ.endPoint());
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000549 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
550 return;
551 }
552
553 // VNI is live out of KillMBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000554 LR.removeSegment(Kill, MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000555 if (EndPoints) EndPoints->push_back(MBBEnd);
556
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000557 // Find all blocks that are reachable from KillMBB without leaving VNI's live
558 // range. It is possible that KillMBB itself is reachable, so start a DFS
559 // from each successor.
560 typedef SmallPtrSet<MachineBasicBlock*, 9> VisitedTy;
561 VisitedTy Visited;
562 for (MachineBasicBlock::succ_iterator
563 SuccI = KillMBB->succ_begin(), SuccE = KillMBB->succ_end();
564 SuccI != SuccE; ++SuccI) {
565 for (df_ext_iterator<MachineBasicBlock*, VisitedTy>
566 I = df_ext_begin(*SuccI, Visited), E = df_ext_end(*SuccI, Visited);
567 I != E;) {
568 MachineBasicBlock *MBB = *I;
569
570 // Check if VNI is live in to MBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000571 SlotIndex MBBStart, MBBEnd;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000572 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(MBB);
Matthias Braun8970d842014-12-10 01:12:36 +0000573 LiveQueryResult LRQ = LR.Query(MBBStart);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000574 if (LRQ.valueIn() != VNI) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000575 // This block isn't part of the VNI segment. Prune the search.
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000576 I.skipChildren();
577 continue;
578 }
579
580 // Prune the search if VNI is killed in MBB.
581 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun8970d842014-12-10 01:12:36 +0000582 LR.removeSegment(MBBStart, LRQ.endPoint());
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000583 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
584 I.skipChildren();
585 continue;
586 }
587
588 // VNI is live through MBB.
Matthias Braun8970d842014-12-10 01:12:36 +0000589 LR.removeSegment(MBBStart, MBBEnd);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000590 if (EndPoints) EndPoints->push_back(MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000591 ++I;
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000592 }
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000593 }
594}
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000595
Matthias Braun8970d842014-12-10 01:12:36 +0000596void LiveIntervals::pruneValue(LiveInterval &LI, SlotIndex Kill,
597 SmallVectorImpl<SlotIndex> *EndPoints) {
598 pruneValue((LiveRange&)LI, Kill, EndPoints);
599
Matthias Braun09afa1e2014-12-11 00:59:06 +0000600 for (LiveInterval::SubRange &SR : LI.subranges()) {
601 pruneValue(SR, Kill, nullptr);
Matthias Braun8970d842014-12-10 01:12:36 +0000602 }
603}
604
Evan Chengbe51f282007-11-12 06:35:08 +0000605//===----------------------------------------------------------------------===//
606// Register allocator hooks.
607//
608
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000609void LiveIntervals::addKillFlags(const VirtRegMap *VRM) {
610 // Keep track of regunit ranges.
Matthias Braun34e1be92013-10-10 21:29:02 +0000611 SmallVector<std::pair<LiveRange*, LiveRange::iterator>, 8> RU;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000612
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +0000613 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
614 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000615 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000616 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +0000617 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000618 if (LI->empty())
619 continue;
620
621 // Find the regunit intervals for the assigned register. They may overlap
622 // the virtual register live range, cancelling any kills.
623 RU.clear();
624 for (MCRegUnitIterator Units(VRM->getPhys(Reg), TRI); Units.isValid();
625 ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000626 LiveRange &RURanges = getRegUnit(*Units);
627 if (RURanges.empty())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000628 continue;
Matthias Braun34e1be92013-10-10 21:29:02 +0000629 RU.push_back(std::make_pair(&RURanges, RURanges.find(LI->begin()->end)));
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000630 }
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000631
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000632 // Every instruction that kills Reg corresponds to a segment range end
633 // point.
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000634 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
635 ++RI) {
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000636 // A block index indicates an MBB edge.
637 if (RI->end.isBlock())
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000638 continue;
639 MachineInstr *MI = getInstructionFromIndex(RI->end);
640 if (!MI)
641 continue;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000642
Matthias Braunc9d5c0f2013-10-04 16:52:58 +0000643 // Check if any of the regunits are live beyond the end of RI. That could
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000644 // happen when a physreg is defined as a copy of a virtreg:
645 //
646 // %EAX = COPY %vreg5
647 // FOO %vreg5 <--- MI, cancel kill because %EAX is live.
648 // BAR %EAX<kill>
649 //
650 // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX.
651 bool CancelKill = false;
652 for (unsigned u = 0, e = RU.size(); u != e; ++u) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000653 LiveRange &RRanges = *RU[u].first;
654 LiveRange::iterator &I = RU[u].second;
655 if (I == RRanges.end())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000656 continue;
Matthias Braun34e1be92013-10-10 21:29:02 +0000657 I = RRanges.advanceTo(I, RI->end);
658 if (I == RRanges.end() || I->start >= RI->end)
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000659 continue;
660 // I is overlapping RI.
661 CancelKill = true;
662 break;
663 }
Matthias Braund70caaf2014-12-10 01:13:04 +0000664
665 // If an instruction writes to a subregister, a new segment starts in the
666 // LiveInterval. In this case adding Kill-Flags is incorrect if no
667 // super registers defs/uses are appended to the instruction which is
668 // what we do when subregister liveness tracking is enabled.
669 if (MRI->tracksSubRegLiveness()) {
670 // Next segment has to be adjacent in the subregister write case.
671 LiveRange::iterator N = std::next(RI);
672 if (N != LI->end() && N->start == RI->end) {
673 // See if we have a partial write operand
674 bool IsFullWrite = false;
675 for (MachineInstr::const_mop_iterator MOp = MI->operands_begin(),
676 MOpE = MI->operands_end(); MOp != MOpE; ++MOp) {
677 if (MOp->isReg() && !MOp->isDef() && MOp->getReg() == Reg
678 && MOp->getSubReg() == 0) {
679 IsFullWrite = true;
680 break;
681 }
682 }
683 if (!IsFullWrite)
684 CancelKill = true;
685 }
686 }
687
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000688 if (CancelKill)
Craig Topperc0196b12014-04-14 00:51:57 +0000689 MI->clearRegisterKills(Reg, nullptr);
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000690 else
Craig Topperc0196b12014-04-14 00:51:57 +0000691 MI->addRegisterKilled(Reg, nullptr);
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000692 }
693 }
694}
695
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000696MachineBasicBlock*
697LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
698 // A local live range must be fully contained inside the block, meaning it is
699 // defined and killed at instructions, not at block boundaries. It is not
700 // live in or or out of any block.
701 //
702 // It is technically possible to have a PHI-defined live range identical to a
703 // single block, but we are going to return false in that case.
Lang Hames05fb9632009-11-03 23:52:08 +0000704
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000705 SlotIndex Start = LI.beginIndex();
706 if (Start.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000707 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000708
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000709 SlotIndex Stop = LI.endIndex();
710 if (Stop.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000711 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000712
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000713 // getMBBFromIndex doesn't need to search the MBB table when both indexes
714 // belong to proper instructions.
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000715 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
716 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Craig Topperc0196b12014-04-14 00:51:57 +0000717 return MBB1 == MBB2 ? MBB1 : nullptr;
Evan Cheng8e223792007-11-17 00:40:40 +0000718}
719
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000720bool
721LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
Matthias Braun96761952014-12-10 23:07:54 +0000722 for (const VNInfo *PHI : LI.valnos) {
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000723 if (PHI->isUnused() || !PHI->isPHIDef())
724 continue;
725 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
726 // Conservatively return true instead of scanning huge predecessor lists.
727 if (PHIMBB->pred_size() > 100)
728 return true;
729 for (MachineBasicBlock::const_pred_iterator
730 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
731 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
732 return true;
733 }
734 return false;
735}
736
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000737float
Michael Gottesman9f49d742013-12-14 00:53:32 +0000738LiveIntervals::getSpillWeight(bool isDef, bool isUse,
739 const MachineBlockFrequencyInfo *MBFI,
740 const MachineInstr *MI) {
741 BlockFrequency Freq = MBFI->getBlockFreq(MI->getParent());
Michael Gottesman5e985ee2013-12-14 02:37:38 +0000742 const float Scale = 1.0f / MBFI->getEntryFreq();
Michael Gottesman9f49d742013-12-14 00:53:32 +0000743 return (isDef + isUse) * (Freq.getFrequency() * Scale);
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000744}
745
Matthias Braund7df9352013-10-10 21:28:47 +0000746LiveRange::Segment
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000747LiveIntervals::addSegmentToEndOfBlock(unsigned reg, MachineInstr* startInst) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000748 LiveInterval& Interval = createEmptyInterval(reg);
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000749 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000750 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesenad6b22e2012-02-04 05:20:49 +0000751 getVNInfoAllocator());
Matthias Braund7df9352013-10-10 21:28:47 +0000752 LiveRange::Segment S(
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000753 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames4c052262009-12-22 00:11:50 +0000754 getMBBEndIdx(startInst->getParent()), VN);
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000755 Interval.addSegment(S);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000756
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000757 return S;
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000758}
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000759
760
761//===----------------------------------------------------------------------===//
762// Register mask functions
763//===----------------------------------------------------------------------===//
764
765bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
766 BitVector &UsableRegs) {
767 if (LI.empty())
768 return false;
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000769 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
770
771 // Use a smaller arrays for local live ranges.
772 ArrayRef<SlotIndex> Slots;
773 ArrayRef<const uint32_t*> Bits;
774 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
775 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
776 Bits = getRegMaskBitsInBlock(MBB->getNumber());
777 } else {
778 Slots = getRegMaskSlots();
779 Bits = getRegMaskBits();
780 }
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000781
782 // We are going to enumerate all the register mask slots contained in LI.
783 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000784 ArrayRef<SlotIndex>::iterator SlotI =
785 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
786 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
787
788 // No slots in range, LI begins after the last call.
789 if (SlotI == SlotE)
790 return false;
791
792 bool Found = false;
793 for (;;) {
794 assert(*SlotI >= LiveI->start);
795 // Loop over all slots overlapping this segment.
796 while (*SlotI < LiveI->end) {
797 // *SlotI overlaps LI. Collect mask bits.
798 if (!Found) {
799 // This is the first overlap. Initialize UsableRegs to all ones.
800 UsableRegs.clear();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000801 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000802 Found = true;
803 }
804 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000805 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000806 if (++SlotI == SlotE)
807 return Found;
808 }
809 // *SlotI is beyond the current LI segment.
810 LiveI = LI.advanceTo(LiveI, *SlotI);
811 if (LiveI == LiveE)
812 return Found;
813 // Advance SlotI until it overlaps.
814 while (*SlotI < LiveI->start)
815 if (++SlotI == SlotE)
816 return Found;
817 }
818}
Lang Hamesb9057d52012-02-17 18:44:18 +0000819
820//===----------------------------------------------------------------------===//
821// IntervalUpdate class.
822//===----------------------------------------------------------------------===//
823
Lang Hames7e2ce882012-02-21 00:00:36 +0000824// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hamesb9057d52012-02-17 18:44:18 +0000825class LiveIntervals::HMEditor {
826private:
Lang Hames59761982012-02-17 23:43:40 +0000827 LiveIntervals& LIS;
828 const MachineRegisterInfo& MRI;
829 const TargetRegisterInfo& TRI;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000830 SlotIndex OldIdx;
Lang Hames59761982012-02-17 23:43:40 +0000831 SlotIndex NewIdx;
Matthias Braun34e1be92013-10-10 21:29:02 +0000832 SmallPtrSet<LiveRange*, 8> Updated;
Andrew Trickd9d4be02012-10-16 00:22:51 +0000833 bool UpdateFlags;
Lang Hames13b11522012-02-19 07:13:05 +0000834
Lang Hamesb9057d52012-02-17 18:44:18 +0000835public:
Lang Hames59761982012-02-17 23:43:40 +0000836 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000837 const TargetRegisterInfo& TRI,
Andrew Trickd9d4be02012-10-16 00:22:51 +0000838 SlotIndex OldIdx, SlotIndex NewIdx, bool UpdateFlags)
839 : LIS(LIS), MRI(MRI), TRI(TRI), OldIdx(OldIdx), NewIdx(NewIdx),
840 UpdateFlags(UpdateFlags) {}
841
842 // FIXME: UpdateFlags is a workaround that creates live intervals for all
843 // physregs, even those that aren't needed for regalloc, in order to update
844 // kill flags. This is wasteful. Eventually, LiveVariables will strip all kill
845 // flags, and postRA passes will use a live register utility instead.
Matthias Braun34e1be92013-10-10 21:29:02 +0000846 LiveRange *getRegUnitLI(unsigned Unit) {
Andrew Trickd9d4be02012-10-16 00:22:51 +0000847 if (UpdateFlags)
848 return &LIS.getRegUnit(Unit);
849 return LIS.getCachedRegUnit(Unit);
850 }
Lang Hamesb9057d52012-02-17 18:44:18 +0000851
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000852 /// Update all live ranges touched by MI, assuming a move from OldIdx to
853 /// NewIdx.
854 void updateAllRanges(MachineInstr *MI) {
855 DEBUG(dbgs() << "handleMove " << OldIdx << " -> " << NewIdx << ": " << *MI);
856 bool hasRegMask = false;
857 for (MIOperands MO(MI); MO.isValid(); ++MO) {
858 if (MO->isRegMask())
859 hasRegMask = true;
860 if (!MO->isReg())
Lang Hamesd6e765c2012-02-21 22:29:38 +0000861 continue;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000862 // Aggressively clear all kill flags.
863 // They are reinserted by VirtRegRewriter.
864 if (MO->isUse())
865 MO->setIsKill(false);
866
867 unsigned Reg = MO->getReg();
868 if (!Reg)
869 continue;
870 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000871 LiveInterval &LI = LIS.getInterval(Reg);
Matthias Braun7044d692014-12-10 01:12:20 +0000872 if (LI.hasSubRanges()) {
873 unsigned SubReg = MO->getSubReg();
874 unsigned LaneMask = TRI.getSubRegIndexLaneMask(SubReg);
Matthias Braun09afa1e2014-12-11 00:59:06 +0000875 for (LiveInterval::SubRange &S : LI.subranges()) {
876 if ((S.LaneMask & LaneMask) == 0)
Matthias Braun7044d692014-12-10 01:12:20 +0000877 continue;
Matthias Braun09afa1e2014-12-11 00:59:06 +0000878 updateRange(S, Reg, S.LaneMask);
Matthias Braun7044d692014-12-10 01:12:20 +0000879 }
880 }
881 updateRange(LI, Reg, 0);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000882 continue;
883 }
884
885 // For physregs, only update the regunits that actually have a
886 // precomputed live range.
887 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
Matthias Braun34e1be92013-10-10 21:29:02 +0000888 if (LiveRange *LR = getRegUnitLI(*Units))
Matthias Braun7044d692014-12-10 01:12:20 +0000889 updateRange(*LR, *Units, 0);
Lang Hamesd6e765c2012-02-21 22:29:38 +0000890 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000891 if (hasRegMask)
892 updateRegMaskSlots();
Lang Hames13b11522012-02-19 07:13:05 +0000893 }
894
Lang Hames4645a722012-02-19 03:00:30 +0000895private:
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000896 /// Update a single live range, assuming an instruction has been moved from
897 /// OldIdx to NewIdx.
Matthias Braun7044d692014-12-10 01:12:20 +0000898 void updateRange(LiveRange &LR, unsigned Reg, unsigned LaneMask) {
David Blaikie70573dc2014-11-19 07:49:26 +0000899 if (!Updated.insert(&LR).second)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000900 return;
901 DEBUG({
902 dbgs() << " ";
Matthias Braun7044d692014-12-10 01:12:20 +0000903 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000904 dbgs() << PrintReg(Reg);
Matthias Braun7044d692014-12-10 01:12:20 +0000905 if (LaneMask != 0)
906 dbgs() << format(" L%04X", LaneMask);
907 } else {
Matthias Braun34e1be92013-10-10 21:29:02 +0000908 dbgs() << PrintRegUnit(Reg, &TRI);
Matthias Braun7044d692014-12-10 01:12:20 +0000909 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000910 dbgs() << ":\t" << LR << '\n';
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000911 });
912 if (SlotIndex::isEarlierInstr(OldIdx, NewIdx))
Matthias Braun34e1be92013-10-10 21:29:02 +0000913 handleMoveDown(LR);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000914 else
Matthias Braun7044d692014-12-10 01:12:20 +0000915 handleMoveUp(LR, Reg, LaneMask);
Matthias Braun34e1be92013-10-10 21:29:02 +0000916 DEBUG(dbgs() << " -->\t" << LR << '\n');
917 LR.verify();
Lang Hamesb9057d52012-02-17 18:44:18 +0000918 }
919
Matthias Braun34e1be92013-10-10 21:29:02 +0000920 /// Update LR to reflect an instruction has been moved downwards from OldIdx
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000921 /// to NewIdx.
922 ///
923 /// 1. Live def at OldIdx:
924 /// Move def to NewIdx, assert endpoint after NewIdx.
925 ///
926 /// 2. Live def at OldIdx, killed at NewIdx:
927 /// Change to dead def at NewIdx.
928 /// (Happens when bundling def+kill together).
929 ///
930 /// 3. Dead def at OldIdx:
931 /// Move def to NewIdx, possibly across another live value.
932 ///
933 /// 4. Def at OldIdx AND at NewIdx:
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000934 /// Remove segment [OldIdx;NewIdx) and value defined at OldIdx.
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000935 /// (Happens when bundling multiple defs together).
936 ///
937 /// 5. Value read at OldIdx, killed before NewIdx:
938 /// Extend kill to NewIdx.
939 ///
Matthias Braun34e1be92013-10-10 21:29:02 +0000940 void handleMoveDown(LiveRange &LR) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000941 // First look for a kill at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +0000942 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
943 LiveRange::iterator E = LR.end();
944 // Is LR even live at OldIdx?
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000945 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
946 return;
Lang Hames13b11522012-02-19 07:13:05 +0000947
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000948 // Handle a live-in value.
949 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
950 bool isKill = SlotIndex::isSameInstr(OldIdx, I->end);
951 // If the live-in value already extends to NewIdx, there is nothing to do.
952 if (!SlotIndex::isEarlierInstr(I->end, NewIdx))
953 return;
954 // Aggressively remove all kill flags from the old kill point.
955 // Kill flags shouldn't be used while live intervals exist, they will be
956 // reinserted by VirtRegRewriter.
957 if (MachineInstr *KillMI = LIS.getInstructionFromIndex(I->end))
958 for (MIBundleOperands MO(KillMI); MO.isValid(); ++MO)
959 if (MO->isReg() && MO->isUse())
960 MO->setIsKill(false);
Matthias Braun34e1be92013-10-10 21:29:02 +0000961 // Adjust I->end to reach NewIdx. This may temporarily make LR invalid by
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000962 // overlapping ranges. Case 5 above.
963 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
964 // If this was a kill, there may also be a def. Otherwise we're done.
965 if (!isKill)
966 return;
967 ++I;
Lang Hames13b11522012-02-19 07:13:05 +0000968 }
969
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000970 // Check for a def at OldIdx.
971 if (I == E || !SlotIndex::isSameInstr(OldIdx, I->start))
972 return;
973 // We have a def at OldIdx.
974 VNInfo *DefVNI = I->valno;
975 assert(DefVNI->def == I->start && "Inconsistent def");
976 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
977 // If the defined value extends beyond NewIdx, just move the def down.
978 // This is case 1 above.
979 if (SlotIndex::isEarlierInstr(NewIdx, I->end)) {
980 I->start = DefVNI->def;
981 return;
982 }
983 // The remaining possibilities are now:
984 // 2. Live def at OldIdx, killed at NewIdx: isSameInstr(I->end, NewIdx).
985 // 3. Dead def at OldIdx: I->end = OldIdx.getDeadSlot().
986 // In either case, it is possible that there is an existing def at NewIdx.
987 assert((I->end == OldIdx.getDeadSlot() ||
988 SlotIndex::isSameInstr(I->end, NewIdx)) &&
989 "Cannot move def below kill");
Matthias Braun34e1be92013-10-10 21:29:02 +0000990 LiveRange::iterator NewI = LR.advanceTo(I, NewIdx.getRegSlot());
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000991 if (NewI != E && SlotIndex::isSameInstr(NewI->start, NewIdx)) {
992 // There is an existing def at NewIdx, case 4 above. The def at OldIdx is
993 // coalesced into that value.
994 assert(NewI->valno != DefVNI && "Multiple defs of value?");
Matthias Braun34e1be92013-10-10 21:29:02 +0000995 LR.removeValNo(DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000996 return;
997 }
998 // There was no existing def at NewIdx. Turn *I into a dead def at NewIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +0000999 // If the def at OldIdx was dead, we allow it to be moved across other LR
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001000 // values. The new range should be placed immediately before NewI, move any
1001 // intermediate ranges up.
1002 assert(NewI != I && "Inconsistent iterators");
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001003 std::copy(std::next(I), NewI, I);
1004 *std::prev(NewI)
Matthias Braund7df9352013-10-10 21:28:47 +00001005 = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001006 }
1007
Matthias Braun34e1be92013-10-10 21:29:02 +00001008 /// Update LR to reflect an instruction has been moved upwards from OldIdx
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001009 /// to NewIdx.
1010 ///
1011 /// 1. Live def at OldIdx:
1012 /// Hoist def to NewIdx.
1013 ///
1014 /// 2. Dead def at OldIdx:
1015 /// Hoist def+end to NewIdx, possibly move across other values.
1016 ///
1017 /// 3. Dead def at OldIdx AND existing def at NewIdx:
1018 /// Remove value defined at OldIdx, coalescing it with existing value.
1019 ///
1020 /// 4. Live def at OldIdx AND existing def at NewIdx:
1021 /// Remove value defined at NewIdx, hoist OldIdx def to NewIdx.
1022 /// (Happens when bundling multiple defs together).
1023 ///
1024 /// 5. Value killed at OldIdx:
1025 /// Hoist kill to NewIdx, then scan for last kill between NewIdx and
1026 /// OldIdx.
1027 ///
Matthias Braun7044d692014-12-10 01:12:20 +00001028 void handleMoveUp(LiveRange &LR, unsigned Reg, unsigned LaneMask) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001029 // First look for a kill at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001030 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
1031 LiveRange::iterator E = LR.end();
1032 // Is LR even live at OldIdx?
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001033 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
1034 return;
1035
1036 // Handle a live-in value.
1037 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
1038 // If the live-in value isn't killed here, there is nothing to do.
1039 if (!SlotIndex::isSameInstr(OldIdx, I->end))
1040 return;
1041 // Adjust I->end to end at NewIdx. If we are hoisting a kill above
1042 // another use, we need to search for that use. Case 5 above.
1043 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
1044 ++I;
1045 // If OldIdx also defines a value, there couldn't have been another use.
1046 if (I == E || !SlotIndex::isSameInstr(I->start, OldIdx)) {
1047 // No def, search for the new kill.
1048 // This can never be an early clobber kill since there is no def.
Matthias Braun7044d692014-12-10 01:12:20 +00001049 std::prev(I)->end = findLastUseBefore(Reg, LaneMask).getRegSlot();
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001050 return;
Lang Hames13b11522012-02-19 07:13:05 +00001051 }
1052 }
1053
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001054 // Now deal with the def at OldIdx.
1055 assert(I != E && SlotIndex::isSameInstr(I->start, OldIdx) && "No def?");
1056 VNInfo *DefVNI = I->valno;
1057 assert(DefVNI->def == I->start && "Inconsistent def");
1058 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
1059
1060 // Check for an existing def at NewIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001061 LiveRange::iterator NewI = LR.find(NewIdx.getRegSlot());
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001062 if (SlotIndex::isSameInstr(NewI->start, NewIdx)) {
1063 assert(NewI->valno != DefVNI && "Same value defined more than once?");
1064 // There is an existing def at NewIdx.
1065 if (I->end.isDead()) {
1066 // Case 3: Remove the dead def at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001067 LR.removeValNo(DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001068 return;
1069 }
1070 // Case 4: Replace def at NewIdx with live def at OldIdx.
1071 I->start = DefVNI->def;
Matthias Braun34e1be92013-10-10 21:29:02 +00001072 LR.removeValNo(NewI->valno);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001073 return;
Lang Hames13b11522012-02-19 07:13:05 +00001074 }
1075
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001076 // There is no existing def at NewIdx. Hoist DefVNI.
1077 if (!I->end.isDead()) {
1078 // Leave the end point of a live def.
1079 I->start = DefVNI->def;
1080 return;
1081 }
1082
Matthias Braun34e1be92013-10-10 21:29:02 +00001083 // DefVNI is a dead def. It may have been moved across other values in LR,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001084 // so move I up to NewI. Slide [NewI;I) down one position.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001085 std::copy_backward(NewI, I, std::next(I));
Matthias Braund7df9352013-10-10 21:28:47 +00001086 *NewI = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Lang Hames13b11522012-02-19 07:13:05 +00001087 }
1088
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001089 void updateRegMaskSlots() {
Lang Hames59761982012-02-17 23:43:40 +00001090 SmallVectorImpl<SlotIndex>::iterator RI =
1091 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1092 OldIdx);
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +00001093 assert(RI != LIS.RegMaskSlots.end() && *RI == OldIdx.getRegSlot() &&
1094 "No RegMask at OldIdx.");
1095 *RI = NewIdx.getRegSlot();
1096 assert((RI == LIS.RegMaskSlots.begin() ||
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001097 SlotIndex::isEarlierInstr(*std::prev(RI), *RI)) &&
1098 "Cannot move regmask instruction above another call");
1099 assert((std::next(RI) == LIS.RegMaskSlots.end() ||
1100 SlotIndex::isEarlierInstr(*RI, *std::next(RI))) &&
1101 "Cannot move regmask instruction below another call");
Lang Hamesa9afc6a2012-02-17 21:29:41 +00001102 }
Lang Hames4645a722012-02-19 03:00:30 +00001103
1104 // Return the last use of reg between NewIdx and OldIdx.
Matthias Braun7044d692014-12-10 01:12:20 +00001105 SlotIndex findLastUseBefore(unsigned Reg, unsigned LaneMask) {
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001106
1107 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001108 SlotIndex LastUse = NewIdx;
Matthias Braun7044d692014-12-10 01:12:20 +00001109 for (MachineOperand &MO : MRI.use_nodbg_operands(Reg)) {
1110 unsigned SubReg = MO.getSubReg();
1111 if (SubReg != 0 && LaneMask != 0
1112 && (TRI.getSubRegIndexLaneMask(SubReg) & LaneMask) == 0)
1113 continue;
1114
1115 const MachineInstr *MI = MO.getParent();
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001116 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1117 if (InstSlot > LastUse && InstSlot < OldIdx)
1118 LastUse = InstSlot;
1119 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001120 return LastUse;
Lang Hames4645a722012-02-19 03:00:30 +00001121 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001122
1123 // This is a regunit interval, so scanning the use list could be very
1124 // expensive. Scan upwards from OldIdx instead.
1125 assert(NewIdx < OldIdx && "Expected upwards move");
1126 SlotIndexes *Indexes = LIS.getSlotIndexes();
1127 MachineBasicBlock *MBB = Indexes->getMBBFromIndex(NewIdx);
1128
1129 // OldIdx may not correspond to an instruction any longer, so set MII to
1130 // point to the next instruction after OldIdx, or MBB->end().
1131 MachineBasicBlock::iterator MII = MBB->end();
1132 if (MachineInstr *MI = Indexes->getInstructionFromIndex(
1133 Indexes->getNextNonNullIndex(OldIdx)))
1134 if (MI->getParent() == MBB)
1135 MII = MI;
1136
1137 MachineBasicBlock::iterator Begin = MBB->begin();
1138 while (MII != Begin) {
1139 if ((--MII)->isDebugValue())
1140 continue;
1141 SlotIndex Idx = Indexes->getInstructionIndex(MII);
1142
1143 // Stop searching when NewIdx is reached.
1144 if (!SlotIndex::isEarlierInstr(NewIdx, Idx))
1145 return NewIdx;
1146
1147 // Check if MII uses Reg.
1148 for (MIBundleOperands MO(MII); MO.isValid(); ++MO)
1149 if (MO->isReg() &&
1150 TargetRegisterInfo::isPhysicalRegister(MO->getReg()) &&
1151 TRI.hasRegUnit(MO->getReg(), Reg))
1152 return Idx;
1153 }
1154 // Didn't reach NewIdx. It must be the first instruction in the block.
1155 return NewIdx;
Lang Hames4645a722012-02-19 03:00:30 +00001156 }
Lang Hamesb9057d52012-02-17 18:44:18 +00001157};
1158
Andrew Trickd9d4be02012-10-16 00:22:51 +00001159void LiveIntervals::handleMove(MachineInstr* MI, bool UpdateFlags) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001160 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +00001161 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1162 Indexes->removeMachineInstrFromMaps(MI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001163 SlotIndex NewIndex = Indexes->insertMachineInstrInMaps(MI);
Lang Hames59761982012-02-17 23:43:40 +00001164 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1165 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hamesb9057d52012-02-17 18:44:18 +00001166 "Cannot handle moves across basic block boundaries.");
Lang Hamesb9057d52012-02-17 18:44:18 +00001167
Andrew Trickd9d4be02012-10-16 00:22:51 +00001168 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001169 HME.updateAllRanges(MI);
Lang Hamesd6e765c2012-02-21 22:29:38 +00001170}
1171
Jakob Stoklund Olesen2db11252012-06-19 22:50:53 +00001172void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
Andrew Trickd9d4be02012-10-16 00:22:51 +00001173 MachineInstr* BundleStart,
1174 bool UpdateFlags) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001175 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +00001176 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
Andrew Trickd9d4be02012-10-16 00:22:51 +00001177 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001178 HME.updateAllRanges(MI);
Lang Hamesb9057d52012-02-17 18:44:18 +00001179}
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001180
Matthias Braune5f861b2014-12-10 01:12:26 +00001181void LiveIntervals::repairOldRegInRange(const MachineBasicBlock::iterator Begin,
1182 const MachineBasicBlock::iterator End,
1183 const SlotIndex endIdx,
1184 LiveRange &LR, const unsigned Reg,
1185 const unsigned LaneMask) {
1186 LiveInterval::iterator LII = LR.find(endIdx);
1187 SlotIndex lastUseIdx;
1188 if (LII != LR.end() && LII->start < endIdx)
1189 lastUseIdx = LII->end;
1190 else
1191 --LII;
1192
1193 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1194 --I;
1195 MachineInstr *MI = I;
1196 if (MI->isDebugValue())
1197 continue;
1198
1199 SlotIndex instrIdx = getInstructionIndex(MI);
1200 bool isStartValid = getInstructionFromIndex(LII->start);
1201 bool isEndValid = getInstructionFromIndex(LII->end);
1202
1203 // FIXME: This doesn't currently handle early-clobber or multiple removed
1204 // defs inside of the region to repair.
1205 for (MachineInstr::mop_iterator OI = MI->operands_begin(),
1206 OE = MI->operands_end(); OI != OE; ++OI) {
1207 const MachineOperand &MO = *OI;
1208 if (!MO.isReg() || MO.getReg() != Reg)
1209 continue;
1210
1211 unsigned SubReg = MO.getSubReg();
1212 unsigned Mask = TRI->getSubRegIndexLaneMask(SubReg);
1213 if ((Mask & LaneMask) == 0)
1214 continue;
1215
1216 if (MO.isDef()) {
1217 if (!isStartValid) {
1218 if (LII->end.isDead()) {
1219 SlotIndex prevStart;
1220 if (LII != LR.begin())
1221 prevStart = std::prev(LII)->start;
1222
1223 // FIXME: This could be more efficient if there was a
1224 // removeSegment method that returned an iterator.
1225 LR.removeSegment(*LII, true);
1226 if (prevStart.isValid())
1227 LII = LR.find(prevStart);
1228 else
1229 LII = LR.begin();
1230 } else {
1231 LII->start = instrIdx.getRegSlot();
1232 LII->valno->def = instrIdx.getRegSlot();
1233 if (MO.getSubReg() && !MO.isUndef())
1234 lastUseIdx = instrIdx.getRegSlot();
1235 else
1236 lastUseIdx = SlotIndex();
1237 continue;
1238 }
1239 }
1240
1241 if (!lastUseIdx.isValid()) {
1242 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1243 LiveRange::Segment S(instrIdx.getRegSlot(),
1244 instrIdx.getDeadSlot(), VNI);
1245 LII = LR.addSegment(S);
1246 } else if (LII->start != instrIdx.getRegSlot()) {
1247 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1248 LiveRange::Segment S(instrIdx.getRegSlot(), lastUseIdx, VNI);
1249 LII = LR.addSegment(S);
1250 }
1251
1252 if (MO.getSubReg() && !MO.isUndef())
1253 lastUseIdx = instrIdx.getRegSlot();
1254 else
1255 lastUseIdx = SlotIndex();
1256 } else if (MO.isUse()) {
1257 // FIXME: This should probably be handled outside of this branch,
1258 // either as part of the def case (for defs inside of the region) or
1259 // after the loop over the region.
1260 if (!isEndValid && !LII->end.isBlock())
1261 LII->end = instrIdx.getRegSlot();
1262 if (!lastUseIdx.isValid())
1263 lastUseIdx = instrIdx.getRegSlot();
1264 }
1265 }
1266 }
1267}
1268
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001269void
1270LiveIntervals::repairIntervalsInRange(MachineBasicBlock *MBB,
Cameron Zwarich24955962013-02-17 11:09:00 +00001271 MachineBasicBlock::iterator Begin,
1272 MachineBasicBlock::iterator End,
Cameron Zwarich1286ef92013-02-17 03:48:23 +00001273 ArrayRef<unsigned> OrigRegs) {
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001274 // Find anchor points, which are at the beginning/end of blocks or at
1275 // instructions that already have indexes.
1276 while (Begin != MBB->begin() && !Indexes->hasIndex(Begin))
1277 --Begin;
1278 while (End != MBB->end() && !Indexes->hasIndex(End))
1279 ++End;
1280
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001281 SlotIndex endIdx;
1282 if (End == MBB->end())
1283 endIdx = getMBBEndIdx(MBB).getPrevSlot();
Cameron Zwarich24955962013-02-17 11:09:00 +00001284 else
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001285 endIdx = getInstructionIndex(End);
Cameron Zwarich24955962013-02-17 11:09:00 +00001286
Cameron Zwarich29414822013-02-20 06:46:41 +00001287 Indexes->repairIndexesInRange(MBB, Begin, End);
1288
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001289 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1290 --I;
1291 MachineInstr *MI = I;
Cameron Zwarich63acc732013-02-23 10:25:25 +00001292 if (MI->isDebugValue())
1293 continue;
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001294 for (MachineInstr::const_mop_iterator MOI = MI->operands_begin(),
1295 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
1296 if (MOI->isReg() &&
1297 TargetRegisterInfo::isVirtualRegister(MOI->getReg()) &&
1298 !hasInterval(MOI->getReg())) {
Mark Lacey9d8103d2013-08-14 23:50:16 +00001299 createAndComputeVirtRegInterval(MOI->getReg());
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001300 }
1301 }
1302 }
1303
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001304 for (unsigned i = 0, e = OrigRegs.size(); i != e; ++i) {
1305 unsigned Reg = OrigRegs[i];
1306 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1307 continue;
1308
1309 LiveInterval &LI = getInterval(Reg);
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001310 // FIXME: Should we support undefs that gain defs?
1311 if (!LI.hasAtLeastOneValue())
1312 continue;
1313
Matthias Braun09afa1e2014-12-11 00:59:06 +00001314 for (LiveInterval::SubRange &S : LI.subranges()) {
1315 repairOldRegInRange(Begin, End, endIdx, S, Reg, S.LaneMask);
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001316 }
Matthias Braune5f861b2014-12-10 01:12:26 +00001317 repairOldRegInRange(Begin, End, endIdx, LI, Reg);
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001318 }
1319}