blob: 9f7d50367720746cf910f49474d17e5f3dc7f351 [file] [log] [blame]
Chris Lattner85638332004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Chris Lattnerb1f89822005-09-21 04:19:09 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "LiveRangeCalc.h"
20#include "llvm/ADT/DenseSet.h"
21#include "llvm/ADT/STLExtras.h"
Dan Gohman09b04482008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
Michael Gottesman9f49d742013-12-14 00:53:32 +000024#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000025#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000026#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000028#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000029#include "llvm/CodeGen/VirtRegMap.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Value.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000031#include "llvm/Support/BlockFrequency.h"
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +000032#include "llvm/Support/CommandLine.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000033#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000034#include "llvm/Support/ErrorHandling.h"
Matthias Braun7044d692014-12-10 01:12:20 +000035#include "llvm/Support/Format.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000036#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000039#include "llvm/Target/TargetSubtargetInfo.h"
Alkis Evlogimenosa5c04ee2004-09-03 18:19:51 +000040#include <algorithm>
Jeff Cohencc08c832006-12-02 02:22:01 +000041#include <cmath>
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include <limits>
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000043using namespace llvm;
44
Chandler Carruth1b9dde02014-04-22 02:02:50 +000045#define DEBUG_TYPE "regalloc"
46
Devang Patel8c78a0b2007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +000048char &llvm::LiveIntervalsID = LiveIntervals::ID;
Owen Anderson8ac477f2010-10-12 19:48:12 +000049INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
50 "Live Interval Analysis", false, false)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000051INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson8ac477f2010-10-12 19:48:12 +000052INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trickd3f8fe82012-02-10 04:10:36 +000053INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson8ac477f2010-10-12 19:48:12 +000054INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson8ac477f2010-10-12 19:48:12 +000055INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersondf7a4f22010-10-07 22:25:06 +000056 "Live Interval Analysis", false, false)
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000057
Andrew Trick8d02e912013-06-21 18:33:23 +000058#ifndef NDEBUG
59static cl::opt<bool> EnablePrecomputePhysRegs(
60 "precompute-phys-liveness", cl::Hidden,
61 cl::desc("Eagerly compute live intervals for all physreg units."));
62#else
63static bool EnablePrecomputePhysRegs = false;
64#endif // NDEBUG
65
Chris Lattnerbdf12102006-08-24 22:43:55 +000066void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman04023152009-07-31 23:37:33 +000067 AU.setPreservesCFG();
Dan Gohman09b04482008-07-25 00:02:30 +000068 AU.addRequired<AliasAnalysis>();
69 AU.addPreserved<AliasAnalysis>();
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +000070 // LiveVariables isn't really required by this analysis, it is only required
71 // here to make sure it is live during TwoAddressInstructionPass and
72 // PHIElimination. This is temporary.
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000073 AU.addRequired<LiveVariables>();
Evan Cheng16bfe5b2010-08-17 21:00:37 +000074 AU.addPreserved<LiveVariables>();
Andrew Trick5188c002012-02-13 20:44:42 +000075 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +000076 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling0c209432008-01-04 20:54:55 +000077 AU.addPreservedID(MachineDominatorsID);
Lang Hames05fb9632009-11-03 23:52:08 +000078 AU.addPreserved<SlotIndexes>();
79 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000080 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000081}
82
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000083LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
Craig Topperc0196b12014-04-14 00:51:57 +000084 DomTree(nullptr), LRCalc(nullptr) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +000085 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
86}
87
88LiveIntervals::~LiveIntervals() {
89 delete LRCalc;
90}
91
Chris Lattnerbdf12102006-08-24 22:43:55 +000092void LiveIntervals::releaseMemory() {
Owen Anderson51f689a2008-08-13 21:49:13 +000093 // Free the live intervals themselves.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +000094 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
95 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
96 VirtRegIntervals.clear();
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +000097 RegMaskSlots.clear();
98 RegMaskBits.clear();
Jakob Stoklund Olesen25c41952012-02-10 01:26:29 +000099 RegMaskBlocks.clear();
Lang Hamesdab7b062009-07-09 03:57:02 +0000100
Matthias Braun34e1be92013-10-10 21:29:02 +0000101 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
102 delete RegUnitRanges[i];
103 RegUnitRanges.clear();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000104
Benjamin Kramera0000022010-06-26 11:30:59 +0000105 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
106 VNInfoAllocator.Reset();
Alkis Evlogimenos50d97e32004-01-31 19:59:32 +0000107}
108
Jakob Stoklund Olesen6d13b8f2013-08-14 17:28:46 +0000109/// runOnMachineFunction - calculates LiveIntervals
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000110///
111bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000112 MF = &fn;
113 MRI = &MF->getRegInfo();
Eric Christopherd3fa4402014-10-14 06:26:53 +0000114 TRI = MF->getSubtarget().getRegisterInfo();
115 TII = MF->getSubtarget().getInstrInfo();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000116 AA = &getAnalysis<AliasAnalysis>();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000117 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000118 DomTree = &getAnalysis<MachineDominatorTree>();
119 if (!LRCalc)
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000120 LRCalc = new LiveRangeCalc();
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000121
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000122 // Allocate space for all virtual registers.
123 VirtRegIntervals.resize(MRI->getNumVirtRegs());
124
Jakob Stoklund Olesenfac770b2013-02-09 00:04:07 +0000125 computeVirtRegs();
126 computeRegMasks();
Jakob Stoklund Olesen51c63e62012-06-20 23:31:34 +0000127 computeLiveInRegUnits();
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000128
Andrew Trick8d02e912013-06-21 18:33:23 +0000129 if (EnablePrecomputePhysRegs) {
130 // For stress testing, precompute live ranges of all physical register
131 // units, including reserved registers.
132 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
133 getRegUnit(i);
134 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000135 DEBUG(dump());
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000136 return true;
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000137}
138
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000139/// print - Implement the dump method.
Chris Lattner13626022009-08-23 06:03:38 +0000140void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000141 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000142
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000143 // Dump the regunits.
Matthias Braun34e1be92013-10-10 21:29:02 +0000144 for (unsigned i = 0, e = RegUnitRanges.size(); i != e; ++i)
145 if (LiveRange *LR = RegUnitRanges[i])
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000146 OS << PrintRegUnit(i, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000147
Jakob Stoklund Olesen20d25a72012-02-14 23:46:21 +0000148 // Dump the virtregs.
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000149 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
150 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
151 if (hasInterval(Reg))
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000152 OS << getInterval(Reg) << '\n';
Jakob Stoklund Olesenc61edda2012-06-22 20:37:52 +0000153 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000154
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +0000155 OS << "RegMasks:";
156 for (unsigned i = 0, e = RegMaskSlots.size(); i != e; ++i)
157 OS << ' ' << RegMaskSlots[i];
158 OS << '\n';
159
Evan Cheng7f789592009-09-14 21:33:42 +0000160 printInstrs(OS);
161}
162
163void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000164 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000165 MF->print(OS, Indexes);
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000166}
167
Manman Ren19f49ac2012-09-11 22:23:19 +0000168#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Evan Cheng7f789592009-09-14 21:33:42 +0000169void LiveIntervals::dumpInstrs() const {
David Greene1a51a212010-01-04 22:49:02 +0000170 printInstrs(dbgs());
Evan Cheng7f789592009-09-14 21:33:42 +0000171}
Manman Ren742534c2012-09-06 19:06:06 +0000172#endif
Evan Cheng7f789592009-09-14 21:33:42 +0000173
Owen Anderson51f689a2008-08-13 21:49:13 +0000174LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Aaron Ballman04999042013-11-13 00:15:44 +0000175 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
176 llvm::huge_valf : 0.0F;
Owen Anderson51f689a2008-08-13 21:49:13 +0000177 return new LiveInterval(reg, Weight);
Alkis Evlogimenos237f2032004-04-09 18:07:57 +0000178}
Evan Chengbe51f282007-11-12 06:35:08 +0000179
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000180
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000181/// computeVirtRegInterval - Compute the live interval of a virtual register,
182/// based on defs and uses.
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000183void LiveIntervals::computeVirtRegInterval(LiveInterval &LI) {
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000184 assert(LRCalc && "LRCalc not initialized.");
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000185 assert(LI.empty() && "Should only compute empty intervals.");
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000186 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
187 LRCalc->createDeadDefs(LI);
188 LRCalc->extendToUses(LI);
Matthias Braun20e1f382014-12-10 01:12:18 +0000189 computeDeadValues(LI, LI);
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000190}
191
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000192void LiveIntervals::computeVirtRegs() {
193 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
194 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
195 if (MRI->reg_nodbg_empty(Reg))
196 continue;
Mark Lacey9d8103d2013-08-14 23:50:16 +0000197 createAndComputeVirtRegInterval(Reg);
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000198 }
199}
200
201void LiveIntervals::computeRegMasks() {
202 RegMaskBlocks.resize(MF->getNumBlockIDs());
203
204 // Find all instructions with regmask operands.
205 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
206 MBBI != E; ++MBBI) {
207 MachineBasicBlock *MBB = MBBI;
208 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
209 RMB.first = RegMaskSlots.size();
210 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
211 MI != ME; ++MI)
212 for (MIOperands MO(MI); MO.isValid(); ++MO) {
213 if (!MO->isRegMask())
214 continue;
215 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
216 RegMaskBits.push_back(MO->getRegMask());
217 }
218 // Compute the number of register mask instructions in this block.
Dmitri Gribenkoca1e27b2012-09-10 21:26:47 +0000219 RMB.second = RegMaskSlots.size() - RMB.first;
Jakob Stoklund Olesen7dfe7ab2012-07-27 21:56:39 +0000220 }
221}
Jakob Stoklund Olesen4021a7b2012-07-27 20:58:46 +0000222
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000223//===----------------------------------------------------------------------===//
224// Register Unit Liveness
225//===----------------------------------------------------------------------===//
226//
227// Fixed interference typically comes from ABI boundaries: Function arguments
228// and return values are passed in fixed registers, and so are exception
229// pointers entering landing pads. Certain instructions require values to be
230// present in specific registers. That is also represented through fixed
231// interference.
232//
233
Matthias Braun34e1be92013-10-10 21:29:02 +0000234/// computeRegUnitInterval - Compute the live range of a register unit, based
235/// on the uses and defs of aliasing registers. The range should be empty,
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000236/// or contain only dead phi-defs from ABI blocks.
Matthias Braun34e1be92013-10-10 21:29:02 +0000237void LiveIntervals::computeRegUnitRange(LiveRange &LR, unsigned Unit) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000238 assert(LRCalc && "LRCalc not initialized.");
239 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
240
241 // The physregs aliasing Unit are the roots and their super-registers.
242 // Create all values as dead defs before extending to uses. Note that roots
243 // may share super-registers. That's OK because createDeadDefs() is
244 // idempotent. It is very rare for a register unit to have multiple roots, so
245 // uniquing super-registers is probably not worthwhile.
246 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
Chad Rosier682ae152013-05-22 22:36:55 +0000247 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
248 Supers.isValid(); ++Supers) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000249 if (!MRI->reg_empty(*Supers))
Matthias Braun34e1be92013-10-10 21:29:02 +0000250 LRCalc->createDeadDefs(LR, *Supers);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000251 }
252 }
253
Matthias Braun34e1be92013-10-10 21:29:02 +0000254 // Now extend LR to reach all uses.
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000255 // Ignore uses of reserved registers. We only track defs of those.
256 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
Chad Rosier682ae152013-05-22 22:36:55 +0000257 for (MCSuperRegIterator Supers(*Roots, TRI, /*IncludeSelf=*/true);
258 Supers.isValid(); ++Supers) {
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000259 unsigned Reg = *Supers;
Jakob Stoklund Olesencea596a2012-10-15 22:14:34 +0000260 if (!MRI->isReserved(Reg) && !MRI->reg_empty(Reg))
Matthias Braun34e1be92013-10-10 21:29:02 +0000261 LRCalc->extendToUses(LR, Reg);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000262 }
263 }
264}
265
266
267/// computeLiveInRegUnits - Precompute the live ranges of any register units
268/// that are live-in to an ABI block somewhere. Register values can appear
269/// without a corresponding def when entering the entry block or a landing pad.
270///
271void LiveIntervals::computeLiveInRegUnits() {
Matthias Braun34e1be92013-10-10 21:29:02 +0000272 RegUnitRanges.resize(TRI->getNumRegUnits());
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000273 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
274
Matthias Braun34e1be92013-10-10 21:29:02 +0000275 // Keep track of the live range sets allocated.
276 SmallVector<unsigned, 8> NewRanges;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000277
278 // Check all basic blocks for live-ins.
279 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
280 MFI != MFE; ++MFI) {
281 const MachineBasicBlock *MBB = MFI;
282
283 // We only care about ABI blocks: Entry + landing pads.
284 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
285 continue;
286
287 // Create phi-defs at Begin for all live-in registers.
288 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
289 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
290 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
291 LIE = MBB->livein_end(); LII != LIE; ++LII) {
292 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
293 unsigned Unit = *Units;
Matthias Braun34e1be92013-10-10 21:29:02 +0000294 LiveRange *LR = RegUnitRanges[Unit];
295 if (!LR) {
296 LR = RegUnitRanges[Unit] = new LiveRange();
297 NewRanges.push_back(Unit);
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000298 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000299 VNInfo *VNI = LR->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay7ba769b2012-06-05 23:00:03 +0000300 (void)VNI;
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000301 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
302 }
303 }
304 DEBUG(dbgs() << '\n');
305 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000306 DEBUG(dbgs() << "Created " << NewRanges.size() << " new intervals.\n");
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000307
Matthias Braun34e1be92013-10-10 21:29:02 +0000308 // Compute the 'normal' part of the ranges.
309 for (unsigned i = 0, e = NewRanges.size(); i != e; ++i) {
310 unsigned Unit = NewRanges[i];
311 computeRegUnitRange(*RegUnitRanges[Unit], Unit);
312 }
Jakob Stoklund Olesen12e03da2012-06-05 22:02:15 +0000313}
314
315
Matthias Braun20e1f382014-12-10 01:12:18 +0000316static void createSegmentsForValues(LiveRange &LR,
317 iterator_range<LiveInterval::vni_iterator> VNIs) {
318 for (auto VNI : VNIs) {
319 if (VNI->isUnused())
320 continue;
321 SlotIndex Def = VNI->def;
322 LR.addSegment(LiveRange::Segment(Def, Def.getDeadSlot(), VNI));
323 }
324}
325
326typedef SmallVector<std::pair<SlotIndex, VNInfo*>, 16> ShrinkToUsesWorkList;
327
328static void extendSegmentsToUses(LiveRange &LR, const SlotIndexes &Indexes,
329 ShrinkToUsesWorkList &WorkList,
330 const LiveRange &OldRange) {
331 // Keep track of the PHIs that are in use.
332 SmallPtrSet<VNInfo*, 8> UsedPHIs;
333 // Blocks that have already been added to WorkList as live-out.
334 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
335
336 // Extend intervals to reach all uses in WorkList.
337 while (!WorkList.empty()) {
338 SlotIndex Idx = WorkList.back().first;
339 VNInfo *VNI = WorkList.back().second;
340 WorkList.pop_back();
341 const MachineBasicBlock *MBB = Indexes.getMBBFromIndex(Idx.getPrevSlot());
342 SlotIndex BlockStart = Indexes.getMBBStartIdx(MBB);
343
344 // Extend the live range for VNI to be live at Idx.
345 if (VNInfo *ExtVNI = LR.extendInBlock(BlockStart, Idx)) {
346 assert(ExtVNI == VNI && "Unexpected existing value number");
347 (void)ExtVNI;
348 // Is this a PHIDef we haven't seen before?
349 if (!VNI->isPHIDef() || VNI->def != BlockStart ||
350 !UsedPHIs.insert(VNI).second)
351 continue;
352 // The PHI is live, make sure the predecessors are live-out.
353 for (auto &Pred : MBB->predecessors()) {
354 if (!LiveOut.insert(Pred).second)
355 continue;
356 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
357 // A predecessor is not required to have a live-out value for a PHI.
358 if (VNInfo *PVNI = OldRange.getVNInfoBefore(Stop))
359 WorkList.push_back(std::make_pair(Stop, PVNI));
360 }
361 continue;
362 }
363
364 // VNI is live-in to MBB.
365 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
366 LR.addSegment(LiveRange::Segment(BlockStart, Idx, VNI));
367
368 // Make sure VNI is live-out from the predecessors.
369 for (auto &Pred : MBB->predecessors()) {
370 if (!LiveOut.insert(Pred).second)
371 continue;
372 SlotIndex Stop = Indexes.getMBBEndIdx(Pred);
373 assert(OldRange.getVNInfoBefore(Stop) == VNI &&
374 "Wrong value out of predecessor");
375 WorkList.push_back(std::make_pair(Stop, VNI));
376 }
377 }
378}
379
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000380/// shrinkToUses - After removing some uses of a register, shrink its live
381/// range to just the remaining uses. This method does not compute reaching
382/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen86308402011-03-17 20:37:07 +0000383bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000384 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000385 DEBUG(dbgs() << "Shrink: " << *li << '\n');
386 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hamesc405ac42012-01-03 20:05:57 +0000387 && "Can only shrink virtual registers");
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000388
Matthias Braun20e1f382014-12-10 01:12:18 +0000389 // Shrink subregister live ranges.
390 for (LiveInterval::subrange_iterator I = li->subrange_begin(),
391 E = li->subrange_end(); I != E; ++I) {
392 shrinkToUses(*I, li->reg);
393 }
394
395 // Find all the values used, including PHI kills.
396 ShrinkToUsesWorkList WorkList;
Jakob Stoklund Olesenb8b1d4c2011-09-15 15:24:16 +0000397
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000398 // Visit all instructions reading li->reg.
Owen Andersonabb90c92014-03-13 06:02:25 +0000399 for (MachineRegisterInfo::reg_instr_iterator
400 I = MRI->reg_instr_begin(li->reg), E = MRI->reg_instr_end();
401 I != E; ) {
402 MachineInstr *UseMI = &*(I++);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000403 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
404 continue;
Jakob Stoklund Olesen69797902011-11-13 23:53:25 +0000405 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000406 LiveQueryResult LRQ = li->Query(Idx);
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000407 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesenfdc09942011-03-18 03:06:04 +0000408 if (!VNI) {
409 // This shouldn't happen: readsVirtualRegister returns true, but there is
410 // no live value. It is likely caused by a target getting <undef> flags
411 // wrong.
412 DEBUG(dbgs() << Idx << '\t' << *UseMI
413 << "Warning: Instr claims to read non-existent value in "
414 << *li << '\n');
415 continue;
416 }
Jakob Stoklund Olesen7e6004a2011-11-14 18:45:38 +0000417 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen02d83e32012-05-20 02:54:52 +0000418 // register one slot early.
419 if (VNInfo *DefVNI = LRQ.valueDefined())
420 Idx = DefVNI->def;
421
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000422 WorkList.push_back(std::make_pair(Idx, VNI));
423 }
424
Matthias Braund7df9352013-10-10 21:28:47 +0000425 // Create new live ranges with only minimal live segments per def.
426 LiveRange NewLR;
Matthias Braun20e1f382014-12-10 01:12:18 +0000427 createSegmentsForValues(NewLR, make_range(li->vni_begin(), li->vni_end()));
428 extendSegmentsToUses(NewLR, *Indexes, WorkList, *li);
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000429
430 // Handle dead values.
Matthias Braun20e1f382014-12-10 01:12:18 +0000431 bool CanSeparate;
432 computeDeadValues(NewLR, *li, &CanSeparate, li->reg, dead);
Pete Cooper72235572014-06-03 22:42:10 +0000433
434 // Move the trimmed segments back.
435 li->segments.swap(NewLR.segments);
436 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
437 return CanSeparate;
438}
439
Matthias Braun20e1f382014-12-10 01:12:18 +0000440void LiveIntervals::computeDeadValues(LiveRange &Segments, LiveRange &LR,
441 bool *CanSeparateRes, unsigned Reg,
Pete Cooper72235572014-06-03 22:42:10 +0000442 SmallVectorImpl<MachineInstr*> *dead) {
Matthias Braun20e1f382014-12-10 01:12:18 +0000443 bool CanSeparate = false;
444 for (auto VNI : make_range(LR.vni_begin(), LR.vni_end())) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000445 if (VNI->isUnused())
446 continue;
Matthias Braun20e1f382014-12-10 01:12:18 +0000447 LiveRange::iterator LRI = Segments.FindSegmentContaining(VNI->def);
448 assert(LRI != Segments.end() && "Missing segment for PHI");
Matthias Braund7df9352013-10-10 21:28:47 +0000449 if (LRI->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000450 continue;
Jakob Stoklund Olesen81eb18d2011-03-02 00:33:01 +0000451 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000452 // This is a dead PHI. Remove it.
Jakob Stoklund Olesendaae19f2012-08-03 20:59:32 +0000453 VNI->markUnused();
Matthias Braun20e1f382014-12-10 01:12:18 +0000454 Segments.removeSegment(LRI->start, LRI->end);
Jakob Stoklund Olesen86308402011-03-17 20:37:07 +0000455 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
Matthias Braun20e1f382014-12-10 01:12:18 +0000456 CanSeparate = true;
457 } else if (dead != nullptr) {
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000458 // This is a dead def. Make sure the instruction knows.
459 MachineInstr *MI = getInstructionFromIndex(VNI->def);
460 assert(MI && "No instruction defining live value");
Matthias Braun20e1f382014-12-10 01:12:18 +0000461 MI->addRegisterDead(Reg, TRI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000462 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +0000463 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen71c380f2011-03-07 23:29:10 +0000464 dead->push_back(MI);
465 }
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000466 }
467 }
Matthias Braun20e1f382014-12-10 01:12:18 +0000468 if (CanSeparateRes != nullptr)
469 *CanSeparateRes = CanSeparate;
470}
471
472bool LiveIntervals::shrinkToUses(LiveInterval::SubRange &SR, unsigned Reg)
473{
474 DEBUG(dbgs() << "Shrink: " << SR << '\n');
475 assert(TargetRegisterInfo::isVirtualRegister(Reg)
476 && "Can only shrink virtual registers");
477 // Find all the values used, including PHI kills.
478 ShrinkToUsesWorkList WorkList;
479
480 // Visit all instructions reading Reg.
481 SlotIndex LastIdx;
482 for (MachineOperand &MO : MRI->reg_operands(Reg)) {
483 MachineInstr *UseMI = MO.getParent();
484 if (UseMI->isDebugValue())
485 continue;
486 // Maybe the operand is for a subregister we don't care about.
487 unsigned SubReg = MO.getSubReg();
488 if (SubReg != 0) {
489 unsigned SubRegMask = TRI->getSubRegIndexLaneMask(SubReg);
490 if ((SubRegMask & SR.LaneMask) == 0)
491 continue;
492 }
493 // We only need to visit each instruction once.
494 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
495 if (Idx == LastIdx)
496 continue;
497 LastIdx = Idx;
498
499 LiveQueryResult LRQ = SR.Query(Idx);
500 VNInfo *VNI = LRQ.valueIn();
501 // For Subranges it is possible that only undef values are left in that
502 // part of the subregister, so there is no real liverange at the use
503 if (!VNI)
504 continue;
505
506 // Special case: An early-clobber tied operand reads and writes the
507 // register one slot early.
508 if (VNInfo *DefVNI = LRQ.valueDefined())
509 Idx = DefVNI->def;
510
511 WorkList.push_back(std::make_pair(Idx, VNI));
512 }
513
514 // Create a new live ranges with only minimal live segments per def.
515 LiveRange NewLR;
516 createSegmentsForValues(NewLR, make_range(SR.vni_begin(), SR.vni_end()));
517 extendSegmentsToUses(NewLR, *Indexes, WorkList, SR);
518
519 // Handle dead values.
520 bool CanSeparate;
521 computeDeadValues(NewLR, SR, &CanSeparate);
522
523 // Move the trimmed ranges back.
524 SR.segments.swap(NewLR.segments);
525 DEBUG(dbgs() << "Shrunk: " << SR << '\n');
526 return CanSeparate;
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000527}
528
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000529void LiveIntervals::extendToIndices(LiveRange &LR,
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000530 ArrayRef<SlotIndex> Indices) {
531 assert(LRCalc && "LRCalc not initialized.");
532 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
533 for (unsigned i = 0, e = Indices.size(); i != e; ++i)
Matthias Braun2d5c32b2013-10-10 21:28:57 +0000534 LRCalc->extend(LR, Indices[i]);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000535}
536
537void LiveIntervals::pruneValue(LiveInterval *LI, SlotIndex Kill,
538 SmallVectorImpl<SlotIndex> *EndPoints) {
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000539 LiveQueryResult LRQ = LI->Query(Kill);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000540 VNInfo *VNI = LRQ.valueOut();
541 if (!VNI)
542 return;
543
544 MachineBasicBlock *KillMBB = Indexes->getMBBFromIndex(Kill);
545 SlotIndex MBBStart, MBBEnd;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000546 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(KillMBB);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000547
548 // If VNI isn't live out from KillMBB, the value is trivially pruned.
549 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000550 LI->removeSegment(Kill, LRQ.endPoint());
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000551 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
552 return;
553 }
554
555 // VNI is live out of KillMBB.
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000556 LI->removeSegment(Kill, MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000557 if (EndPoints) EndPoints->push_back(MBBEnd);
558
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000559 // Find all blocks that are reachable from KillMBB without leaving VNI's live
560 // range. It is possible that KillMBB itself is reachable, so start a DFS
561 // from each successor.
562 typedef SmallPtrSet<MachineBasicBlock*, 9> VisitedTy;
563 VisitedTy Visited;
564 for (MachineBasicBlock::succ_iterator
565 SuccI = KillMBB->succ_begin(), SuccE = KillMBB->succ_end();
566 SuccI != SuccE; ++SuccI) {
567 for (df_ext_iterator<MachineBasicBlock*, VisitedTy>
568 I = df_ext_begin(*SuccI, Visited), E = df_ext_end(*SuccI, Visited);
569 I != E;) {
570 MachineBasicBlock *MBB = *I;
571
572 // Check if VNI is live in to MBB.
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000573 std::tie(MBBStart, MBBEnd) = Indexes->getMBBRange(MBB);
Matthias Braun88dd0ab2013-10-10 21:28:52 +0000574 LiveQueryResult LRQ = LI->Query(MBBStart);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000575 if (LRQ.valueIn() != VNI) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000576 // This block isn't part of the VNI segment. Prune the search.
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000577 I.skipChildren();
578 continue;
579 }
580
581 // Prune the search if VNI is killed in MBB.
582 if (LRQ.endPoint() < MBBEnd) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000583 LI->removeSegment(MBBStart, LRQ.endPoint());
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000584 if (EndPoints) EndPoints->push_back(LRQ.endPoint());
585 I.skipChildren();
586 continue;
587 }
588
589 // VNI is live through MBB.
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000590 LI->removeSegment(MBBStart, MBBEnd);
Jakob Stoklund Olesen2f6dfc72012-10-13 16:15:31 +0000591 if (EndPoints) EndPoints->push_back(MBBEnd);
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000592 ++I;
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000593 }
Jakob Stoklund Olesen0bb3dd72012-09-17 23:03:25 +0000594 }
595}
Jakob Stoklund Olesen55fc1d02011-02-08 00:03:05 +0000596
Evan Chengbe51f282007-11-12 06:35:08 +0000597//===----------------------------------------------------------------------===//
598// Register allocator hooks.
599//
600
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000601void LiveIntervals::addKillFlags(const VirtRegMap *VRM) {
602 // Keep track of regunit ranges.
Matthias Braun34e1be92013-10-10 21:29:02 +0000603 SmallVector<std::pair<LiveRange*, LiveRange::iterator>, 8> RU;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000604
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +0000605 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
606 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000607 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000608 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +0000609 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000610 if (LI->empty())
611 continue;
612
613 // Find the regunit intervals for the assigned register. They may overlap
614 // the virtual register live range, cancelling any kills.
615 RU.clear();
616 for (MCRegUnitIterator Units(VRM->getPhys(Reg), TRI); Units.isValid();
617 ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000618 LiveRange &RURanges = getRegUnit(*Units);
619 if (RURanges.empty())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000620 continue;
Matthias Braun34e1be92013-10-10 21:29:02 +0000621 RU.push_back(std::make_pair(&RURanges, RURanges.find(LI->begin()->end)));
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000622 }
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000623
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000624 // Every instruction that kills Reg corresponds to a segment range end
625 // point.
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000626 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
627 ++RI) {
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000628 // A block index indicates an MBB edge.
629 if (RI->end.isBlock())
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000630 continue;
631 MachineInstr *MI = getInstructionFromIndex(RI->end);
632 if (!MI)
633 continue;
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000634
Matthias Braunc9d5c0f2013-10-04 16:52:58 +0000635 // Check if any of the regunits are live beyond the end of RI. That could
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000636 // happen when a physreg is defined as a copy of a virtreg:
637 //
638 // %EAX = COPY %vreg5
639 // FOO %vreg5 <--- MI, cancel kill because %EAX is live.
640 // BAR %EAX<kill>
641 //
642 // There should be no kill flag on FOO when %vreg5 is rewritten as %EAX.
643 bool CancelKill = false;
644 for (unsigned u = 0, e = RU.size(); u != e; ++u) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000645 LiveRange &RRanges = *RU[u].first;
646 LiveRange::iterator &I = RU[u].second;
647 if (I == RRanges.end())
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000648 continue;
Matthias Braun34e1be92013-10-10 21:29:02 +0000649 I = RRanges.advanceTo(I, RI->end);
650 if (I == RRanges.end() || I->start >= RI->end)
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000651 continue;
652 // I is overlapping RI.
653 CancelKill = true;
654 break;
655 }
656 if (CancelKill)
Craig Topperc0196b12014-04-14 00:51:57 +0000657 MI->clearRegisterKills(Reg, nullptr);
Jakob Stoklund Olesenbb4bdd82012-09-06 18:15:18 +0000658 else
Craig Topperc0196b12014-04-14 00:51:57 +0000659 MI->addRegisterKilled(Reg, nullptr);
Jakob Stoklund Olesenf2b16dc2011-02-08 21:13:03 +0000660 }
661 }
662}
663
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000664MachineBasicBlock*
665LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
666 // A local live range must be fully contained inside the block, meaning it is
667 // defined and killed at instructions, not at block boundaries. It is not
668 // live in or or out of any block.
669 //
670 // It is technically possible to have a PHI-defined live range identical to a
671 // single block, but we are going to return false in that case.
Lang Hames05fb9632009-11-03 23:52:08 +0000672
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000673 SlotIndex Start = LI.beginIndex();
674 if (Start.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000675 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000676
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000677 SlotIndex Stop = LI.endIndex();
678 if (Stop.isBlock())
Craig Topperc0196b12014-04-14 00:51:57 +0000679 return nullptr;
Lang Hames05fb9632009-11-03 23:52:08 +0000680
Jakob Stoklund Olesenaa06de22012-02-10 01:23:55 +0000681 // getMBBFromIndex doesn't need to search the MBB table when both indexes
682 // belong to proper instructions.
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000683 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
684 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Craig Topperc0196b12014-04-14 00:51:57 +0000685 return MBB1 == MBB2 ? MBB1 : nullptr;
Evan Cheng8e223792007-11-17 00:40:40 +0000686}
687
Jakob Stoklund Olesen06d6a532012-08-03 20:10:24 +0000688bool
689LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
690 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), E = LI.vni_end();
691 I != E; ++I) {
692 const VNInfo *PHI = *I;
693 if (PHI->isUnused() || !PHI->isPHIDef())
694 continue;
695 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
696 // Conservatively return true instead of scanning huge predecessor lists.
697 if (PHIMBB->pred_size() > 100)
698 return true;
699 for (MachineBasicBlock::const_pred_iterator
700 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
701 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
702 return true;
703 }
704 return false;
705}
706
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000707float
Michael Gottesman9f49d742013-12-14 00:53:32 +0000708LiveIntervals::getSpillWeight(bool isDef, bool isUse,
709 const MachineBlockFrequencyInfo *MBFI,
710 const MachineInstr *MI) {
711 BlockFrequency Freq = MBFI->getBlockFreq(MI->getParent());
Michael Gottesman5e985ee2013-12-14 02:37:38 +0000712 const float Scale = 1.0f / MBFI->getEntryFreq();
Michael Gottesman9f49d742013-12-14 00:53:32 +0000713 return (isDef + isUse) * (Freq.getFrequency() * Scale);
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +0000714}
715
Matthias Braund7df9352013-10-10 21:28:47 +0000716LiveRange::Segment
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000717LiveIntervals::addSegmentToEndOfBlock(unsigned reg, MachineInstr* startInst) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000718 LiveInterval& Interval = createEmptyInterval(reg);
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000719 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000720 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesenad6b22e2012-02-04 05:20:49 +0000721 getVNInfoAllocator());
Matthias Braund7df9352013-10-10 21:28:47 +0000722 LiveRange::Segment S(
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000723 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames4c052262009-12-22 00:11:50 +0000724 getMBBEndIdx(startInst->getParent()), VN);
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000725 Interval.addSegment(S);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000726
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000727 return S;
Owen Anderson35e2dfe2008-06-05 17:15:43 +0000728}
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000729
730
731//===----------------------------------------------------------------------===//
732// Register mask functions
733//===----------------------------------------------------------------------===//
734
735bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
736 BitVector &UsableRegs) {
737 if (LI.empty())
738 return false;
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000739 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
740
741 // Use a smaller arrays for local live ranges.
742 ArrayRef<SlotIndex> Slots;
743 ArrayRef<const uint32_t*> Bits;
744 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
745 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
746 Bits = getRegMaskBitsInBlock(MBB->getNumber());
747 } else {
748 Slots = getRegMaskSlots();
749 Bits = getRegMaskBits();
750 }
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000751
752 // We are going to enumerate all the register mask slots contained in LI.
753 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000754 ArrayRef<SlotIndex>::iterator SlotI =
755 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
756 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
757
758 // No slots in range, LI begins after the last call.
759 if (SlotI == SlotE)
760 return false;
761
762 bool Found = false;
763 for (;;) {
764 assert(*SlotI >= LiveI->start);
765 // Loop over all slots overlapping this segment.
766 while (*SlotI < LiveI->end) {
767 // *SlotI overlaps LI. Collect mask bits.
768 if (!Found) {
769 // This is the first overlap. Initialize UsableRegs to all ones.
770 UsableRegs.clear();
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +0000771 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000772 Found = true;
773 }
774 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9ef50bd2012-02-10 01:31:31 +0000775 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3ff74d82012-02-08 17:33:45 +0000776 if (++SlotI == SlotE)
777 return Found;
778 }
779 // *SlotI is beyond the current LI segment.
780 LiveI = LI.advanceTo(LiveI, *SlotI);
781 if (LiveI == LiveE)
782 return Found;
783 // Advance SlotI until it overlaps.
784 while (*SlotI < LiveI->start)
785 if (++SlotI == SlotE)
786 return Found;
787 }
788}
Lang Hamesb9057d52012-02-17 18:44:18 +0000789
790//===----------------------------------------------------------------------===//
791// IntervalUpdate class.
792//===----------------------------------------------------------------------===//
793
Lang Hames7e2ce882012-02-21 00:00:36 +0000794// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hamesb9057d52012-02-17 18:44:18 +0000795class LiveIntervals::HMEditor {
796private:
Lang Hames59761982012-02-17 23:43:40 +0000797 LiveIntervals& LIS;
798 const MachineRegisterInfo& MRI;
799 const TargetRegisterInfo& TRI;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000800 SlotIndex OldIdx;
Lang Hames59761982012-02-17 23:43:40 +0000801 SlotIndex NewIdx;
Matthias Braun34e1be92013-10-10 21:29:02 +0000802 SmallPtrSet<LiveRange*, 8> Updated;
Andrew Trickd9d4be02012-10-16 00:22:51 +0000803 bool UpdateFlags;
Lang Hames13b11522012-02-19 07:13:05 +0000804
Lang Hamesb9057d52012-02-17 18:44:18 +0000805public:
Lang Hames59761982012-02-17 23:43:40 +0000806 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000807 const TargetRegisterInfo& TRI,
Andrew Trickd9d4be02012-10-16 00:22:51 +0000808 SlotIndex OldIdx, SlotIndex NewIdx, bool UpdateFlags)
809 : LIS(LIS), MRI(MRI), TRI(TRI), OldIdx(OldIdx), NewIdx(NewIdx),
810 UpdateFlags(UpdateFlags) {}
811
812 // FIXME: UpdateFlags is a workaround that creates live intervals for all
813 // physregs, even those that aren't needed for regalloc, in order to update
814 // kill flags. This is wasteful. Eventually, LiveVariables will strip all kill
815 // flags, and postRA passes will use a live register utility instead.
Matthias Braun34e1be92013-10-10 21:29:02 +0000816 LiveRange *getRegUnitLI(unsigned Unit) {
Andrew Trickd9d4be02012-10-16 00:22:51 +0000817 if (UpdateFlags)
818 return &LIS.getRegUnit(Unit);
819 return LIS.getCachedRegUnit(Unit);
820 }
Lang Hamesb9057d52012-02-17 18:44:18 +0000821
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000822 /// Update all live ranges touched by MI, assuming a move from OldIdx to
823 /// NewIdx.
824 void updateAllRanges(MachineInstr *MI) {
825 DEBUG(dbgs() << "handleMove " << OldIdx << " -> " << NewIdx << ": " << *MI);
826 bool hasRegMask = false;
827 for (MIOperands MO(MI); MO.isValid(); ++MO) {
828 if (MO->isRegMask())
829 hasRegMask = true;
830 if (!MO->isReg())
Lang Hamesd6e765c2012-02-21 22:29:38 +0000831 continue;
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000832 // Aggressively clear all kill flags.
833 // They are reinserted by VirtRegRewriter.
834 if (MO->isUse())
835 MO->setIsKill(false);
836
837 unsigned Reg = MO->getReg();
838 if (!Reg)
839 continue;
840 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000841 LiveInterval &LI = LIS.getInterval(Reg);
Matthias Braun7044d692014-12-10 01:12:20 +0000842 if (LI.hasSubRanges()) {
843 unsigned SubReg = MO->getSubReg();
844 unsigned LaneMask = TRI.getSubRegIndexLaneMask(SubReg);
845 for (LiveInterval::subrange_iterator S = LI.subrange_begin(),
846 SE = LI.subrange_end(); S != SE; ++S) {
847 if ((S->LaneMask & LaneMask) == 0)
848 continue;
849 updateRange(*S, Reg, S->LaneMask);
850 }
851 }
852 updateRange(LI, Reg, 0);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000853 continue;
854 }
855
856 // For physregs, only update the regunits that actually have a
857 // precomputed live range.
858 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
Matthias Braun34e1be92013-10-10 21:29:02 +0000859 if (LiveRange *LR = getRegUnitLI(*Units))
Matthias Braun7044d692014-12-10 01:12:20 +0000860 updateRange(*LR, *Units, 0);
Lang Hamesd6e765c2012-02-21 22:29:38 +0000861 }
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000862 if (hasRegMask)
863 updateRegMaskSlots();
Lang Hames13b11522012-02-19 07:13:05 +0000864 }
865
Lang Hames4645a722012-02-19 03:00:30 +0000866private:
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000867 /// Update a single live range, assuming an instruction has been moved from
868 /// OldIdx to NewIdx.
Matthias Braun7044d692014-12-10 01:12:20 +0000869 void updateRange(LiveRange &LR, unsigned Reg, unsigned LaneMask) {
David Blaikie70573dc2014-11-19 07:49:26 +0000870 if (!Updated.insert(&LR).second)
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000871 return;
872 DEBUG({
873 dbgs() << " ";
Matthias Braun7044d692014-12-10 01:12:20 +0000874 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun34e1be92013-10-10 21:29:02 +0000875 dbgs() << PrintReg(Reg);
Matthias Braun7044d692014-12-10 01:12:20 +0000876 if (LaneMask != 0)
877 dbgs() << format(" L%04X", LaneMask);
878 } else {
Matthias Braun34e1be92013-10-10 21:29:02 +0000879 dbgs() << PrintRegUnit(Reg, &TRI);
Matthias Braun7044d692014-12-10 01:12:20 +0000880 }
Matthias Braun34e1be92013-10-10 21:29:02 +0000881 dbgs() << ":\t" << LR << '\n';
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000882 });
883 if (SlotIndex::isEarlierInstr(OldIdx, NewIdx))
Matthias Braun34e1be92013-10-10 21:29:02 +0000884 handleMoveDown(LR);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000885 else
Matthias Braun7044d692014-12-10 01:12:20 +0000886 handleMoveUp(LR, Reg, LaneMask);
Matthias Braun34e1be92013-10-10 21:29:02 +0000887 DEBUG(dbgs() << " -->\t" << LR << '\n');
888 LR.verify();
Lang Hamesb9057d52012-02-17 18:44:18 +0000889 }
890
Matthias Braun34e1be92013-10-10 21:29:02 +0000891 /// Update LR to reflect an instruction has been moved downwards from OldIdx
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000892 /// to NewIdx.
893 ///
894 /// 1. Live def at OldIdx:
895 /// Move def to NewIdx, assert endpoint after NewIdx.
896 ///
897 /// 2. Live def at OldIdx, killed at NewIdx:
898 /// Change to dead def at NewIdx.
899 /// (Happens when bundling def+kill together).
900 ///
901 /// 3. Dead def at OldIdx:
902 /// Move def to NewIdx, possibly across another live value.
903 ///
904 /// 4. Def at OldIdx AND at NewIdx:
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000905 /// Remove segment [OldIdx;NewIdx) and value defined at OldIdx.
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000906 /// (Happens when bundling multiple defs together).
907 ///
908 /// 5. Value read at OldIdx, killed before NewIdx:
909 /// Extend kill to NewIdx.
910 ///
Matthias Braun34e1be92013-10-10 21:29:02 +0000911 void handleMoveDown(LiveRange &LR) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000912 // First look for a kill at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +0000913 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
914 LiveRange::iterator E = LR.end();
915 // Is LR even live at OldIdx?
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000916 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
917 return;
Lang Hames13b11522012-02-19 07:13:05 +0000918
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000919 // Handle a live-in value.
920 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
921 bool isKill = SlotIndex::isSameInstr(OldIdx, I->end);
922 // If the live-in value already extends to NewIdx, there is nothing to do.
923 if (!SlotIndex::isEarlierInstr(I->end, NewIdx))
924 return;
925 // Aggressively remove all kill flags from the old kill point.
926 // Kill flags shouldn't be used while live intervals exist, they will be
927 // reinserted by VirtRegRewriter.
928 if (MachineInstr *KillMI = LIS.getInstructionFromIndex(I->end))
929 for (MIBundleOperands MO(KillMI); MO.isValid(); ++MO)
930 if (MO->isReg() && MO->isUse())
931 MO->setIsKill(false);
Matthias Braun34e1be92013-10-10 21:29:02 +0000932 // Adjust I->end to reach NewIdx. This may temporarily make LR invalid by
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000933 // overlapping ranges. Case 5 above.
934 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
935 // If this was a kill, there may also be a def. Otherwise we're done.
936 if (!isKill)
937 return;
938 ++I;
Lang Hames13b11522012-02-19 07:13:05 +0000939 }
940
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000941 // Check for a def at OldIdx.
942 if (I == E || !SlotIndex::isSameInstr(OldIdx, I->start))
943 return;
944 // We have a def at OldIdx.
945 VNInfo *DefVNI = I->valno;
946 assert(DefVNI->def == I->start && "Inconsistent def");
947 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
948 // If the defined value extends beyond NewIdx, just move the def down.
949 // This is case 1 above.
950 if (SlotIndex::isEarlierInstr(NewIdx, I->end)) {
951 I->start = DefVNI->def;
952 return;
953 }
954 // The remaining possibilities are now:
955 // 2. Live def at OldIdx, killed at NewIdx: isSameInstr(I->end, NewIdx).
956 // 3. Dead def at OldIdx: I->end = OldIdx.getDeadSlot().
957 // In either case, it is possible that there is an existing def at NewIdx.
958 assert((I->end == OldIdx.getDeadSlot() ||
959 SlotIndex::isSameInstr(I->end, NewIdx)) &&
960 "Cannot move def below kill");
Matthias Braun34e1be92013-10-10 21:29:02 +0000961 LiveRange::iterator NewI = LR.advanceTo(I, NewIdx.getRegSlot());
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000962 if (NewI != E && SlotIndex::isSameInstr(NewI->start, NewIdx)) {
963 // There is an existing def at NewIdx, case 4 above. The def at OldIdx is
964 // coalesced into that value.
965 assert(NewI->valno != DefVNI && "Multiple defs of value?");
Matthias Braun34e1be92013-10-10 21:29:02 +0000966 LR.removeValNo(DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000967 return;
968 }
969 // There was no existing def at NewIdx. Turn *I into a dead def at NewIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +0000970 // If the def at OldIdx was dead, we allow it to be moved across other LR
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000971 // values. The new range should be placed immediately before NewI, move any
972 // intermediate ranges up.
973 assert(NewI != I && "Inconsistent iterators");
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000974 std::copy(std::next(I), NewI, I);
975 *std::prev(NewI)
Matthias Braund7df9352013-10-10 21:28:47 +0000976 = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000977 }
978
Matthias Braun34e1be92013-10-10 21:29:02 +0000979 /// Update LR to reflect an instruction has been moved upwards from OldIdx
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +0000980 /// to NewIdx.
981 ///
982 /// 1. Live def at OldIdx:
983 /// Hoist def to NewIdx.
984 ///
985 /// 2. Dead def at OldIdx:
986 /// Hoist def+end to NewIdx, possibly move across other values.
987 ///
988 /// 3. Dead def at OldIdx AND existing def at NewIdx:
989 /// Remove value defined at OldIdx, coalescing it with existing value.
990 ///
991 /// 4. Live def at OldIdx AND existing def at NewIdx:
992 /// Remove value defined at NewIdx, hoist OldIdx def to NewIdx.
993 /// (Happens when bundling multiple defs together).
994 ///
995 /// 5. Value killed at OldIdx:
996 /// Hoist kill to NewIdx, then scan for last kill between NewIdx and
997 /// OldIdx.
998 ///
Matthias Braun7044d692014-12-10 01:12:20 +0000999 void handleMoveUp(LiveRange &LR, unsigned Reg, unsigned LaneMask) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001000 // First look for a kill at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001001 LiveRange::iterator I = LR.find(OldIdx.getBaseIndex());
1002 LiveRange::iterator E = LR.end();
1003 // Is LR even live at OldIdx?
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001004 if (I == E || SlotIndex::isEarlierInstr(OldIdx, I->start))
1005 return;
1006
1007 // Handle a live-in value.
1008 if (!SlotIndex::isSameInstr(I->start, OldIdx)) {
1009 // If the live-in value isn't killed here, there is nothing to do.
1010 if (!SlotIndex::isSameInstr(OldIdx, I->end))
1011 return;
1012 // Adjust I->end to end at NewIdx. If we are hoisting a kill above
1013 // another use, we need to search for that use. Case 5 above.
1014 I->end = NewIdx.getRegSlot(I->end.isEarlyClobber());
1015 ++I;
1016 // If OldIdx also defines a value, there couldn't have been another use.
1017 if (I == E || !SlotIndex::isSameInstr(I->start, OldIdx)) {
1018 // No def, search for the new kill.
1019 // This can never be an early clobber kill since there is no def.
Matthias Braun7044d692014-12-10 01:12:20 +00001020 std::prev(I)->end = findLastUseBefore(Reg, LaneMask).getRegSlot();
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001021 return;
Lang Hames13b11522012-02-19 07:13:05 +00001022 }
1023 }
1024
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001025 // Now deal with the def at OldIdx.
1026 assert(I != E && SlotIndex::isSameInstr(I->start, OldIdx) && "No def?");
1027 VNInfo *DefVNI = I->valno;
1028 assert(DefVNI->def == I->start && "Inconsistent def");
1029 DefVNI->def = NewIdx.getRegSlot(I->start.isEarlyClobber());
1030
1031 // Check for an existing def at NewIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001032 LiveRange::iterator NewI = LR.find(NewIdx.getRegSlot());
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001033 if (SlotIndex::isSameInstr(NewI->start, NewIdx)) {
1034 assert(NewI->valno != DefVNI && "Same value defined more than once?");
1035 // There is an existing def at NewIdx.
1036 if (I->end.isDead()) {
1037 // Case 3: Remove the dead def at OldIdx.
Matthias Braun34e1be92013-10-10 21:29:02 +00001038 LR.removeValNo(DefVNI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001039 return;
1040 }
1041 // Case 4: Replace def at NewIdx with live def at OldIdx.
1042 I->start = DefVNI->def;
Matthias Braun34e1be92013-10-10 21:29:02 +00001043 LR.removeValNo(NewI->valno);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001044 return;
Lang Hames13b11522012-02-19 07:13:05 +00001045 }
1046
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001047 // There is no existing def at NewIdx. Hoist DefVNI.
1048 if (!I->end.isDead()) {
1049 // Leave the end point of a live def.
1050 I->start = DefVNI->def;
1051 return;
1052 }
1053
Matthias Braun34e1be92013-10-10 21:29:02 +00001054 // DefVNI is a dead def. It may have been moved across other values in LR,
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001055 // so move I up to NewI. Slide [NewI;I) down one position.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001056 std::copy_backward(NewI, I, std::next(I));
Matthias Braund7df9352013-10-10 21:28:47 +00001057 *NewI = LiveRange::Segment(DefVNI->def, NewIdx.getDeadSlot(), DefVNI);
Lang Hames13b11522012-02-19 07:13:05 +00001058 }
1059
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001060 void updateRegMaskSlots() {
Lang Hames59761982012-02-17 23:43:40 +00001061 SmallVectorImpl<SlotIndex>::iterator RI =
1062 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1063 OldIdx);
Jakob Stoklund Olesen13d55622012-11-09 19:18:49 +00001064 assert(RI != LIS.RegMaskSlots.end() && *RI == OldIdx.getRegSlot() &&
1065 "No RegMask at OldIdx.");
1066 *RI = NewIdx.getRegSlot();
1067 assert((RI == LIS.RegMaskSlots.begin() ||
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001068 SlotIndex::isEarlierInstr(*std::prev(RI), *RI)) &&
1069 "Cannot move regmask instruction above another call");
1070 assert((std::next(RI) == LIS.RegMaskSlots.end() ||
1071 SlotIndex::isEarlierInstr(*RI, *std::next(RI))) &&
1072 "Cannot move regmask instruction below another call");
Lang Hamesa9afc6a2012-02-17 21:29:41 +00001073 }
Lang Hames4645a722012-02-19 03:00:30 +00001074
1075 // Return the last use of reg between NewIdx and OldIdx.
Matthias Braun7044d692014-12-10 01:12:20 +00001076 SlotIndex findLastUseBefore(unsigned Reg, unsigned LaneMask) {
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001077
1078 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001079 SlotIndex LastUse = NewIdx;
Matthias Braun7044d692014-12-10 01:12:20 +00001080 for (MachineOperand &MO : MRI.use_nodbg_operands(Reg)) {
1081 unsigned SubReg = MO.getSubReg();
1082 if (SubReg != 0 && LaneMask != 0
1083 && (TRI.getSubRegIndexLaneMask(SubReg) & LaneMask) == 0)
1084 continue;
1085
1086 const MachineInstr *MI = MO.getParent();
Lang Hamesc3d9a3d2012-09-12 06:56:16 +00001087 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1088 if (InstSlot > LastUse && InstSlot < OldIdx)
1089 LastUse = InstSlot;
1090 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001091 return LastUse;
Lang Hames4645a722012-02-19 03:00:30 +00001092 }
Jakob Stoklund Olesen8d1aaf22013-03-08 18:08:57 +00001093
1094 // This is a regunit interval, so scanning the use list could be very
1095 // expensive. Scan upwards from OldIdx instead.
1096 assert(NewIdx < OldIdx && "Expected upwards move");
1097 SlotIndexes *Indexes = LIS.getSlotIndexes();
1098 MachineBasicBlock *MBB = Indexes->getMBBFromIndex(NewIdx);
1099
1100 // OldIdx may not correspond to an instruction any longer, so set MII to
1101 // point to the next instruction after OldIdx, or MBB->end().
1102 MachineBasicBlock::iterator MII = MBB->end();
1103 if (MachineInstr *MI = Indexes->getInstructionFromIndex(
1104 Indexes->getNextNonNullIndex(OldIdx)))
1105 if (MI->getParent() == MBB)
1106 MII = MI;
1107
1108 MachineBasicBlock::iterator Begin = MBB->begin();
1109 while (MII != Begin) {
1110 if ((--MII)->isDebugValue())
1111 continue;
1112 SlotIndex Idx = Indexes->getInstructionIndex(MII);
1113
1114 // Stop searching when NewIdx is reached.
1115 if (!SlotIndex::isEarlierInstr(NewIdx, Idx))
1116 return NewIdx;
1117
1118 // Check if MII uses Reg.
1119 for (MIBundleOperands MO(MII); MO.isValid(); ++MO)
1120 if (MO->isReg() &&
1121 TargetRegisterInfo::isPhysicalRegister(MO->getReg()) &&
1122 TRI.hasRegUnit(MO->getReg(), Reg))
1123 return Idx;
1124 }
1125 // Didn't reach NewIdx. It must be the first instruction in the block.
1126 return NewIdx;
Lang Hames4645a722012-02-19 03:00:30 +00001127 }
Lang Hamesb9057d52012-02-17 18:44:18 +00001128};
1129
Andrew Trickd9d4be02012-10-16 00:22:51 +00001130void LiveIntervals::handleMove(MachineInstr* MI, bool UpdateFlags) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001131 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +00001132 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1133 Indexes->removeMachineInstrFromMaps(MI);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001134 SlotIndex NewIndex = Indexes->insertMachineInstrInMaps(MI);
Lang Hames59761982012-02-17 23:43:40 +00001135 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1136 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hamesb9057d52012-02-17 18:44:18 +00001137 "Cannot handle moves across basic block boundaries.");
Lang Hamesb9057d52012-02-17 18:44:18 +00001138
Andrew Trickd9d4be02012-10-16 00:22:51 +00001139 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001140 HME.updateAllRanges(MI);
Lang Hamesd6e765c2012-02-21 22:29:38 +00001141}
1142
Jakob Stoklund Olesen2db11252012-06-19 22:50:53 +00001143void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
Andrew Trickd9d4be02012-10-16 00:22:51 +00001144 MachineInstr* BundleStart,
1145 bool UpdateFlags) {
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001146 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
Jakob Stoklund Olesen11fb2482012-06-04 22:39:14 +00001147 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
Andrew Trickd9d4be02012-10-16 00:22:51 +00001148 HMEditor HME(*this, *MRI, *TRI, OldIndex, NewIndex, UpdateFlags);
Jakob Stoklund Olesen1a87a292012-10-12 21:31:57 +00001149 HME.updateAllRanges(MI);
Lang Hamesb9057d52012-02-17 18:44:18 +00001150}
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001151
Matthias Braune5f861b2014-12-10 01:12:26 +00001152void LiveIntervals::repairOldRegInRange(const MachineBasicBlock::iterator Begin,
1153 const MachineBasicBlock::iterator End,
1154 const SlotIndex endIdx,
1155 LiveRange &LR, const unsigned Reg,
1156 const unsigned LaneMask) {
1157 LiveInterval::iterator LII = LR.find(endIdx);
1158 SlotIndex lastUseIdx;
1159 if (LII != LR.end() && LII->start < endIdx)
1160 lastUseIdx = LII->end;
1161 else
1162 --LII;
1163
1164 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1165 --I;
1166 MachineInstr *MI = I;
1167 if (MI->isDebugValue())
1168 continue;
1169
1170 SlotIndex instrIdx = getInstructionIndex(MI);
1171 bool isStartValid = getInstructionFromIndex(LII->start);
1172 bool isEndValid = getInstructionFromIndex(LII->end);
1173
1174 // FIXME: This doesn't currently handle early-clobber or multiple removed
1175 // defs inside of the region to repair.
1176 for (MachineInstr::mop_iterator OI = MI->operands_begin(),
1177 OE = MI->operands_end(); OI != OE; ++OI) {
1178 const MachineOperand &MO = *OI;
1179 if (!MO.isReg() || MO.getReg() != Reg)
1180 continue;
1181
1182 unsigned SubReg = MO.getSubReg();
1183 unsigned Mask = TRI->getSubRegIndexLaneMask(SubReg);
1184 if ((Mask & LaneMask) == 0)
1185 continue;
1186
1187 if (MO.isDef()) {
1188 if (!isStartValid) {
1189 if (LII->end.isDead()) {
1190 SlotIndex prevStart;
1191 if (LII != LR.begin())
1192 prevStart = std::prev(LII)->start;
1193
1194 // FIXME: This could be more efficient if there was a
1195 // removeSegment method that returned an iterator.
1196 LR.removeSegment(*LII, true);
1197 if (prevStart.isValid())
1198 LII = LR.find(prevStart);
1199 else
1200 LII = LR.begin();
1201 } else {
1202 LII->start = instrIdx.getRegSlot();
1203 LII->valno->def = instrIdx.getRegSlot();
1204 if (MO.getSubReg() && !MO.isUndef())
1205 lastUseIdx = instrIdx.getRegSlot();
1206 else
1207 lastUseIdx = SlotIndex();
1208 continue;
1209 }
1210 }
1211
1212 if (!lastUseIdx.isValid()) {
1213 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1214 LiveRange::Segment S(instrIdx.getRegSlot(),
1215 instrIdx.getDeadSlot(), VNI);
1216 LII = LR.addSegment(S);
1217 } else if (LII->start != instrIdx.getRegSlot()) {
1218 VNInfo *VNI = LR.getNextValue(instrIdx.getRegSlot(), VNInfoAllocator);
1219 LiveRange::Segment S(instrIdx.getRegSlot(), lastUseIdx, VNI);
1220 LII = LR.addSegment(S);
1221 }
1222
1223 if (MO.getSubReg() && !MO.isUndef())
1224 lastUseIdx = instrIdx.getRegSlot();
1225 else
1226 lastUseIdx = SlotIndex();
1227 } else if (MO.isUse()) {
1228 // FIXME: This should probably be handled outside of this branch,
1229 // either as part of the def case (for defs inside of the region) or
1230 // after the loop over the region.
1231 if (!isEndValid && !LII->end.isBlock())
1232 LII->end = instrIdx.getRegSlot();
1233 if (!lastUseIdx.isValid())
1234 lastUseIdx = instrIdx.getRegSlot();
1235 }
1236 }
1237 }
1238}
1239
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001240void
1241LiveIntervals::repairIntervalsInRange(MachineBasicBlock *MBB,
Cameron Zwarich24955962013-02-17 11:09:00 +00001242 MachineBasicBlock::iterator Begin,
1243 MachineBasicBlock::iterator End,
Cameron Zwarich1286ef92013-02-17 03:48:23 +00001244 ArrayRef<unsigned> OrigRegs) {
Cameron Zwarichcaad7e12013-02-20 22:10:00 +00001245 // Find anchor points, which are at the beginning/end of blocks or at
1246 // instructions that already have indexes.
1247 while (Begin != MBB->begin() && !Indexes->hasIndex(Begin))
1248 --Begin;
1249 while (End != MBB->end() && !Indexes->hasIndex(End))
1250 ++End;
1251
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001252 SlotIndex endIdx;
1253 if (End == MBB->end())
1254 endIdx = getMBBEndIdx(MBB).getPrevSlot();
Cameron Zwarich24955962013-02-17 11:09:00 +00001255 else
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001256 endIdx = getInstructionIndex(End);
Cameron Zwarich24955962013-02-17 11:09:00 +00001257
Cameron Zwarich29414822013-02-20 06:46:41 +00001258 Indexes->repairIndexesInRange(MBB, Begin, End);
1259
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001260 for (MachineBasicBlock::iterator I = End; I != Begin;) {
1261 --I;
1262 MachineInstr *MI = I;
Cameron Zwarich63acc732013-02-23 10:25:25 +00001263 if (MI->isDebugValue())
1264 continue;
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001265 for (MachineInstr::const_mop_iterator MOI = MI->operands_begin(),
1266 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
1267 if (MOI->isReg() &&
1268 TargetRegisterInfo::isVirtualRegister(MOI->getReg()) &&
1269 !hasInterval(MOI->getReg())) {
Mark Lacey9d8103d2013-08-14 23:50:16 +00001270 createAndComputeVirtRegInterval(MOI->getReg());
Cameron Zwarich8e60d4d2013-02-20 06:46:48 +00001271 }
1272 }
1273 }
1274
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001275 for (unsigned i = 0, e = OrigRegs.size(); i != e; ++i) {
1276 unsigned Reg = OrigRegs[i];
1277 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1278 continue;
1279
1280 LiveInterval &LI = getInterval(Reg);
Cameron Zwarich8e7dc062013-02-20 22:09:57 +00001281 // FIXME: Should we support undefs that gain defs?
1282 if (!LI.hasAtLeastOneValue())
1283 continue;
1284
Matthias Braune5f861b2014-12-10 01:12:26 +00001285 for (LiveInterval::subrange_iterator S = LI.subrange_begin(),
1286 SE = LI.subrange_end(); S != SE; ++S) {
1287 repairOldRegInRange(Begin, End, endIdx, *S, Reg, S->LaneMask);
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001288 }
Matthias Braune5f861b2014-12-10 01:12:26 +00001289 repairOldRegInRange(Begin, End, endIdx, LI, Reg);
Cameron Zwarichbfebb412013-02-17 00:10:44 +00001290 }
1291}