blob: 640ff7e7d3ce4019358168c782ee09b2929f5e7f [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUSubtarget.cpp - AMDGPU Subtarget Information ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Implements the AMDGPU specific subclass of TargetSubtarget.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUSubtarget.h"
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +000016#include "AMDGPU.h"
17#include "AMDGPUTargetMachine.h"
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +000018#include "AMDGPUCallLowering.h"
19#include "AMDGPUInstructionSelector.h"
20#include "AMDGPULegalizerInfo.h"
21#include "AMDGPURegisterBankInfo.h"
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000022#include "SIMachineFunctionInfo.h"
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000023#include "llvm/ADT/SmallString.h"
Tom Stellard83f0bce2015-01-29 16:55:25 +000024#include "llvm/CodeGen/MachineScheduler.h"
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +000025#include "llvm/IR/MDBuilder.h"
David Blaikie1be62f02017-11-03 22:32:11 +000026#include "llvm/CodeGen/TargetFrameLowering.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000027#include <algorithm>
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000028
Tom Stellard75aadc22012-12-11 21:25:42 +000029using namespace llvm;
30
Chandler Carruthe96dd892014-04-21 22:55:11 +000031#define DEBUG_TYPE "amdgpu-subtarget"
32
Tom Stellard75aadc22012-12-11 21:25:42 +000033#define GET_SUBTARGETINFO_TARGET_DESC
34#define GET_SUBTARGETINFO_CTOR
35#include "AMDGPUGenSubtargetInfo.inc"
36
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000037AMDGPUSubtarget::~AMDGPUSubtarget() = default;
Matt Arsenault43e92fe2016-06-24 06:30:11 +000038
Eric Christopherac4b69e2014-07-25 22:22:39 +000039AMDGPUSubtarget &
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000040AMDGPUSubtarget::initializeSubtargetDependencies(const Triple &TT,
41 StringRef GPU, StringRef FS) {
Eric Christopherac4b69e2014-07-25 22:22:39 +000042 // Determine default and user-specified characteristics
Matt Arsenaultf171cf22014-07-14 23:40:49 +000043 // On SI+, we want FP64 denormals to be on by default. FP32 denormals can be
44 // enabled, but some instructions do not respect them and they run at the
45 // double precision rate, so don't enable by default.
46 //
47 // We want to be able to turn these off, but making this a subtarget feature
48 // for SI has the unhelpful behavior that it unsets everything else if you
49 // disable it.
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000050
Jan Veselyd1c9b612017-12-04 22:57:29 +000051 SmallString<256> FullFS("+promote-alloca,+dx10-clamp,+load-store-opt,");
52
Changpeng Fangb41574a2015-12-22 20:55:23 +000053 if (isAmdHsaOS()) // Turn on FlatForGlobal for HSA.
Matt Arsenault8728c5f2017-08-07 14:58:04 +000054 FullFS += "+flat-address-space,+flat-for-global,+unaligned-buffer-access,+trap-handler,";
Matt Arsenaulta6867fd2017-01-23 22:31:03 +000055
Jan Veselyd1c9b612017-12-04 22:57:29 +000056 // FIXME: I don't think think Evergreen has any useful support for
57 // denormals, but should be checked. Should we issue a warning somewhere
58 // if someone tries to enable these?
59 if (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
60 FullFS += "+fp64-fp16-denormals,";
61 } else {
62 FullFS += "-fp32-denormals,";
63 }
64
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000065 FullFS += FS;
66
67 ParseSubtargetFeatures(GPU, FullFS);
Tom Stellard2e59a452014-06-13 01:32:00 +000068
Jan Veselyd1c9b612017-12-04 22:57:29 +000069 // We don't support FP64 for EG/NI atm.
70 assert(!hasFP64() || (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS));
71
Matt Arsenaultd8f7ea32017-01-27 17:42:26 +000072 // Unless +-flat-for-global is specified, turn on FlatForGlobal for all OS-es
73 // on VI and newer hardware to avoid assertion failures due to missing ADDR64
74 // variants of MUBUF instructions.
75 if (!hasAddr64() && !FS.contains("flat-for-global")) {
76 FlatForGlobal = true;
77 }
78
Matt Arsenault24ee0782016-02-12 02:40:47 +000079 // Set defaults if needed.
80 if (MaxPrivateElementSize == 0)
Matt Arsenaulte8ed8e52016-05-11 00:28:54 +000081 MaxPrivateElementSize = 4;
Matt Arsenault24ee0782016-02-12 02:40:47 +000082
Matt Arsenault8728c5f2017-08-07 14:58:04 +000083 if (LDSBankCount == 0)
84 LDSBankCount = 32;
85
86 if (TT.getArch() == Triple::amdgcn) {
87 if (LocalMemorySize == 0)
88 LocalMemorySize = 32768;
89
90 // Do something sensible for unspecified target.
91 if (!HasMovrel && !HasVGPRIndexMode)
92 HasMovrel = true;
93 }
94
Eric Christopherac4b69e2014-07-25 22:22:39 +000095 return *this;
96}
97
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000098AMDGPUSubtarget::AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
Matt Arsenault43e92fe2016-06-24 06:30:11 +000099 const TargetMachine &TM)
100 : AMDGPUGenSubtargetInfo(TT, GPU, FS),
101 TargetTriple(TT),
102 Gen(TT.getArch() == Triple::amdgcn ? SOUTHERN_ISLANDS : R600),
103 IsaVersion(ISAVersion0_0_0),
Konstantin Zhuravlyov339e7442017-10-23 23:02:39 +0000104 WavefrontSize(0),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000105 LocalMemorySize(0),
106 LDSBankCount(0),
107 MaxPrivateElementSize(0),
Tom Stellard40ce8af2015-01-28 16:04:26 +0000108
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000109 FastFMAF32(false),
110 HalfRate64Ops(false),
111
112 FP32Denormals(false),
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000113 FP64FP16Denormals(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000114 FPExceptions(false),
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000115 DX10Clamp(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000116 FlatForGlobal(false),
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000117 AutoWaitcntBeforeBarrier(false),
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000118 CodeObjectV3(false),
Tom Stellard64a9d082016-10-14 18:10:39 +0000119 UnalignedScratchAccess(false),
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000120 UnalignedBufferAccess(false),
121
Matt Arsenaulte823d922017-02-18 18:29:53 +0000122 HasApertureRegs(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000123 EnableXNACK(false),
Wei Ding205bfdb2017-02-10 02:15:29 +0000124 TrapHandler(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000125 DebuggerInsertNops(false),
126 DebuggerReserveRegs(false),
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000127 DebuggerEmitPrologue(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000128
Matt Arsenault45b98182017-11-15 00:45:43 +0000129 EnableHugePrivateBuffer(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000130 EnableVGPRSpilling(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000131 EnablePromoteAlloca(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000132 EnableLoadStoreOpt(false),
133 EnableUnsafeDSOffsetFolding(false),
134 EnableSIScheduler(false),
135 DumpCode(false),
136
137 FP64(false),
Matt Arsenaulte42b08d2017-12-05 03:15:44 +0000138 FMA(false),
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000139 MIMG_R128(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000140 IsGCN(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000141 GCN3Encoding(false),
142 CIInsts(false),
Matt Arsenault2021f082017-02-18 19:12:26 +0000143 GFX9Insts(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000144 SGPRInitBug(false),
145 HasSMemRealTime(false),
146 Has16BitInsts(false),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000147 HasIntClamp(false),
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000148 HasVOP3PInsts(false),
Matt Arsenault28f52e52017-10-25 07:00:51 +0000149 HasMadMixInsts(false),
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000150 HasMovrel(false),
151 HasVGPRIndexMode(false),
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000152 HasScalarStores(false),
Benjamin Kramer11590b82017-01-20 10:37:53 +0000153 HasInv2PiInlineImm(false),
Sam Kolton07dbde22017-01-20 10:01:25 +0000154 HasSDWA(false),
Sam Kolton3c4933f2017-06-22 06:26:41 +0000155 HasSDWAOmod(false),
156 HasSDWAScalar(false),
157 HasSDWASdst(false),
158 HasSDWAMac(false),
Sam Koltona179d252017-06-27 15:02:23 +0000159 HasSDWAOutModsVOPC(false),
Sam Kolton07dbde22017-01-20 10:01:25 +0000160 HasDPP(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000161 FlatAddressSpace(false),
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000162 FlatInstOffsets(false),
163 FlatGlobalInsts(false),
164 FlatScratchInsts(false),
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000165 AddNoCarryInsts(false),
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000166 HasUnpackedD16VMem(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000167
168 R600ALUInst(false),
169 CaymanISA(false),
170 CFALUBug(false),
171 HasVertexCache(false),
172 TexVTXClauseSize(0),
Alexander Timofeev18009562016-12-08 17:28:47 +0000173 ScalarizeGlobal(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000174
175 FeatureDisable(false),
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000176 InstrItins(getInstrItineraryForCPU(GPU)) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000177 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard40ce8af2015-01-28 16:04:26 +0000178 initializeSubtargetDependencies(TT, GPU, FS);
Tom Stellarda40f9712014-01-22 21:55:43 +0000179}
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000180
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000181unsigned AMDGPUSubtarget::getMaxLocalMemSizeWithWaveCount(unsigned NWaves,
182 const Function &F) const {
183 if (NWaves == 1)
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000184 return getLocalMemorySize();
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000185 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
186 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
187 unsigned MaxWaves = getMaxWavesPerEU();
188 return getLocalMemorySize() * MaxWaves / WorkGroupsPerCu / NWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000189}
190
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000191unsigned AMDGPUSubtarget::getOccupancyWithLocalMemSize(uint32_t Bytes,
192 const Function &F) const {
193 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
194 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
195 unsigned MaxWaves = getMaxWavesPerEU();
196 unsigned Limit = getLocalMemorySize() * MaxWaves / WorkGroupsPerCu;
197 unsigned NumWaves = Limit / (Bytes ? Bytes : 1u);
198 NumWaves = std::min(NumWaves, MaxWaves);
199 NumWaves = std::max(NumWaves, 1u);
200 return NumWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000201}
202
Matt Arsenaultb7918022017-10-23 17:09:35 +0000203std::pair<unsigned, unsigned>
204AMDGPUSubtarget::getDefaultFlatWorkGroupSize(CallingConv::ID CC) const {
205 switch (CC) {
206 case CallingConv::AMDGPU_CS:
207 case CallingConv::AMDGPU_KERNEL:
208 case CallingConv::SPIR_KERNEL:
209 return std::make_pair(getWavefrontSize() * 2, getWavefrontSize() * 4);
210 case CallingConv::AMDGPU_VS:
211 case CallingConv::AMDGPU_LS:
212 case CallingConv::AMDGPU_HS:
213 case CallingConv::AMDGPU_ES:
214 case CallingConv::AMDGPU_GS:
215 case CallingConv::AMDGPU_PS:
216 return std::make_pair(1, getWavefrontSize());
217 default:
218 return std::make_pair(1, 16 * getWavefrontSize());
219 }
220}
221
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000222std::pair<unsigned, unsigned> AMDGPUSubtarget::getFlatWorkGroupSizes(
223 const Function &F) const {
Matt Arsenaultb7918022017-10-23 17:09:35 +0000224 // FIXME: 1024 if function.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000225 // Default minimum/maximum flat work group sizes.
226 std::pair<unsigned, unsigned> Default =
Matt Arsenaultb7918022017-10-23 17:09:35 +0000227 getDefaultFlatWorkGroupSize(F.getCallingConv());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000228
229 // TODO: Do not process "amdgpu-max-work-group-size" attribute once mesa
230 // starts using "amdgpu-flat-work-group-size" attribute.
231 Default.second = AMDGPU::getIntegerAttribute(
232 F, "amdgpu-max-work-group-size", Default.second);
233 Default.first = std::min(Default.first, Default.second);
234
235 // Requested minimum/maximum flat work group sizes.
236 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
237 F, "amdgpu-flat-work-group-size", Default);
238
239 // Make sure requested minimum is less than requested maximum.
240 if (Requested.first > Requested.second)
241 return Default;
242
243 // Make sure requested values do not violate subtarget's specifications.
244 if (Requested.first < getMinFlatWorkGroupSize())
245 return Default;
246 if (Requested.second > getMaxFlatWorkGroupSize())
247 return Default;
248
249 return Requested;
250}
251
252std::pair<unsigned, unsigned> AMDGPUSubtarget::getWavesPerEU(
253 const Function &F) const {
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000254 // Default minimum/maximum number of waves per execution unit.
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000255 std::pair<unsigned, unsigned> Default(1, getMaxWavesPerEU());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000256
257 // Default/requested minimum/maximum flat work group sizes.
258 std::pair<unsigned, unsigned> FlatWorkGroupSizes = getFlatWorkGroupSizes(F);
259
260 // If minimum/maximum flat work group sizes were explicitly requested using
261 // "amdgpu-flat-work-group-size" attribute, then set default minimum/maximum
262 // number of waves per execution unit to values implied by requested
263 // minimum/maximum flat work group sizes.
264 unsigned MinImpliedByFlatWorkGroupSize =
265 getMaxWavesPerEU(FlatWorkGroupSizes.second);
266 bool RequestedFlatWorkGroupSize = false;
267
268 // TODO: Do not process "amdgpu-max-work-group-size" attribute once mesa
269 // starts using "amdgpu-flat-work-group-size" attribute.
270 if (F.hasFnAttribute("amdgpu-max-work-group-size") ||
271 F.hasFnAttribute("amdgpu-flat-work-group-size")) {
272 Default.first = MinImpliedByFlatWorkGroupSize;
273 RequestedFlatWorkGroupSize = true;
274 }
275
276 // Requested minimum/maximum number of waves per execution unit.
277 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
278 F, "amdgpu-waves-per-eu", Default, true);
279
280 // Make sure requested minimum is less than requested maximum.
281 if (Requested.second && Requested.first > Requested.second)
282 return Default;
283
284 // Make sure requested values do not violate subtarget's specifications.
285 if (Requested.first < getMinWavesPerEU() ||
286 Requested.first > getMaxWavesPerEU())
287 return Default;
288 if (Requested.second > getMaxWavesPerEU())
289 return Default;
290
291 // Make sure requested values are compatible with values implied by requested
292 // minimum/maximum flat work group sizes.
293 if (RequestedFlatWorkGroupSize &&
Konstantin Zhuravlyov2ec725c2017-07-16 19:38:47 +0000294 Requested.first < MinImpliedByFlatWorkGroupSize)
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000295 return Default;
296
297 return Requested;
298}
299
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000300bool AMDGPUSubtarget::makeLIDRangeMetadata(Instruction *I) const {
301 Function *Kernel = I->getParent()->getParent();
302 unsigned MinSize = 0;
303 unsigned MaxSize = getFlatWorkGroupSizes(*Kernel).second;
304 bool IdQuery = false;
305
306 // If reqd_work_group_size is present it narrows value down.
307 if (auto *CI = dyn_cast<CallInst>(I)) {
308 const Function *F = CI->getCalledFunction();
309 if (F) {
310 unsigned Dim = UINT_MAX;
311 switch (F->getIntrinsicID()) {
312 case Intrinsic::amdgcn_workitem_id_x:
313 case Intrinsic::r600_read_tidig_x:
314 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000315 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000316 case Intrinsic::r600_read_local_size_x:
317 Dim = 0;
318 break;
319 case Intrinsic::amdgcn_workitem_id_y:
320 case Intrinsic::r600_read_tidig_y:
321 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000322 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000323 case Intrinsic::r600_read_local_size_y:
324 Dim = 1;
325 break;
326 case Intrinsic::amdgcn_workitem_id_z:
327 case Intrinsic::r600_read_tidig_z:
328 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000329 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000330 case Intrinsic::r600_read_local_size_z:
331 Dim = 2;
332 break;
333 default:
334 break;
335 }
336 if (Dim <= 3) {
337 if (auto Node = Kernel->getMetadata("reqd_work_group_size"))
338 if (Node->getNumOperands() == 3)
339 MinSize = MaxSize = mdconst::extract<ConstantInt>(
340 Node->getOperand(Dim))->getZExtValue();
341 }
342 }
343 }
344
345 if (!MaxSize)
346 return false;
347
348 // Range metadata is [Lo, Hi). For ID query we need to pass max size
349 // as Hi. For size query we need to pass Hi + 1.
350 if (IdQuery)
351 MinSize = 0;
352 else
353 ++MaxSize;
354
355 MDBuilder MDB(I->getContext());
356 MDNode *MaxWorkGroupSizeRange = MDB.createRange(APInt(32, MinSize),
357 APInt(32, MaxSize));
358 I->setMetadata(LLVMContext::MD_range, MaxWorkGroupSizeRange);
359 return true;
360}
361
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000362R600Subtarget::R600Subtarget(const Triple &TT, StringRef GPU, StringRef FS,
363 const TargetMachine &TM) :
364 AMDGPUSubtarget(TT, GPU, FS, TM),
365 InstrInfo(*this),
366 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0),
367 TLInfo(TM, *this) {}
368
369SISubtarget::SISubtarget(const Triple &TT, StringRef GPU, StringRef FS,
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +0000370 const GCNTargetMachine &TM)
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +0000371 : AMDGPUSubtarget(TT, GPU, FS, TM), InstrInfo(*this),
372 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0),
373 TLInfo(TM, *this) {
Quentin Colombet61d71a12017-08-15 22:31:51 +0000374 CallLoweringInfo.reset(new AMDGPUCallLowering(*getTargetLowering()));
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +0000375 Legalizer.reset(new AMDGPULegalizerInfo(*this, TM));
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +0000376
Quentin Colombet61d71a12017-08-15 22:31:51 +0000377 RegBankInfo.reset(new AMDGPURegisterBankInfo(*getRegisterInfo()));
378 InstSelector.reset(new AMDGPUInstructionSelector(
379 *this, *static_cast<AMDGPURegisterBankInfo *>(RegBankInfo.get())));
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +0000380}
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000381
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000382void SISubtarget::overrideSchedPolicy(MachineSchedPolicy &Policy,
Matt Arsenault55dff272016-06-28 00:11:26 +0000383 unsigned NumRegionInstrs) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000384 // Track register pressure so the scheduler can try to decrease
385 // pressure once register usage is above the threshold defined by
386 // SIRegisterInfo::getRegPressureSetLimit()
387 Policy.ShouldTrackPressure = true;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000388
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000389 // Enabling both top down and bottom up scheduling seems to give us less
390 // register spills than just using one of these approaches on its own.
391 Policy.OnlyTopDown = false;
392 Policy.OnlyBottomUp = false;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000393
Alexander Timofeev9f61fea2017-02-14 14:29:05 +0000394 // Enabling ShouldTrackLaneMasks crashes the SI Machine Scheduler.
395 if (!enableSIScheduler())
396 Policy.ShouldTrackLaneMasks = true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000397}
Tom Stellard0bc954e2016-03-30 16:35:09 +0000398
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000399bool SISubtarget::isVGPRSpillingEnabled(const Function& F) const {
400 return EnableVGPRSpilling || !AMDGPU::isShader(F.getCallingConv());
401}
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000402
Tom Stellard2f3f9852017-01-25 01:25:13 +0000403unsigned SISubtarget::getKernArgSegmentSize(const MachineFunction &MF,
Konstantin Zhuravlyov27d64c32017-02-08 13:29:23 +0000404 unsigned ExplicitArgBytes) const {
Tom Stellard2f3f9852017-01-25 01:25:13 +0000405 unsigned ImplicitBytes = getImplicitArgNumBytes(MF);
Tom Stellarde88bbc32016-09-23 01:33:26 +0000406 if (ImplicitBytes == 0)
407 return ExplicitArgBytes;
408
409 unsigned Alignment = getAlignmentForImplicitArgPtr();
410 return alignTo(ExplicitArgBytes, Alignment) + ImplicitBytes;
411}
412
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000413unsigned SISubtarget::getOccupancyWithNumSGPRs(unsigned SGPRs) const {
414 if (getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
415 if (SGPRs <= 80)
416 return 10;
417 if (SGPRs <= 88)
418 return 9;
419 if (SGPRs <= 100)
420 return 8;
421 return 7;
422 }
423 if (SGPRs <= 48)
424 return 10;
425 if (SGPRs <= 56)
426 return 9;
427 if (SGPRs <= 64)
428 return 8;
429 if (SGPRs <= 72)
430 return 7;
431 if (SGPRs <= 80)
432 return 6;
433 return 5;
434}
435
436unsigned SISubtarget::getOccupancyWithNumVGPRs(unsigned VGPRs) const {
437 if (VGPRs <= 24)
438 return 10;
439 if (VGPRs <= 28)
440 return 9;
441 if (VGPRs <= 32)
442 return 8;
443 if (VGPRs <= 36)
444 return 7;
445 if (VGPRs <= 40)
446 return 6;
447 if (VGPRs <= 48)
448 return 5;
449 if (VGPRs <= 64)
450 return 4;
451 if (VGPRs <= 84)
452 return 3;
453 if (VGPRs <= 128)
454 return 2;
455 return 1;
456}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000457
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000458unsigned SISubtarget::getReservedNumSGPRs(const MachineFunction &MF) const {
459 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
460 if (MFI.hasFlatScratchInit()) {
461 if (getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
462 return 6; // FLAT_SCRATCH, XNACK, VCC (in that order).
463 if (getGeneration() == AMDGPUSubtarget::SEA_ISLANDS)
464 return 4; // FLAT_SCRATCH, VCC (in that order).
465 }
466
467 if (isXNACKEnabled())
468 return 4; // XNACK, VCC (in that order).
469 return 2; // VCC.
470}
471
472unsigned SISubtarget::getMaxNumSGPRs(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000473 const Function &F = MF.getFunction();
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000474 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
475
476 // Compute maximum number of SGPRs function can use using default/requested
477 // minimum number of waves per execution unit.
478 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
479 unsigned MaxNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, false);
480 unsigned MaxAddressableNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, true);
481
482 // Check if maximum number of SGPRs was explicitly requested using
483 // "amdgpu-num-sgpr" attribute.
484 if (F.hasFnAttribute("amdgpu-num-sgpr")) {
485 unsigned Requested = AMDGPU::getIntegerAttribute(
486 F, "amdgpu-num-sgpr", MaxNumSGPRs);
487
488 // Make sure requested value does not violate subtarget's specifications.
489 if (Requested && (Requested <= getReservedNumSGPRs(MF)))
490 Requested = 0;
491
492 // If more SGPRs are required to support the input user/system SGPRs,
493 // increase to accommodate them.
494 //
495 // FIXME: This really ends up using the requested number of SGPRs + number
496 // of reserved special registers in total. Theoretically you could re-use
497 // the last input registers for these special registers, but this would
498 // require a lot of complexity to deal with the weird aliasing.
499 unsigned InputNumSGPRs = MFI.getNumPreloadedSGPRs();
500 if (Requested && Requested < InputNumSGPRs)
501 Requested = InputNumSGPRs;
502
503 // Make sure requested value is compatible with values implied by
504 // default/requested minimum/maximum number of waves per execution unit.
505 if (Requested && Requested > getMaxNumSGPRs(WavesPerEU.first, false))
506 Requested = 0;
507 if (WavesPerEU.second &&
508 Requested && Requested < getMinNumSGPRs(WavesPerEU.second))
509 Requested = 0;
510
511 if (Requested)
512 MaxNumSGPRs = Requested;
513 }
514
Matt Arsenault4eae3012016-10-28 20:31:47 +0000515 if (hasSGPRInitBug())
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000516 MaxNumSGPRs = AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Matt Arsenault4eae3012016-10-28 20:31:47 +0000517
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000518 return std::min(MaxNumSGPRs - getReservedNumSGPRs(MF),
519 MaxAddressableNumSGPRs);
520}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000521
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000522unsigned SISubtarget::getMaxNumVGPRs(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000523 const Function &F = MF.getFunction();
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000524 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
525
526 // Compute maximum number of VGPRs function can use using default/requested
527 // minimum number of waves per execution unit.
528 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
529 unsigned MaxNumVGPRs = getMaxNumVGPRs(WavesPerEU.first);
530
531 // Check if maximum number of VGPRs was explicitly requested using
532 // "amdgpu-num-vgpr" attribute.
533 if (F.hasFnAttribute("amdgpu-num-vgpr")) {
534 unsigned Requested = AMDGPU::getIntegerAttribute(
535 F, "amdgpu-num-vgpr", MaxNumVGPRs);
536
537 // Make sure requested value does not violate subtarget's specifications.
538 if (Requested && Requested <= getReservedNumVGPRs(MF))
539 Requested = 0;
540
541 // Make sure requested value is compatible with values implied by
542 // default/requested minimum/maximum number of waves per execution unit.
543 if (Requested && Requested > getMaxNumVGPRs(WavesPerEU.first))
544 Requested = 0;
545 if (WavesPerEU.second &&
546 Requested && Requested < getMinNumVGPRs(WavesPerEU.second))
547 Requested = 0;
548
549 if (Requested)
550 MaxNumVGPRs = Requested;
551 }
552
553 return MaxNumVGPRs - getReservedNumVGPRs(MF);
Matt Arsenault4eae3012016-10-28 20:31:47 +0000554}
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000555
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000556namespace {
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000557struct MemOpClusterMutation : ScheduleDAGMutation {
558 const SIInstrInfo *TII;
559
560 MemOpClusterMutation(const SIInstrInfo *tii) : TII(tii) {}
561
562 void apply(ScheduleDAGInstrs *DAGInstrs) override {
563 ScheduleDAGMI *DAG = static_cast<ScheduleDAGMI*>(DAGInstrs);
564
565 SUnit *SUa = nullptr;
566 // Search for two consequent memory operations and link them
567 // to prevent scheduler from moving them apart.
568 // In DAG pre-process SUnits are in the original order of
569 // the instructions before scheduling.
570 for (SUnit &SU : DAG->SUnits) {
571 MachineInstr &MI2 = *SU.getInstr();
572 if (!MI2.mayLoad() && !MI2.mayStore()) {
573 SUa = nullptr;
574 continue;
575 }
576 if (!SUa) {
577 SUa = &SU;
578 continue;
579 }
580
581 MachineInstr &MI1 = *SUa->getInstr();
582 if ((TII->isVMEM(MI1) && TII->isVMEM(MI2)) ||
583 (TII->isFLAT(MI1) && TII->isFLAT(MI2)) ||
584 (TII->isSMRD(MI1) && TII->isSMRD(MI2)) ||
585 (TII->isDS(MI1) && TII->isDS(MI2))) {
586 SU.addPredBarrier(SUa);
587
588 for (const SDep &SI : SU.Preds) {
589 if (SI.getSUnit() != SUa)
590 SUa->addPred(SDep(SI.getSUnit(), SDep::Artificial));
591 }
592
593 if (&SU != &DAG->ExitSU) {
594 for (const SDep &SI : SUa->Succs) {
595 if (SI.getSUnit() != &SU)
596 SI.getSUnit()->addPred(SDep(&SU, SDep::Artificial));
597 }
598 }
599 }
600
601 SUa = &SU;
602 }
603 }
604};
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000605} // namespace
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000606
607void SISubtarget::getPostRAMutations(
608 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations) const {
609 Mutations.push_back(llvm::make_unique<MemOpClusterMutation>(&InstrInfo));
610}