blob: 434d3b03ae48da5712a1fdf71441be6b83a713a6 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000013#include "ARM.h"
Craig Toppera9253262014-03-22 23:51:00 +000014#include "ARMTargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "ARMFrameLowering.h"
Evan Chengad3aac712007-05-16 02:01:49 +000016#include "llvm/CodeGen/Passes.h"
Bill Wendling354ff9e2011-09-27 22:14:12 +000017#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/PassManager.h"
Evan Cheng62c7b5b2010-12-05 22:04:16 +000019#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Evan Cheng10043e22007-01-19 07:51:42 +000022#include "llvm/Target/TargetOptions.h"
Devang Patel76c85632011-10-17 17:17:43 +000023#include "llvm/Transforms/Scalar.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000024using namespace llvm;
25
Evan Chengf066b2f2011-08-25 01:00:36 +000026static cl::opt<bool>
Silviu Baranga82dd6ac2013-03-15 18:28:25 +000027DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden,
28 cl::desc("Inhibit optimization of S->D register accesses on A15"),
29 cl::init(false));
30
Tim Northoverb4ddc082014-05-30 10:09:59 +000031static cl::opt<bool>
32EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden,
33 cl::desc("Run SimplifyCFG after expanding atomic operations"
34 " to make use of cmpxchg flow-based information"),
35 cl::init(true));
36
Jim Grosbachf24f9d92009-08-11 15:33:49 +000037extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000038 // Register the target.
Christian Pirkerdc9ff752014-04-01 15:19:30 +000039 RegisterTargetMachine<ARMLETargetMachine> X(TheARMLETarget);
40 RegisterTargetMachine<ARMBETargetMachine> Y(TheARMBETarget);
41 RegisterTargetMachine<ThumbLETargetMachine> A(TheThumbLETarget);
42 RegisterTargetMachine<ThumbBETargetMachine> B(TheThumbBETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000043}
Douglas Gregor1b731d52009-06-16 20:12:29 +000044
David Blaikiea379b1812011-12-20 02:50:00 +000045
Evan Cheng9f830142007-02-23 03:14:31 +000046/// TargetMachine ctor - Create an ARM architecture model.
47///
Evan Cheng2129f592011-07-19 06:37:02 +000048ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
49 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000050 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000051 Reloc::Model RM, CodeModel::Model CM,
Christian Pirker2a111602014-03-28 14:35:30 +000052 CodeGenOpt::Level OL,
53 bool isLittle)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000054 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Eric Christopher3d19f132014-06-18 22:48:09 +000055 Subtarget(TT, CPU, FS, isLittle, Options) {
Tim Northoverf1c31b92013-12-18 14:18:36 +000056
57 // Default to triple-appropriate float ABI
Nick Lewycky50f02cb2011-12-02 22:16:29 +000058 if (Options.FloatABIType == FloatABI::Default)
Tim Northover44594ad2013-12-18 09:27:33 +000059 this->Options.FloatABIType =
60 Subtarget.isTargetHardFloat() ? FloatABI::Hard : FloatABI::Soft;
Evan Cheng66cff402008-10-30 16:10:54 +000061}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000062
Chandler Carruth664e3542013-01-07 01:37:14 +000063void ARMBaseTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
Jim Grosbach553eb752013-01-07 21:12:13 +000064 // Add first the target-independent BasicTTI pass, then our ARM pass. This
65 // allows the ARM pass to delegate to the target independent layer when
Chandler Carruth664e3542013-01-07 01:37:14 +000066 // appropriate.
Bill Wendlingafc10362013-06-19 20:51:24 +000067 PM.add(createBasicTargetTransformInfoPass(this));
Chandler Carruth664e3542013-01-07 01:37:14 +000068 PM.add(createARMTargetTransformInfoPass(this));
69}
70
71
David Blaikiea379b1812011-12-20 02:50:00 +000072void ARMTargetMachine::anchor() { }
73
Evan Cheng2129f592011-07-19 06:37:02 +000074ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT,
75 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000076 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000077 Reloc::Model RM, CodeModel::Model CM,
Christian Pirker2a111602014-03-28 14:35:30 +000078 CodeGenOpt::Level OL,
79 bool isLittle)
80 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle),
Nick Lewycky50f02cb2011-12-02 22:16:29 +000081 InstrInfo(Subtarget),
Dan Gohmanbb919df2010-05-11 17:31:57 +000082 TLInfo(*this),
Chandler Carruth664e3542013-01-07 01:37:14 +000083 FrameLowering(Subtarget) {
Rafael Espindola227144c2013-05-13 01:16:13 +000084 initAsmInfo();
Evan Cheng5190f092010-08-11 07:17:46 +000085 if (!Subtarget.hasARMOps())
86 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
87 "support ARM mode execution!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +000088}
89
Christian Pirkerdc9ff752014-04-01 15:19:30 +000090void ARMLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +000091
Christian Pirkerdc9ff752014-04-01 15:19:30 +000092ARMLETargetMachine::
93ARMLETargetMachine(const Target &T, StringRef TT,
Christian Pirker2a111602014-03-28 14:35:30 +000094 StringRef CPU, StringRef FS, const TargetOptions &Options,
95 Reloc::Model RM, CodeModel::Model CM,
96 CodeGenOpt::Level OL)
97 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
98
Christian Pirkerdc9ff752014-04-01 15:19:30 +000099void ARMBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000100
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000101ARMBETargetMachine::
102ARMBETargetMachine(const Target &T, StringRef TT,
Christian Pirker2a111602014-03-28 14:35:30 +0000103 StringRef CPU, StringRef FS, const TargetOptions &Options,
104 Reloc::Model RM, CodeModel::Model CM,
105 CodeGenOpt::Level OL)
106 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
107
David Blaikiea379b1812011-12-20 02:50:00 +0000108void ThumbTargetMachine::anchor() { }
109
Evan Cheng2129f592011-07-19 06:37:02 +0000110ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
111 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000112 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000113 Reloc::Model RM, CodeModel::Model CM,
Christian Pirker2a111602014-03-28 14:35:30 +0000114 CodeGenOpt::Level OL,
115 bool isLittle)
116 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle),
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000117 InstrInfo(Subtarget.hasThumb2()
118 ? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
119 : ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
Dan Gohmanbb919df2010-05-11 17:31:57 +0000120 TLInfo(*this),
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000121 FrameLowering(Subtarget.hasThumb2()
122 ? new ARMFrameLowering(Subtarget)
Chandler Carruth664e3542013-01-07 01:37:14 +0000123 : (ARMFrameLowering*)new Thumb1FrameLowering(Subtarget)) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000124 initAsmInfo();
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000125}
126
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000127void ThumbLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000128
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000129ThumbLETargetMachine::
130ThumbLETargetMachine(const Target &T, StringRef TT,
Christian Pirker2a111602014-03-28 14:35:30 +0000131 StringRef CPU, StringRef FS, const TargetOptions &Options,
132 Reloc::Model RM, CodeModel::Model CM,
133 CodeGenOpt::Level OL)
134 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
135
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000136void ThumbBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000137
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000138ThumbBETargetMachine::
139ThumbBETargetMachine(const Target &T, StringRef TT,
Christian Pirker2a111602014-03-28 14:35:30 +0000140 StringRef CPU, StringRef FS, const TargetOptions &Options,
141 Reloc::Model RM, CodeModel::Model CM,
142 CodeGenOpt::Level OL)
143 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
144
Andrew Trickccb67362012-02-03 05:12:41 +0000145namespace {
146/// ARM Code Generator Pass Configuration Options.
147class ARMPassConfig : public TargetPassConfig {
148public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000149 ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM)
150 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000151
152 ARMBaseTargetMachine &getARMTargetMachine() const {
153 return getTM<ARMBaseTargetMachine>();
154 }
155
156 const ARMSubtarget &getARMSubtarget() const {
157 return *getARMTargetMachine().getSubtargetImpl();
158 }
159
Tim Northoverb4ddc082014-05-30 10:09:59 +0000160 void addIRPasses() override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000161 bool addPreISel() override;
162 bool addInstSelector() override;
163 bool addPreRegAlloc() override;
164 bool addPreSched2() override;
165 bool addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000166};
167} // namespace
168
Andrew Trickf8ea1082012-02-04 02:56:59 +0000169TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) {
170 return new ARMPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000171}
172
Tim Northoverb4ddc082014-05-30 10:09:59 +0000173void ARMPassConfig::addIRPasses() {
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000174 addPass(createAtomicExpandLoadLinkedPass(TM));
Tim Northoverc882eb02014-04-03 11:44:58 +0000175
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000176 // Cmpxchg instructions are often used with a subsequent comparison to
177 // determine whether it succeeded. We can exploit existing control-flow in
178 // ldrex/strex loops to simplify this, but it needs tidying up.
179 const ARMSubtarget *Subtarget = &getARMSubtarget();
180 if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only())
Tim Northoverb4ddc082014-05-30 10:09:59 +0000181 if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy)
182 addPass(createCFGSimplificationPass());
Tim Northoverb4ddc082014-05-30 10:09:59 +0000183
184 TargetPassConfig::addIRPasses();
185}
186
187bool ARMPassConfig::addPreISel() {
Tim Northoverf804c172014-02-18 11:17:29 +0000188 if (TM->getOptLevel() != CodeGenOpt::None)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000189 addPass(createGlobalMergePass(TM));
Anton Korobeynikov19edda02010-07-24 21:52:08 +0000190
191 return false;
192}
193
Andrew Trickccb67362012-02-03 05:12:41 +0000194bool ARMPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000195 addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
Jush Lu47172a02012-09-27 05:21:41 +0000196
197 const ARMSubtarget *Subtarget = &getARMSubtarget();
198 if (Subtarget->isTargetELF() && !Subtarget->isThumb1Only() &&
199 TM->Options.EnableFastISel)
200 addPass(createARMGlobalBaseRegPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000201 return false;
202}
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000203
Andrew Trickccb67362012-02-03 05:12:41 +0000204bool ARMPassConfig::addPreRegAlloc() {
James Molloyf6419cf2014-06-16 16:42:53 +0000205 if (getOptLevel() != CodeGenOpt::None)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000206 addPass(createARMLoadStoreOptimizationPass(true));
Silviu Baranga91ddaa12013-07-29 09:25:50 +0000207 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA9())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000208 addPass(createMLxExpansionPass());
Silviu Baranga82dd6ac2013-03-15 18:28:25 +0000209 // Since the A15SDOptimizer pass can insert VDUP instructions, it can only be
210 // enabled when NEON is available.
211 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA15() &&
212 getARMSubtarget().hasNEON() && !DisableA15SDOptimization) {
213 addPass(createA15SDOptimizerPass());
214 }
Evan Cheng185c9ef2009-06-13 09:12:55 +0000215 return true;
216}
217
Andrew Trickccb67362012-02-03 05:12:41 +0000218bool ARMPassConfig::addPreSched2() {
Evan Chengecb29082011-11-16 08:38:26 +0000219 if (getOptLevel() != CodeGenOpt::None) {
James Molloyf6419cf2014-06-16 16:42:53 +0000220 addPass(createARMLoadStoreOptimizationPass());
221 printAndVerify("After ARM load / store optimizer");
James Molloy92a15072014-05-16 14:11:38 +0000222
Silviu Barangadc453362013-03-27 12:38:44 +0000223 if (getARMSubtarget().hasNEON())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000224 addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass));
Eric Christopher7ae11c62010-11-11 20:50:14 +0000225 }
Evan Chengce5a8ca2009-09-30 08:53:01 +0000226
Evan Cheng207b2462009-11-06 23:52:48 +0000227 // Expand some pseudo instructions into multiple instructions to allow
228 // proper scheduling.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000229 addPass(createARMExpandPseudoPass());
Evan Cheng207b2462009-11-06 23:52:48 +0000230
Evan Chengecb29082011-11-16 08:38:26 +0000231 if (getOptLevel() != CodeGenOpt::None) {
Joey Goulya5153cb2013-09-09 14:21:49 +0000232 if (!getARMSubtarget().isThumb1Only()) {
233 // in v8, IfConversion depends on Thumb instruction widths
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000234 if (getARMSubtarget().restrictIT() &&
Joey Goulya5153cb2013-09-09 14:21:49 +0000235 !getARMSubtarget().prefers32BitThumb())
236 addPass(createThumb2SizeReductionPass());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000237 addPass(&IfConverterID);
Joey Goulya5153cb2013-09-09 14:21:49 +0000238 }
Evan Chengf128bdc2010-06-16 07:35:02 +0000239 }
Andrew Trickccb67362012-02-03 05:12:41 +0000240 if (getARMSubtarget().isThumb2())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000241 addPass(createThumb2ITBlockPass());
Evan Chengf128bdc2010-06-16 07:35:02 +0000242
Evan Chengce5a8ca2009-09-30 08:53:01 +0000243 return true;
244}
245
Andrew Trickccb67362012-02-03 05:12:41 +0000246bool ARMPassConfig::addPreEmitPass() {
247 if (getARMSubtarget().isThumb2()) {
248 if (!getARMSubtarget().prefers32BitThumb())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000249 addPass(createThumb2SizeReductionPass());
Evan Cheng7fae11b2011-12-14 02:11:42 +0000250
251 // Constant island pass work on unbundled instructions.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000252 addPass(&UnpackMachineBundlesID);
Evan Cheng7fae11b2011-12-14 02:11:42 +0000253 }
Evan Cheng0f9cce72009-07-10 01:54:42 +0000254
Renato Golind93295e2014-04-02 09:03:43 +0000255 addPass(createARMOptimizeBarriersPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000256 addPass(createARMConstantIslandPass());
Evan Cheng7fae11b2011-12-14 02:11:42 +0000257
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000258 return true;
259}
260
Jim Grosbach0c509fa2012-04-06 23:43:50 +0000261bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
262 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000263 // Machine code emitter pass for ARM.
264 PM.add(createARMJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000265 return false;
266}