blob: ad5e8067db54e615b566879eb1aa3889c8b07eea [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jia Liub22310f2012-02-18 12:03:15 +000010// Implements the info about Hexagon target spec.
Tony Linthicum1213a7a2011-12-12 21:14:40 +000011//
12//===----------------------------------------------------------------------===//
13
Tony Linthicum1213a7a2011-12-12 21:14:40 +000014#include "HexagonTargetMachine.h"
15#include "Hexagon.h"
16#include "HexagonISelLowering.h"
Sergei Larin4d8986a2012-09-04 14:49:56 +000017#include "HexagonMachineScheduler.h"
Jyotsna Verma5eb59802013-05-07 19:53:00 +000018#include "HexagonTargetObjectFile.h"
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +000019#include "HexagonTargetTransformInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000020#include "llvm/CodeGen/Passes.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000021#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/Module.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000023#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000024#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/Transforms/Scalar.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000026
Tony Linthicum1213a7a2011-12-12 21:14:40 +000027using namespace llvm;
28
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000029static cl:: opt<bool> DisableHardwareLoops("disable-hexagon-hwloops",
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000030 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +000031
Jyotsna Verma653d8832013-03-27 11:14:24 +000032static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt",
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000033 cl::Hidden, cl::ZeroOrMore, cl::init(false),
34 cl::desc("Disable Hexagon CFG Optimization"));
35
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +000036static cl::opt<bool> DisableStoreWidening("disable-store-widen",
37 cl::Hidden, cl::init(false), cl::desc("Disable store widening"));
38
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000039static cl::opt<bool> EnableExpandCondsets("hexagon-expand-condsets",
40 cl::init(true), cl::Hidden, cl::ZeroOrMore,
41 cl::desc("Early expansion of MUX"));
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000042
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +000043static cl::opt<bool> EnableEarlyIf("hexagon-eif", cl::init(true), cl::Hidden,
44 cl::ZeroOrMore, cl::desc("Enable early if-conversion"));
45
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +000046static cl::opt<bool> EnableGenInsert("hexagon-insert", cl::init(true),
47 cl::Hidden, cl::desc("Generate \"insert\" instructions"));
Jyotsna Verma653d8832013-03-27 11:14:24 +000048
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +000049static cl::opt<bool> EnableCommGEP("hexagon-commgep", cl::init(true),
50 cl::Hidden, cl::ZeroOrMore, cl::desc("Enable commoning of GEP instructions"));
51
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +000052static cl::opt<bool> EnableGenExtract("hexagon-extract", cl::init(true),
53 cl::Hidden, cl::desc("Generate \"extract\" instructions"));
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +000054
Krzysztof Parzyszek92172202015-07-20 21:23:25 +000055static cl::opt<bool> EnableGenMux("hexagon-mux", cl::init(true), cl::Hidden,
56 cl::desc("Enable converting conditional transfers into MUX instructions"));
57
Krzysztof Parzyszek75874472015-07-14 19:30:21 +000058static cl::opt<bool> EnableGenPred("hexagon-gen-pred", cl::init(true),
59 cl::Hidden, cl::desc("Enable conversion of arithmetic operations to "
60 "predicate instructions"));
61
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +000062static cl::opt<bool> DisableHSDR("disable-hsdr", cl::init(false), cl::Hidden,
63 cl::desc("Disable splitting double registers"));
64
Krzysztof Parzyszekced99412015-10-20 22:57:13 +000065static cl::opt<bool> EnableBitSimplify("hexagon-bit", cl::init(true),
66 cl::Hidden, cl::desc("Bit simplification"));
67
68static cl::opt<bool> EnableLoopResched("hexagon-loop-resched", cl::init(true),
69 cl::Hidden, cl::desc("Loop rescheduling"));
70
Tony Linthicum1213a7a2011-12-12 21:14:40 +000071/// HexagonTargetMachineModule - Note that this is used on hosts that
72/// cannot link in a library unless there are references into the
73/// library. In particular, it seems that it is not possible to get
74/// things to work on Win32 without this. Though it is unused, do not
75/// remove it.
76extern "C" int HexagonTargetMachineModule;
77int HexagonTargetMachineModule = 0;
78
79extern "C" void LLVMInitializeHexagonTarget() {
80 // Register the target.
81 RegisterTargetMachine<HexagonTargetMachine> X(TheHexagonTarget);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000082}
83
Sergei Larin4d8986a2012-09-04 14:49:56 +000084static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +000085 return new VLIWMachineScheduler(C, make_unique<ConvergingVLIWScheduler>());
Sergei Larin4d8986a2012-09-04 14:49:56 +000086}
87
88static MachineSchedRegistry
89SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
90 createVLIWMachineSched);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000091
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +000092namespace llvm {
Krzysztof Parzyszekced99412015-10-20 22:57:13 +000093 FunctionPass *createHexagonBitSimplify();
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +000094 FunctionPass *createHexagonCallFrameInformation();
Colin LeMahieu56efafc2015-06-15 19:05:35 +000095 FunctionPass *createHexagonCFGOptimizer();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +000096 FunctionPass *createHexagonCommonGEP();
97 FunctionPass *createHexagonCopyToCombine();
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +000098 FunctionPass *createHexagonEarlyIfConversion();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +000099 FunctionPass *createHexagonExpandCondsets();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000100 FunctionPass *createHexagonExpandPredSpillCode();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000101 FunctionPass *createHexagonFixupHwLoops();
102 FunctionPass *createHexagonGenExtract();
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +0000103 FunctionPass *createHexagonGenInsert();
Krzysztof Parzyszek92172202015-07-20 21:23:25 +0000104 FunctionPass *createHexagonGenMux();
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000105 FunctionPass *createHexagonGenPredicate();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000106 FunctionPass *createHexagonHardwareLoops();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000107 FunctionPass *createHexagonISelDag(HexagonTargetMachine &TM,
108 CodeGenOpt::Level OptLevel);
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000109 FunctionPass *createHexagonLoopRescheduling();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000110 FunctionPass *createHexagonNewValueJump();
Krzysztof Parzyszek055c5fd2015-10-19 19:10:48 +0000111 FunctionPass *createHexagonOptimizeSZextends();
Colin LeMahieu56efafc2015-06-15 19:05:35 +0000112 FunctionPass *createHexagonPacketizer();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000113 FunctionPass *createHexagonPeephole();
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000114 FunctionPass *createHexagonSplitConst32AndConst64();
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +0000115 FunctionPass *createHexagonSplitDoubleRegs();
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000116 FunctionPass *createHexagonStoreWidening();
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000117} // end namespace llvm;
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +0000118
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000119/// HexagonTargetMachine ctor - Create an ILP32 architecture model.
120///
121
122/// Hexagon_TODO: Do I need an aggregate alignment?
123///
Daniel Sanders3e5de882015-06-11 19:41:26 +0000124HexagonTargetMachine::HexagonTargetMachine(const Target &T, const Triple &TT,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000125 StringRef CPU, StringRef FS,
Craig Topperb5454082012-03-17 09:24:09 +0000126 const TargetOptions &Options,
Eric Christopher0d0b3602014-06-27 00:13:43 +0000127 Reloc::Model RM, CodeModel::Model CM,
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000128 CodeGenOpt::Level OL)
Mehdi Amini93e1ea12015-03-12 00:07:24 +0000129 : LLVMTargetMachine(T, "e-m:e-p:32:32-i1:32-i64:64-a:0-n32", TT, CPU, FS,
130 Options, RM, CM, OL),
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000131 TLOF(make_unique<HexagonTargetObjectFile>()) {
132 initAsmInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000133}
134
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000135const HexagonSubtarget *
136HexagonTargetMachine::getSubtargetImpl(const Function &F) const {
137 AttributeSet FnAttrs = F.getAttributes();
138 Attribute CPUAttr =
139 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-cpu");
140 Attribute FSAttr =
141 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-features");
142
143 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
144 ? CPUAttr.getValueAsString().str()
145 : TargetCPU;
146 std::string FS = !FSAttr.hasAttribute(Attribute::None)
147 ? FSAttr.getValueAsString().str()
148 : TargetFS;
149
150 auto &I = SubtargetMap[CPU + FS];
151 if (!I) {
152 // This needs to be done before we create a new subtarget since any
153 // creation will depend on the TM and the code generation flags on the
154 // function that reside in TargetOptions.
155 resetTargetOptions(F);
156 I = llvm::make_unique<HexagonSubtarget>(TargetTriple, CPU, FS, *this);
157 }
158 return I.get();
159}
160
161TargetIRAnalysis HexagonTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000162 return TargetIRAnalysis([this](const Function &F) {
Krzysztof Parzyszek73e66f32015-08-05 18:35:37 +0000163 return TargetTransformInfo(HexagonTTIImpl(this, F));
164 });
165}
166
167
Reid Kleckner357600e2014-11-20 23:37:18 +0000168HexagonTargetMachine::~HexagonTargetMachine() {}
169
Andrew Trickccb67362012-02-03 05:12:41 +0000170namespace {
171/// Hexagon Code Generator Pass Configuration Options.
172class HexagonPassConfig : public TargetPassConfig {
173public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000174 HexagonPassConfig(HexagonTargetMachine *TM, PassManagerBase &PM)
Krzysztof Parzyszekc05dff12015-03-31 13:35:12 +0000175 : TargetPassConfig(TM, PM) {
176 bool NoOpt = (TM->getOptLevel() == CodeGenOpt::None);
177 if (!NoOpt) {
178 if (EnableExpandCondsets) {
179 Pass *Exp = createHexagonExpandCondsets();
180 insertPass(&RegisterCoalescerID, IdentifyingPassPtr(Exp));
181 }
182 }
183 }
Andrew Trickccb67362012-02-03 05:12:41 +0000184
185 HexagonTargetMachine &getHexagonTargetMachine() const {
186 return getTM<HexagonTargetMachine>();
187 }
188
Craig Topper906c2cd2014-04-29 07:58:16 +0000189 ScheduleDAGInstrs *
190 createMachineScheduler(MachineSchedContext *C) const override {
Andrew Trick978674b2013-09-20 05:14:41 +0000191 return createVLIWMachineSched(C);
192 }
193
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000194 void addIRPasses() override;
Craig Topper906c2cd2014-04-29 07:58:16 +0000195 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000196 void addPreRegAlloc() override;
197 void addPostRegAlloc() override;
198 void addPreSched2() override;
199 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000200};
201} // namespace
202
Andrew Trickf8ea1082012-02-04 02:56:59 +0000203TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) {
204 return new HexagonPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000205}
206
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000207void HexagonPassConfig::addIRPasses() {
208 TargetPassConfig::addIRPasses();
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000209 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Krzysztof Parzyszekfeaf7b82015-07-09 14:51:21 +0000210
211 addPass(createAtomicExpandPass(TM));
Krzysztof Parzyszeka0ecf072015-07-14 17:07:24 +0000212 if (!NoOpt) {
213 if (EnableCommGEP)
214 addPass(createHexagonCommonGEP());
215 // Replace certain combinations of shifts and ands with extracts.
216 if (EnableGenExtract)
217 addPass(createHexagonGenExtract());
218 }
Krzysztof Parzyszek79b24332015-07-08 19:22:28 +0000219}
220
Andrew Trickccb67362012-02-03 05:12:41 +0000221bool HexagonPassConfig::addInstSelector() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000222 HexagonTargetMachine &TM = getHexagonTargetMachine();
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000223 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000224
Krzysztof Parzyszek055c5fd2015-10-19 19:10:48 +0000225 if (!NoOpt)
226 addPass(createHexagonOptimizeSZextends());
227
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000228 addPass(createHexagonISelDag(TM, getOptLevel()));
Jyotsna Verma653d8832013-03-27 11:14:24 +0000229
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000230 if (!NoOpt) {
Krzysztof Parzyszek75874472015-07-14 19:30:21 +0000231 // Create logical operations on predicate registers.
232 if (EnableGenPred)
233 addPass(createHexagonGenPredicate(), false);
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000234 // Rotate loops to expose bit-simplification opportunities.
235 if (EnableLoopResched)
236 addPass(createHexagonLoopRescheduling(), false);
Krzysztof Parzyszeka7c5f042015-10-16 20:38:54 +0000237 // Split double registers.
238 if (!DisableHSDR)
239 addPass(createHexagonSplitDoubleRegs());
Krzysztof Parzyszekced99412015-10-20 22:57:13 +0000240 // Bit simplification.
241 if (EnableBitSimplify)
242 addPass(createHexagonBitSimplify(), false);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000243 addPass(createHexagonPeephole());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000244 printAndVerify("After hexagon peephole pass");
Krzysztof Parzyszek21b53a52015-07-08 14:47:34 +0000245 if (EnableGenInsert)
246 addPass(createHexagonGenInsert(), false);
Krzysztof Parzyszekfb338242015-10-06 15:49:14 +0000247 if (EnableEarlyIf)
248 addPass(createHexagonEarlyIfConversion(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000249 }
Jyotsna Verma653d8832013-03-27 11:14:24 +0000250
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000251 return false;
252}
253
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000254void HexagonPassConfig::addPreRegAlloc() {
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000255 if (getOptLevel() != CodeGenOpt::None) {
256 if (!DisableStoreWidening)
257 addPass(createHexagonStoreWidening(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000258 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000259 addPass(createHexagonHardwareLoops(), false);
Krzysztof Parzyszek5b7dd0c2015-10-16 19:43:56 +0000260 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000261}
262
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000263void HexagonPassConfig::addPostRegAlloc() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000264 if (getOptLevel() != CodeGenOpt::None)
265 if (!DisableHexagonCFGOpt)
Eric Christopher5c3376a2015-02-02 18:46:27 +0000266 addPass(createHexagonCFGOptimizer(), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000267}
268
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000269void HexagonPassConfig::addPreSched2() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000270 addPass(createHexagonCopyToCombine(), false);
Jyotsna Verma5eb59802013-05-07 19:53:00 +0000271 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000272 addPass(&IfConverterID, false);
Eric Christopher01f875e2015-02-02 22:11:43 +0000273 addPass(createHexagonSplitConst32AndConst64());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000274}
275
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000276void HexagonPassConfig::addPreEmitPass() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000277 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000278
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000279 if (!NoOpt)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000280 addPass(createHexagonNewValueJump(), false);
Sirish Pande4bd20c52012-05-12 05:10:30 +0000281
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000282 // Expand Spill code for predicate registers.
Eric Christopher6ff7ed62015-02-02 18:46:31 +0000283 addPass(createHexagonExpandPredSpillCode(), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000284
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000285 // Create Packets.
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000286 if (!NoOpt) {
287 if (!DisableHardwareLoops)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000288 addPass(createHexagonFixupHwLoops(), false);
Krzysztof Parzyszek92172202015-07-20 21:23:25 +0000289 // Generate MUX from pairs of conditional transfers.
290 if (EnableGenMux)
291 addPass(createHexagonGenMux(), false);
292
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000293 addPass(createHexagonPacketizer(), false);
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000294 }
Krzysztof Parzyszekdb867702015-10-19 17:46:01 +0000295
296 // Add CFI instructions if necessary.
297 addPass(createHexagonCallFrameInformation(), false);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000298}