Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUSubtarget.cpp - AMDGPU Subtarget Information ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief Implements the AMDGPU specific subclass of TargetSubtarget. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "AMDGPUSubtarget.h" |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 16 | #include "R600ISelLowering.h" |
Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 17 | #include "R600InstrInfo.h" |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 18 | #include "R600MachineScheduler.h" |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 19 | #include "SIISelLowering.h" |
Chandler Carruth | d990388 | 2015-01-14 11:23:27 +0000 | [diff] [blame] | 20 | #include "SIInstrInfo.h" |
Tom Stellard | e99fb65 | 2015-01-20 19:33:04 +0000 | [diff] [blame] | 21 | #include "SIMachineFunctionInfo.h" |
Matt Arsenault | d9a23ab | 2014-07-13 02:08:26 +0000 | [diff] [blame] | 22 | #include "llvm/ADT/SmallString.h" |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineScheduler.h" |
Matt Arsenault | d9a23ab | 2014-07-13 02:08:26 +0000 | [diff] [blame] | 24 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 25 | using namespace llvm; |
| 26 | |
Chandler Carruth | e96dd89 | 2014-04-21 22:55:11 +0000 | [diff] [blame] | 27 | #define DEBUG_TYPE "amdgpu-subtarget" |
| 28 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 29 | #define GET_SUBTARGETINFO_ENUM |
| 30 | #define GET_SUBTARGETINFO_TARGET_DESC |
| 31 | #define GET_SUBTARGETINFO_CTOR |
| 32 | #include "AMDGPUGenSubtargetInfo.inc" |
| 33 | |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 34 | AMDGPUSubtarget & |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 35 | AMDGPUSubtarget::initializeSubtargetDependencies(const Triple &TT, |
| 36 | StringRef GPU, StringRef FS) { |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 37 | // Determine default and user-specified characteristics |
Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 38 | // On SI+, we want FP64 denormals to be on by default. FP32 denormals can be |
| 39 | // enabled, but some instructions do not respect them and they run at the |
| 40 | // double precision rate, so don't enable by default. |
| 41 | // |
| 42 | // We want to be able to turn these off, but making this a subtarget feature |
| 43 | // for SI has the unhelpful behavior that it unsets everything else if you |
| 44 | // disable it. |
Matt Arsenault | d9a23ab | 2014-07-13 02:08:26 +0000 | [diff] [blame] | 45 | |
Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 46 | SmallString<256> FullFS("+promote-alloca,+fp64-denormals,"); |
Matt Arsenault | d9a23ab | 2014-07-13 02:08:26 +0000 | [diff] [blame] | 47 | FullFS += FS; |
| 48 | |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 49 | if (GPU == "" && TT.getArch() == Triple::amdgcn) |
Tom Stellard | eba5648 | 2015-01-28 15:38:42 +0000 | [diff] [blame] | 50 | GPU = "SI"; |
| 51 | |
Matt Arsenault | d9a23ab | 2014-07-13 02:08:26 +0000 | [diff] [blame] | 52 | ParseSubtargetFeatures(GPU, FullFS); |
Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 53 | |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 54 | // FIXME: I don't think think Evergreen has any useful support for |
| 55 | // denormals, but should be checked. Should we issue a warning somewhere |
| 56 | // if someone tries to enable these? |
Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 57 | if (getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) { |
Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 58 | FP32Denormals = false; |
| 59 | FP64Denormals = false; |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 60 | } |
| 61 | return *this; |
| 62 | } |
| 63 | |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 64 | AMDGPUSubtarget::AMDGPUSubtarget(const Triple &TT, StringRef GPU, StringRef FS, |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 65 | TargetMachine &TM) |
| 66 | : AMDGPUGenSubtargetInfo(TT, GPU, FS), DevName(GPU), Is64bit(false), |
| 67 | DumpCode(false), R600ALUInst(false), HasVertexCache(false), |
| 68 | TexVTXClauseSize(0), Gen(AMDGPUSubtarget::R600), FP64(false), |
Eric Christopher | 111de89 | 2015-02-19 00:15:33 +0000 | [diff] [blame] | 69 | FP64Denormals(false), FP32Denormals(false), FastFMAF32(false), |
| 70 | CaymanISA(false), FlatAddressSpace(false), EnableIRStructurizer(true), |
| 71 | EnablePromoteAlloca(false), EnableIfCvt(true), EnableLoadStoreOpt(false), |
Matt Arsenault | 706f930 | 2015-07-06 16:01:58 +0000 | [diff] [blame] | 72 | EnableUnsafeDSOffsetFolding(false), |
Eric Christopher | 111de89 | 2015-02-19 00:15:33 +0000 | [diff] [blame] | 73 | WavefrontSize(0), CFALUBug(false), LocalMemorySize(0), |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 74 | EnableVGPRSpilling(false), SGPRInitBug(false), IsGCN(false), |
| 75 | GCN1Encoding(false), GCN3Encoding(false), CIInsts(false), LDSBankCount(0), |
Tom Stellard | c98ee20 | 2015-07-16 19:40:07 +0000 | [diff] [blame^] | 76 | IsaVersion(ISAVersion0_0_0), EnableHugeScratchBuffer(false), |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 77 | FrameLowering(TargetFrameLowering::StackGrowsUp, |
| 78 | 64 * 16, // Maximum stack alignment (long16) |
| 79 | 0), |
Eric Christopher | 111de89 | 2015-02-19 00:15:33 +0000 | [diff] [blame] | 80 | InstrItins(getInstrItineraryForCPU(GPU)), TargetTriple(TT) { |
Tom Stellard | 40ce8af | 2015-01-28 16:04:26 +0000 | [diff] [blame] | 81 | |
| 82 | initializeSubtargetDependencies(TT, GPU, FS); |
| 83 | |
Eric Christopher | ac4b69e | 2014-07-25 22:22:39 +0000 | [diff] [blame] | 84 | if (getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) { |
| 85 | InstrInfo.reset(new R600InstrInfo(*this)); |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 86 | TLInfo.reset(new R600TargetLowering(TM, *this)); |
Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 87 | } else { |
| 88 | InstrInfo.reset(new SIInstrInfo(*this)); |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 89 | TLInfo.reset(new SITargetLowering(TM, *this)); |
Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 90 | } |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 91 | } |
| 92 | |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 93 | unsigned AMDGPUSubtarget::getStackEntrySize() const { |
Tom Stellard | a40f971 | 2014-01-22 21:55:43 +0000 | [diff] [blame] | 94 | assert(getGeneration() <= NORTHERN_ISLANDS); |
| 95 | switch(getWavefrontSize()) { |
| 96 | case 16: |
| 97 | return 8; |
| 98 | case 32: |
Matt Arsenault | d782d05 | 2014-06-27 17:57:00 +0000 | [diff] [blame] | 99 | return hasCaymanISA() ? 4 : 8; |
Tom Stellard | a40f971 | 2014-01-22 21:55:43 +0000 | [diff] [blame] | 100 | case 64: |
| 101 | return 4; |
| 102 | default: |
| 103 | llvm_unreachable("Illegal wavefront size."); |
| 104 | } |
| 105 | } |
Tom Stellard | b8fd6ef | 2014-12-02 22:00:07 +0000 | [diff] [blame] | 106 | |
| 107 | unsigned AMDGPUSubtarget::getAmdKernelCodeChipID() const { |
| 108 | switch(getGeneration()) { |
| 109 | default: llvm_unreachable("ChipID unknown"); |
| 110 | case SEA_ISLANDS: return 12; |
| 111 | } |
| 112 | } |
Tom Stellard | e99fb65 | 2015-01-20 19:33:04 +0000 | [diff] [blame] | 113 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 114 | AMDGPU::IsaVersion AMDGPUSubtarget::getIsaVersion() const { |
| 115 | return AMDGPU::getIsaVersion(getFeatureBits()); |
| 116 | } |
| 117 | |
Tom Stellard | e99fb65 | 2015-01-20 19:33:04 +0000 | [diff] [blame] | 118 | bool AMDGPUSubtarget::isVGPRSpillingEnabled( |
| 119 | const SIMachineFunctionInfo *MFI) const { |
| 120 | return MFI->getShaderType() == ShaderType::COMPUTE || EnableVGPRSpilling; |
| 121 | } |
Tom Stellard | 83f0bce | 2015-01-29 16:55:25 +0000 | [diff] [blame] | 122 | |
| 123 | void AMDGPUSubtarget::overrideSchedPolicy(MachineSchedPolicy &Policy, |
| 124 | MachineInstr *begin, |
| 125 | MachineInstr *end, |
| 126 | unsigned NumRegionInstrs) const { |
| 127 | if (getGeneration() >= SOUTHERN_ISLANDS) { |
| 128 | |
| 129 | // Track register pressure so the scheduler can try to decrease |
| 130 | // pressure once register usage is above the threshold defined by |
| 131 | // SIRegisterInfo::getRegPressureSetLimit() |
| 132 | Policy.ShouldTrackPressure = true; |
| 133 | |
| 134 | // Enabling both top down and bottom up scheduling seems to give us less |
| 135 | // register spills than just using one of these approaches on its own. |
| 136 | Policy.OnlyTopDown = false; |
| 137 | Policy.OnlyBottomUp = false; |
| 138 | } |
| 139 | } |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 140 | |