blob: 0130face3ff67e7a73095c8bc78c4dff43b2a778 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "SparcTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000014#include "Sparc.h"
Andrew Trickccb67362012-02-03 05:12:41 +000015#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/PassManager.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000017#include "llvm/Support/TargetRegistry.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000018using namespace llvm;
19
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000020extern "C" void LLVMInitializeSparcTarget() {
21 // Register the target.
Chris Lattner8228b112010-02-04 06:34:01 +000022 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
23 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Jim Laskeyae92ce82006-09-07 23:39:26 +000024}
25
Chris Lattner158e1f52006-02-05 05:50:24 +000026/// SparcTargetMachine ctor - Create an ILP32 architecture model
27///
Andrew Trickccb67362012-02-03 05:12:41 +000028SparcTargetMachine::SparcTargetMachine(const Target &T, StringRef TT,
Evan Cheng2129f592011-07-19 06:37:02 +000029 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000030 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000031 Reloc::Model RM, CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +000032 CodeGenOpt::Level OL,
Evan Chengefd9b422011-07-20 07:51:56 +000033 bool is64bit)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000034 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Eric Christopherca38fdc2014-06-26 22:33:55 +000035 Subtarget(TT, CPU, FS, *this, is64bit) {
Rafael Espindola227144c2013-05-13 01:16:13 +000036 initAsmInfo();
Chris Lattner158e1f52006-02-05 05:50:24 +000037}
38
Andrew Trickccb67362012-02-03 05:12:41 +000039namespace {
40/// Sparc Code Generator Pass Configuration Options.
41class SparcPassConfig : public TargetPassConfig {
42public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000043 SparcPassConfig(SparcTargetMachine *TM, PassManagerBase &PM)
44 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +000045
46 SparcTargetMachine &getSparcTargetMachine() const {
47 return getTM<SparcTargetMachine>();
48 }
49
Craig Topperb0c941b2014-04-29 07:57:13 +000050 bool addInstSelector() override;
51 bool addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +000052};
53} // namespace
54
Andrew Trickf8ea1082012-02-04 02:56:59 +000055TargetPassConfig *SparcTargetMachine::createPassConfig(PassManagerBase &PM) {
56 return new SparcPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +000057}
58
59bool SparcPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000060 addPass(createSparcISelDag(getSparcTargetMachine()));
Chris Lattner158e1f52006-02-05 05:50:24 +000061 return false;
62}
63
Venkatraman Govindaraju2ea4c282013-10-08 07:15:22 +000064bool SparcTargetMachine::addCodeEmitter(PassManagerBase &PM,
65 JITCodeEmitter &JCE) {
66 // Machine code emitter pass for Sparc.
67 PM.add(createSparcJITCodeEmitterPass(*this, JCE));
68 return false;
69}
70
Chris Lattner12e97302006-09-04 04:14:57 +000071/// addPreEmitPass - This pass may be implemented by targets that want to run
72/// passes immediately before machine code is emitted. This should return
73/// true if -print-machineinstrs should print out the code after the passes.
Andrew Trickccb67362012-02-03 05:12:41 +000074bool SparcPassConfig::addPreEmitPass(){
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000075 addPass(createSparcDelaySlotFillerPass(getSparcTargetMachine()));
Chris Lattner12e97302006-09-04 04:14:57 +000076 return true;
77}
Chris Lattner8228b112010-02-04 06:34:01 +000078
David Blaikiea379b1812011-12-20 02:50:00 +000079void SparcV8TargetMachine::anchor() { }
80
Chris Lattner8228b112010-02-04 06:34:01 +000081SparcV8TargetMachine::SparcV8TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +000082 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000083 StringRef FS,
84 const TargetOptions &Options,
85 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +000086 CodeModel::Model CM,
87 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000088 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner8228b112010-02-04 06:34:01 +000089}
90
David Blaikiea379b1812011-12-20 02:50:00 +000091void SparcV9TargetMachine::anchor() { }
92
Andrew Trickccb67362012-02-03 05:12:41 +000093SparcV9TargetMachine::SparcV9TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +000094 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000095 StringRef FS,
96 const TargetOptions &Options,
97 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +000098 CodeModel::Model CM,
99 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000100 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner8228b112010-02-04 06:34:01 +0000101}