blob: cafe37b09953f0280a4f868a28c8c2fd55ae446d [file] [log] [blame]
Evan Cheng12c6be82007-07-31 08:04:03 +00001//===- X86InstrFormats.td - X86 Instruction Formats --------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng12c6be82007-07-31 08:04:03 +00007//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// X86 Instruction Format Definitions.
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<6> val> {
18 bits<6> Value = val;
19}
20
21def Pseudo : Format<0>; def RawFrm : Format<1>;
22def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
23def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
24def MRMSrcMem : Format<6>;
25def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
26def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
27def MRM6r : Format<22>; def MRM7r : Format<23>;
28def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
29def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
30def MRM6m : Format<30>; def MRM7m : Format<31>;
31def MRMInitReg : Format<32>;
Chris Lattnerf7477e52010-02-12 02:06:33 +000032def MRM_C1 : Format<33>;
Chris Lattner140caa72010-02-13 00:41:14 +000033def MRM_C2 : Format<34>;
34def MRM_C3 : Format<35>;
35def MRM_C4 : Format<36>;
36def MRM_C8 : Format<37>;
37def MRM_C9 : Format<38>;
38def MRM_E8 : Format<39>;
39def MRM_F0 : Format<40>;
40def MRM_F8 : Format<41>;
Sean Callanan4d804d72010-02-13 02:06:11 +000041def MRM_F9 : Format<42>;
Chris Lattnercea0a8d2010-09-17 18:02:29 +000042def RawFrmImm8 : Format<43>;
43def RawFrmImm16 : Format<44>;
Rafael Espindolae3906212011-02-22 00:35:18 +000044def MRM_D0 : Format<45>;
45def MRM_D1 : Format<46>;
Evan Cheng12c6be82007-07-31 08:04:03 +000046
47// ImmType - This specifies the immediate type used by an instruction. This is
48// part of the ad-hoc solution used to emit machine instruction encodings by our
49// machine code emitter.
50class ImmType<bits<3> val> {
51 bits<3> Value = val;
52}
Chris Lattner12455ca2010-02-12 22:27:07 +000053def NoImm : ImmType<0>;
54def Imm8 : ImmType<1>;
55def Imm8PCRel : ImmType<2>;
56def Imm16 : ImmType<3>;
Chris Lattnerac588122010-07-07 22:27:31 +000057def Imm16PCRel : ImmType<4>;
58def Imm32 : ImmType<5>;
59def Imm32PCRel : ImmType<6>;
60def Imm64 : ImmType<7>;
Evan Cheng12c6be82007-07-31 08:04:03 +000061
62// FPFormat - This specifies what form this FP instruction has. This is used by
63// the Floating-Point stackifier pass.
64class FPFormat<bits<3> val> {
65 bits<3> Value = val;
66}
67def NotFP : FPFormat<0>;
68def ZeroArgFP : FPFormat<1>;
69def OneArgFP : FPFormat<2>;
70def OneArgFPRW : FPFormat<3>;
71def TwoArgFP : FPFormat<4>;
72def CompareFP : FPFormat<5>;
73def CondMovFP : FPFormat<6>;
74def SpecialFP : FPFormat<7>;
75
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000076// Class specifying the SSE execution domain, used by the SSEDomainFix pass.
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000077// Keep in sync with tables in X86InstrInfo.cpp.
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000078class Domain<bits<2> val> {
79 bits<2> Value = val;
80}
81def GenericDomain : Domain<0>;
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000082def SSEPackedSingle : Domain<1>;
83def SSEPackedDouble : Domain<2>;
84def SSEPackedInt : Domain<3>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000085
Evan Cheng12c6be82007-07-31 08:04:03 +000086// Prefix byte classes which are used to indicate to the ad-hoc machine code
87// emitter that various prefix bytes are required.
88class OpSize { bit hasOpSizePrefix = 1; }
89class AdSize { bit hasAdSizePrefix = 1; }
90class REX_W { bit hasREX_WPrefix = 1; }
Andrew Lenharth0070dd12008-03-01 13:37:02 +000091class LOCK { bit hasLockPrefix = 1; }
Anton Korobeynikov25897772008-10-11 19:09:15 +000092class SegFS { bits<2> SegOvrBits = 1; }
93class SegGS { bits<2> SegOvrBits = 2; }
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +000094class TB { bits<5> Prefix = 1; }
95class REP { bits<5> Prefix = 2; }
96class D8 { bits<5> Prefix = 3; }
97class D9 { bits<5> Prefix = 4; }
98class DA { bits<5> Prefix = 5; }
99class DB { bits<5> Prefix = 6; }
100class DC { bits<5> Prefix = 7; }
101class DD { bits<5> Prefix = 8; }
102class DE { bits<5> Prefix = 9; }
103class DF { bits<5> Prefix = 10; }
104class XD { bits<5> Prefix = 11; }
105class XS { bits<5> Prefix = 12; }
106class T8 { bits<5> Prefix = 13; }
107class TA { bits<5> Prefix = 14; }
108class TF { bits<5> Prefix = 15; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000109class VEX { bit hasVEXPrefix = 1; }
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000110class VEX_W { bit hasVEX_WPrefix = 1; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000111class VEX_4V : VEX { bit hasVEX_4VPrefix = 1; }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000112class VEX_I8IMM { bit hasVEX_i8ImmReg = 1; }
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000113class VEX_L { bit hasVEX_L = 1; }
Chris Lattner45270db2010-10-03 18:08:05 +0000114class Has3DNow0F0FOpcode { bit has3DNow0F0FOpcode = 1; }
Evan Cheng12c6be82007-07-31 08:04:03 +0000115
116class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000117 string AsmStr, Domain d = GenericDomain>
Evan Cheng12c6be82007-07-31 08:04:03 +0000118 : Instruction {
119 let Namespace = "X86";
120
121 bits<8> Opcode = opcod;
122 Format Form = f;
123 bits<6> FormBits = Form.Value;
124 ImmType ImmT = i;
Evan Cheng12c6be82007-07-31 08:04:03 +0000125
126 dag OutOperandList = outs;
127 dag InOperandList = ins;
128 string AsmString = AsmStr;
129
Chris Lattner7ff33462010-10-31 19:22:57 +0000130 // If this is a pseudo instruction, mark it isCodeGenOnly.
131 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
132
Evan Cheng12c6be82007-07-31 08:04:03 +0000133 //
134 // Attributes specific to X86 instructions...
135 //
136 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
137 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
138
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000139 bits<5> Prefix = 0; // Which prefix byte does this inst have?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000140 bit hasREX_WPrefix = 0; // Does this inst require the REX.W prefix?
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000141 FPFormat FPForm = NotFP; // What flavor of FP instruction is this?
Dan Gohmana21bdda2008-08-20 13:46:21 +0000142 bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix?
Anton Korobeynikov25897772008-10-11 19:09:15 +0000143 bits<2> SegOvrBits = 0; // Segment override prefix.
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000144 Domain ExeDomain = d;
Eric Christopher3a8ae232010-11-30 09:11:54 +0000145 bit hasVEXPrefix = 0; // Does this inst require a VEX prefix?
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000146 bit hasVEX_WPrefix = 0; // Does this inst set the VEX_W field?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000147 bit hasVEX_4VPrefix = 0; // Does this inst require the VEX.VVVV field?
148 bit hasVEX_i8ImmReg = 0; // Does this inst require the last source register
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000149 // to be encoded in a immediate field?
Eric Christopher3a8ae232010-11-30 09:11:54 +0000150 bit hasVEX_L = 0; // Does this inst use large (256-bit) registers?
Chris Lattner45270db2010-10-03 18:08:05 +0000151 bit has3DNow0F0FOpcode =0;// Wacky 3dNow! encoding?
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000152
153 // TSFlags layout should be kept in sync with X86InstrInfo.h.
154 let TSFlags{5-0} = FormBits;
155 let TSFlags{6} = hasOpSizePrefix;
156 let TSFlags{7} = hasAdSizePrefix;
Joerg Sonnenbergercc53d992011-04-04 15:58:30 +0000157 let TSFlags{12-8} = Prefix;
158 let TSFlags{13} = hasREX_WPrefix;
159 let TSFlags{16-14} = ImmT.Value;
160 let TSFlags{19-17} = FPForm.Value;
161 let TSFlags{20} = hasLockPrefix;
162 let TSFlags{22-21} = SegOvrBits;
163 let TSFlags{24-23} = ExeDomain.Value;
164 let TSFlags{32-25} = Opcode;
165 let TSFlags{33} = hasVEXPrefix;
166 let TSFlags{34} = hasVEX_WPrefix;
167 let TSFlags{35} = hasVEX_4VPrefix;
168 let TSFlags{36} = hasVEX_i8ImmReg;
169 let TSFlags{37} = hasVEX_L;
170 let TSFlags{38} = has3DNow0F0FOpcode;
Evan Cheng12c6be82007-07-31 08:04:03 +0000171}
172
Eric Christopheref62f572010-11-30 08:57:23 +0000173class PseudoI<dag oops, dag iops, list<dag> pattern>
Eric Christophered132392010-11-30 09:11:07 +0000174 : X86Inst<0, Pseudo, NoImm, oops, iops, ""> {
Eric Christopheref62f572010-11-30 08:57:23 +0000175 let Pattern = pattern;
176}
177
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000178class I<bits<8> o, Format f, dag outs, dag ins, string asm,
179 list<dag> pattern, Domain d = GenericDomain>
180 : X86Inst<o, f, NoImm, outs, ins, asm, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000181 let Pattern = pattern;
182 let CodeSize = 3;
183}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000184class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000185 list<dag> pattern, Domain d = GenericDomain>
186 : X86Inst<o, f, Imm8, outs, ins, asm, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000187 let Pattern = pattern;
188 let CodeSize = 3;
189}
Chris Lattner12455ca2010-02-12 22:27:07 +0000190class Ii8PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
191 list<dag> pattern>
192 : X86Inst<o, f, Imm8PCRel, outs, ins, asm> {
193 let Pattern = pattern;
194 let CodeSize = 3;
195}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000196class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm,
197 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000198 : X86Inst<o, f, Imm16, outs, ins, asm> {
199 let Pattern = pattern;
200 let CodeSize = 3;
201}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000202class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm,
203 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000204 : X86Inst<o, f, Imm32, outs, ins, asm> {
205 let Pattern = pattern;
206 let CodeSize = 3;
207}
208
Chris Lattnerac588122010-07-07 22:27:31 +0000209class Ii16PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
210 list<dag> pattern>
211 : X86Inst<o, f, Imm16PCRel, outs, ins, asm> {
212 let Pattern = pattern;
213 let CodeSize = 3;
214}
215
Chris Lattner12455ca2010-02-12 22:27:07 +0000216class Ii32PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
217 list<dag> pattern>
218 : X86Inst<o, f, Imm32PCRel, outs, ins, asm> {
219 let Pattern = pattern;
220 let CodeSize = 3;
221}
222
Evan Cheng12c6be82007-07-31 08:04:03 +0000223// FPStack Instruction Templates:
224// FPI - Floating Point Instruction template.
225class FPI<bits<8> o, Format F, dag outs, dag ins, string asm>
226 : I<o, F, outs, ins, asm, []> {}
227
Bob Wilsona967c422010-08-26 18:08:11 +0000228// FpI_ - Floating Point Pseudo Instruction template. Not Predicated.
Evan Cheng12c6be82007-07-31 08:04:03 +0000229class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern>
230 : X86Inst<0, Pseudo, NoImm, outs, ins, ""> {
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000231 let FPForm = fp;
Evan Cheng12c6be82007-07-31 08:04:03 +0000232 let Pattern = pattern;
233}
234
Sean Callanan050e0cd2009-09-15 00:35:17 +0000235// Templates for instructions that use a 16- or 32-bit segmented address as
236// their only operand: lcall (FAR CALL) and ljmp (FAR JMP)
237//
238// Iseg16 - 16-bit segment selector, 16-bit offset
239// Iseg32 - 16-bit segment selector, 32-bit offset
240
241class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm,
Chris Lattnerbeb506e2010-08-19 01:00:34 +0000242 list<dag> pattern> : X86Inst<o, f, Imm16, outs, ins, asm> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000243 let Pattern = pattern;
244 let CodeSize = 3;
245}
246
247class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm,
Chris Lattnerbeb506e2010-08-19 01:00:34 +0000248 list<dag> pattern> : X86Inst<o, f, Imm32, outs, ins, asm> {
Sean Callanan050e0cd2009-09-15 00:35:17 +0000249 let Pattern = pattern;
250 let CodeSize = 3;
251}
252
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000253// SI - SSE 1 & 2 scalar instructions
254class SI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
255 : I<o, F, outs, ins, asm, pattern> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000256 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes66d2d572010-06-18 23:53:27 +0000257 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000258
259 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000260 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000261}
262
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000263// SIi8 - SSE 1 & 2 scalar instructions
264class SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
265 list<dag> pattern>
266 : Ii8<o, F, outs, ins, asm, pattern> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000267 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000268 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
269
270 // AVX instructions have a 'v' prefix in the mnemonic
271 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
272}
273
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000274// PI - SSE 1 & 2 packed instructions
275class PI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern,
276 Domain d>
277 : I<o, F, outs, ins, asm, pattern, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000278 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000279 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
280
281 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000282 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000283}
284
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000285// PIi8 - SSE 1 & 2 packed instructions with immediate
286class PIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
287 list<dag> pattern, Domain d>
288 : Ii8<o, F, outs, ins, asm, pattern, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000289 let Predicates = !if(hasVEX_4VPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000290 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
291
292 // AVX instructions have a 'v' prefix in the mnemonic
293 let AsmString = !if(hasVEX_4VPrefix, !strconcat("v", asm), asm);
294}
295
Evan Cheng12c6be82007-07-31 08:04:03 +0000296// SSE1 Instruction Templates:
297//
298// SSI - SSE1 instructions with XS prefix.
299// PSI - SSE1 instructions with TB prefix.
300// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000301// VSSI - SSE1 instructions with XS prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000302// VPSI - SSE1 instructions with TB prefix in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000303
304class SSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
305 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000306class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000307 list<dag> pattern>
Chris Lattnerdab6bd92007-12-16 20:12:41 +0000308 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000309class PSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000310 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
311 Requires<[HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000312class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
313 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000314 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
315 Requires<[HasSSE1]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000316class VSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
317 list<dag> pattern>
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000318 : I<o, F, outs, ins, !strconcat("v", asm), pattern>, XS,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000319 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000320class VPSI<bits<8> o, Format F, dag outs, dag ins, string asm,
321 list<dag> pattern>
Sean Callananb60b0bc2011-03-15 01:28:15 +0000322 : I<o, F, outs, ins, !strconcat("v", asm), pattern, SSEPackedSingle>, TB,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000323 Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000324
325// SSE2 Instruction Templates:
326//
Bill Wendling76105a42008-08-27 21:32:04 +0000327// SDI - SSE2 instructions with XD prefix.
328// SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix.
329// SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix.
330// PDI - SSE2 instructions with TB and OpSize prefixes.
331// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000332// VSDI - SSE2 instructions with XD prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000333// VPDI - SSE2 instructions with TB and OpSize prefixes in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000334
335class SDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
336 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Evan Cheng01c7c192007-12-20 19:57:09 +0000337class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
338 list<dag> pattern>
339 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Bill Wendling76105a42008-08-27 21:32:04 +0000340class SSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
341 list<dag> pattern>
342 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000343class PDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000344 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
345 Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000346class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
347 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000348 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
349 Requires<[HasSSE2]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000350class VSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
351 list<dag> pattern>
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000352 : I<o, F, outs, ins, !strconcat("v", asm), pattern>, XD,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000353 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000354class VPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
355 list<dag> pattern>
Sean Callananb60b0bc2011-03-15 01:28:15 +0000356 : I<o, F, outs, ins, !strconcat("v", asm), pattern, SSEPackedDouble>, TB,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000357 OpSize, Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000358
359// SSE3 Instruction Templates:
360//
361// S3I - SSE3 instructions with TB and OpSize prefixes.
362// S3SI - SSE3 instructions with XS prefix.
363// S3DI - SSE3 instructions with XD prefix.
364
Sean Callanan04d8cb72009-12-18 00:01:26 +0000365class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm,
366 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000367 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, XS,
368 Requires<[HasSSE3]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000369class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm,
370 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000371 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, XD,
372 Requires<[HasSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000373class S3I<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000374 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
375 Requires<[HasSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000376
377
Nate Begeman8ef50212008-02-12 22:51:28 +0000378// SSSE3 Instruction Templates:
379//
380// SS38I - SSSE3 instructions with T8 prefix.
381// SS3AI - SSSE3 instructions with TA prefix.
382//
383// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
384// uses the MMX registers. We put those instructions here because they better
385// fit into the SSSE3 instruction category rather than the MMX category.
386
387class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
388 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000389 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
390 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000391class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
392 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000393 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
394 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000395
396// SSE4.1 Instruction Templates:
397//
398// SS48I - SSE 4.1 instructions with T8 prefix.
Evan Cheng96bdbd62008-03-14 07:39:27 +0000399// SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8.
Nate Begeman8ef50212008-02-12 22:51:28 +0000400//
401class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
402 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000403 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
404 Requires<[HasSSE41]>;
Evan Cheng96bdbd62008-03-14 07:39:27 +0000405class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Nate Begeman8ef50212008-02-12 22:51:28 +0000406 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000407 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
408 Requires<[HasSSE41]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000409
Nate Begeman55b7bec2008-07-17 16:51:19 +0000410// SSE4.2 Instruction Templates:
411//
412// SS428I - SSE 4.2 instructions with T8 prefix.
413class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm,
414 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000415 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
416 Requires<[HasSSE42]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000417
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000418// SS42FI - SSE 4.2 instructions with TF prefix.
419class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm,
420 list<dag> pattern>
421 : I<o, F, outs, ins, asm, pattern>, TF, Requires<[HasSSE42]>;
422
Eric Christopher9fe912d2009-08-18 22:50:32 +0000423// SS42AI = SSE 4.2 instructions with TA prefix
424class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000425 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000426 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
427 Requires<[HasSSE42]>;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000428
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000429// AVX Instruction Templates:
430// Instructions introduced in AVX (no SSE equivalent forms)
431//
432// AVX8I - AVX instructions with T8 and OpSize prefix.
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000433// AVXAIi8 - AVX instructions with TA, OpSize prefix and ImmT = Imm8.
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000434class AVX8I<bits<8> o, Format F, dag outs, dag ins, string asm,
435 list<dag> pattern>
436 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8, OpSize,
437 Requires<[HasAVX]>;
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000438class AVXAIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
439 list<dag> pattern>
440 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA, OpSize,
441 Requires<[HasAVX]>;
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000442
Eric Christopher2ef63182010-04-02 21:54:27 +0000443// AES Instruction Templates:
444//
445// AES8I
Eric Christopher1290fa02010-04-05 21:14:32 +0000446// These use the same encoding as the SSE4.2 T8 and TA encodings.
Eric Christopher2ef63182010-04-02 21:54:27 +0000447class AES8I<bits<8> o, Format F, dag outs, dag ins, string asm,
448 list<dag>pattern>
449 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
450 Requires<[HasAES]>;
451
452class AESAI<bits<8> o, Format F, dag outs, dag ins, string asm,
453 list<dag> pattern>
454 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
455 Requires<[HasAES]>;
456
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +0000457// CLMUL Instruction Templates
458class CLMULIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
459 list<dag>pattern>
460 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
461 OpSize, VEX_4V, Requires<[HasAVX, HasCLMUL]>;
462
Bruno Cardoso Lopesacd92302010-07-23 00:54:35 +0000463// FMA3 Instruction Templates
464class FMA3<bits<8> o, Format F, dag outs, dag ins, string asm,
465 list<dag>pattern>
466 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
467 OpSize, VEX_4V, Requires<[HasFMA3]>;
468
Evan Cheng12c6be82007-07-31 08:04:03 +0000469// X86-64 Instruction templates...
470//
471
472class RI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
473 : I<o, F, outs, ins, asm, pattern>, REX_W;
474class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm,
475 list<dag> pattern>
476 : Ii8<o, F, outs, ins, asm, pattern>, REX_W;
477class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm,
478 list<dag> pattern>
479 : Ii32<o, F, outs, ins, asm, pattern>, REX_W;
480
481class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm,
482 list<dag> pattern>
483 : X86Inst<o, f, Imm64, outs, ins, asm>, REX_W {
484 let Pattern = pattern;
485 let CodeSize = 3;
486}
487
488class RSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
489 list<dag> pattern>
490 : SSI<o, F, outs, ins, asm, pattern>, REX_W;
491class RSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
492 list<dag> pattern>
493 : SDI<o, F, outs, ins, asm, pattern>, REX_W;
494class RPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
495 list<dag> pattern>
496 : PDI<o, F, outs, ins, asm, pattern>, REX_W;
497
498// MMX Instruction templates
499//
500
501// MMXI - MMX instructions with TB prefix.
Anton Korobeynikov31099512008-08-23 15:53:19 +0000502// MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode.
Evan Cheng12c6be82007-07-31 08:04:03 +0000503// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
504// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
505// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
506// MMXID - MMX instructions with XD prefix.
507// MMXIS - MMX instructions with XS prefix.
Sean Callanan04d8cb72009-12-18 00:01:26 +0000508class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm,
509 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000510 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000511class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm,
512 list<dag> pattern>
Anton Korobeynikov31099512008-08-23 15:53:19 +0000513 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX,In64BitMode]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000514class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm,
515 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000516 : I<o, F, outs, ins, asm, pattern>, TB, REX_W, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000517class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm,
518 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000519 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000520class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
521 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000522 : Ii8<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000523class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm,
524 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000525 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000526class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm,
527 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000528 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasMMX]>;