blob: 1ebe4bc28884f6c8a77816728761bb7efba1d13b [file] [log] [blame]
Vasileios Kalintirisa0520372016-02-01 15:19:35 +00001; RUN: llc < %s -march=mips -mcpu=mips2 | FileCheck %s \
2; RUN: -check-prefix=ALL -check-prefix=M2 -check-prefix=M2-M3
3; RUN: llc < %s -march=mips -mcpu=mips32 | FileCheck %s \
4; RUN: -check-prefix=ALL -check-prefix=CMOV \
5; RUN: -check-prefix=CMOV-32 -check-prefix=CMOV-32R1
6; RUN: llc < %s -march=mips -mcpu=mips32r2 | FileCheck %s \
7; RUN: -check-prefix=ALL -check-prefix=CMOV \
8; RUN: -check-prefix=CMOV-32 -check-prefix=CMOV-32R2-R5
9; RUN: llc < %s -march=mips -mcpu=mips32r3 | FileCheck %s \
10; RUN: -check-prefix=ALL -check-prefix=CMOV \
11; RUN: -check-prefix=CMOV-32 -check-prefix=CMOV-32R2-R5
12; RUN: llc < %s -march=mips -mcpu=mips32r5 | FileCheck %s \
13; RUN: -check-prefix=ALL -check-prefix=CMOV \
14; RUN: -check-prefix=CMOV-32 -check-prefix=CMOV-32R2-R5
15; RUN: llc < %s -march=mips -mcpu=mips32r6 | FileCheck %s \
16; RUN: -check-prefix=ALL -check-prefix=SEL -check-prefix=SEL-32
17; RUN: llc < %s -march=mips64 -mcpu=mips3 | FileCheck %s \
18; RUN: -check-prefix=ALL -check-prefix=M3 -check-prefix=M2-M3
19; RUN: llc < %s -march=mips64 -mcpu=mips4 | FileCheck %s \
20; RUN: -check-prefix=ALL -check-prefix=CMOV -check-prefix=CMOV-64
21; RUN: llc < %s -march=mips64 -mcpu=mips64 | FileCheck %s \
22; RUN: -check-prefix=ALL -check-prefix=CMOV -check-prefix=CMOV-64
23; RUN: llc < %s -march=mips64 -mcpu=mips64r2 | FileCheck %s \
24; RUN: -check-prefix=ALL -check-prefix=CMOV -check-prefix=CMOV-64
25; RUN: llc < %s -march=mips64 -mcpu=mips64r3 | FileCheck %s \
26; RUN: -check-prefix=ALL -check-prefix=CMOV -check-prefix=CMOV-64
27; RUN: llc < %s -march=mips64 -mcpu=mips64r5 | FileCheck %s \
28; RUN: -check-prefix=ALL -check-prefix=CMOV -check-prefix=CMOV-64
29; RUN: llc < %s -march=mips64 -mcpu=mips64r6 | FileCheck %s \
30; RUN: -check-prefix=ALL -check-prefix=SEL -check-prefix=SEL-64
Zlatko Buljancd242c12016-06-09 11:15:53 +000031; RUN: llc < %s -march=mips -mcpu=mips32r3 -mattr=+micromips | FileCheck %s \
32; RUN: -check-prefix=ALL -check-prefix=MM32R3
33; RUN: llc < %s -march=mips -mcpu=mips32r6 -mattr=+micromips | FileCheck %s \
34; RUN: -check-prefix=ALL -check-prefix=MMR6 -check-prefix=MM32R6
Vasileios Kalintirisa0520372016-02-01 15:19:35 +000035
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +000036define signext i1 @tst_select_i1_i1(i1 signext %s,
37 i1 signext %x, i1 signext %y) {
Vasileios Kalintirisa0520372016-02-01 15:19:35 +000038entry:
39 ; ALL-LABEL: tst_select_i1_i1:
40
41 ; M2-M3: andi $[[T0:[0-9]+]], $4, 1
42 ; M2-M3: bnez $[[T0]], $[[BB0:BB[0-9_]+]]
43 ; M2-M3: nop
44 ; M2-M3: move $5, $6
45 ; M2-M3: $[[BB0]]:
46 ; M2-M3: jr $ra
47 ; M2-M3: move $2, $5
48
49 ; CMOV: andi $[[T0:[0-9]+]], $4, 1
50 ; CMOV: movn $6, $5, $[[T0]]
51 ; CMOV: move $2, $6
52
53 ; SEL: andi $[[T0:[0-9]+]], $4, 1
54 ; SEL: seleqz $[[T1:[0-9]+]], $6, $[[T0]]
55 ; SEL: selnez $[[T2:[0-9]+]], $5, $[[T0]]
56 ; SEL: or $2, $[[T2]], $[[T1]]
Zlatko Buljancd242c12016-06-09 11:15:53 +000057
58 ; MM32R3: andi16 $[[T0:[0-9]+]], $4, 1
59 ; MM32R3: movn $[[T1:[0-9]+]], $5, $[[T0]]
60 ; MM32R3: move $2, $[[T1]]
61
62 ; MMR6: andi16 $[[T0:[0-9]+]], $4, 1
63 ; MMR6: seleqz $[[T1:[0-9]+]], $6, $[[T0]]
64 ; MMR6: selnez $[[T2:[0-9]+]], $5, $[[T0]]
65 ; MMR6: or $2, $[[T2]], $[[T1]]
66
Vasileios Kalintirisa0520372016-02-01 15:19:35 +000067 %r = select i1 %s, i1 %x, i1 %y
68 ret i1 %r
69}
70
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +000071define signext i8 @tst_select_i1_i8(i1 signext %s,
72 i8 signext %x, i8 signext %y) {
Vasileios Kalintirisa0520372016-02-01 15:19:35 +000073entry:
74 ; ALL-LABEL: tst_select_i1_i8:
75
76 ; M2-M3: andi $[[T0:[0-9]+]], $4, 1
77 ; M2-M3: bnez $[[T0]], $[[BB0:BB[0-9_]+]]
78 ; M2-M3: nop
79 ; M2-M3: move $5, $6
80 ; M2-M3: $[[BB0]]:
81 ; M2-M3: jr $ra
82 ; M2-M3: move $2, $5
83
84 ; CMOV: andi $[[T0:[0-9]+]], $4, 1
85 ; CMOV: movn $6, $5, $[[T0]]
86 ; CMOV: move $2, $6
87
88 ; SEL: andi $[[T0:[0-9]+]], $4, 1
89 ; SEL: seleqz $[[T1:[0-9]+]], $6, $[[T0]]
90 ; SEL: selnez $[[T2:[0-9]+]], $5, $[[T0]]
91 ; SEL: or $2, $[[T2]], $[[T1]]
Zlatko Buljancd242c12016-06-09 11:15:53 +000092
93 ; MM32R3: andi16 $[[T0:[0-9]+]], $4, 1
94 ; MM32R3: movn $[[T1:[0-9]+]], $5, $[[T0]]
95 ; MM32R3: move $2, $[[T1]]
96
97 ; MMR6: andi16 $[[T0:[0-9]+]], $4, 1
98 ; MMR6: seleqz $[[T1:[0-9]+]], $6, $[[T0]]
99 ; MMR6: selnez $[[T2:[0-9]+]], $5, $[[T0]]
100 ; MMR6: or $2, $[[T2]], $[[T1]]
101
Vasileios Kalintirisa0520372016-02-01 15:19:35 +0000102 %r = select i1 %s, i8 %x, i8 %y
103 ret i8 %r
104}
105
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000106define signext i32 @tst_select_i1_i32(i1 signext %s,
107 i32 signext %x, i32 signext %y) {
Vasileios Kalintirisa0520372016-02-01 15:19:35 +0000108entry:
109 ; ALL-LABEL: tst_select_i1_i32:
110
111 ; M2-M3: andi $[[T0:[0-9]+]], $4, 1
112 ; M2-M3: bnez $[[T0]], $[[BB0:BB[0-9_]+]]
113 ; M2-M3: nop
114 ; M2-M3: move $5, $6
115 ; M2-M3: $[[BB0]]:
116 ; M2-M3: jr $ra
117 ; M2-M3: move $2, $5
118
119 ; CMOV: andi $[[T0:[0-9]+]], $4, 1
120 ; CMOV: movn $6, $5, $[[T0]]
121 ; CMOV: move $2, $6
122
123 ; SEL: andi $[[T0:[0-9]+]], $4, 1
124 ; SEL: seleqz $[[T1:[0-9]+]], $6, $[[T0]]
125 ; SEL: selnez $[[T2:[0-9]+]], $5, $[[T0]]
126 ; SEL: or $2, $[[T2]], $[[T1]]
Zlatko Buljancd242c12016-06-09 11:15:53 +0000127
128 ; MM32R3: andi16 $[[T0:[0-9]+]], $4, 1
129 ; MM32R3: movn $[[T1:[0-9]+]], $5, $[[T0]]
130 ; MM32R3: move $2, $[[T1]]
131
132 ; MMR6: andi16 $[[T0:[0-9]+]], $4, 1
133 ; MMR6: seleqz $[[T1:[0-9]+]], $6, $[[T0]]
134 ; MMR6: selnez $[[T2:[0-9]+]], $5, $[[T0]]
135 ; MMR6: or $2, $[[T2]], $[[T1]]
136
Vasileios Kalintirisa0520372016-02-01 15:19:35 +0000137 %r = select i1 %s, i32 %x, i32 %y
138 ret i32 %r
139}
140
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000141define signext i64 @tst_select_i1_i64(i1 signext %s,
142 i64 signext %x, i64 signext %y) {
Vasileios Kalintirisa0520372016-02-01 15:19:35 +0000143entry:
144 ; ALL-LABEL: tst_select_i1_i64:
145
146 ; M2: andi $[[T0:[0-9]+]], $4, 1
147 ; M2: bnez $[[T0]], $[[BB0:BB[0-9_]+]]
148 ; M2: nop
149 ; M2: lw $[[T1:[0-9]+]], 16($sp)
150 ; M2: $[[BB0]]:
151 ; FIXME: This branch is redundant
152 ; M2: bnez $[[T0]], $[[BB1:BB[0-9_]+]]
153 ; M2: nop
154 ; M2: lw $[[T2:[0-9]+]], 20($sp)
155 ; M2: $[[BB1]]:
156 ; M2: move $2, $[[T1]]
157 ; M2: jr $ra
158 ; M2: move $3, $[[T2]]
159
160 ; CMOV-32: andi $[[T0:[0-9]+]], $4, 1
161 ; CMOV-32: lw $2, 16($sp)
162 ; CMOV-32: movn $2, $6, $[[T0]]
163 ; CMOV-32: lw $3, 20($sp)
164 ; CMOV-32: movn $3, $7, $[[T0]]
165
166 ; SEL-32: andi $[[T0:[0-9]+]], $4, 1
167 ; SEL-32: selnez $[[T1:[0-9]+]], $6, $[[T0]]
168 ; SEL-32: lw $[[T2:[0-9]+]], 16($sp)
169 ; SEL-32: seleqz $[[T3:[0-9]+]], $[[T2]], $[[T0]]
170 ; SEL-32: or $2, $[[T1]], $[[T3]]
171 ; SEL-32: selnez $[[T4:[0-9]+]], $7, $[[T0]]
172 ; SEL-32: lw $[[T5:[0-9]+]], 20($sp)
173 ; SEL-32: seleqz $[[T6:[0-9]+]], $[[T5]], $[[T0]]
174 ; SEL-32: or $3, $[[T4]], $[[T6]]
175
176 ; M3: andi $[[T0:[0-9]+]], $4, 1
177 ; M3: bnez $[[T0]], $[[BB0:BB[0-9_]+]]
178 ; M3: nop
179 ; M3: move $5, $6
180 ; M3: $[[BB0]]:
181 ; M3: jr $ra
182 ; M3: move $2, $5
183
184 ; CMOV-64: andi $[[T0:[0-9]+]], $4, 1
185 ; CMOV-64: movn $6, $5, $[[T0]]
186 ; CMOV-64: move $2, $6
187
188 ; SEL-64: andi $[[T0:[0-9]+]], $4, 1
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000189 ; FIXME: This shift is redundant
190 ; SEL-64: sll $[[T0]], $[[T0]], 0
Vasileios Kalintirisa0520372016-02-01 15:19:35 +0000191 ; SEL-64: seleqz $[[T1:[0-9]+]], $6, $[[T0]]
192 ; SEL-64: selnez $[[T0]], $5, $[[T0]]
193 ; SEL-64: or $2, $[[T0]], $[[T1]]
Zlatko Buljancd242c12016-06-09 11:15:53 +0000194
195 ; MM32R3: andi16 $[[T0:[0-9]+]], $4, 1
196 ; MM32R3: lw $2, 16($sp)
197 ; MM32R3: movn $2, $6, $[[T0]]
198 ; MM32R3: lw $3, 20($sp)
199 ; MM32R3: movn $3, $7, $[[T0]]
200
201 ; MM32R6: andi16 $[[T0:[0-9]+]], $4, 1
202 ; MM32R6: lw $[[T1:[0-9]+]], 16($sp)
203 ; MM32R6: seleqz $[[T2:[0-9]+]], $[[T1]], $[[T0]]
204 ; MM32R6: selnez $[[T3:[0-9]+]], $6, $[[T0]]
205 ; MM32R6: or $2, $[[T3]], $[[T2]]
206 ; MM32R6: lw $[[T4:[0-9]+]], 20($sp)
207 ; MM32R6: seleqz $[[T5:[0-9]+]], $[[T4]], $[[T0]]
208 ; MM32R6: selnez $[[T6:[0-9]+]], $7, $[[T0]]
209 ; MM32R6: or $3, $[[T6]], $[[T5]]
210
Vasileios Kalintirisa0520372016-02-01 15:19:35 +0000211 %r = select i1 %s, i64 %x, i64 %y
212 ret i64 %r
213}
Simon Dardis5676d062016-04-22 13:19:22 +0000214
215define i8* @tst_select_word_cst(i8* %a, i8* %b) {
216 ; ALL-LABEL: tst_select_word_cst:
217
Zlatko Buljancd242c12016-06-09 11:15:53 +0000218 ; M2: addiu $[[T0:[0-9]+]], $zero, -1
219 ; M2: xor $[[T1:[0-9]+]], $5, $[[T0]]
220 ; M2: sltu $[[T2:[0-9]+]], $zero, $[[T1]]
221 ; M2: bnez $[[T2]], $[[BB0:BB[0-9_]+]]
Simon Dardis5676d062016-04-22 13:19:22 +0000222 ; M2: addiu $2, $zero, 0
223 ; M2: move $2, $4
224 ; M2: $[[BB0]]:
225 ; M2: jr $ra
226
Zlatko Buljancd242c12016-06-09 11:15:53 +0000227 ; M3: daddiu $[[T0:[0-9]+]], $zero, -1
228 ; M3: xor $[[T1:[0-9]+]], $5, $[[T0]]
229 ; M3: sltu $[[T2:[0-9]+]], $zero, $[[T1]]
230 ; M3: bnez $[[T2]], $[[BB0:BB[0-9_]+]]
Simon Dardis5676d062016-04-22 13:19:22 +0000231 ; M3: daddiu $2, $zero, 0
232 ; M3: move $2, $4
233 ; M3: $[[BB0]]:
234 ; M3: jr $ra
235
Zlatko Buljancd242c12016-06-09 11:15:53 +0000236 ; CMOV-32: addiu $[[T0:[0-9]+]], $zero, -1
237 ; CMOV-32: xor $[[T1:[0-9]+]], $5, $[[T0]]
238 ; CMOV-32: movn $[[T2:[0-9]+]], $zero, $[[T1]]
Simon Dardis5676d062016-04-22 13:19:22 +0000239 ; CMOV-32: jr $ra
Zlatko Buljancd242c12016-06-09 11:15:53 +0000240 ; CMOV-32: move $2, $[[T2]]
Simon Dardis5676d062016-04-22 13:19:22 +0000241
Zlatko Buljancd242c12016-06-09 11:15:53 +0000242 ; SEL-32: addiu $[[T0:[0-9]+]], $zero, -1
243 ; SEL-32: xor $[[T1:[0-9]+]], $5, $[[T0]]
244 ; SEL-32: sltu $[[T2:[0-9]+]], $zero, $[[T1]]
Simon Dardis5676d062016-04-22 13:19:22 +0000245 ; SEL-32: jr $ra
Zlatko Buljancd242c12016-06-09 11:15:53 +0000246 ; SEL-32: seleqz $2, $4, $[[T2]]
Simon Dardis5676d062016-04-22 13:19:22 +0000247
Zlatko Buljancd242c12016-06-09 11:15:53 +0000248 ; CMOV-64: daddiu $[[T0:[0-9]+]], $zero, -1
249 ; CMOV-64: xor $[[T1:[0-9]+]], $5, $[[T0]]
250 ; CMOV-64: movn $[[T2:[0-9]+]], $zero, $[[T1]]
251 ; CMOV-64: move $2, $[[T2]]
Simon Dardis5676d062016-04-22 13:19:22 +0000252
Zlatko Buljancd242c12016-06-09 11:15:53 +0000253 ; SEL-64: daddiu $[[T0:[0-9]+]], $zero, -1
254 ; SEL-64: xor $[[T1:[0-9]+]], $5, $[[T0]]
255 ; SEL-64: sltu $[[T2:[0-9]+]], $zero, $[[T1]]
Simon Dardis5676d062016-04-22 13:19:22 +0000256 ; FIXME: This shift is redundant.
Zlatko Buljancd242c12016-06-09 11:15:53 +0000257 ; SEL-64: sll $[[T2]], $[[T2]], 0
258 ; SEL-64: seleqz $2, $4, $[[T2]]
259
260 ; MM32R3: li16 $[[T0:[0-9]+]], -1
261 ; MM32R3: xor $[[T1:[0-9]+]], $5, $[[T0]]
262 ; MM32R3: lui $[[T2:[0-9]+]], 0
263 ; MM32R3: movn $[[T3:[0-9]+]], $[[T2]], $[[T1]]
264 ; MM32R3: move $2, $[[T3]]
265
266 ; MM32R6: li16 $[[T0:[0-9]+]], -1
267 ; MM32R6: xor $[[T1:[0-9]+]], $5, $[[T0]]
268 ; MM32R6: sltu $[[T2:[0-9]+]], $zero, $[[T1]]
269 ; MM32R6: seleqz $2, $4, $[[T2]]
Simon Dardis5676d062016-04-22 13:19:22 +0000270
271 %cmp = icmp eq i8* %b, inttoptr (i64 -1 to i8*)
272 %r = select i1 %cmp, i8* %a, i8* null
273 ret i8* %r
274}