blob: 7dce2e86c24259ef00d7ac9866aa8d67049c6fa4 [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +000016#include "MCTargetDesc/SparcMCExpr.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000017#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000018#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "SparcTargetMachine.h"
Venkatraman Govindarajufd5c1f92014-01-29 04:51:35 +000020#include "SparcTargetObjectFile.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DerivedTypes.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000032using namespace llvm;
33
Chris Lattner49b269d2008-03-17 05:41:48 +000034
35//===----------------------------------------------------------------------===//
36// Calling Convention Implementation
37//===----------------------------------------------------------------------===//
38
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000039static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
40 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags, CCState &State)
42{
43 assert (ArgFlags.isSRet());
44
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000045 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000046 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
47 0,
48 LocVT, LocInfo));
49 return true;
50}
51
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000052static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
53 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags, CCState &State)
55{
Craig Topper840beec2014-04-04 05:16:06 +000056 static const MCPhysReg RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000057 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
58 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000059 // Try to get first reg.
Tim Northover3b6b7ca2015-02-21 02:11:17 +000060 if (unsigned Reg = State.AllocateReg(RegList)) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000061 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
62 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000063 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000064 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
65 State.AllocateStack(8,4),
66 LocVT, LocInfo));
67 return true;
68 }
69
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000070 // Try to get second reg.
Tim Northover3b6b7ca2015-02-21 02:11:17 +000071 if (unsigned Reg = State.AllocateReg(RegList))
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000072 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
73 else
74 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
75 State.AllocateStack(4,4),
76 LocVT, LocInfo));
77 return true;
78}
79
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000080// Allocate a full-sized argument for the 64-bit ABI.
81static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
82 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
83 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000084 assert((LocVT == MVT::f32 || LocVT == MVT::f128
85 || LocVT.getSizeInBits() == 64) &&
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000086 "Can't handle non-64 bits locations");
87
88 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000089 unsigned size = (LocVT == MVT::f128) ? 16 : 8;
90 unsigned alignment = (LocVT == MVT::f128) ? 16 : 8;
91 unsigned Offset = State.AllocateStack(size, alignment);
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000092 unsigned Reg = 0;
93
94 if (LocVT == MVT::i64 && Offset < 6*8)
95 // Promote integers to %i0-%i5.
96 Reg = SP::I0 + Offset/8;
97 else if (LocVT == MVT::f64 && Offset < 16*8)
98 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
99 Reg = SP::D0 + Offset/8;
100 else if (LocVT == MVT::f32 && Offset < 16*8)
101 // Promote floats to %f1, %f3, ...
102 Reg = SP::F1 + Offset/4;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000103 else if (LocVT == MVT::f128 && Offset < 16*8)
104 // Promote long doubles to %q0-%q28. (Which LLVM calls Q0-Q7).
105 Reg = SP::Q0 + Offset/16;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000106
107 // Promote to register when possible, otherwise use the stack slot.
108 if (Reg) {
109 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
110 return true;
111 }
112
113 // This argument goes on the stack in an 8-byte slot.
114 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
115 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
116 if (LocVT == MVT::f32)
117 Offset += 4;
118
119 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
120 return true;
121}
122
123// Allocate a half-sized argument for the 64-bit ABI.
124//
125// This is used when passing { float, int } structs by value in registers.
126static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
127 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
128 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
129 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
130 unsigned Offset = State.AllocateStack(4, 4);
131
132 if (LocVT == MVT::f32 && Offset < 16*8) {
133 // Promote floats to %f0-%f31.
134 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
135 LocVT, LocInfo));
136 return true;
137 }
138
139 if (LocVT == MVT::i32 && Offset < 6*8) {
140 // Promote integers to %i0-%i5, using half the register.
141 unsigned Reg = SP::I0 + Offset/8;
142 LocVT = MVT::i64;
143 LocInfo = CCValAssign::AExt;
144
145 // Set the Custom bit if this i32 goes in the high bits of a register.
146 if (Offset % 8 == 0)
147 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
148 LocVT, LocInfo));
149 else
150 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
151 return true;
152 }
153
154 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
155 return true;
156}
157
Chris Lattner49b269d2008-03-17 05:41:48 +0000158#include "SparcGenCallingConv.inc"
159
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000160// The calling conventions in SparcCallingConv.td are described in terms of the
161// callee's register window. This function translates registers to the
162// corresponding caller window %o register.
163static unsigned toCallerWindow(unsigned Reg) {
164 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
165 if (Reg >= SP::I0 && Reg <= SP::I7)
166 return Reg - SP::I0 + SP::O0;
167 return Reg;
168}
169
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000170SDValue
171SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000172 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000174 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000175 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000176 if (Subtarget->is64Bit())
177 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
178 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
179}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000180
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000181SDValue
182SparcTargetLowering::LowerReturn_32(SDValue Chain,
183 CallingConv::ID CallConv, bool IsVarArg,
184 const SmallVectorImpl<ISD::OutputArg> &Outs,
185 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000186 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000187 MachineFunction &MF = DAG.getMachineFunction();
188
Chris Lattner49b269d2008-03-17 05:41:48 +0000189 // CCValAssign - represent the assignment of the return value to locations.
190 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000191
Chris Lattner49b269d2008-03-17 05:41:48 +0000192 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000193 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
194 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000195
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000196 // Analyze return values.
197 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000198
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000199 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000200 SmallVector<SDValue, 4> RetOps(1, Chain);
201 // Make room for the return address offset.
202 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000203
204 // Copy the result values into the output registers.
205 for (unsigned i = 0; i != RVLocs.size(); ++i) {
206 CCValAssign &VA = RVLocs[i];
207 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000208
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000209 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000210 OutVals[i], Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000211
Chris Lattner49b269d2008-03-17 05:41:48 +0000212 // Guarantee that all emitted copies are stuck together with flags.
213 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000214 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000215 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000216
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000217 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000218 // If the function returns a struct, copy the SRetReturnReg to I0
219 if (MF.getFunction()->hasStructRetAttr()) {
220 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
221 unsigned Reg = SFI->getSRetReturnReg();
222 if (!Reg)
223 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000224 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
225 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000226 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000227 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000228 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000229 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000230
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000231 RetOps[0] = Chain; // Update chain.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000232 RetOps[1] = DAG.getConstant(RetAddrOffset, DL, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000233
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000234 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000235 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000236 RetOps.push_back(Flag);
237
Craig Topper48d114b2014-04-26 18:35:24 +0000238 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000239}
240
241// Lower return values for the 64-bit ABI.
242// Return values are passed the exactly the same way as function arguments.
243SDValue
244SparcTargetLowering::LowerReturn_64(SDValue Chain,
245 CallingConv::ID CallConv, bool IsVarArg,
246 const SmallVectorImpl<ISD::OutputArg> &Outs,
247 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000248 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000249 // CCValAssign - represent the assignment of the return value to locations.
250 SmallVector<CCValAssign, 16> RVLocs;
251
252 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000253 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
254 *DAG.getContext());
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000255
256 // Analyze return values.
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +0000257 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc64);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000258
259 SDValue Flag;
260 SmallVector<SDValue, 4> RetOps(1, Chain);
261
262 // The second operand on the return instruction is the return address offset.
263 // The return address is always %i7+8 with the 64-bit ABI.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000264 RetOps.push_back(DAG.getConstant(8, DL, MVT::i32));
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000265
266 // Copy the result values into the output registers.
267 for (unsigned i = 0; i != RVLocs.size(); ++i) {
268 CCValAssign &VA = RVLocs[i];
269 assert(VA.isRegLoc() && "Can only return in registers!");
270 SDValue OutVal = OutVals[i];
271
272 // Integer return values must be sign or zero extended by the callee.
273 switch (VA.getLocInfo()) {
Lang Hames06234ec2014-01-14 19:56:36 +0000274 case CCValAssign::Full: break;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000275 case CCValAssign::SExt:
276 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
277 break;
278 case CCValAssign::ZExt:
279 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
280 break;
281 case CCValAssign::AExt:
282 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000283 break;
Lang Hames06234ec2014-01-14 19:56:36 +0000284 default:
285 llvm_unreachable("Unknown loc info!");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000286 }
287
288 // The custom bit on an i32 return value indicates that it should be passed
289 // in the high bits of the register.
290 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
291 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000292 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000293
294 // The next value may go in the low bits of the same register.
295 // Handle both at once.
296 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
297 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
298 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
299 // Skip the next value, it's already done.
300 ++i;
301 }
302 }
303
304 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
305
306 // Guarantee that all emitted copies are stuck together with flags.
307 Flag = Chain.getValue(1);
308 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
309 }
310
311 RetOps[0] = Chain; // Update chain.
312
313 // Add the flag if we have it.
314 if (Flag.getNode())
315 RetOps.push_back(Flag);
316
Craig Topper48d114b2014-04-26 18:35:24 +0000317 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Chris Lattner49b269d2008-03-17 05:41:48 +0000318}
319
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000320SDValue SparcTargetLowering::
321LowerFormalArguments(SDValue Chain,
322 CallingConv::ID CallConv,
323 bool IsVarArg,
324 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000325 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000326 SelectionDAG &DAG,
327 SmallVectorImpl<SDValue> &InVals) const {
328 if (Subtarget->is64Bit())
329 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
330 DL, DAG, InVals);
331 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
332 DL, DAG, InVals);
333}
334
335/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000336/// passed in either one or two GPRs, including FP values. TODO: we should
337/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000338SDValue SparcTargetLowering::
339LowerFormalArguments_32(SDValue Chain,
340 CallingConv::ID CallConv,
341 bool isVarArg,
342 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000343 SDLoc dl,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000344 SelectionDAG &DAG,
345 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000346 MachineFunction &MF = DAG.getMachineFunction();
347 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000348 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000349
350 // Assign locations to all of the incoming arguments.
351 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000352 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
353 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000354 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000355
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000356 const unsigned StackOffset = 92;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000357
Reid Kleckner79418562014-05-09 22:32:13 +0000358 unsigned InIdx = 0;
359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++InIdx) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000360 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000361
Reid Kleckner79418562014-05-09 22:32:13 +0000362 if (Ins[InIdx].Flags.isSRet()) {
363 if (InIdx != 0)
364 report_fatal_error("sparc only supports sret on the first parameter");
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000365 // Get SRet from [%fp+64].
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000366 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
367 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
368 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
369 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000370 false, false, false, 0);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000371 InVals.push_back(Arg);
372 continue;
373 }
374
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000375 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000376 if (VA.needsCustom()) {
377 assert(VA.getLocVT() == MVT::f64);
378 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
379 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
380 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000381
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000382 assert(i+1 < e);
383 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000384
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000385 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000386 if (NextVA.isMemLoc()) {
387 int FrameIdx = MF.getFrameInfo()->
388 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000389 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000390 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
391 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000392 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000393 } else {
394 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000395 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000396 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000397 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000398 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000399 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000400 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000401 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000402 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000403 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000404 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
405 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
406 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
407 if (VA.getLocVT() == MVT::f32)
408 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
409 else if (VA.getLocVT() != MVT::i32) {
410 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
411 DAG.getValueType(VA.getLocVT()));
412 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
413 }
414 InVals.push_back(Arg);
415 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000416 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000417
418 assert(VA.isMemLoc());
419
420 unsigned Offset = VA.getLocMemOffset()+StackOffset;
421
422 if (VA.needsCustom()) {
423 assert(VA.getValVT() == MVT::f64);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000424 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000425 if (Offset % 8 == 0) {
426 int FI = MF.getFrameInfo()->CreateFixedObject(8,
427 Offset,
428 true);
429 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
430 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
431 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000432 false,false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000433 InVals.push_back(Load);
434 continue;
435 }
436
437 int FI = MF.getFrameInfo()->CreateFixedObject(4,
438 Offset,
439 true);
440 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
441 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
442 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000443 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000444 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
445 Offset+4,
446 true);
447 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
448
449 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
450 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000451 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000452
453 SDValue WholeValue =
454 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
455 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
456 InVals.push_back(WholeValue);
457 continue;
458 }
459
460 int FI = MF.getFrameInfo()->CreateFixedObject(4,
461 Offset,
462 true);
463 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
464 SDValue Load ;
465 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
466 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
467 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000468 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000469 } else {
470 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
471 // Sparc is big endian, so add an offset based on the ObjectVT.
472 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
473 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000474 DAG.getConstant(Offset, dl, MVT::i32));
Stuart Hastings81c43062011-02-16 16:23:55 +0000475 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000476 MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000477 VA.getValVT(), false, false, false,0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000478 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
479 }
480 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000481 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000482
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000483 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000484 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000485 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
486 unsigned Reg = SFI->getSRetReturnReg();
487 if (!Reg) {
488 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
489 SFI->setSRetReturnReg(Reg);
490 }
491 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
492 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
493 }
494
Chris Lattner49b269d2008-03-17 05:41:48 +0000495 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000496 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +0000497 static const MCPhysReg ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000498 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
499 };
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000500 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs);
Craig Topper840beec2014-04-04 05:16:06 +0000501 const MCPhysReg *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000502 unsigned ArgOffset = CCInfo.getNextStackOffset();
503 if (NumAllocated == 6)
504 ArgOffset += StackOffset;
505 else {
506 assert(!ArgOffset);
507 ArgOffset = 68+4*NumAllocated;
508 }
509
Chris Lattner49b269d2008-03-17 05:41:48 +0000510 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000511 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000512
Eli Friedmanbe853b72009-07-19 19:53:46 +0000513 std::vector<SDValue> OutChains;
514
Chris Lattner49b269d2008-03-17 05:41:48 +0000515 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
516 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
517 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000518 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000519
David Greene1fbe0542009-11-12 20:49:22 +0000520 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Cheng0664a672010-07-03 00:40:23 +0000521 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000522 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000523
Chris Lattner676c61d2010-09-21 18:41:36 +0000524 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
525 MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000526 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000527 ArgOffset += 4;
528 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000529
530 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000531 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +0000532 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Eli Friedmanbe853b72009-07-19 19:53:46 +0000533 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000534 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000535
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000536 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000537}
538
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000539// Lower formal arguments for the 64 bit ABI.
540SDValue SparcTargetLowering::
541LowerFormalArguments_64(SDValue Chain,
542 CallingConv::ID CallConv,
543 bool IsVarArg,
544 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000545 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000546 SelectionDAG &DAG,
547 SmallVectorImpl<SDValue> &InVals) const {
548 MachineFunction &MF = DAG.getMachineFunction();
549
550 // Analyze arguments according to CC_Sparc64.
551 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000552 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
553 *DAG.getContext());
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000554 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
555
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000556 // The argument array begins at %fp+BIAS+128, after the register save area.
557 const unsigned ArgArea = 128;
558
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000559 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
560 CCValAssign &VA = ArgLocs[i];
561 if (VA.isRegLoc()) {
562 // This argument is passed in a register.
563 // All integer register arguments are promoted by the caller to i64.
564
565 // Create a virtual register for the promoted live-in value.
566 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
567 getRegClassFor(VA.getLocVT()));
568 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
569
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000570 // Get the high bits for i32 struct elements.
571 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
572 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000573 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000574
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000575 // The caller promoted the argument, so insert an Assert?ext SDNode so we
576 // won't promote the value again in this function.
577 switch (VA.getLocInfo()) {
578 case CCValAssign::SExt:
579 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
580 DAG.getValueType(VA.getValVT()));
581 break;
582 case CCValAssign::ZExt:
583 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
584 DAG.getValueType(VA.getValVT()));
585 break;
586 default:
587 break;
588 }
589
590 // Truncate the register down to the argument type.
591 if (VA.isExtInLoc())
592 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
593
594 InVals.push_back(Arg);
595 continue;
596 }
597
598 // The registers are exhausted. This argument was passed on the stack.
599 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000600 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
601 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000602 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000603 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
604 // Adjust offset for extended arguments, SPARC is big-endian.
605 // The caller will have written the full slot with extended bytes, but we
606 // prefer our own extending loads.
607 if (VA.isExtInLoc())
608 Offset += 8 - ValSize;
609 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
610 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
611 DAG.getFrameIndex(FI, getPointerTy()),
612 MachinePointerInfo::getFixedStack(FI),
613 false, false, false, 0));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000614 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000615
616 if (!IsVarArg)
617 return Chain;
618
619 // This function takes variable arguments, some of which may have been passed
620 // in registers %i0-%i5. Variable floating point arguments are never passed
621 // in floating point registers. They go on %i0-%i5 or on the stack like
622 // integer arguments.
623 //
624 // The va_start intrinsic needs to know the offset to the first variable
625 // argument.
626 unsigned ArgOffset = CCInfo.getNextStackOffset();
627 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
628 // Skip the 128 bytes of register save area.
629 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
630 Subtarget->getStackPointerBias());
631
632 // Save the variable arguments that were passed in registers.
633 // The caller is required to reserve stack space for 6 arguments regardless
634 // of how many arguments were actually passed.
635 SmallVector<SDValue, 8> OutChains;
636 for (; ArgOffset < 6*8; ArgOffset += 8) {
637 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
638 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
639 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
640 OutChains.push_back(DAG.getStore(Chain, DL, VArg,
641 DAG.getFrameIndex(FI, getPointerTy()),
642 MachinePointerInfo::getFixedStack(FI),
643 false, false, 0));
644 }
645
646 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000647 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000648
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000649 return Chain;
650}
651
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000652SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000653SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000654 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000655 if (Subtarget->is64Bit())
656 return LowerCall_64(CLI, InVals);
657 return LowerCall_32(CLI, InVals);
658}
659
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000660static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
661 ImmutableCallSite *CS) {
662 if (CS)
663 return CS->hasFnAttr(Attribute::ReturnsTwice);
664
Craig Topper062a2ba2014-04-25 05:30:21 +0000665 const Function *CalleeFn = nullptr;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000666 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
667 CalleeFn = dyn_cast<Function>(G->getGlobal());
668 } else if (ExternalSymbolSDNode *E =
669 dyn_cast<ExternalSymbolSDNode>(Callee)) {
670 const Function *Fn = DAG.getMachineFunction().getFunction();
671 const Module *M = Fn->getParent();
672 const char *CalleeName = E->getSymbol();
673 CalleeFn = M->getFunction(CalleeName);
674 }
675
676 if (!CalleeFn)
677 return false;
678 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
679}
680
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000681// Lower a call for the 32-bit ABI.
682SDValue
683SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
684 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000685 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000686 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000687 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
688 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
689 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000690 SDValue Chain = CLI.Chain;
691 SDValue Callee = CLI.Callee;
692 bool &isTailCall = CLI.IsTailCall;
693 CallingConv::ID CallConv = CLI.CallConv;
694 bool isVarArg = CLI.IsVarArg;
695
Evan Cheng67a69dd2010-01-27 00:07:07 +0000696 // Sparc target does not yet support tail call optimization.
697 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000698
Chris Lattner7d4152b2008-03-17 06:58:37 +0000699 // Analyze operands of the call, assigning locations to each operand.
700 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000701 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
702 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000703 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000704
Chris Lattner7d4152b2008-03-17 06:58:37 +0000705 // Get the size of the outgoing arguments stack space requirement.
706 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000707
Chris Lattner49b269d2008-03-17 05:41:48 +0000708 // Keep stack frames 8-byte aligned.
709 ArgsSize = (ArgsSize+7) & ~7;
710
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000711 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
712
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000713 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000714 SmallVector<SDValue, 8> ByValArgs;
715 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
716 ISD::ArgFlagsTy Flags = Outs[i].Flags;
717 if (!Flags.isByVal())
718 continue;
719
720 SDValue Arg = OutVals[i];
721 unsigned Size = Flags.getByValSize();
722 unsigned Align = Flags.getByValAlign();
723
724 int FI = MFI->CreateStackObject(Size, Align, false);
725 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000726 SDValue SizeNode = DAG.getConstant(Size, dl, MVT::i32);
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000727
728 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000729 false, // isVolatile,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000730 (Size <= 32), // AlwaysInline if size <= 32,
731 false, // isTailCall
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000732 MachinePointerInfo(), MachinePointerInfo());
733 ByValArgs.push_back(FIPtr);
734 }
735
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000736 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000737 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000738
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000739 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
740 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000741
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000742 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000743 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000744 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000745 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000746 i != e;
747 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000748 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000749 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000750
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000751 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
752
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000753 // Use local copy if it is a byval arg.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000754 if (Flags.isByVal())
755 Arg = ByValArgs[byvalArgIdx++];
756
Chris Lattner7d4152b2008-03-17 06:58:37 +0000757 // Promote the value if needed.
758 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000759 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000760 case CCValAssign::Full: break;
761 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000762 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000763 break;
764 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000765 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000766 break;
767 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000768 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
769 break;
770 case CCValAssign::BCvt:
771 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000772 break;
773 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000774
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000775 if (Flags.isSRet()) {
776 assert(VA.needsCustom());
777 // store SRet argument in %sp+64
778 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000779 SDValue PtrOff = DAG.getIntPtrConstant(64, dl);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000780 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
781 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
782 MachinePointerInfo(),
783 false, false, 0));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000784 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000785 continue;
786 }
787
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000788 if (VA.needsCustom()) {
789 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000790
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000791 if (VA.isMemLoc()) {
792 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000793 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000794 if (Offset % 8 == 0) {
795 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000796 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000797 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
798 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
799 MachinePointerInfo(),
800 false, false, 0));
801 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000802 }
803 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000804
Owen Anderson9f944592009-08-11 20:47:22 +0000805 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +0000806 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000807 Arg, StackPtr, MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000808 false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000809 // Sparc is big-endian, so the high part comes first.
Chris Lattner7727d052010-09-21 06:44:06 +0000810 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000811 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000812 // Increment the pointer to the other half.
Dale Johannesen021052a2009-02-04 20:06:27 +0000813 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000814 DAG.getIntPtrConstant(4, dl));
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000815 // Load the low part.
Chris Lattner7727d052010-09-21 06:44:06 +0000816 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000817 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000818
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000819 if (VA.isRegLoc()) {
820 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
821 assert(i+1 != e);
822 CCValAssign &NextVA = ArgLocs[++i];
823 if (NextVA.isRegLoc()) {
824 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
825 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000826 // Store the low part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000827 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
828 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000829 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000830 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
831 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
832 MachinePointerInfo(),
833 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000834 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000835 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000836 unsigned Offset = VA.getLocMemOffset() + StackOffset;
837 // Store the high part.
838 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000839 SDValue PtrOff = DAG.getIntPtrConstant(Offset, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000840 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
841 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
842 MachinePointerInfo(),
843 false, false, 0));
844 // Store the low part.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000845 PtrOff = DAG.getIntPtrConstant(Offset + 4, dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000846 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
847 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
848 MachinePointerInfo(),
849 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000850 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000851 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000852 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000853
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000854 // Arguments that can be passed on register must be kept at
855 // RegsToPass vector
856 if (VA.isRegLoc()) {
857 if (VA.getLocVT() != MVT::f32) {
858 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
859 continue;
860 }
861 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
862 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
863 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000864 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000865
866 assert(VA.isMemLoc());
867
868 // Create a store off the stack pointer for this argument.
869 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000870 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() + StackOffset,
871 dl);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000872 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
873 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
874 MachinePointerInfo(),
875 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000876 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000877
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000878
Chris Lattner49b269d2008-03-17 05:41:48 +0000879 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000880 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000881 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000882
883 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000884 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000885 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000886 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000887 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000888 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000889 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000890 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000891 InFlag = Chain.getValue(1);
892 }
893
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000894 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000895 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000896
Chris Lattner49b269d2008-03-17 05:41:48 +0000897 // If the callee is a GlobalAddress node (quite common, every direct call is)
898 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000899 // Likewise ExternalSymbol -> TargetExternalSymbol.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000900 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
901 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Chris Lattner49b269d2008-03-17 05:41:48 +0000902 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000903 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32, 0, TF);
Bill Wendling24c79f22008-09-16 21:48:12 +0000904 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000905 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32, TF);
Chris Lattner49b269d2008-03-17 05:41:48 +0000906
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000907 // Returns a chain & a flag for retval copy to use
908 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
909 SmallVector<SDValue, 8> Ops;
910 Ops.push_back(Chain);
911 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000912 if (hasStructRetAttr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000913 Ops.push_back(DAG.getTargetConstant(SRetArgSize, dl, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000914 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
915 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
916 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000917
918 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +0000919 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Eric Christopher9deb75d2015-03-11 22:42:13 +0000920 const uint32_t *Mask =
921 ((hasReturnsTwice)
922 ? TRI->getRTCallPreservedMask(CallConv)
923 : TRI->getCallPreservedMask(DAG.getMachineFunction(), CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000924 assert(Mask && "Missing call preserved mask for calling convention");
925 Ops.push_back(DAG.getRegisterMask(Mask));
926
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000927 if (InFlag.getNode())
928 Ops.push_back(InFlag);
929
Craig Topper48d114b2014-04-26 18:35:24 +0000930 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, Ops);
Chris Lattner49b269d2008-03-17 05:41:48 +0000931 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000932
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000933 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, dl, true),
934 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000935 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000936
Chris Lattnerdb26db22008-03-17 06:01:07 +0000937 // Assign locations to each value returned by this call.
938 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000939 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
940 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000941
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000942 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000943
Chris Lattnerdb26db22008-03-17 06:01:07 +0000944 // Copy all of the result registers out of their specified physreg.
945 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000946 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattnerdb26db22008-03-17 06:01:07 +0000947 RVLocs[i].getValVT(), InFlag).getValue(1);
948 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000949 InVals.push_back(Chain.getValue(0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000950 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000951
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000952 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000953}
954
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000955// This functions returns true if CalleeName is a ABI function that returns
956// a long double (fp128).
957static bool isFP128ABICall(const char *CalleeName)
958{
959 static const char *const ABICalls[] =
960 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
961 "_Q_sqrt", "_Q_neg",
962 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000963 "_Q_lltoq", "_Q_ulltoq",
Craig Topper062a2ba2014-04-25 05:30:21 +0000964 nullptr
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000965 };
Craig Topper062a2ba2014-04-25 05:30:21 +0000966 for (const char * const *I = ABICalls; *I != nullptr; ++I)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000967 if (strcmp(CalleeName, *I) == 0)
968 return true;
969 return false;
970}
971
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000972unsigned
973SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
974{
Craig Topper062a2ba2014-04-25 05:30:21 +0000975 const Function *CalleeFn = nullptr;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000976 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
977 CalleeFn = dyn_cast<Function>(G->getGlobal());
978 } else if (ExternalSymbolSDNode *E =
979 dyn_cast<ExternalSymbolSDNode>(Callee)) {
980 const Function *Fn = DAG.getMachineFunction().getFunction();
981 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000982 const char *CalleeName = E->getSymbol();
983 CalleeFn = M->getFunction(CalleeName);
984 if (!CalleeFn && isFP128ABICall(CalleeName))
985 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000986 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000987
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000988 if (!CalleeFn)
989 return 0;
990
991 assert(CalleeFn->hasStructRetAttr() &&
992 "Callee does not have the StructRet attribute.");
993
Chris Lattner229907c2011-07-18 04:54:35 +0000994 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
995 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000996 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000997}
Chris Lattner49b269d2008-03-17 05:41:48 +0000998
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +0000999
1000// Fixup floating point arguments in the ... part of a varargs call.
1001//
1002// The SPARC v9 ABI requires that floating point arguments are treated the same
1003// as integers when calling a varargs function. This does not apply to the
1004// fixed arguments that are part of the function's prototype.
1005//
1006// This function post-processes a CCValAssign array created by
1007// AnalyzeCallOperands().
1008static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
1009 ArrayRef<ISD::OutputArg> Outs) {
1010 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1011 const CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001012 MVT ValTy = VA.getLocVT();
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001013 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1014 // varargs functions.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001015 if (!VA.isRegLoc() || (ValTy != MVT::f64 && ValTy != MVT::f128))
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001016 continue;
1017 // The fixed arguments to a varargs function still go in FP registers.
1018 if (Outs[VA.getValNo()].IsFixed)
1019 continue;
1020
1021 // This floating point argument should be reassigned.
1022 CCValAssign NewVA;
1023
1024 // Determine the offset into the argument array.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001025 unsigned firstReg = (ValTy == MVT::f64) ? SP::D0 : SP::Q0;
1026 unsigned argSize = (ValTy == MVT::f64) ? 8 : 16;
1027 unsigned Offset = argSize * (VA.getLocReg() - firstReg);
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001028 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1029
1030 if (Offset < 6*8) {
1031 // This argument should go in %i0-%i5.
1032 unsigned IReg = SP::I0 + Offset/8;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001033 if (ValTy == MVT::f64)
1034 // Full register, just bitconvert into i64.
1035 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1036 IReg, MVT::i64, CCValAssign::BCvt);
1037 else {
1038 assert(ValTy == MVT::f128 && "Unexpected type!");
1039 // Full register, just bitconvert into i128 -- We will lower this into
1040 // two i64s in LowerCall_64.
1041 NewVA = CCValAssign::getCustomReg(VA.getValNo(), VA.getValVT(),
1042 IReg, MVT::i128, CCValAssign::BCvt);
1043 }
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001044 } else {
1045 // This needs to go to memory, we're out of integer registers.
1046 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1047 Offset, VA.getLocVT(), VA.getLocInfo());
1048 }
1049 ArgLocs[i] = NewVA;
1050 }
1051}
1052
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001053// Lower a call for the 64-bit ABI.
1054SDValue
1055SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1056 SmallVectorImpl<SDValue> &InVals) const {
1057 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001058 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001059 SDValue Chain = CLI.Chain;
1060
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001061 // Sparc target does not yet support tail call optimization.
1062 CLI.IsTailCall = false;
1063
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001064 // Analyze operands of the call, assigning locations to each operand.
1065 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001066 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), ArgLocs,
1067 *DAG.getContext());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001068 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1069
1070 // Get the size of the outgoing arguments stack space requirement.
1071 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001072 // Called functions expect 6 argument words to exist in the stack frame, used
1073 // or not.
1074 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001075
1076 // Keep stack frames 16-byte aligned.
1077 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
1078
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001079 // Varargs calls require special treatment.
1080 if (CLI.IsVarArg)
1081 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1082
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001083 // Adjust the stack pointer to make room for the arguments.
1084 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1085 // with more than 6 arguments.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001086 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, DL, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001087 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001088
1089 // Collect the set of registers to pass to the function and their values.
1090 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1091 // instruction.
1092 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1093
1094 // Collect chains from all the memory opeations that copy arguments to the
1095 // stack. They must follow the stack pointer adjustment above and precede the
1096 // call instruction itself.
1097 SmallVector<SDValue, 8> MemOpChains;
1098
1099 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1100 const CCValAssign &VA = ArgLocs[i];
1101 SDValue Arg = CLI.OutVals[i];
1102
1103 // Promote the value if needed.
1104 switch (VA.getLocInfo()) {
1105 default:
1106 llvm_unreachable("Unknown location info!");
1107 case CCValAssign::Full:
1108 break;
1109 case CCValAssign::SExt:
1110 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1111 break;
1112 case CCValAssign::ZExt:
1113 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1114 break;
1115 case CCValAssign::AExt:
1116 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1117 break;
1118 case CCValAssign::BCvt:
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001119 // fixupVariableFloatArgs() may create bitcasts from f128 to i128. But
1120 // SPARC does not support i128 natively. Lower it into two i64, see below.
1121 if (!VA.needsCustom() || VA.getValVT() != MVT::f128
1122 || VA.getLocVT() != MVT::i128)
1123 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001124 break;
1125 }
1126
1127 if (VA.isRegLoc()) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001128 if (VA.needsCustom() && VA.getValVT() == MVT::f128
1129 && VA.getLocVT() == MVT::i128) {
1130 // Store and reload into the interger register reg and reg+1.
1131 unsigned Offset = 8 * (VA.getLocReg() - SP::I0);
1132 unsigned StackOffset = Offset + Subtarget->getStackPointerBias() + 128;
1133 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001134 SDValue HiPtrOff = DAG.getIntPtrConstant(StackOffset, DL);
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001135 HiPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1136 HiPtrOff);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001137 SDValue LoPtrOff = DAG.getIntPtrConstant(StackOffset + 8, DL);
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001138 LoPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1139 LoPtrOff);
1140
1141 // Store to %sp+BIAS+128+Offset
1142 SDValue Store = DAG.getStore(Chain, DL, Arg, HiPtrOff,
1143 MachinePointerInfo(),
1144 false, false, 0);
1145 // Load into Reg and Reg+1
1146 SDValue Hi64 = DAG.getLoad(MVT::i64, DL, Store, HiPtrOff,
1147 MachinePointerInfo(),
1148 false, false, false, 0);
1149 SDValue Lo64 = DAG.getLoad(MVT::i64, DL, Store, LoPtrOff,
1150 MachinePointerInfo(),
1151 false, false, false, 0);
1152 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()),
1153 Hi64));
1154 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()+1),
1155 Lo64));
1156 continue;
1157 }
1158
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001159 // The custom bit on an i32 return value indicates that it should be
1160 // passed in the high bits of the register.
1161 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1162 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001163 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001164
1165 // The next value may go in the low bits of the same register.
1166 // Handle both at once.
1167 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1168 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1169 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1170 CLI.OutVals[i+1]);
1171 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1172 // Skip the next value, it's already done.
1173 ++i;
1174 }
1175 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001176 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001177 continue;
1178 }
1179
1180 assert(VA.isMemLoc());
1181
1182 // Create a store off the stack pointer for this argument.
1183 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1184 // The argument area starts at %fp+BIAS+128 in the callee frame,
1185 // %sp+BIAS+128 in ours.
1186 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1187 Subtarget->getStackPointerBias() +
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001188 128, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001189 PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, PtrOff);
1190 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1191 MachinePointerInfo(),
1192 false, false, 0));
1193 }
1194
1195 // Emit all stores, make sure they occur before the call.
1196 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001197 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001198
1199 // Build a sequence of CopyToReg nodes glued together with token chain and
1200 // glue operands which copy the outgoing args into registers. The InGlue is
1201 // necessary since all emitted instructions must be stuck together in order
1202 // to pass the live physical registers.
1203 SDValue InGlue;
1204 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1205 Chain = DAG.getCopyToReg(Chain, DL,
1206 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1207 InGlue = Chain.getValue(1);
1208 }
1209
1210 // If the callee is a GlobalAddress node (quite common, every direct call is)
1211 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1212 // Likewise ExternalSymbol -> TargetExternalSymbol.
1213 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001214 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001215 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
1216 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001217 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001218 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
1219 TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001220 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001221 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), getPointerTy(), TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001222
1223 // Build the operands for the call instruction itself.
1224 SmallVector<SDValue, 8> Ops;
1225 Ops.push_back(Chain);
1226 Ops.push_back(Callee);
1227 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1228 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1229 RegsToPass[i].second.getValueType()));
1230
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001231 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +00001232 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Eric Christopherd9134482014-08-04 21:25:23 +00001233 const uint32_t *Mask =
1234 ((hasReturnsTwice) ? TRI->getRTCallPreservedMask(CLI.CallConv)
Eric Christopher9deb75d2015-03-11 22:42:13 +00001235 : TRI->getCallPreservedMask(DAG.getMachineFunction(),
1236 CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001237 assert(Mask && "Missing call preserved mask for calling convention");
1238 Ops.push_back(DAG.getRegisterMask(Mask));
1239
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001240 // Make sure the CopyToReg nodes are glued to the call instruction which
1241 // consumes the registers.
1242 if (InGlue.getNode())
1243 Ops.push_back(InGlue);
1244
1245 // Now the call itself.
1246 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00001247 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, Ops);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001248 InGlue = Chain.getValue(1);
1249
1250 // Revert the stack pointer immediately after the call.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001251 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, DL, true),
1252 DAG.getIntPtrConstant(0, DL, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001253 InGlue = Chain.getValue(1);
1254
1255 // Now extract the return values. This is more or less the same as
1256 // LowerFormalArguments_64.
1257
1258 // Assign locations to each value returned by this call.
1259 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001260 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), RVLocs,
1261 *DAG.getContext());
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001262
1263 // Set inreg flag manually for codegen generated library calls that
1264 // return float.
Craig Topper062a2ba2014-04-25 05:30:21 +00001265 if (CLI.Ins.size() == 1 && CLI.Ins[0].VT == MVT::f32 && CLI.CS == nullptr)
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001266 CLI.Ins[0].Flags.setInReg();
1267
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +00001268 RVInfo.AnalyzeCallResult(CLI.Ins, RetCC_Sparc64);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001269
1270 // Copy all of the result registers out of their specified physreg.
1271 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1272 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001273 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001274
1275 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1276 // reside in the same register in the high and low bits. Reuse the
1277 // CopyFromReg previous node to avoid duplicate copies.
1278 SDValue RV;
1279 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1280 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1281 RV = Chain.getValue(0);
1282
1283 // But usually we'll create a new CopyFromReg for a different register.
1284 if (!RV.getNode()) {
1285 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1286 Chain = RV.getValue(1);
1287 InGlue = Chain.getValue(2);
1288 }
1289
1290 // Get the high bits for i32 struct elements.
1291 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1292 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001293 DAG.getConstant(32, DL, MVT::i32));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001294
1295 // The callee promoted the return value, so insert an Assert?ext SDNode so
1296 // we won't promote the value again in this function.
1297 switch (VA.getLocInfo()) {
1298 case CCValAssign::SExt:
1299 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1300 DAG.getValueType(VA.getValVT()));
1301 break;
1302 case CCValAssign::ZExt:
1303 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1304 DAG.getValueType(VA.getValVT()));
1305 break;
1306 default:
1307 break;
1308 }
1309
1310 // Truncate the register down to the return value type.
1311 if (VA.isExtInLoc())
1312 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1313
1314 InVals.push_back(RV);
1315 }
1316
1317 return Chain;
1318}
1319
Chris Lattner0a1762e2008-03-17 03:21:36 +00001320//===----------------------------------------------------------------------===//
1321// TargetLowering Implementation
1322//===----------------------------------------------------------------------===//
1323
1324/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1325/// condition.
1326static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1327 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001328 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001329 case ISD::SETEQ: return SPCC::ICC_E;
1330 case ISD::SETNE: return SPCC::ICC_NE;
1331 case ISD::SETLT: return SPCC::ICC_L;
1332 case ISD::SETGT: return SPCC::ICC_G;
1333 case ISD::SETLE: return SPCC::ICC_LE;
1334 case ISD::SETGE: return SPCC::ICC_GE;
1335 case ISD::SETULT: return SPCC::ICC_CS;
1336 case ISD::SETULE: return SPCC::ICC_LEU;
1337 case ISD::SETUGT: return SPCC::ICC_GU;
1338 case ISD::SETUGE: return SPCC::ICC_CC;
1339 }
1340}
1341
1342/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1343/// FCC condition.
1344static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1345 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001346 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001347 case ISD::SETEQ:
1348 case ISD::SETOEQ: return SPCC::FCC_E;
1349 case ISD::SETNE:
1350 case ISD::SETUNE: return SPCC::FCC_NE;
1351 case ISD::SETLT:
1352 case ISD::SETOLT: return SPCC::FCC_L;
1353 case ISD::SETGT:
1354 case ISD::SETOGT: return SPCC::FCC_G;
1355 case ISD::SETLE:
1356 case ISD::SETOLE: return SPCC::FCC_LE;
1357 case ISD::SETGE:
1358 case ISD::SETOGE: return SPCC::FCC_GE;
1359 case ISD::SETULT: return SPCC::FCC_UL;
1360 case ISD::SETULE: return SPCC::FCC_ULE;
1361 case ISD::SETUGT: return SPCC::FCC_UG;
1362 case ISD::SETUGE: return SPCC::FCC_UGE;
1363 case ISD::SETUO: return SPCC::FCC_U;
1364 case ISD::SETO: return SPCC::FCC_O;
1365 case ISD::SETONE: return SPCC::FCC_LG;
1366 case ISD::SETUEQ: return SPCC::FCC_UE;
1367 }
1368}
1369
Eric Christopherf5e94062015-01-30 23:46:43 +00001370SparcTargetLowering::SparcTargetLowering(TargetMachine &TM,
1371 const SparcSubtarget &STI)
1372 : TargetLowering(TM), Subtarget(&STI) {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001373 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001374 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1375 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1376 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001377 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001378 if (Subtarget->is64Bit())
1379 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001380
1381 // Turn FP extload into load/fextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001382 for (MVT VT : MVT::fp_valuetypes()) {
1383 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
1384 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f64, Expand);
1385 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001386
Chris Lattner0a1762e2008-03-17 03:21:36 +00001387 // Sparc doesn't have i1 sign extending load
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001388 for (MVT VT : MVT::integer_valuetypes())
1389 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001390
Chris Lattner0a1762e2008-03-17 03:21:36 +00001391 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001392 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001393 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1394 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001395
1396 // Custom legalize GlobalAddress nodes into LO/HI parts.
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +00001397 setOperationAction(ISD::GlobalAddress, getPointerTy(), Custom);
1398 setOperationAction(ISD::GlobalTLSAddress, getPointerTy(), Custom);
1399 setOperationAction(ISD::ConstantPool, getPointerTy(), Custom);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001400 setOperationAction(ISD::BlockAddress, getPointerTy(), Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001401
Chris Lattner0a1762e2008-03-17 03:21:36 +00001402 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001403 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1404 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1405 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001406
1407 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001408 setOperationAction(ISD::UREM, MVT::i32, Expand);
1409 setOperationAction(ISD::SREM, MVT::i32, Expand);
1410 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1411 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001412
Roman Divacky2262cfa2013-10-31 19:22:33 +00001413 // ... nor does SparcV9.
1414 if (Subtarget->is64Bit()) {
1415 setOperationAction(ISD::UREM, MVT::i64, Expand);
1416 setOperationAction(ISD::SREM, MVT::i64, Expand);
1417 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1418 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1419 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001420
1421 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001422 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1423 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001424 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
1425 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001426
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001427 // Custom Expand fp<->uint
1428 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1429 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001430 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
1431 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001432
Wesley Peck527da1b2010-11-23 03:31:01 +00001433 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1434 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001435
Chris Lattner0a1762e2008-03-17 03:21:36 +00001436 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001437 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1438 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1439 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001440 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1441
Owen Anderson9f944592009-08-11 20:47:22 +00001442 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1443 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1444 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001445 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001446
Chris Lattner0a1762e2008-03-17 03:21:36 +00001447 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001448 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1449 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1450 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1451 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1452 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1453 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001454 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001455
Owen Anderson9f944592009-08-11 20:47:22 +00001456 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1457 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1458 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001459 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001460
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001461 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001462 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1463 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1464 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1465 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001466 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1467 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001468 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1469 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001470 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001471 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001472
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001473 setOperationAction(ISD::CTPOP, MVT::i64,
1474 Subtarget->usePopc() ? Legal : Expand);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001475 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
1476 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1477 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
1478 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1479 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Roman Divackyb6517852013-11-12 19:04:45 +00001480 setOperationAction(ISD::ROTL , MVT::i64, Expand);
1481 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00001482 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001483 }
1484
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001485 // ATOMICs.
1486 // FIXME: We insert fences for each atomics and generate sub-optimal code
1487 // for PSO/TSO. Also, implement other atomicrmw operations.
1488
1489 setInsertFencesForAtomic(true);
1490
1491 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Legal);
1492 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32,
1493 (Subtarget->isV9() ? Legal: Expand));
1494
1495
1496 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Legal);
1497
1498 // Custom Lower Atomic LOAD/STORE
1499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
1500 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
1501
1502 if (Subtarget->is64Bit()) {
1503 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Legal);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00001504 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Legal);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001505 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
1506 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Custom);
1507 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001508
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001509 if (!Subtarget->isV9()) {
1510 // SparcV8 does not have FNEGD and FABSD.
1511 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1512 setOperationAction(ISD::FABS, MVT::f64, Custom);
1513 }
1514
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001515 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1516 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1517 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1518 setOperationAction(ISD::FREM , MVT::f128, Expand);
1519 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001520 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1521 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001522 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001523 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001524 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001525 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1526 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001527 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001528 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001529 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001530 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001531 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001532 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001533 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001534 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1535 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1536 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001537 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001538 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1539 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001540 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001541 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1542 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001543
Owen Anderson9f944592009-08-11 20:47:22 +00001544 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1545 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1546 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001547
1548 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson9f944592009-08-11 20:47:22 +00001549 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1550 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001551
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001552 if (Subtarget->is64Bit()) {
1553 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
1554 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1555 setOperationAction(ISD::MULHU, MVT::i64, Expand);
1556 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00001557
1558 setOperationAction(ISD::UMULO, MVT::i64, Custom);
1559 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Roman Divacky37136c02014-02-19 21:35:39 +00001560
1561 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
1562 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
1563 setOperationAction(ISD::SRL_PARTS, MVT::i64, Expand);
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001564 }
1565
Chris Lattner0a1762e2008-03-17 03:21:36 +00001566 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001567 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001568 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001569 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001570
Benjamin Kramerfacca1f2014-02-23 21:43:52 +00001571 setOperationAction(ISD::TRAP , MVT::Other, Legal);
1572
Chris Lattner0a1762e2008-03-17 03:21:36 +00001573 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001574 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1575 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1576 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1577 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1578 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001579
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +00001580 setExceptionPointerRegister(SP::I0);
1581 setExceptionSelectorRegister(SP::I1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001582
Chris Lattner0a1762e2008-03-17 03:21:36 +00001583 setStackPointerRegisterToSaveRestore(SP::O6);
1584
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001585 setOperationAction(ISD::CTPOP, MVT::i32,
1586 Subtarget->usePopc() ? Legal : Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001587
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001588 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1589 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1590 setOperationAction(ISD::STORE, MVT::f128, Legal);
1591 } else {
1592 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1593 setOperationAction(ISD::STORE, MVT::f128, Custom);
1594 }
1595
1596 if (Subtarget->hasHardQuad()) {
1597 setOperationAction(ISD::FADD, MVT::f128, Legal);
1598 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1599 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1600 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1601 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1602 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1603 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1604 if (Subtarget->isV9()) {
1605 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1606 setOperationAction(ISD::FABS, MVT::f128, Legal);
1607 } else {
1608 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1609 setOperationAction(ISD::FABS, MVT::f128, Custom);
1610 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001611
1612 if (!Subtarget->is64Bit()) {
1613 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1614 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1615 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1616 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
1617 }
1618
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001619 } else {
1620 // Custom legalize f128 operations.
1621
1622 setOperationAction(ISD::FADD, MVT::f128, Custom);
1623 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1624 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1625 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1626 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1627 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1628 setOperationAction(ISD::FABS, MVT::f128, Custom);
1629
1630 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1631 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1632 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1633
1634 // Setup Runtime library names.
1635 if (Subtarget->is64Bit()) {
1636 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1637 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1638 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1639 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1640 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1641 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001642 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001643 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001644 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001645 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Qp_qtox");
1646 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Qp_qtoux");
1647 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Qp_xtoq");
1648 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Qp_uxtoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001649 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1650 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1651 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1652 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1653 } else {
1654 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1655 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1656 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1657 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1658 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1659 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001660 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001661 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001662 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001663 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1664 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1665 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1666 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001667 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1668 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1669 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1670 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1671 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001672 }
1673
Eli Friedman2518f832011-05-06 20:34:06 +00001674 setMinFunctionAlignment(2);
1675
Eric Christopher23a3a7c2015-02-26 00:00:24 +00001676 computeRegisterProperties(Subtarget->getRegisterInfo());
Chris Lattner0a1762e2008-03-17 03:21:36 +00001677}
1678
1679const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1680 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001681 default: return nullptr;
Chris Lattner0a1762e2008-03-17 03:21:36 +00001682 case SPISD::CMPICC: return "SPISD::CMPICC";
1683 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1684 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001685 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001686 case SPISD::BRFCC: return "SPISD::BRFCC";
1687 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001688 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001689 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1690 case SPISD::Hi: return "SPISD::Hi";
1691 case SPISD::Lo: return "SPISD::Lo";
1692 case SPISD::FTOI: return "SPISD::FTOI";
1693 case SPISD::ITOF: return "SPISD::ITOF";
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001694 case SPISD::FTOX: return "SPISD::FTOX";
1695 case SPISD::XTOF: return "SPISD::XTOF";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001696 case SPISD::CALL: return "SPISD::CALL";
1697 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001698 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00001699 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001700 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1701 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1702 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001703 }
1704}
1705
Venkatraman Govindarajuf6c8fe92013-12-09 04:02:15 +00001706EVT SparcTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
1707 if (!VT.isVector())
1708 return MVT::i32;
1709 return VT.changeVectorElementTypeToInteger();
1710}
1711
Chris Lattner0a1762e2008-03-17 03:21:36 +00001712/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1713/// be zero. Op is expected to be a target specific node. Used by DAG
1714/// combiner.
Jay Foada0653a32014-05-14 21:14:37 +00001715void SparcTargetLowering::computeKnownBitsForTargetNode
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001716 (const SDValue Op,
1717 APInt &KnownZero,
1718 APInt &KnownOne,
1719 const SelectionDAG &DAG,
1720 unsigned Depth) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001721 APInt KnownZero2, KnownOne2;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001722 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001723
Chris Lattner0a1762e2008-03-17 03:21:36 +00001724 switch (Op.getOpcode()) {
1725 default: break;
1726 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001727 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001728 case SPISD::SELECT_FCC:
Jay Foada0653a32014-05-14 21:14:37 +00001729 DAG.computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1730 DAG.computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001731
Chris Lattner0a1762e2008-03-17 03:21:36 +00001732 // Only known if known in both the LHS and RHS.
1733 KnownOne &= KnownOne2;
1734 KnownZero &= KnownZero2;
1735 break;
1736 }
1737}
1738
Chris Lattner0a1762e2008-03-17 03:21:36 +00001739// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1740// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001741static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001742 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001743 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001744 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001745 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001746 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1747 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001748 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1749 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1750 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1751 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1752 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001753 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1754 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001755 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001756 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001757 LHS = CMPCC.getOperand(0);
1758 RHS = CMPCC.getOperand(1);
1759 }
1760}
1761
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001762// Convert to a target node and set target flags.
1763SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1764 SelectionDAG &DAG) const {
1765 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1766 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001767 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001768 GA->getValueType(0),
1769 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001770
1771 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1772 return DAG.getTargetConstantPool(CP->getConstVal(),
1773 CP->getValueType(0),
1774 CP->getAlignment(),
1775 CP->getOffset(), TF);
1776
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001777 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1778 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1779 Op.getValueType(),
1780 0,
1781 TF);
1782
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001783 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1784 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1785 ES->getValueType(0), TF);
1786
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001787 llvm_unreachable("Unhandled address SDNode");
1788}
1789
1790// Split Op into high and low parts according to HiTF and LoTF.
1791// Return an ADD node combining the parts.
1792SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1793 unsigned HiTF, unsigned LoTF,
1794 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001795 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001796 EVT VT = Op.getValueType();
1797 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1798 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1799 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1800}
1801
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001802// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1803// or ExternalSymbol SDNode.
1804SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001805 SDLoc DL(Op);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001806 EVT VT = getPointerTy();
1807
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001808 // Handle PIC mode first.
1809 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1810 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001811 SDValue HiLo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_GOT22,
1812 SparcMCExpr::VK_Sparc_GOT10, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001813 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1814 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001815 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1816 // function has calls.
1817 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1818 MFI->setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001819 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
1820 MachinePointerInfo::getGOT(), false, false, false, 0);
1821 }
1822
1823 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001824 switch(getTargetMachine().getCodeModel()) {
1825 default:
1826 llvm_unreachable("Unsupported absolute code model");
1827 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001828 // abs32.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001829 return makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1830 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001831 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001832 // abs44.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001833 SDValue H44 = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_H44,
1834 SparcMCExpr::VK_Sparc_M44, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001835 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, DL, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001836 SDValue L44 = withTargetFlags(Op, SparcMCExpr::VK_Sparc_L44, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001837 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1838 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1839 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001840 case CodeModel::Large: {
1841 // abs64.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001842 SDValue Hi = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HH,
1843 SparcMCExpr::VK_Sparc_HM, DAG);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001844 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, DL, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001845 SDValue Lo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1846 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001847 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1848 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001849 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001850}
1851
Wesley Peck527da1b2010-11-23 03:31:01 +00001852SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001853 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001854 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001855}
1856
Chris Lattner840c7002009-09-15 17:46:24 +00001857SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001858 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001859 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001860}
1861
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001862SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1863 SelectionDAG &DAG) const {
1864 return makeAddress(Op, DAG);
1865}
1866
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001867SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1868 SelectionDAG &DAG) const {
1869
1870 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1871 SDLoc DL(GA);
1872 const GlobalValue *GV = GA->getGlobal();
1873 EVT PtrVT = getPointerTy();
1874
1875 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1876
1877 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001878 unsigned HiTF = ((model == TLSModel::GeneralDynamic)
1879 ? SparcMCExpr::VK_Sparc_TLS_GD_HI22
1880 : SparcMCExpr::VK_Sparc_TLS_LDM_HI22);
1881 unsigned LoTF = ((model == TLSModel::GeneralDynamic)
1882 ? SparcMCExpr::VK_Sparc_TLS_GD_LO10
1883 : SparcMCExpr::VK_Sparc_TLS_LDM_LO10);
1884 unsigned addTF = ((model == TLSModel::GeneralDynamic)
1885 ? SparcMCExpr::VK_Sparc_TLS_GD_ADD
1886 : SparcMCExpr::VK_Sparc_TLS_LDM_ADD);
1887 unsigned callTF = ((model == TLSModel::GeneralDynamic)
1888 ? SparcMCExpr::VK_Sparc_TLS_GD_CALL
1889 : SparcMCExpr::VK_Sparc_TLS_LDM_CALL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001890
1891 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
1892 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1893 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
1894 withTargetFlags(Op, addTF, DAG));
1895
1896 SDValue Chain = DAG.getEntryNode();
1897 SDValue InFlag;
1898
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001899 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, DL, true), DL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001900 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
1901 InFlag = Chain.getValue(1);
1902 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
1903 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
1904
1905 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1906 SmallVector<SDValue, 4> Ops;
1907 Ops.push_back(Chain);
1908 Ops.push_back(Callee);
1909 Ops.push_back(Symbol);
1910 Ops.push_back(DAG.getRegister(SP::O0, PtrVT));
Eric Christopher9deb75d2015-03-11 22:42:13 +00001911 const uint32_t *Mask = Subtarget->getRegisterInfo()->getCallPreservedMask(
1912 DAG.getMachineFunction(), CallingConv::C);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001913 assert(Mask && "Missing call preserved mask for calling convention");
1914 Ops.push_back(DAG.getRegisterMask(Mask));
1915 Ops.push_back(InFlag);
Craig Topper48d114b2014-04-26 18:35:24 +00001916 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, Ops);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001917 InFlag = Chain.getValue(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001918 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, DL, true),
1919 DAG.getIntPtrConstant(0, DL, true), InFlag, DL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001920 InFlag = Chain.getValue(1);
1921 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
1922
1923 if (model != TLSModel::LocalDynamic)
1924 return Ret;
1925
1926 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001927 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001928 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001929 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001930 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1931 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001932 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001933 }
1934
1935 if (model == TLSModel::InitialExec) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001936 unsigned ldTF = ((PtrVT == MVT::i64)? SparcMCExpr::VK_Sparc_TLS_IE_LDX
1937 : SparcMCExpr::VK_Sparc_TLS_IE_LD);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001938
1939 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1940
1941 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1942 // function has calls.
1943 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1944 MFI->setHasCalls(true);
1945
1946 SDValue TGA = makeHiLoPair(Op,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001947 SparcMCExpr::VK_Sparc_TLS_IE_HI22,
1948 SparcMCExpr::VK_Sparc_TLS_IE_LO10, DAG);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001949 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
1950 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
1951 DL, PtrVT, Ptr,
1952 withTargetFlags(Op, ldTF, DAG));
1953 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
1954 DAG.getRegister(SP::G7, PtrVT), Offset,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001955 withTargetFlags(Op,
1956 SparcMCExpr::VK_Sparc_TLS_IE_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001957 }
1958
1959 assert(model == TLSModel::LocalExec);
1960 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001961 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001962 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001963 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001964 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1965
1966 return DAG.getNode(ISD::ADD, DL, PtrVT,
1967 DAG.getRegister(SP::G7, PtrVT), Offset);
1968}
1969
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001970SDValue
1971SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
1972 SDValue Arg, SDLoc DL,
1973 SelectionDAG &DAG) const {
1974 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1975 EVT ArgVT = Arg.getValueType();
1976 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
1977
1978 ArgListEntry Entry;
1979 Entry.Node = Arg;
1980 Entry.Ty = ArgTy;
1981
1982 if (ArgTy->isFP128Ty()) {
1983 // Create a stack object and pass the pointer to the library function.
1984 int FI = MFI->CreateStackObject(16, 8, false);
1985 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
1986 Chain = DAG.getStore(Chain,
1987 DL,
1988 Entry.Node,
1989 FIPtr,
1990 MachinePointerInfo(),
1991 false,
1992 false,
1993 8);
1994
1995 Entry.Node = FIPtr;
1996 Entry.Ty = PointerType::getUnqual(ArgTy);
1997 }
1998 Args.push_back(Entry);
1999 return Chain;
2000}
2001
2002SDValue
2003SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
2004 const char *LibFuncName,
2005 unsigned numArgs) const {
2006
2007 ArgListTy Args;
2008
2009 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2010
2011 SDValue Callee = DAG.getExternalSymbol(LibFuncName, getPointerTy());
2012 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
2013 Type *RetTyABI = RetTy;
2014 SDValue Chain = DAG.getEntryNode();
2015 SDValue RetPtr;
2016
2017 if (RetTy->isFP128Ty()) {
2018 // Create a Stack Object to receive the return value of type f128.
2019 ArgListEntry Entry;
2020 int RetFI = MFI->CreateStackObject(16, 8, false);
2021 RetPtr = DAG.getFrameIndex(RetFI, getPointerTy());
2022 Entry.Node = RetPtr;
2023 Entry.Ty = PointerType::getUnqual(RetTy);
2024 if (!Subtarget->is64Bit())
2025 Entry.isSRet = true;
2026 Entry.isReturned = false;
2027 Args.push_back(Entry);
2028 RetTyABI = Type::getVoidTy(*DAG.getContext());
2029 }
2030
2031 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
2032 for (unsigned i = 0, e = numArgs; i != e; ++i) {
2033 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
2034 }
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002035 TargetLowering::CallLoweringInfo CLI(DAG);
2036 CLI.setDebugLoc(SDLoc(Op)).setChain(Chain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002037 .setCallee(CallingConv::C, RetTyABI, Callee, std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002038
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002039 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2040
2041 // chain is in second result.
2042 if (RetTyABI == RetTy)
2043 return CallInfo.first;
2044
2045 assert (RetTy->isFP128Ty() && "Unexpected return type!");
2046
2047 Chain = CallInfo.second;
2048
2049 // Load RetPtr to get the return value.
2050 return DAG.getLoad(Op.getValueType(),
2051 SDLoc(Op),
2052 Chain,
2053 RetPtr,
2054 MachinePointerInfo(),
2055 false, false, false, 8);
2056}
2057
2058SDValue
2059SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
2060 unsigned &SPCC,
2061 SDLoc DL,
2062 SelectionDAG &DAG) const {
2063
Craig Topper062a2ba2014-04-25 05:30:21 +00002064 const char *LibCall = nullptr;
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002065 bool is64Bit = Subtarget->is64Bit();
2066 switch(SPCC) {
2067 default: llvm_unreachable("Unhandled conditional code!");
2068 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
2069 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
2070 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
2071 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
2072 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
2073 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
2074 case SPCC::FCC_UL :
2075 case SPCC::FCC_ULE:
2076 case SPCC::FCC_UG :
2077 case SPCC::FCC_UGE:
2078 case SPCC::FCC_U :
2079 case SPCC::FCC_O :
2080 case SPCC::FCC_LG :
2081 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
2082 }
2083
2084 SDValue Callee = DAG.getExternalSymbol(LibCall, getPointerTy());
2085 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
2086 ArgListTy Args;
2087 SDValue Chain = DAG.getEntryNode();
2088 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
2089 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
2090
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002091 TargetLowering::CallLoweringInfo CLI(DAG);
2092 CLI.setDebugLoc(DL).setChain(Chain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002093 .setCallee(CallingConv::C, RetTy, Callee, std::move(Args), 0);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002094
2095 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2096
2097 // result is in first, and chain is in second result.
2098 SDValue Result = CallInfo.first;
2099
2100 switch(SPCC) {
2101 default: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002102 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002103 SPCC = SPCC::ICC_NE;
2104 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2105 }
2106 case SPCC::FCC_UL : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002107 SDValue Mask = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002108 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002109 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002110 SPCC = SPCC::ICC_NE;
2111 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2112 }
2113 case SPCC::FCC_ULE: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002114 SDValue RHS = DAG.getTargetConstant(2, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002115 SPCC = SPCC::ICC_NE;
2116 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2117 }
2118 case SPCC::FCC_UG : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002119 SDValue RHS = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002120 SPCC = SPCC::ICC_G;
2121 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2122 }
2123 case SPCC::FCC_UGE: {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002124 SDValue RHS = DAG.getTargetConstant(1, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002125 SPCC = SPCC::ICC_NE;
2126 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2127 }
2128
2129 case SPCC::FCC_U : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002130 SDValue RHS = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002131 SPCC = SPCC::ICC_E;
2132 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2133 }
2134 case SPCC::FCC_O : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002135 SDValue RHS = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002136 SPCC = SPCC::ICC_NE;
2137 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2138 }
2139 case SPCC::FCC_LG : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002140 SDValue Mask = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002141 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002142 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002143 SPCC = SPCC::ICC_NE;
2144 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2145 }
2146 case SPCC::FCC_UE : {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002147 SDValue Mask = DAG.getTargetConstant(3, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002148 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002149 SDValue RHS = DAG.getTargetConstant(0, DL, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002150 SPCC = SPCC::ICC_E;
2151 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2152 }
2153 }
2154}
2155
2156static SDValue
2157LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2158 const SparcTargetLowering &TLI) {
2159
2160 if (Op.getOperand(0).getValueType() == MVT::f64)
2161 return TLI.LowerF128Op(Op, DAG,
2162 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2163
2164 if (Op.getOperand(0).getValueType() == MVT::f32)
2165 return TLI.LowerF128Op(Op, DAG,
2166 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2167
2168 llvm_unreachable("fpextend with non-float operand!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002169 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002170}
2171
2172static SDValue
2173LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2174 const SparcTargetLowering &TLI) {
2175 // FP_ROUND on f64 and f32 are legal.
2176 if (Op.getOperand(0).getValueType() != MVT::f128)
2177 return Op;
2178
2179 if (Op.getValueType() == MVT::f64)
2180 return TLI.LowerF128Op(Op, DAG,
2181 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2182 if (Op.getValueType() == MVT::f32)
2183 return TLI.LowerF128Op(Op, DAG,
2184 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2185
2186 llvm_unreachable("fpround to non-float!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002187 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002188}
2189
2190static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2191 const SparcTargetLowering &TLI,
2192 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002193 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002194 EVT VT = Op.getValueType();
2195 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002196
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002197 // Expand f128 operations to fp128 abi calls.
2198 if (Op.getOperand(0).getValueType() == MVT::f128
2199 && (!hasHardQuad || !TLI.isTypeLegal(VT))) {
2200 const char *libName = TLI.getLibcallName(VT == MVT::i32
2201 ? RTLIB::FPTOSINT_F128_I32
2202 : RTLIB::FPTOSINT_F128_I64);
2203 return TLI.LowerF128Op(Op, DAG, libName, 1);
2204 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002205
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002206 // Expand if the resulting type is illegal.
2207 if (!TLI.isTypeLegal(VT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002208 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002209
2210 // Otherwise, Convert the fp value to integer in an FP register.
2211 if (VT == MVT::i32)
2212 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
2213 else
2214 Op = DAG.getNode(SPISD::FTOX, dl, MVT::f64, Op.getOperand(0));
2215
2216 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002217}
2218
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002219static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2220 const SparcTargetLowering &TLI,
2221 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002222 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002223 EVT OpVT = Op.getOperand(0).getValueType();
2224 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2225
2226 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2227
2228 // Expand f128 operations to fp128 ABI calls.
2229 if (Op.getValueType() == MVT::f128
2230 && (!hasHardQuad || !TLI.isTypeLegal(OpVT))) {
2231 const char *libName = TLI.getLibcallName(OpVT == MVT::i32
2232 ? RTLIB::SINTTOFP_I32_F128
2233 : RTLIB::SINTTOFP_I64_F128);
2234 return TLI.LowerF128Op(Op, DAG, libName, 1);
2235 }
2236
2237 // Expand if the operand type is illegal.
2238 if (!TLI.isTypeLegal(OpVT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002239 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002240
2241 // Otherwise, Convert the int value to FP in an FP register.
2242 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, floatVT, Op.getOperand(0));
2243 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2244 return DAG.getNode(opcode, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002245}
2246
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002247static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2248 const SparcTargetLowering &TLI,
2249 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002250 SDLoc dl(Op);
2251 EVT VT = Op.getValueType();
2252
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002253 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002254 // quad floating point instructions and the resulting type is legal.
2255 if (Op.getOperand(0).getValueType() != MVT::f128 ||
2256 (hasHardQuad && TLI.isTypeLegal(VT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002257 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002258
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002259 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002260
2261 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002262 TLI.getLibcallName(VT == MVT::i32
2263 ? RTLIB::FPTOUINT_F128_I32
2264 : RTLIB::FPTOUINT_F128_I64),
2265 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002266}
2267
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002268static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2269 const SparcTargetLowering &TLI,
2270 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002271 SDLoc dl(Op);
2272 EVT OpVT = Op.getOperand(0).getValueType();
2273 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2274
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002275 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002276 // quad floating point instructions and the operand type is legal.
2277 if (Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.isTypeLegal(OpVT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002278 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002279
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002280 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002281 TLI.getLibcallName(OpVT == MVT::i32
2282 ? RTLIB::UINTTOFP_I32_F128
2283 : RTLIB::UINTTOFP_I64_F128),
2284 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002285}
2286
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002287static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2288 const SparcTargetLowering &TLI,
2289 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002290 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002291 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002292 SDValue LHS = Op.getOperand(2);
2293 SDValue RHS = Op.getOperand(3);
2294 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002295 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002296 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002297
Chris Lattner0a1762e2008-03-17 03:21:36 +00002298 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2299 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2300 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002301
Chris Lattner0a1762e2008-03-17 03:21:36 +00002302 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002303 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002304 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002305 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002306 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002307 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2308 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002309 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002310 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2311 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2312 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2313 Opc = SPISD::BRICC;
2314 } else {
2315 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2316 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2317 Opc = SPISD::BRFCC;
2318 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002319 }
Owen Anderson9f944592009-08-11 20:47:22 +00002320 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002321 DAG.getConstant(SPCC, dl, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002322}
2323
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002324static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2325 const SparcTargetLowering &TLI,
2326 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002327 SDValue LHS = Op.getOperand(0);
2328 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002329 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002330 SDValue TrueVal = Op.getOperand(2);
2331 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002332 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002333 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002334
Chris Lattner0a1762e2008-03-17 03:21:36 +00002335 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2336 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2337 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002338
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002339 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002340 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002341 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002342 Opc = LHS.getValueType() == MVT::i32 ?
2343 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002344 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2345 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002346 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2347 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2348 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2349 Opc = SPISD::SELECT_ICC;
2350 } else {
2351 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2352 Opc = SPISD::SELECT_FCC;
2353 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2354 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002355 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002356 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002357 DAG.getConstant(SPCC, dl, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002358}
2359
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002360static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002361 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002362 MachineFunction &MF = DAG.getMachineFunction();
2363 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
2364
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002365 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002366 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2367
Chris Lattner0a1762e2008-03-17 03:21:36 +00002368 // vastart just stores the address of the VarArgsFrameIndex slot into the
2369 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002370 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002371 SDValue Offset =
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002372 DAG.getNode(ISD::ADD, DL, TLI.getPointerTy(),
2373 DAG.getRegister(SP::I6, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002374 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset(), DL));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002375 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002376 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner676c61d2010-09-21 18:41:36 +00002377 MachinePointerInfo(SV), false, false, 0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002378}
2379
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002380static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002381 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002382 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002383 SDValue InChain = Node->getOperand(0);
2384 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002385 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002386 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002387 SDLoc DL(Node);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002388 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002389 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002390 // Increment the pointer, VAList, to the next vaarg.
2391 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002392 DAG.getIntPtrConstant(VT.getSizeInBits()/8,
2393 DL));
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002394 // Store the incremented VAList to the legalized pointer.
2395 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +00002396 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002397 // Load the actual argument out of the pointer VAList.
2398 // We can't count on greater alignment than the word size.
2399 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2400 false, false, false,
2401 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002402}
2403
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002404static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002405 const SparcSubtarget *Subtarget) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002406 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2407 SDValue Size = Op.getOperand(1); // Legalize the size.
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002408 EVT VT = Size->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002409 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002410
Chris Lattner0a1762e2008-03-17 03:21:36 +00002411 unsigned SPReg = SP::O6;
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002412 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
2413 SDValue NewSP = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002414 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002415
Chris Lattner0a1762e2008-03-17 03:21:36 +00002416 // The resultant pointer is actually 16 words from the bottom of the stack,
2417 // to provide a register spill area.
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002418 unsigned regSpillArea = Subtarget->is64Bit() ? 128 : 96;
2419 regSpillArea += Subtarget->getStackPointerBias();
2420
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002421 SDValue NewVal = DAG.getNode(ISD::ADD, dl, VT, NewSP,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002422 DAG.getConstant(regSpillArea, dl, VT));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002423 SDValue Ops[2] = { NewVal, Chain };
Craig Topper64941d92014-04-27 19:20:57 +00002424 return DAG.getMergeValues(Ops, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002425}
2426
Chris Lattner0a1762e2008-03-17 03:21:36 +00002427
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002428static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002429 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002430 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002431 dl, MVT::Other, DAG.getEntryNode());
2432 return Chain;
2433}
2434
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002435static SDValue getFRAMEADDR(uint64_t depth, SDValue Op, SelectionDAG &DAG,
2436 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002437 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2438 MFI->setFrameAddressIsTaken(true);
2439
2440 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002441 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002442 unsigned FrameReg = SP::I6;
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002443 unsigned stackBias = Subtarget->getStackPointerBias();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002444
2445 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002446
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002447 if (depth == 0) {
2448 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2449 if (Subtarget->is64Bit())
2450 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002451 DAG.getIntPtrConstant(stackBias, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002452 return FrameAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002453 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002454
2455 // flush first to make sure the windowed registers' values are in stack
2456 SDValue Chain = getFLUSHW(Op, DAG);
2457 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
2458
2459 unsigned Offset = (Subtarget->is64Bit()) ? (stackBias + 112) : 56;
2460
2461 while (depth--) {
2462 SDValue Ptr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002463 DAG.getIntPtrConstant(Offset, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002464 FrameAddr = DAG.getLoad(VT, dl, Chain, Ptr, MachinePointerInfo(),
2465 false, false, false, 0);
2466 }
2467 if (Subtarget->is64Bit())
2468 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002469 DAG.getIntPtrConstant(stackBias, dl));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002470 return FrameAddr;
2471}
2472
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002473
2474static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG,
2475 const SparcSubtarget *Subtarget) {
2476
2477 uint64_t depth = Op.getConstantOperandVal(0);
2478
2479 return getFRAMEADDR(depth, Op, DAG, Subtarget);
2480
2481}
2482
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002483static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002484 const SparcTargetLowering &TLI,
2485 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002486 MachineFunction &MF = DAG.getMachineFunction();
2487 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002488 MFI->setReturnAddressIsTaken(true);
2489
Bill Wendling908bf812014-01-06 00:43:20 +00002490 if (TLI.verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002491 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002492
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002493 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002494 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002495 uint64_t depth = Op.getConstantOperandVal(0);
2496
2497 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002498 if (depth == 0) {
2499 unsigned RetReg = MF.addLiveIn(SP::I7,
2500 TLI.getRegClassFor(TLI.getPointerTy()));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002501 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002502 return RetAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002503 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002504
2505 // Need frame address to find return address of the caller.
2506 SDValue FrameAddr = getFRAMEADDR(depth - 1, Op, DAG, Subtarget);
2507
2508 unsigned Offset = (Subtarget->is64Bit()) ? 120 : 60;
2509 SDValue Ptr = DAG.getNode(ISD::ADD,
2510 dl, VT,
2511 FrameAddr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002512 DAG.getIntPtrConstant(Offset, dl));
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002513 RetAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), Ptr,
2514 MachinePointerInfo(), false, false, false, 0);
2515
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002516 return RetAddr;
2517}
2518
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002519static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002520{
2521 SDLoc dl(Op);
2522
2523 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002524 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002525
2526 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2527 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2528 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2529
2530 SDValue SrcReg64 = Op.getOperand(0);
2531 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2532 SrcReg64);
2533 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2534 SrcReg64);
2535
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002536 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002537
2538 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2539 dl, MVT::f64), 0);
2540 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2541 DstReg64, Hi32);
2542 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2543 DstReg64, Lo32);
2544 return DstReg64;
2545}
2546
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002547// Lower a f128 load into two f64 loads.
2548static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2549{
2550 SDLoc dl(Op);
2551 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2552 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2553 && "Unexpected node type");
2554
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002555 unsigned alignment = LdNode->getAlignment();
2556 if (alignment > 8)
2557 alignment = 8;
2558
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002559 SDValue Hi64 = DAG.getLoad(MVT::f64,
2560 dl,
2561 LdNode->getChain(),
2562 LdNode->getBasePtr(),
2563 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002564 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002565 EVT addrVT = LdNode->getBasePtr().getValueType();
2566 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2567 LdNode->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002568 DAG.getConstant(8, dl, addrVT));
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002569 SDValue Lo64 = DAG.getLoad(MVT::f64,
2570 dl,
2571 LdNode->getChain(),
2572 LoPtr,
2573 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002574 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002575
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002576 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, dl, MVT::i32);
2577 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, dl, MVT::i32);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002578
2579 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2580 dl, MVT::f128);
2581 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2582 MVT::f128,
2583 SDValue(InFP128, 0),
2584 Hi64,
2585 SubRegEven);
2586 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2587 MVT::f128,
2588 SDValue(InFP128, 0),
2589 Lo64,
2590 SubRegOdd);
2591 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2592 SDValue(Lo64.getNode(), 1) };
Craig Topper48d114b2014-04-26 18:35:24 +00002593 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002594 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
Craig Topper64941d92014-04-27 19:20:57 +00002595 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002596}
2597
2598// Lower a f128 store into two f64 stores.
2599static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2600 SDLoc dl(Op);
2601 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2602 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2603 && "Unexpected node type");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002604 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, dl, MVT::i32);
2605 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, dl, MVT::i32);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002606
2607 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2608 dl,
2609 MVT::f64,
2610 StNode->getValue(),
2611 SubRegEven);
2612 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2613 dl,
2614 MVT::f64,
2615 StNode->getValue(),
2616 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002617
2618 unsigned alignment = StNode->getAlignment();
2619 if (alignment > 8)
2620 alignment = 8;
2621
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002622 SDValue OutChains[2];
2623 OutChains[0] = DAG.getStore(StNode->getChain(),
2624 dl,
2625 SDValue(Hi64, 0),
2626 StNode->getBasePtr(),
2627 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002628 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002629 EVT addrVT = StNode->getBasePtr().getValueType();
2630 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2631 StNode->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002632 DAG.getConstant(8, dl, addrVT));
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002633 OutChains[1] = DAG.getStore(StNode->getChain(),
2634 dl,
2635 SDValue(Lo64, 0),
2636 LoPtr,
2637 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002638 false, false, alignment);
Craig Topper48d114b2014-04-26 18:35:24 +00002639 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002640}
2641
Roman Divacky7a9c6542014-02-27 19:26:29 +00002642static SDValue LowerFNEGorFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
Venkatraman Govindaraju3b6b0e42014-03-01 02:28:34 +00002643 assert((Op.getOpcode() == ISD::FNEG || Op.getOpcode() == ISD::FABS)
2644 && "invalid opcode");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002645
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002646 if (Op.getValueType() == MVT::f64)
Roman Divacky7a9c6542014-02-27 19:26:29 +00002647 return LowerF64Op(Op, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002648 if (Op.getValueType() != MVT::f128)
2649 return Op;
2650
Roman Divacky7a9c6542014-02-27 19:26:29 +00002651 // Lower fabs/fneg on f128 to fabs/fneg on f64
2652 // fabs/fneg f128 => fabs/fneg f64:sub_even64, fmov f64:sub_odd64
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002653
2654 SDLoc dl(Op);
2655 SDValue SrcReg128 = Op.getOperand(0);
2656 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2657 SrcReg128);
2658 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2659 SrcReg128);
2660 if (isV9)
2661 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2662 else
Roman Divacky7a9c6542014-02-27 19:26:29 +00002663 Hi64 = LowerF64Op(Hi64, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002664
2665 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2666 dl, MVT::f128), 0);
2667 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2668 DstReg128, Hi64);
2669 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2670 DstReg128, Lo64);
2671 return DstReg128;
2672}
2673
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002674static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002675
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002676 if (Op.getValueType() != MVT::i64)
2677 return Op;
2678
2679 SDLoc dl(Op);
2680 SDValue Src1 = Op.getOperand(0);
2681 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2682 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002683 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002684 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2685
2686 SDValue Src2 = Op.getOperand(1);
2687 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2688 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002689 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002690 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2691
2692
2693 bool hasChain = false;
2694 unsigned hiOpc = Op.getOpcode();
2695 switch (Op.getOpcode()) {
2696 default: llvm_unreachable("Invalid opcode");
2697 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2698 case ISD::ADDE: hasChain = true; break;
2699 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2700 case ISD::SUBE: hasChain = true; break;
2701 }
2702 SDValue Lo;
2703 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2704 if (hasChain) {
2705 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2706 Op.getOperand(2));
2707 } else {
2708 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2709 }
2710 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2711 SDValue Carry = Hi.getValue(1);
2712
2713 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2714 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2715 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002716 DAG.getConstant(32, dl, MVT::i64));
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002717
2718 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2719 SDValue Ops[2] = { Dst, Carry };
Craig Topper64941d92014-04-27 19:20:57 +00002720 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002721}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002722
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002723// Custom lower UMULO/SMULO for SPARC. This code is similar to ExpandNode()
2724// in LegalizeDAG.cpp except the order of arguments to the library function.
2725static SDValue LowerUMULO_SMULO(SDValue Op, SelectionDAG &DAG,
2726 const SparcTargetLowering &TLI)
2727{
2728 unsigned opcode = Op.getOpcode();
2729 assert((opcode == ISD::UMULO || opcode == ISD::SMULO) && "Invalid Opcode.");
2730
2731 bool isSigned = (opcode == ISD::SMULO);
2732 EVT VT = MVT::i64;
2733 EVT WideVT = MVT::i128;
2734 SDLoc dl(Op);
2735 SDValue LHS = Op.getOperand(0);
2736
2737 if (LHS.getValueType() != VT)
2738 return Op;
2739
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002740 SDValue ShiftAmt = DAG.getConstant(63, dl, VT);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002741
2742 SDValue RHS = Op.getOperand(1);
2743 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, LHS, ShiftAmt);
2744 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, MVT::i64, RHS, ShiftAmt);
2745 SDValue Args[] = { HiLHS, LHS, HiRHS, RHS };
2746
2747 SDValue MulResult = TLI.makeLibCall(DAG,
2748 RTLIB::MUL_I128, WideVT,
2749 Args, 4, isSigned, dl).first;
2750 SDValue BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002751 MulResult, DAG.getIntPtrConstant(0, dl));
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002752 SDValue TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002753 MulResult, DAG.getIntPtrConstant(1, dl));
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002754 if (isSigned) {
2755 SDValue Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, ShiftAmt);
2756 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, Tmp1, ISD::SETNE);
2757 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002758 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, DAG.getConstant(0, dl, VT),
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002759 ISD::SETNE);
2760 }
2761 // MulResult is a node with an illegal type. Because such things are not
Chandler Carruthee1a1fc2014-08-02 00:24:54 +00002762 // generally permitted during this phase of legalization, ensure that
2763 // nothing is left using the node. The above EXTRACT_ELEMENT nodes should have
2764 // been folded.
2765 assert(MulResult->use_empty() && "Illegally typed node still in use!");
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002766
2767 SDValue Ops[2] = { BottomHalf, TopHalf } ;
Craig Topper64941d92014-04-27 19:20:57 +00002768 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002769}
2770
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002771static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG) {
2772 // Monotonic load/stores are legal.
2773 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
2774 return Op;
2775
2776 // Otherwise, expand with a fence.
2777 return SDValue();
2778}
2779
2780
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002781SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00002782LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002783
2784 bool hasHardQuad = Subtarget->hasHardQuad();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002785 bool isV9 = Subtarget->isV9();
2786
Chris Lattner0a1762e2008-03-17 03:21:36 +00002787 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002788 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002789
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002790 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this,
2791 Subtarget);
2792 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG,
2793 Subtarget);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002794 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002795 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002796 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002797 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002798 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2799 hasHardQuad);
2800 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2801 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002802 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
2803 hasHardQuad);
2804 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
2805 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002806 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2807 hasHardQuad);
2808 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2809 hasHardQuad);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002810 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2811 case ISD::VAARG: return LowerVAARG(Op, DAG);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002812 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002813 Subtarget);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002814
2815 case ISD::LOAD: return LowerF128Load(Op, DAG);
2816 case ISD::STORE: return LowerF128Store(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002817 case ISD::FADD: return LowerF128Op(Op, DAG,
2818 getLibcallName(RTLIB::ADD_F128), 2);
2819 case ISD::FSUB: return LowerF128Op(Op, DAG,
2820 getLibcallName(RTLIB::SUB_F128), 2);
2821 case ISD::FMUL: return LowerF128Op(Op, DAG,
2822 getLibcallName(RTLIB::MUL_F128), 2);
2823 case ISD::FDIV: return LowerF128Op(Op, DAG,
2824 getLibcallName(RTLIB::DIV_F128), 2);
2825 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2826 getLibcallName(RTLIB::SQRT_F128),1);
Roman Divacky7a9c6542014-02-27 19:26:29 +00002827 case ISD::FABS:
2828 case ISD::FNEG: return LowerFNEGorFABS(Op, DAG, isV9);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002829 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2830 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002831 case ISD::ADDC:
2832 case ISD::ADDE:
2833 case ISD::SUBC:
2834 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002835 case ISD::UMULO:
2836 case ISD::SMULO: return LowerUMULO_SMULO(Op, DAG, *this);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002837 case ISD::ATOMIC_LOAD:
2838 case ISD::ATOMIC_STORE: return LowerATOMIC_LOAD_STORE(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002839 }
2840}
2841
2842MachineBasicBlock *
2843SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00002844 MachineBasicBlock *BB) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00002845 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002846 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00002847 case SP::SELECT_CC_Int_ICC:
2848 case SP::SELECT_CC_FP_ICC:
2849 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002850 case SP::SELECT_CC_QFP_ICC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002851 return expandSelectCC(MI, BB, SP::BCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002852 case SP::SELECT_CC_Int_FCC:
2853 case SP::SELECT_CC_FP_FCC:
2854 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002855 case SP::SELECT_CC_QFP_FCC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002856 return expandSelectCC(MI, BB, SP::FBCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002857
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002858 case SP::ATOMIC_LOAD_ADD_32:
2859 return expandAtomicRMW(MI, BB, SP::ADDrr);
2860 case SP::ATOMIC_LOAD_ADD_64:
2861 return expandAtomicRMW(MI, BB, SP::ADDXrr);
2862 case SP::ATOMIC_LOAD_SUB_32:
2863 return expandAtomicRMW(MI, BB, SP::SUBrr);
2864 case SP::ATOMIC_LOAD_SUB_64:
2865 return expandAtomicRMW(MI, BB, SP::SUBXrr);
2866 case SP::ATOMIC_LOAD_AND_32:
2867 return expandAtomicRMW(MI, BB, SP::ANDrr);
2868 case SP::ATOMIC_LOAD_AND_64:
2869 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2870 case SP::ATOMIC_LOAD_OR_32:
2871 return expandAtomicRMW(MI, BB, SP::ORrr);
2872 case SP::ATOMIC_LOAD_OR_64:
2873 return expandAtomicRMW(MI, BB, SP::ORXrr);
2874 case SP::ATOMIC_LOAD_XOR_32:
2875 return expandAtomicRMW(MI, BB, SP::XORrr);
2876 case SP::ATOMIC_LOAD_XOR_64:
2877 return expandAtomicRMW(MI, BB, SP::XORXrr);
2878 case SP::ATOMIC_LOAD_NAND_32:
2879 return expandAtomicRMW(MI, BB, SP::ANDrr);
2880 case SP::ATOMIC_LOAD_NAND_64:
2881 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2882
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00002883 case SP::ATOMIC_SWAP_64:
2884 return expandAtomicRMW(MI, BB, 0);
2885
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002886 case SP::ATOMIC_LOAD_MAX_32:
2887 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_G);
2888 case SP::ATOMIC_LOAD_MAX_64:
2889 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_G);
2890 case SP::ATOMIC_LOAD_MIN_32:
2891 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LE);
2892 case SP::ATOMIC_LOAD_MIN_64:
2893 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LE);
2894 case SP::ATOMIC_LOAD_UMAX_32:
2895 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_GU);
2896 case SP::ATOMIC_LOAD_UMAX_64:
2897 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_GU);
2898 case SP::ATOMIC_LOAD_UMIN_32:
2899 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LEU);
2900 case SP::ATOMIC_LOAD_UMIN_64:
2901 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LEU);
2902 }
2903}
2904
2905MachineBasicBlock*
2906SparcTargetLowering::expandSelectCC(MachineInstr *MI,
2907 MachineBasicBlock *BB,
2908 unsigned BROpcode) const {
Eric Christopherf5e94062015-01-30 23:46:43 +00002909 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002910 DebugLoc dl = MI->getDebugLoc();
2911 unsigned CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002912
Chris Lattner0a1762e2008-03-17 03:21:36 +00002913 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2914 // control-flow pattern. The incoming instruction knows the destination vreg
2915 // to set, the condition code register to branch on, the true/false values to
2916 // select between, and a branch opcode to use.
2917 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00002918 MachineFunction::iterator It = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002919 ++It;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002920
Chris Lattner0a1762e2008-03-17 03:21:36 +00002921 // thisMBB:
2922 // ...
2923 // TrueVal = ...
2924 // [f]bCC copy1MBB
2925 // fallthrough --> copy0MBB
2926 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002927 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00002928 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2929 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00002930 F->insert(It, copy0MBB);
2931 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00002932
2933 // Transfer the remainder of BB and its successor edges to sinkMBB.
2934 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002935 std::next(MachineBasicBlock::iterator(MI)),
Dan Gohman34396292010-07-06 20:24:04 +00002936 BB->end());
2937 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
2938
2939 // Add the true and fallthrough blocks as its successors.
2940 BB->addSuccessor(copy0MBB);
2941 BB->addSuccessor(sinkMBB);
2942
Dale Johannesen215a9252009-02-13 02:31:35 +00002943 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002944
Chris Lattner0a1762e2008-03-17 03:21:36 +00002945 // copy0MBB:
2946 // %FalseValue = ...
2947 // # fallthrough to sinkMBB
2948 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002949
Chris Lattner0a1762e2008-03-17 03:21:36 +00002950 // Update machine-CFG edges
2951 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002952
Chris Lattner0a1762e2008-03-17 03:21:36 +00002953 // sinkMBB:
2954 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2955 // ...
2956 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00002957 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner0a1762e2008-03-17 03:21:36 +00002958 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
2959 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002960
Dan Gohman34396292010-07-06 20:24:04 +00002961 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00002962 return BB;
2963}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002964
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002965MachineBasicBlock*
2966SparcTargetLowering::expandAtomicRMW(MachineInstr *MI,
2967 MachineBasicBlock *MBB,
2968 unsigned Opcode,
2969 unsigned CondCode) const {
Eric Christopherf5e94062015-01-30 23:46:43 +00002970 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002971 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2972 DebugLoc DL = MI->getDebugLoc();
2973
2974 // MI is an atomic read-modify-write instruction of the form:
2975 //
2976 // rd = atomicrmw<op> addr, rs2
2977 //
2978 // All three operands are registers.
2979 unsigned DestReg = MI->getOperand(0).getReg();
2980 unsigned AddrReg = MI->getOperand(1).getReg();
2981 unsigned Rs2Reg = MI->getOperand(2).getReg();
2982
2983 // SelectionDAG has already inserted memory barriers before and after MI, so
2984 // we simply have to implement the operatiuon in terms of compare-and-swap.
2985 //
2986 // %val0 = load %addr
2987 // loop:
2988 // %val = phi %val0, %dest
2989 // %upd = op %val, %rs2
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00002990 // %dest = cas %addr, %val, %upd
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002991 // cmp %val, %dest
2992 // bne loop
2993 // done:
2994 //
2995 bool is64Bit = SP::I64RegsRegClass.hasSubClassEq(MRI.getRegClass(DestReg));
2996 const TargetRegisterClass *ValueRC =
2997 is64Bit ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
2998 unsigned Val0Reg = MRI.createVirtualRegister(ValueRC);
2999
3000 BuildMI(*MBB, MI, DL, TII.get(is64Bit ? SP::LDXri : SP::LDri), Val0Reg)
3001 .addReg(AddrReg).addImm(0);
3002
3003 // Split the basic block MBB before MI and insert the loop block in the hole.
3004 MachineFunction::iterator MFI = MBB;
3005 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
3006 MachineFunction *MF = MBB->getParent();
3007 MachineBasicBlock *LoopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3008 MachineBasicBlock *DoneMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3009 ++MFI;
3010 MF->insert(MFI, LoopMBB);
3011 MF->insert(MFI, DoneMBB);
3012
3013 // Move MI and following instructions to DoneMBB.
3014 DoneMBB->splice(DoneMBB->begin(), MBB, MI, MBB->end());
3015 DoneMBB->transferSuccessorsAndUpdatePHIs(MBB);
3016
3017 // Connect the CFG again.
3018 MBB->addSuccessor(LoopMBB);
3019 LoopMBB->addSuccessor(LoopMBB);
3020 LoopMBB->addSuccessor(DoneMBB);
3021
3022 // Build the loop block.
3023 unsigned ValReg = MRI.createVirtualRegister(ValueRC);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003024 // Opcode == 0 means try to write Rs2Reg directly (ATOMIC_SWAP).
3025 unsigned UpdReg = (Opcode ? MRI.createVirtualRegister(ValueRC) : Rs2Reg);
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003026
3027 BuildMI(LoopMBB, DL, TII.get(SP::PHI), ValReg)
3028 .addReg(Val0Reg).addMBB(MBB)
3029 .addReg(DestReg).addMBB(LoopMBB);
3030
3031 if (CondCode) {
3032 // This is one of the min/max operations. We need a CMPrr followed by a
3033 // MOVXCC/MOVICC.
3034 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(Rs2Reg);
3035 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3036 .addReg(ValReg).addReg(Rs2Reg).addImm(CondCode);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003037 } else if (Opcode) {
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003038 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3039 .addReg(ValReg).addReg(Rs2Reg);
3040 }
3041
3042 if (MI->getOpcode() == SP::ATOMIC_LOAD_NAND_32 ||
3043 MI->getOpcode() == SP::ATOMIC_LOAD_NAND_64) {
3044 unsigned TmpReg = UpdReg;
3045 UpdReg = MRI.createVirtualRegister(ValueRC);
3046 BuildMI(LoopMBB, DL, TII.get(SP::XORri), UpdReg).addReg(TmpReg).addImm(-1);
3047 }
3048
3049 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::CASXrr : SP::CASrr), DestReg)
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00003050 .addReg(AddrReg).addReg(ValReg).addReg(UpdReg)
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003051 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
3052 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(DestReg);
3053 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::BPXCC : SP::BCOND))
3054 .addMBB(LoopMBB).addImm(SPCC::ICC_NE);
3055
3056 MI->eraseFromParent();
3057 return DoneMBB;
3058}
3059
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003060//===----------------------------------------------------------------------===//
3061// Sparc Inline Assembly Support
3062//===----------------------------------------------------------------------===//
3063
3064/// getConstraintType - Given a constraint letter, return the type of
3065/// constraint it is for this target.
3066SparcTargetLowering::ConstraintType
3067SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
3068 if (Constraint.size() == 1) {
3069 switch (Constraint[0]) {
3070 default: break;
3071 case 'r': return C_RegisterClass;
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003072 case 'I': // SIMM13
3073 return C_Other;
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003074 }
3075 }
3076
3077 return TargetLowering::getConstraintType(Constraint);
3078}
3079
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003080TargetLowering::ConstraintWeight SparcTargetLowering::
3081getSingleConstraintMatchWeight(AsmOperandInfo &info,
3082 const char *constraint) const {
3083 ConstraintWeight weight = CW_Invalid;
3084 Value *CallOperandVal = info.CallOperandVal;
3085 // If we don't have a value, we can't do a match,
3086 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003087 if (!CallOperandVal)
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003088 return CW_Default;
3089
3090 // Look at the constraint type.
3091 switch (*constraint) {
3092 default:
3093 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3094 break;
3095 case 'I': // SIMM13
3096 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
3097 if (isInt<13>(C->getSExtValue()))
3098 weight = CW_Constant;
3099 }
3100 break;
3101 }
3102 return weight;
3103}
3104
3105/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3106/// vector. If it is invalid, don't add anything to Ops.
3107void SparcTargetLowering::
3108LowerAsmOperandForConstraint(SDValue Op,
3109 std::string &Constraint,
3110 std::vector<SDValue> &Ops,
3111 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003112 SDValue Result(nullptr, 0);
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003113
3114 // Only support length 1 constraints for now.
3115 if (Constraint.length() > 1)
3116 return;
3117
3118 char ConstraintLetter = Constraint[0];
3119 switch (ConstraintLetter) {
3120 default: break;
3121 case 'I':
3122 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3123 if (isInt<13>(C->getSExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003124 Result = DAG.getTargetConstant(C->getSExtValue(), SDLoc(Op),
3125 Op.getValueType());
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003126 break;
3127 }
3128 return;
3129 }
3130 }
3131
3132 if (Result.getNode()) {
3133 Ops.push_back(Result);
3134 return;
3135 }
3136 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3137}
3138
Eric Christopher11e4df72015-02-26 22:38:43 +00003139std::pair<unsigned, const TargetRegisterClass *>
3140SparcTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
3141 const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003142 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003143 if (Constraint.size() == 1) {
3144 switch (Constraint[0]) {
3145 case 'r':
Craig Topperabadc662012-04-20 06:31:50 +00003146 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003147 }
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003148 } else if (!Constraint.empty() && Constraint.size() <= 5
3149 && Constraint[0] == '{' && *(Constraint.end()-1) == '}') {
3150 // constraint = '{r<d>}'
3151 // Remove the braces from around the name.
3152 StringRef name(Constraint.data()+1, Constraint.size()-2);
3153 // Handle register aliases:
3154 // r0-r7 -> g0-g7
3155 // r8-r15 -> o0-o7
3156 // r16-r23 -> l0-l7
3157 // r24-r31 -> i0-i7
3158 uint64_t intVal = 0;
3159 if (name.substr(0, 1).equals("r")
3160 && !name.substr(1).getAsInteger(10, intVal) && intVal <= 31) {
3161 const char regTypes[] = { 'g', 'o', 'l', 'i' };
3162 char regType = regTypes[intVal/8];
3163 char regIdx = '0' + (intVal % 8);
3164 char tmp[] = { '{', regType, regIdx, '}', 0 };
3165 std::string newConstraint = std::string(tmp);
Eric Christopher11e4df72015-02-26 22:38:43 +00003166 return TargetLowering::getRegForInlineAsmConstraint(TRI, newConstraint,
3167 VT);
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003168 }
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003169 }
3170
Eric Christopher11e4df72015-02-26 22:38:43 +00003171 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003172}
3173
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003174bool
3175SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3176 // The Sparc target isn't yet aware of offsets.
3177 return false;
3178}
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00003179
3180void SparcTargetLowering::ReplaceNodeResults(SDNode *N,
3181 SmallVectorImpl<SDValue>& Results,
3182 SelectionDAG &DAG) const {
3183
3184 SDLoc dl(N);
3185
3186 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
3187
3188 switch (N->getOpcode()) {
3189 default:
3190 llvm_unreachable("Do not know how to custom type legalize this operation!");
3191
3192 case ISD::FP_TO_SINT:
3193 case ISD::FP_TO_UINT:
3194 // Custom lower only if it involves f128 or i64.
3195 if (N->getOperand(0).getValueType() != MVT::f128
3196 || N->getValueType(0) != MVT::i64)
3197 return;
3198 libCall = ((N->getOpcode() == ISD::FP_TO_SINT)
3199 ? RTLIB::FPTOSINT_F128_I64
3200 : RTLIB::FPTOUINT_F128_I64);
3201
3202 Results.push_back(LowerF128Op(SDValue(N, 0),
3203 DAG,
3204 getLibcallName(libCall),
3205 1));
3206 return;
3207
3208 case ISD::SINT_TO_FP:
3209 case ISD::UINT_TO_FP:
3210 // Custom lower only if it involves f128 or i64.
3211 if (N->getValueType(0) != MVT::f128
3212 || N->getOperand(0).getValueType() != MVT::i64)
3213 return;
3214
3215 libCall = ((N->getOpcode() == ISD::SINT_TO_FP)
3216 ? RTLIB::SINTTOFP_I64_F128
3217 : RTLIB::UINTTOFP_I64_F128);
3218
3219 Results.push_back(LowerF128Op(SDValue(N, 0),
3220 DAG,
3221 getLibcallName(libCall),
3222 1));
3223 return;
3224 }
3225}