blob: 891978ee541f00bd3110e39126b5775559264bf8 [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +000016#include "MCTargetDesc/SparcMCExpr.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000017#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000018#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "SparcTargetMachine.h"
Venkatraman Govindarajufd5c1f92014-01-29 04:51:35 +000020#include "SparcTargetObjectFile.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DerivedTypes.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000032using namespace llvm;
33
Chris Lattner49b269d2008-03-17 05:41:48 +000034
35//===----------------------------------------------------------------------===//
36// Calling Convention Implementation
37//===----------------------------------------------------------------------===//
38
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000039static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
40 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags, CCState &State)
42{
43 assert (ArgFlags.isSRet());
44
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000045 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000046 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
47 0,
48 LocVT, LocInfo));
49 return true;
50}
51
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000052static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
53 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags, CCState &State)
55{
Craig Topper840beec2014-04-04 05:16:06 +000056 static const MCPhysReg RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000057 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
58 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000059 // Try to get first reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000060 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
61 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
62 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000063 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000064 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
65 State.AllocateStack(8,4),
66 LocVT, LocInfo));
67 return true;
68 }
69
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000070 // Try to get second reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000071 if (unsigned Reg = State.AllocateReg(RegList, 6))
72 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
73 else
74 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
75 State.AllocateStack(4,4),
76 LocVT, LocInfo));
77 return true;
78}
79
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000080// Allocate a full-sized argument for the 64-bit ABI.
81static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
82 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
83 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000084 assert((LocVT == MVT::f32 || LocVT == MVT::f128
85 || LocVT.getSizeInBits() == 64) &&
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000086 "Can't handle non-64 bits locations");
87
88 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000089 unsigned size = (LocVT == MVT::f128) ? 16 : 8;
90 unsigned alignment = (LocVT == MVT::f128) ? 16 : 8;
91 unsigned Offset = State.AllocateStack(size, alignment);
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000092 unsigned Reg = 0;
93
94 if (LocVT == MVT::i64 && Offset < 6*8)
95 // Promote integers to %i0-%i5.
96 Reg = SP::I0 + Offset/8;
97 else if (LocVT == MVT::f64 && Offset < 16*8)
98 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
99 Reg = SP::D0 + Offset/8;
100 else if (LocVT == MVT::f32 && Offset < 16*8)
101 // Promote floats to %f1, %f3, ...
102 Reg = SP::F1 + Offset/4;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000103 else if (LocVT == MVT::f128 && Offset < 16*8)
104 // Promote long doubles to %q0-%q28. (Which LLVM calls Q0-Q7).
105 Reg = SP::Q0 + Offset/16;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000106
107 // Promote to register when possible, otherwise use the stack slot.
108 if (Reg) {
109 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
110 return true;
111 }
112
113 // This argument goes on the stack in an 8-byte slot.
114 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
115 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
116 if (LocVT == MVT::f32)
117 Offset += 4;
118
119 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
120 return true;
121}
122
123// Allocate a half-sized argument for the 64-bit ABI.
124//
125// This is used when passing { float, int } structs by value in registers.
126static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
127 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
128 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
129 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
130 unsigned Offset = State.AllocateStack(4, 4);
131
132 if (LocVT == MVT::f32 && Offset < 16*8) {
133 // Promote floats to %f0-%f31.
134 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
135 LocVT, LocInfo));
136 return true;
137 }
138
139 if (LocVT == MVT::i32 && Offset < 6*8) {
140 // Promote integers to %i0-%i5, using half the register.
141 unsigned Reg = SP::I0 + Offset/8;
142 LocVT = MVT::i64;
143 LocInfo = CCValAssign::AExt;
144
145 // Set the Custom bit if this i32 goes in the high bits of a register.
146 if (Offset % 8 == 0)
147 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
148 LocVT, LocInfo));
149 else
150 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
151 return true;
152 }
153
154 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
155 return true;
156}
157
Chris Lattner49b269d2008-03-17 05:41:48 +0000158#include "SparcGenCallingConv.inc"
159
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000160// The calling conventions in SparcCallingConv.td are described in terms of the
161// callee's register window. This function translates registers to the
162// corresponding caller window %o register.
163static unsigned toCallerWindow(unsigned Reg) {
164 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
165 if (Reg >= SP::I0 && Reg <= SP::I7)
166 return Reg - SP::I0 + SP::O0;
167 return Reg;
168}
169
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000170SDValue
171SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000172 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000174 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000175 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000176 if (Subtarget->is64Bit())
177 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
178 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
179}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000180
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000181SDValue
182SparcTargetLowering::LowerReturn_32(SDValue Chain,
183 CallingConv::ID CallConv, bool IsVarArg,
184 const SmallVectorImpl<ISD::OutputArg> &Outs,
185 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000186 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000187 MachineFunction &MF = DAG.getMachineFunction();
188
Chris Lattner49b269d2008-03-17 05:41:48 +0000189 // CCValAssign - represent the assignment of the return value to locations.
190 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000191
Chris Lattner49b269d2008-03-17 05:41:48 +0000192 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000193 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
194 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000195
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000196 // Analyze return values.
197 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000198
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000199 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000200 SmallVector<SDValue, 4> RetOps(1, Chain);
201 // Make room for the return address offset.
202 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000203
204 // Copy the result values into the output registers.
205 for (unsigned i = 0; i != RVLocs.size(); ++i) {
206 CCValAssign &VA = RVLocs[i];
207 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000208
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000209 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000210 OutVals[i], Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000211
Chris Lattner49b269d2008-03-17 05:41:48 +0000212 // Guarantee that all emitted copies are stuck together with flags.
213 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000214 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000215 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000216
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000217 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000218 // If the function returns a struct, copy the SRetReturnReg to I0
219 if (MF.getFunction()->hasStructRetAttr()) {
220 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
221 unsigned Reg = SFI->getSRetReturnReg();
222 if (!Reg)
223 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000224 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
225 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000226 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000227 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000228 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000229 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000230
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000231 RetOps[0] = Chain; // Update chain.
232 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000233
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000234 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000235 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000236 RetOps.push_back(Flag);
237
Craig Topper48d114b2014-04-26 18:35:24 +0000238 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000239}
240
241// Lower return values for the 64-bit ABI.
242// Return values are passed the exactly the same way as function arguments.
243SDValue
244SparcTargetLowering::LowerReturn_64(SDValue Chain,
245 CallingConv::ID CallConv, bool IsVarArg,
246 const SmallVectorImpl<ISD::OutputArg> &Outs,
247 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000248 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000249 // CCValAssign - represent the assignment of the return value to locations.
250 SmallVector<CCValAssign, 16> RVLocs;
251
252 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000253 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
254 *DAG.getContext());
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000255
256 // Analyze return values.
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +0000257 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc64);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000258
259 SDValue Flag;
260 SmallVector<SDValue, 4> RetOps(1, Chain);
261
262 // The second operand on the return instruction is the return address offset.
263 // The return address is always %i7+8 with the 64-bit ABI.
264 RetOps.push_back(DAG.getConstant(8, MVT::i32));
265
266 // Copy the result values into the output registers.
267 for (unsigned i = 0; i != RVLocs.size(); ++i) {
268 CCValAssign &VA = RVLocs[i];
269 assert(VA.isRegLoc() && "Can only return in registers!");
270 SDValue OutVal = OutVals[i];
271
272 // Integer return values must be sign or zero extended by the callee.
273 switch (VA.getLocInfo()) {
Lang Hames06234ec2014-01-14 19:56:36 +0000274 case CCValAssign::Full: break;
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000275 case CCValAssign::SExt:
276 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
277 break;
278 case CCValAssign::ZExt:
279 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
280 break;
281 case CCValAssign::AExt:
282 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000283 break;
Lang Hames06234ec2014-01-14 19:56:36 +0000284 default:
285 llvm_unreachable("Unknown loc info!");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000286 }
287
288 // The custom bit on an i32 return value indicates that it should be passed
289 // in the high bits of the register.
290 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
291 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
292 DAG.getConstant(32, MVT::i32));
293
294 // The next value may go in the low bits of the same register.
295 // Handle both at once.
296 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
297 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
298 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
299 // Skip the next value, it's already done.
300 ++i;
301 }
302 }
303
304 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
305
306 // Guarantee that all emitted copies are stuck together with flags.
307 Flag = Chain.getValue(1);
308 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
309 }
310
311 RetOps[0] = Chain; // Update chain.
312
313 // Add the flag if we have it.
314 if (Flag.getNode())
315 RetOps.push_back(Flag);
316
Craig Topper48d114b2014-04-26 18:35:24 +0000317 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other, RetOps);
Chris Lattner49b269d2008-03-17 05:41:48 +0000318}
319
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000320SDValue SparcTargetLowering::
321LowerFormalArguments(SDValue Chain,
322 CallingConv::ID CallConv,
323 bool IsVarArg,
324 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000325 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000326 SelectionDAG &DAG,
327 SmallVectorImpl<SDValue> &InVals) const {
328 if (Subtarget->is64Bit())
329 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
330 DL, DAG, InVals);
331 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
332 DL, DAG, InVals);
333}
334
335/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000336/// passed in either one or two GPRs, including FP values. TODO: we should
337/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000338SDValue SparcTargetLowering::
339LowerFormalArguments_32(SDValue Chain,
340 CallingConv::ID CallConv,
341 bool isVarArg,
342 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000343 SDLoc dl,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000344 SelectionDAG &DAG,
345 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000346 MachineFunction &MF = DAG.getMachineFunction();
347 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000348 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000349
350 // Assign locations to all of the incoming arguments.
351 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000352 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
353 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000354 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000355
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000356 const unsigned StackOffset = 92;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000357
Reid Kleckner79418562014-05-09 22:32:13 +0000358 unsigned InIdx = 0;
359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++InIdx) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000360 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000361
Reid Kleckner79418562014-05-09 22:32:13 +0000362 if (Ins[InIdx].Flags.isSRet()) {
363 if (InIdx != 0)
364 report_fatal_error("sparc only supports sret on the first parameter");
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000365 // Get SRet from [%fp+64].
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000366 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
367 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
368 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
369 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000370 false, false, false, 0);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000371 InVals.push_back(Arg);
372 continue;
373 }
374
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000375 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000376 if (VA.needsCustom()) {
377 assert(VA.getLocVT() == MVT::f64);
378 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
379 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
380 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000381
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000382 assert(i+1 < e);
383 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000384
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000385 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000386 if (NextVA.isMemLoc()) {
387 int FrameIdx = MF.getFrameInfo()->
388 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000389 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000390 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
391 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000392 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000393 } else {
394 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000395 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000396 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000397 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000398 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000399 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000400 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000401 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000402 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000403 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000404 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
405 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
406 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
407 if (VA.getLocVT() == MVT::f32)
408 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
409 else if (VA.getLocVT() != MVT::i32) {
410 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
411 DAG.getValueType(VA.getLocVT()));
412 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
413 }
414 InVals.push_back(Arg);
415 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000416 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000417
418 assert(VA.isMemLoc());
419
420 unsigned Offset = VA.getLocMemOffset()+StackOffset;
421
422 if (VA.needsCustom()) {
423 assert(VA.getValVT() == MVT::f64);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000424 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000425 if (Offset % 8 == 0) {
426 int FI = MF.getFrameInfo()->CreateFixedObject(8,
427 Offset,
428 true);
429 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
430 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
431 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000432 false,false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000433 InVals.push_back(Load);
434 continue;
435 }
436
437 int FI = MF.getFrameInfo()->CreateFixedObject(4,
438 Offset,
439 true);
440 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
441 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
442 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000443 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000444 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
445 Offset+4,
446 true);
447 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
448
449 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
450 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000451 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000452
453 SDValue WholeValue =
454 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
455 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
456 InVals.push_back(WholeValue);
457 continue;
458 }
459
460 int FI = MF.getFrameInfo()->CreateFixedObject(4,
461 Offset,
462 true);
463 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
464 SDValue Load ;
465 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
466 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
467 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000468 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000469 } else {
470 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
471 // Sparc is big endian, so add an offset based on the ObjectVT.
472 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
473 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
474 DAG.getConstant(Offset, MVT::i32));
Stuart Hastings81c43062011-02-16 16:23:55 +0000475 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000476 MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000477 VA.getValVT(), false, false, false,0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000478 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
479 }
480 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000481 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000482
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000483 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000484 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000485 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
486 unsigned Reg = SFI->getSRetReturnReg();
487 if (!Reg) {
488 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
489 SFI->setSRetReturnReg(Reg);
490 }
491 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
492 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
493 }
494
Chris Lattner49b269d2008-03-17 05:41:48 +0000495 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000496 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +0000497 static const MCPhysReg ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000498 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
499 };
500 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topper840beec2014-04-04 05:16:06 +0000501 const MCPhysReg *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000502 unsigned ArgOffset = CCInfo.getNextStackOffset();
503 if (NumAllocated == 6)
504 ArgOffset += StackOffset;
505 else {
506 assert(!ArgOffset);
507 ArgOffset = 68+4*NumAllocated;
508 }
509
Chris Lattner49b269d2008-03-17 05:41:48 +0000510 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000511 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000512
Eli Friedmanbe853b72009-07-19 19:53:46 +0000513 std::vector<SDValue> OutChains;
514
Chris Lattner49b269d2008-03-17 05:41:48 +0000515 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
516 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
517 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000518 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000519
David Greene1fbe0542009-11-12 20:49:22 +0000520 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Cheng0664a672010-07-03 00:40:23 +0000521 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000522 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000523
Chris Lattner676c61d2010-09-21 18:41:36 +0000524 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
525 MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000526 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000527 ArgOffset += 4;
528 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000529
530 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000531 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +0000532 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Eli Friedmanbe853b72009-07-19 19:53:46 +0000533 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000534 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000535
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000536 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000537}
538
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000539// Lower formal arguments for the 64 bit ABI.
540SDValue SparcTargetLowering::
541LowerFormalArguments_64(SDValue Chain,
542 CallingConv::ID CallConv,
543 bool IsVarArg,
544 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000545 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000546 SelectionDAG &DAG,
547 SmallVectorImpl<SDValue> &InVals) const {
548 MachineFunction &MF = DAG.getMachineFunction();
549
550 // Analyze arguments according to CC_Sparc64.
551 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000552 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
553 *DAG.getContext());
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000554 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
555
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000556 // The argument array begins at %fp+BIAS+128, after the register save area.
557 const unsigned ArgArea = 128;
558
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000559 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
560 CCValAssign &VA = ArgLocs[i];
561 if (VA.isRegLoc()) {
562 // This argument is passed in a register.
563 // All integer register arguments are promoted by the caller to i64.
564
565 // Create a virtual register for the promoted live-in value.
566 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
567 getRegClassFor(VA.getLocVT()));
568 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
569
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000570 // Get the high bits for i32 struct elements.
571 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
572 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
573 DAG.getConstant(32, MVT::i32));
574
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000575 // The caller promoted the argument, so insert an Assert?ext SDNode so we
576 // won't promote the value again in this function.
577 switch (VA.getLocInfo()) {
578 case CCValAssign::SExt:
579 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
580 DAG.getValueType(VA.getValVT()));
581 break;
582 case CCValAssign::ZExt:
583 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
584 DAG.getValueType(VA.getValVT()));
585 break;
586 default:
587 break;
588 }
589
590 // Truncate the register down to the argument type.
591 if (VA.isExtInLoc())
592 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
593
594 InVals.push_back(Arg);
595 continue;
596 }
597
598 // The registers are exhausted. This argument was passed on the stack.
599 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000600 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
601 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000602 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000603 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
604 // Adjust offset for extended arguments, SPARC is big-endian.
605 // The caller will have written the full slot with extended bytes, but we
606 // prefer our own extending loads.
607 if (VA.isExtInLoc())
608 Offset += 8 - ValSize;
609 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
610 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
611 DAG.getFrameIndex(FI, getPointerTy()),
612 MachinePointerInfo::getFixedStack(FI),
613 false, false, false, 0));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000614 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000615
616 if (!IsVarArg)
617 return Chain;
618
619 // This function takes variable arguments, some of which may have been passed
620 // in registers %i0-%i5. Variable floating point arguments are never passed
621 // in floating point registers. They go on %i0-%i5 or on the stack like
622 // integer arguments.
623 //
624 // The va_start intrinsic needs to know the offset to the first variable
625 // argument.
626 unsigned ArgOffset = CCInfo.getNextStackOffset();
627 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
628 // Skip the 128 bytes of register save area.
629 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
630 Subtarget->getStackPointerBias());
631
632 // Save the variable arguments that were passed in registers.
633 // The caller is required to reserve stack space for 6 arguments regardless
634 // of how many arguments were actually passed.
635 SmallVector<SDValue, 8> OutChains;
636 for (; ArgOffset < 6*8; ArgOffset += 8) {
637 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
638 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
639 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
640 OutChains.push_back(DAG.getStore(Chain, DL, VArg,
641 DAG.getFrameIndex(FI, getPointerTy()),
642 MachinePointerInfo::getFixedStack(FI),
643 false, false, 0));
644 }
645
646 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000647 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000648
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000649 return Chain;
650}
651
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000652SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000653SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000654 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000655 if (Subtarget->is64Bit())
656 return LowerCall_64(CLI, InVals);
657 return LowerCall_32(CLI, InVals);
658}
659
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000660static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
661 ImmutableCallSite *CS) {
662 if (CS)
663 return CS->hasFnAttr(Attribute::ReturnsTwice);
664
Craig Topper062a2ba2014-04-25 05:30:21 +0000665 const Function *CalleeFn = nullptr;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000666 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
667 CalleeFn = dyn_cast<Function>(G->getGlobal());
668 } else if (ExternalSymbolSDNode *E =
669 dyn_cast<ExternalSymbolSDNode>(Callee)) {
670 const Function *Fn = DAG.getMachineFunction().getFunction();
671 const Module *M = Fn->getParent();
672 const char *CalleeName = E->getSymbol();
673 CalleeFn = M->getFunction(CalleeName);
674 }
675
676 if (!CalleeFn)
677 return false;
678 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
679}
680
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000681// Lower a call for the 32-bit ABI.
682SDValue
683SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
684 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000685 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000686 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000687 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
688 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
689 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000690 SDValue Chain = CLI.Chain;
691 SDValue Callee = CLI.Callee;
692 bool &isTailCall = CLI.IsTailCall;
693 CallingConv::ID CallConv = CLI.CallConv;
694 bool isVarArg = CLI.IsVarArg;
695
Evan Cheng67a69dd2010-01-27 00:07:07 +0000696 // Sparc target does not yet support tail call optimization.
697 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000698
Chris Lattner7d4152b2008-03-17 06:58:37 +0000699 // Analyze operands of the call, assigning locations to each operand.
700 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000701 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
702 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000703 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000704
Chris Lattner7d4152b2008-03-17 06:58:37 +0000705 // Get the size of the outgoing arguments stack space requirement.
706 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000707
Chris Lattner49b269d2008-03-17 05:41:48 +0000708 // Keep stack frames 8-byte aligned.
709 ArgsSize = (ArgsSize+7) & ~7;
710
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000711 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
712
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000713 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000714 SmallVector<SDValue, 8> ByValArgs;
715 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
716 ISD::ArgFlagsTy Flags = Outs[i].Flags;
717 if (!Flags.isByVal())
718 continue;
719
720 SDValue Arg = OutVals[i];
721 unsigned Size = Flags.getByValSize();
722 unsigned Align = Flags.getByValAlign();
723
724 int FI = MFI->CreateStackObject(Size, Align, false);
725 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
726 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
727
728 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000729 false, // isVolatile,
730 (Size <= 32), // AlwaysInline if size <= 32
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000731 MachinePointerInfo(), MachinePointerInfo());
732 ByValArgs.push_back(FIPtr);
733 }
734
Andrew Trickad6d08a2013-05-29 22:03:55 +0000735 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
736 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000737
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000738 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
739 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000740
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000741 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000742 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000743 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000744 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000745 i != e;
746 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000747 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000748 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000749
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000750 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
751
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000752 // Use local copy if it is a byval arg.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000753 if (Flags.isByVal())
754 Arg = ByValArgs[byvalArgIdx++];
755
Chris Lattner7d4152b2008-03-17 06:58:37 +0000756 // Promote the value if needed.
757 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000758 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000759 case CCValAssign::Full: break;
760 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000761 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000762 break;
763 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000764 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000765 break;
766 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000767 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
768 break;
769 case CCValAssign::BCvt:
770 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000771 break;
772 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000773
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000774 if (Flags.isSRet()) {
775 assert(VA.needsCustom());
776 // store SRet argument in %sp+64
777 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
778 SDValue PtrOff = DAG.getIntPtrConstant(64);
779 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
780 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
781 MachinePointerInfo(),
782 false, false, 0));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000783 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000784 continue;
785 }
786
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000787 if (VA.needsCustom()) {
788 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000789
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000790 if (VA.isMemLoc()) {
791 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000792 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000793 if (Offset % 8 == 0) {
794 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
795 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
796 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
797 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
798 MachinePointerInfo(),
799 false, false, 0));
800 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000801 }
802 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000803
Owen Anderson9f944592009-08-11 20:47:22 +0000804 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +0000805 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000806 Arg, StackPtr, MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000807 false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000808 // Sparc is big-endian, so the high part comes first.
Chris Lattner7727d052010-09-21 06:44:06 +0000809 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000810 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000811 // Increment the pointer to the other half.
Dale Johannesen021052a2009-02-04 20:06:27 +0000812 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000813 DAG.getIntPtrConstant(4));
814 // Load the low part.
Chris Lattner7727d052010-09-21 06:44:06 +0000815 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000816 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000817
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000818 if (VA.isRegLoc()) {
819 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
820 assert(i+1 != e);
821 CCValAssign &NextVA = ArgLocs[++i];
822 if (NextVA.isRegLoc()) {
823 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
824 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000825 // Store the low part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000826 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
827 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
828 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
829 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
830 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
831 MachinePointerInfo(),
832 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000833 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000834 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000835 unsigned Offset = VA.getLocMemOffset() + StackOffset;
836 // Store the high part.
837 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
838 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
839 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
840 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
841 MachinePointerInfo(),
842 false, false, 0));
843 // Store the low part.
844 PtrOff = DAG.getIntPtrConstant(Offset+4);
845 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
846 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
847 MachinePointerInfo(),
848 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000849 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000850 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000851 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000852
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000853 // Arguments that can be passed on register must be kept at
854 // RegsToPass vector
855 if (VA.isRegLoc()) {
856 if (VA.getLocVT() != MVT::f32) {
857 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
858 continue;
859 }
860 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
861 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
862 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000863 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000864
865 assert(VA.isMemLoc());
866
867 // Create a store off the stack pointer for this argument.
868 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
869 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
870 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
871 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
872 MachinePointerInfo(),
873 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000874 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000875
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000876
Chris Lattner49b269d2008-03-17 05:41:48 +0000877 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000878 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000879 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000880
881 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000882 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000883 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000884 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000885 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000886 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000887 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000888 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000889 InFlag = Chain.getValue(1);
890 }
891
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000892 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000893 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000894
Chris Lattner49b269d2008-03-17 05:41:48 +0000895 // If the callee is a GlobalAddress node (quite common, every direct call is)
896 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000897 // Likewise ExternalSymbol -> TargetExternalSymbol.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000898 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
899 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Chris Lattner49b269d2008-03-17 05:41:48 +0000900 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000901 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32, 0, TF);
Bill Wendling24c79f22008-09-16 21:48:12 +0000902 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000903 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32, TF);
Chris Lattner49b269d2008-03-17 05:41:48 +0000904
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000905 // Returns a chain & a flag for retval copy to use
906 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
907 SmallVector<SDValue, 8> Ops;
908 Ops.push_back(Chain);
909 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000910 if (hasStructRetAttr)
911 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000912 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
913 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
914 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000915
916 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +0000917 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000918 const uint32_t *Mask = ((hasReturnsTwice)
919 ? TRI->getRTCallPreservedMask(CallConv)
920 : TRI->getCallPreservedMask(CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000921 assert(Mask && "Missing call preserved mask for calling convention");
922 Ops.push_back(DAG.getRegisterMask(Mask));
923
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000924 if (InFlag.getNode())
925 Ops.push_back(InFlag);
926
Craig Topper48d114b2014-04-26 18:35:24 +0000927 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, Ops);
Chris Lattner49b269d2008-03-17 05:41:48 +0000928 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000929
Chris Lattner27539552008-10-11 22:08:30 +0000930 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000931 DAG.getIntPtrConstant(0, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000932 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000933
Chris Lattnerdb26db22008-03-17 06:01:07 +0000934 // Assign locations to each value returned by this call.
935 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000936 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
937 *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000938
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000939 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000940
Chris Lattnerdb26db22008-03-17 06:01:07 +0000941 // Copy all of the result registers out of their specified physreg.
942 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000943 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattnerdb26db22008-03-17 06:01:07 +0000944 RVLocs[i].getValVT(), InFlag).getValue(1);
945 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000946 InVals.push_back(Chain.getValue(0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000947 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000948
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000949 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000950}
951
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000952// This functions returns true if CalleeName is a ABI function that returns
953// a long double (fp128).
954static bool isFP128ABICall(const char *CalleeName)
955{
956 static const char *const ABICalls[] =
957 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
958 "_Q_sqrt", "_Q_neg",
959 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000960 "_Q_lltoq", "_Q_ulltoq",
Craig Topper062a2ba2014-04-25 05:30:21 +0000961 nullptr
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000962 };
Craig Topper062a2ba2014-04-25 05:30:21 +0000963 for (const char * const *I = ABICalls; *I != nullptr; ++I)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000964 if (strcmp(CalleeName, *I) == 0)
965 return true;
966 return false;
967}
968
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000969unsigned
970SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
971{
Craig Topper062a2ba2014-04-25 05:30:21 +0000972 const Function *CalleeFn = nullptr;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000973 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
974 CalleeFn = dyn_cast<Function>(G->getGlobal());
975 } else if (ExternalSymbolSDNode *E =
976 dyn_cast<ExternalSymbolSDNode>(Callee)) {
977 const Function *Fn = DAG.getMachineFunction().getFunction();
978 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000979 const char *CalleeName = E->getSymbol();
980 CalleeFn = M->getFunction(CalleeName);
981 if (!CalleeFn && isFP128ABICall(CalleeName))
982 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000983 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000984
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000985 if (!CalleeFn)
986 return 0;
987
988 assert(CalleeFn->hasStructRetAttr() &&
989 "Callee does not have the StructRet attribute.");
990
Chris Lattner229907c2011-07-18 04:54:35 +0000991 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
992 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000993 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000994}
Chris Lattner49b269d2008-03-17 05:41:48 +0000995
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +0000996
997// Fixup floating point arguments in the ... part of a varargs call.
998//
999// The SPARC v9 ABI requires that floating point arguments are treated the same
1000// as integers when calling a varargs function. This does not apply to the
1001// fixed arguments that are part of the function's prototype.
1002//
1003// This function post-processes a CCValAssign array created by
1004// AnalyzeCallOperands().
1005static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
1006 ArrayRef<ISD::OutputArg> Outs) {
1007 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1008 const CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001009 MVT ValTy = VA.getLocVT();
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001010 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1011 // varargs functions.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001012 if (!VA.isRegLoc() || (ValTy != MVT::f64 && ValTy != MVT::f128))
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001013 continue;
1014 // The fixed arguments to a varargs function still go in FP registers.
1015 if (Outs[VA.getValNo()].IsFixed)
1016 continue;
1017
1018 // This floating point argument should be reassigned.
1019 CCValAssign NewVA;
1020
1021 // Determine the offset into the argument array.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001022 unsigned firstReg = (ValTy == MVT::f64) ? SP::D0 : SP::Q0;
1023 unsigned argSize = (ValTy == MVT::f64) ? 8 : 16;
1024 unsigned Offset = argSize * (VA.getLocReg() - firstReg);
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001025 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1026
1027 if (Offset < 6*8) {
1028 // This argument should go in %i0-%i5.
1029 unsigned IReg = SP::I0 + Offset/8;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001030 if (ValTy == MVT::f64)
1031 // Full register, just bitconvert into i64.
1032 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1033 IReg, MVT::i64, CCValAssign::BCvt);
1034 else {
1035 assert(ValTy == MVT::f128 && "Unexpected type!");
1036 // Full register, just bitconvert into i128 -- We will lower this into
1037 // two i64s in LowerCall_64.
1038 NewVA = CCValAssign::getCustomReg(VA.getValNo(), VA.getValVT(),
1039 IReg, MVT::i128, CCValAssign::BCvt);
1040 }
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001041 } else {
1042 // This needs to go to memory, we're out of integer registers.
1043 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1044 Offset, VA.getLocVT(), VA.getLocInfo());
1045 }
1046 ArgLocs[i] = NewVA;
1047 }
1048}
1049
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001050// Lower a call for the 64-bit ABI.
1051SDValue
1052SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1053 SmallVectorImpl<SDValue> &InVals) const {
1054 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001055 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001056 SDValue Chain = CLI.Chain;
1057
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001058 // Sparc target does not yet support tail call optimization.
1059 CLI.IsTailCall = false;
1060
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001061 // Analyze operands of the call, assigning locations to each operand.
1062 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001063 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), ArgLocs,
1064 *DAG.getContext());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001065 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1066
1067 // Get the size of the outgoing arguments stack space requirement.
1068 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001069 // Called functions expect 6 argument words to exist in the stack frame, used
1070 // or not.
1071 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001072
1073 // Keep stack frames 16-byte aligned.
1074 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
1075
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001076 // Varargs calls require special treatment.
1077 if (CLI.IsVarArg)
1078 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1079
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001080 // Adjust the stack pointer to make room for the arguments.
1081 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1082 // with more than 6 arguments.
Andrew Trickad6d08a2013-05-29 22:03:55 +00001083 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
1084 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001085
1086 // Collect the set of registers to pass to the function and their values.
1087 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1088 // instruction.
1089 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1090
1091 // Collect chains from all the memory opeations that copy arguments to the
1092 // stack. They must follow the stack pointer adjustment above and precede the
1093 // call instruction itself.
1094 SmallVector<SDValue, 8> MemOpChains;
1095
1096 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1097 const CCValAssign &VA = ArgLocs[i];
1098 SDValue Arg = CLI.OutVals[i];
1099
1100 // Promote the value if needed.
1101 switch (VA.getLocInfo()) {
1102 default:
1103 llvm_unreachable("Unknown location info!");
1104 case CCValAssign::Full:
1105 break;
1106 case CCValAssign::SExt:
1107 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1108 break;
1109 case CCValAssign::ZExt:
1110 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1111 break;
1112 case CCValAssign::AExt:
1113 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1114 break;
1115 case CCValAssign::BCvt:
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001116 // fixupVariableFloatArgs() may create bitcasts from f128 to i128. But
1117 // SPARC does not support i128 natively. Lower it into two i64, see below.
1118 if (!VA.needsCustom() || VA.getValVT() != MVT::f128
1119 || VA.getLocVT() != MVT::i128)
1120 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001121 break;
1122 }
1123
1124 if (VA.isRegLoc()) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001125 if (VA.needsCustom() && VA.getValVT() == MVT::f128
1126 && VA.getLocVT() == MVT::i128) {
1127 // Store and reload into the interger register reg and reg+1.
1128 unsigned Offset = 8 * (VA.getLocReg() - SP::I0);
1129 unsigned StackOffset = Offset + Subtarget->getStackPointerBias() + 128;
1130 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1131 SDValue HiPtrOff = DAG.getIntPtrConstant(StackOffset);
1132 HiPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1133 HiPtrOff);
1134 SDValue LoPtrOff = DAG.getIntPtrConstant(StackOffset + 8);
1135 LoPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1136 LoPtrOff);
1137
1138 // Store to %sp+BIAS+128+Offset
1139 SDValue Store = DAG.getStore(Chain, DL, Arg, HiPtrOff,
1140 MachinePointerInfo(),
1141 false, false, 0);
1142 // Load into Reg and Reg+1
1143 SDValue Hi64 = DAG.getLoad(MVT::i64, DL, Store, HiPtrOff,
1144 MachinePointerInfo(),
1145 false, false, false, 0);
1146 SDValue Lo64 = DAG.getLoad(MVT::i64, DL, Store, LoPtrOff,
1147 MachinePointerInfo(),
1148 false, false, false, 0);
1149 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()),
1150 Hi64));
1151 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()+1),
1152 Lo64));
1153 continue;
1154 }
1155
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001156 // The custom bit on an i32 return value indicates that it should be
1157 // passed in the high bits of the register.
1158 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1159 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
1160 DAG.getConstant(32, MVT::i32));
1161
1162 // The next value may go in the low bits of the same register.
1163 // Handle both at once.
1164 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1165 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1166 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1167 CLI.OutVals[i+1]);
1168 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1169 // Skip the next value, it's already done.
1170 ++i;
1171 }
1172 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001173 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001174 continue;
1175 }
1176
1177 assert(VA.isMemLoc());
1178
1179 // Create a store off the stack pointer for this argument.
1180 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1181 // The argument area starts at %fp+BIAS+128 in the callee frame,
1182 // %sp+BIAS+128 in ours.
1183 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1184 Subtarget->getStackPointerBias() +
1185 128);
1186 PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, PtrOff);
1187 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1188 MachinePointerInfo(),
1189 false, false, 0));
1190 }
1191
1192 // Emit all stores, make sure they occur before the call.
1193 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001194 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001195
1196 // Build a sequence of CopyToReg nodes glued together with token chain and
1197 // glue operands which copy the outgoing args into registers. The InGlue is
1198 // necessary since all emitted instructions must be stuck together in order
1199 // to pass the live physical registers.
1200 SDValue InGlue;
1201 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1202 Chain = DAG.getCopyToReg(Chain, DL,
1203 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1204 InGlue = Chain.getValue(1);
1205 }
1206
1207 // If the callee is a GlobalAddress node (quite common, every direct call is)
1208 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1209 // Likewise ExternalSymbol -> TargetExternalSymbol.
1210 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001211 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001212 unsigned TF = ((getTargetMachine().getRelocationModel() == Reloc::PIC_)
1213 ? SparcMCExpr::VK_Sparc_WPLT30 : 0);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001214 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001215 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
1216 TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001217 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001218 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), getPointerTy(), TF);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001219
1220 // Build the operands for the call instruction itself.
1221 SmallVector<SDValue, 8> Ops;
1222 Ops.push_back(Chain);
1223 Ops.push_back(Callee);
1224 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1225 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1226 RegsToPass[i].second.getValueType()));
1227
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001228 // Add a register mask operand representing the call-preserved registers.
Eric Christopherf5e94062015-01-30 23:46:43 +00001229 const SparcRegisterInfo *TRI = Subtarget->getRegisterInfo();
Eric Christopherd9134482014-08-04 21:25:23 +00001230 const uint32_t *Mask =
1231 ((hasReturnsTwice) ? TRI->getRTCallPreservedMask(CLI.CallConv)
1232 : TRI->getCallPreservedMask(CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001233 assert(Mask && "Missing call preserved mask for calling convention");
1234 Ops.push_back(DAG.getRegisterMask(Mask));
1235
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001236 // Make sure the CopyToReg nodes are glued to the call instruction which
1237 // consumes the registers.
1238 if (InGlue.getNode())
1239 Ops.push_back(InGlue);
1240
1241 // Now the call itself.
1242 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00001243 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, Ops);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001244 InGlue = Chain.getValue(1);
1245
1246 // Revert the stack pointer immediately after the call.
1247 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001248 DAG.getIntPtrConstant(0, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001249 InGlue = Chain.getValue(1);
1250
1251 // Now extract the return values. This is more or less the same as
1252 // LowerFormalArguments_64.
1253
1254 // Assign locations to each value returned by this call.
1255 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00001256 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(), RVLocs,
1257 *DAG.getContext());
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001258
1259 // Set inreg flag manually for codegen generated library calls that
1260 // return float.
Craig Topper062a2ba2014-04-25 05:30:21 +00001261 if (CLI.Ins.size() == 1 && CLI.Ins[0].VT == MVT::f32 && CLI.CS == nullptr)
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001262 CLI.Ins[0].Flags.setInReg();
1263
Jakob Stoklund Olesene7084a12014-01-12 04:13:17 +00001264 RVInfo.AnalyzeCallResult(CLI.Ins, RetCC_Sparc64);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001265
1266 // Copy all of the result registers out of their specified physreg.
1267 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1268 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001269 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001270
1271 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1272 // reside in the same register in the high and low bits. Reuse the
1273 // CopyFromReg previous node to avoid duplicate copies.
1274 SDValue RV;
1275 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1276 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1277 RV = Chain.getValue(0);
1278
1279 // But usually we'll create a new CopyFromReg for a different register.
1280 if (!RV.getNode()) {
1281 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1282 Chain = RV.getValue(1);
1283 InGlue = Chain.getValue(2);
1284 }
1285
1286 // Get the high bits for i32 struct elements.
1287 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1288 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
1289 DAG.getConstant(32, MVT::i32));
1290
1291 // The callee promoted the return value, so insert an Assert?ext SDNode so
1292 // we won't promote the value again in this function.
1293 switch (VA.getLocInfo()) {
1294 case CCValAssign::SExt:
1295 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1296 DAG.getValueType(VA.getValVT()));
1297 break;
1298 case CCValAssign::ZExt:
1299 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1300 DAG.getValueType(VA.getValVT()));
1301 break;
1302 default:
1303 break;
1304 }
1305
1306 // Truncate the register down to the return value type.
1307 if (VA.isExtInLoc())
1308 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1309
1310 InVals.push_back(RV);
1311 }
1312
1313 return Chain;
1314}
1315
Chris Lattner0a1762e2008-03-17 03:21:36 +00001316//===----------------------------------------------------------------------===//
1317// TargetLowering Implementation
1318//===----------------------------------------------------------------------===//
1319
1320/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1321/// condition.
1322static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1323 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001324 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001325 case ISD::SETEQ: return SPCC::ICC_E;
1326 case ISD::SETNE: return SPCC::ICC_NE;
1327 case ISD::SETLT: return SPCC::ICC_L;
1328 case ISD::SETGT: return SPCC::ICC_G;
1329 case ISD::SETLE: return SPCC::ICC_LE;
1330 case ISD::SETGE: return SPCC::ICC_GE;
1331 case ISD::SETULT: return SPCC::ICC_CS;
1332 case ISD::SETULE: return SPCC::ICC_LEU;
1333 case ISD::SETUGT: return SPCC::ICC_GU;
1334 case ISD::SETUGE: return SPCC::ICC_CC;
1335 }
1336}
1337
1338/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1339/// FCC condition.
1340static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1341 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001342 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001343 case ISD::SETEQ:
1344 case ISD::SETOEQ: return SPCC::FCC_E;
1345 case ISD::SETNE:
1346 case ISD::SETUNE: return SPCC::FCC_NE;
1347 case ISD::SETLT:
1348 case ISD::SETOLT: return SPCC::FCC_L;
1349 case ISD::SETGT:
1350 case ISD::SETOGT: return SPCC::FCC_G;
1351 case ISD::SETLE:
1352 case ISD::SETOLE: return SPCC::FCC_LE;
1353 case ISD::SETGE:
1354 case ISD::SETOGE: return SPCC::FCC_GE;
1355 case ISD::SETULT: return SPCC::FCC_UL;
1356 case ISD::SETULE: return SPCC::FCC_ULE;
1357 case ISD::SETUGT: return SPCC::FCC_UG;
1358 case ISD::SETUGE: return SPCC::FCC_UGE;
1359 case ISD::SETUO: return SPCC::FCC_U;
1360 case ISD::SETO: return SPCC::FCC_O;
1361 case ISD::SETONE: return SPCC::FCC_LG;
1362 case ISD::SETUEQ: return SPCC::FCC_UE;
1363 }
1364}
1365
Eric Christopherf5e94062015-01-30 23:46:43 +00001366SparcTargetLowering::SparcTargetLowering(TargetMachine &TM,
1367 const SparcSubtarget &STI)
1368 : TargetLowering(TM), Subtarget(&STI) {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001369 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001370 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1371 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1372 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001373 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001374 if (Subtarget->is64Bit())
1375 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001376
1377 // Turn FP extload into load/fextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001378 for (MVT VT : MVT::fp_valuetypes()) {
1379 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
1380 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f64, Expand);
1381 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001382
Chris Lattner0a1762e2008-03-17 03:21:36 +00001383 // Sparc doesn't have i1 sign extending load
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001384 for (MVT VT : MVT::integer_valuetypes())
1385 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001386
Chris Lattner0a1762e2008-03-17 03:21:36 +00001387 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001388 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001389 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1390 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001391
1392 // Custom legalize GlobalAddress nodes into LO/HI parts.
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +00001393 setOperationAction(ISD::GlobalAddress, getPointerTy(), Custom);
1394 setOperationAction(ISD::GlobalTLSAddress, getPointerTy(), Custom);
1395 setOperationAction(ISD::ConstantPool, getPointerTy(), Custom);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001396 setOperationAction(ISD::BlockAddress, getPointerTy(), Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001397
Chris Lattner0a1762e2008-03-17 03:21:36 +00001398 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001399 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1400 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1401 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001402
1403 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001404 setOperationAction(ISD::UREM, MVT::i32, Expand);
1405 setOperationAction(ISD::SREM, MVT::i32, Expand);
1406 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1407 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001408
Roman Divacky2262cfa2013-10-31 19:22:33 +00001409 // ... nor does SparcV9.
1410 if (Subtarget->is64Bit()) {
1411 setOperationAction(ISD::UREM, MVT::i64, Expand);
1412 setOperationAction(ISD::SREM, MVT::i64, Expand);
1413 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1414 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1415 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001416
1417 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001418 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1419 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001420 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
1421 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001422
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001423 // Custom Expand fp<->uint
1424 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1425 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001426 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
1427 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001428
Wesley Peck527da1b2010-11-23 03:31:01 +00001429 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1430 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001431
Chris Lattner0a1762e2008-03-17 03:21:36 +00001432 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001433 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1434 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1435 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001436 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1437
Owen Anderson9f944592009-08-11 20:47:22 +00001438 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1439 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1440 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001441 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001442
Chris Lattner0a1762e2008-03-17 03:21:36 +00001443 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001444 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1445 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1446 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1447 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1448 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1449 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001450 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001451
Owen Anderson9f944592009-08-11 20:47:22 +00001452 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1453 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1454 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001455 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001456
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001457 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001458 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1459 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1460 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1461 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001462 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1463 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001464 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1465 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001466 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001467 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001468
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001469 setOperationAction(ISD::CTPOP, MVT::i64,
1470 Subtarget->usePopc() ? Legal : Expand);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001471 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
1472 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1473 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
1474 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1475 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Roman Divackyb6517852013-11-12 19:04:45 +00001476 setOperationAction(ISD::ROTL , MVT::i64, Expand);
1477 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00001478 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001479 }
1480
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001481 // ATOMICs.
1482 // FIXME: We insert fences for each atomics and generate sub-optimal code
1483 // for PSO/TSO. Also, implement other atomicrmw operations.
1484
1485 setInsertFencesForAtomic(true);
1486
1487 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Legal);
1488 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32,
1489 (Subtarget->isV9() ? Legal: Expand));
1490
1491
1492 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Legal);
1493
1494 // Custom Lower Atomic LOAD/STORE
1495 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
1496 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
1497
1498 if (Subtarget->is64Bit()) {
1499 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Legal);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00001500 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Legal);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001501 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
1502 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Custom);
1503 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001504
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001505 if (!Subtarget->isV9()) {
1506 // SparcV8 does not have FNEGD and FABSD.
1507 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1508 setOperationAction(ISD::FABS, MVT::f64, Custom);
1509 }
1510
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001511 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1512 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1513 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1514 setOperationAction(ISD::FREM , MVT::f128, Expand);
1515 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001516 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1517 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001518 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001519 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001520 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001521 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1522 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001523 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001524 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001525 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001526 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001527 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001528 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001529 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001530 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1531 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1532 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001533 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001534 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1535 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001536 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001537 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1538 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001539
Owen Anderson9f944592009-08-11 20:47:22 +00001540 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1541 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1542 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001543
1544 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson9f944592009-08-11 20:47:22 +00001545 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1546 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001547
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001548 if (Subtarget->is64Bit()) {
1549 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
1550 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1551 setOperationAction(ISD::MULHU, MVT::i64, Expand);
1552 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00001553
1554 setOperationAction(ISD::UMULO, MVT::i64, Custom);
1555 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Roman Divacky37136c02014-02-19 21:35:39 +00001556
1557 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
1558 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
1559 setOperationAction(ISD::SRL_PARTS, MVT::i64, Expand);
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001560 }
1561
Chris Lattner0a1762e2008-03-17 03:21:36 +00001562 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001563 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001564 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001565 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001566
Benjamin Kramerfacca1f2014-02-23 21:43:52 +00001567 setOperationAction(ISD::TRAP , MVT::Other, Legal);
1568
Chris Lattner0a1762e2008-03-17 03:21:36 +00001569 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001570 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1571 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1572 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1573 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1574 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001575
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +00001576 setExceptionPointerRegister(SP::I0);
1577 setExceptionSelectorRegister(SP::I1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001578
Chris Lattner0a1762e2008-03-17 03:21:36 +00001579 setStackPointerRegisterToSaveRestore(SP::O6);
1580
Jakob Stoklund Olesen6f39ce42014-01-26 08:12:34 +00001581 setOperationAction(ISD::CTPOP, MVT::i32,
1582 Subtarget->usePopc() ? Legal : Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001583
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001584 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1585 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1586 setOperationAction(ISD::STORE, MVT::f128, Legal);
1587 } else {
1588 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1589 setOperationAction(ISD::STORE, MVT::f128, Custom);
1590 }
1591
1592 if (Subtarget->hasHardQuad()) {
1593 setOperationAction(ISD::FADD, MVT::f128, Legal);
1594 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1595 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1596 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1597 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1598 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1599 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1600 if (Subtarget->isV9()) {
1601 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1602 setOperationAction(ISD::FABS, MVT::f128, Legal);
1603 } else {
1604 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1605 setOperationAction(ISD::FABS, MVT::f128, Custom);
1606 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001607
1608 if (!Subtarget->is64Bit()) {
1609 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1610 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1611 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1612 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
1613 }
1614
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001615 } else {
1616 // Custom legalize f128 operations.
1617
1618 setOperationAction(ISD::FADD, MVT::f128, Custom);
1619 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1620 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1621 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1622 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1623 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1624 setOperationAction(ISD::FABS, MVT::f128, Custom);
1625
1626 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1627 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1628 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1629
1630 // Setup Runtime library names.
1631 if (Subtarget->is64Bit()) {
1632 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1633 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1634 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1635 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1636 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1637 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001638 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001639 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001640 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001641 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Qp_qtox");
1642 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Qp_qtoux");
1643 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Qp_xtoq");
1644 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Qp_uxtoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001645 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1646 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1647 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1648 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1649 } else {
1650 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1651 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1652 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1653 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1654 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1655 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001656 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001657 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001658 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001659 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1660 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1661 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1662 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001663 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1664 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1665 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1666 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1667 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001668 }
1669
Eli Friedman2518f832011-05-06 20:34:06 +00001670 setMinFunctionAlignment(2);
1671
Chris Lattner0a1762e2008-03-17 03:21:36 +00001672 computeRegisterProperties();
1673}
1674
1675const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1676 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001677 default: return nullptr;
Chris Lattner0a1762e2008-03-17 03:21:36 +00001678 case SPISD::CMPICC: return "SPISD::CMPICC";
1679 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1680 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001681 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001682 case SPISD::BRFCC: return "SPISD::BRFCC";
1683 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001684 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001685 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1686 case SPISD::Hi: return "SPISD::Hi";
1687 case SPISD::Lo: return "SPISD::Lo";
1688 case SPISD::FTOI: return "SPISD::FTOI";
1689 case SPISD::ITOF: return "SPISD::ITOF";
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001690 case SPISD::FTOX: return "SPISD::FTOX";
1691 case SPISD::XTOF: return "SPISD::XTOF";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001692 case SPISD::CALL: return "SPISD::CALL";
1693 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001694 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00001695 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001696 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1697 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1698 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001699 }
1700}
1701
Venkatraman Govindarajuf6c8fe92013-12-09 04:02:15 +00001702EVT SparcTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
1703 if (!VT.isVector())
1704 return MVT::i32;
1705 return VT.changeVectorElementTypeToInteger();
1706}
1707
Chris Lattner0a1762e2008-03-17 03:21:36 +00001708/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1709/// be zero. Op is expected to be a target specific node. Used by DAG
1710/// combiner.
Jay Foada0653a32014-05-14 21:14:37 +00001711void SparcTargetLowering::computeKnownBitsForTargetNode
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001712 (const SDValue Op,
1713 APInt &KnownZero,
1714 APInt &KnownOne,
1715 const SelectionDAG &DAG,
1716 unsigned Depth) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001717 APInt KnownZero2, KnownOne2;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001718 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001719
Chris Lattner0a1762e2008-03-17 03:21:36 +00001720 switch (Op.getOpcode()) {
1721 default: break;
1722 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001723 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001724 case SPISD::SELECT_FCC:
Jay Foada0653a32014-05-14 21:14:37 +00001725 DAG.computeKnownBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1726 DAG.computeKnownBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001727
Chris Lattner0a1762e2008-03-17 03:21:36 +00001728 // Only known if known in both the LHS and RHS.
1729 KnownOne &= KnownOne2;
1730 KnownZero &= KnownZero2;
1731 break;
1732 }
1733}
1734
Chris Lattner0a1762e2008-03-17 03:21:36 +00001735// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1736// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001737static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001738 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001739 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001740 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001741 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001742 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1743 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001744 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1745 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1746 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1747 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1748 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001749 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1750 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001751 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001752 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001753 LHS = CMPCC.getOperand(0);
1754 RHS = CMPCC.getOperand(1);
1755 }
1756}
1757
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001758// Convert to a target node and set target flags.
1759SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1760 SelectionDAG &DAG) const {
1761 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1762 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001763 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001764 GA->getValueType(0),
1765 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001766
1767 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1768 return DAG.getTargetConstantPool(CP->getConstVal(),
1769 CP->getValueType(0),
1770 CP->getAlignment(),
1771 CP->getOffset(), TF);
1772
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001773 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1774 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1775 Op.getValueType(),
1776 0,
1777 TF);
1778
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001779 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1780 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1781 ES->getValueType(0), TF);
1782
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001783 llvm_unreachable("Unhandled address SDNode");
1784}
1785
1786// Split Op into high and low parts according to HiTF and LoTF.
1787// Return an ADD node combining the parts.
1788SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1789 unsigned HiTF, unsigned LoTF,
1790 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001791 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001792 EVT VT = Op.getValueType();
1793 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1794 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1795 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1796}
1797
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001798// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1799// or ExternalSymbol SDNode.
1800SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001801 SDLoc DL(Op);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001802 EVT VT = getPointerTy();
1803
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001804 // Handle PIC mode first.
1805 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1806 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +00001807 SDValue HiLo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_GOT22,
1808 SparcMCExpr::VK_Sparc_GOT10, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001809 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1810 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001811 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1812 // function has calls.
1813 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1814 MFI->setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001815 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
1816 MachinePointerInfo::getGOT(), false, false, false, 0);
1817 }
1818
1819 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001820 switch(getTargetMachine().getCodeModel()) {
1821 default:
1822 llvm_unreachable("Unsupported absolute code model");
1823 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001824 // abs32.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001825 return makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1826 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001827 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001828 // abs44.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001829 SDValue H44 = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_H44,
1830 SparcMCExpr::VK_Sparc_M44, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001831 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001832 SDValue L44 = withTargetFlags(Op, SparcMCExpr::VK_Sparc_L44, DAG);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001833 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1834 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1835 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001836 case CodeModel::Large: {
1837 // abs64.
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001838 SDValue Hi = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HH,
1839 SparcMCExpr::VK_Sparc_HM, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001840 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, MVT::i32));
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001841 SDValue Lo = makeHiLoPair(Op, SparcMCExpr::VK_Sparc_HI,
1842 SparcMCExpr::VK_Sparc_LO, DAG);
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001843 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1844 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001845 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001846}
1847
Wesley Peck527da1b2010-11-23 03:31:01 +00001848SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001849 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001850 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001851}
1852
Chris Lattner840c7002009-09-15 17:46:24 +00001853SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001854 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001855 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001856}
1857
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001858SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1859 SelectionDAG &DAG) const {
1860 return makeAddress(Op, DAG);
1861}
1862
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001863SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1864 SelectionDAG &DAG) const {
1865
1866 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1867 SDLoc DL(GA);
1868 const GlobalValue *GV = GA->getGlobal();
1869 EVT PtrVT = getPointerTy();
1870
1871 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1872
1873 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001874 unsigned HiTF = ((model == TLSModel::GeneralDynamic)
1875 ? SparcMCExpr::VK_Sparc_TLS_GD_HI22
1876 : SparcMCExpr::VK_Sparc_TLS_LDM_HI22);
1877 unsigned LoTF = ((model == TLSModel::GeneralDynamic)
1878 ? SparcMCExpr::VK_Sparc_TLS_GD_LO10
1879 : SparcMCExpr::VK_Sparc_TLS_LDM_LO10);
1880 unsigned addTF = ((model == TLSModel::GeneralDynamic)
1881 ? SparcMCExpr::VK_Sparc_TLS_GD_ADD
1882 : SparcMCExpr::VK_Sparc_TLS_LDM_ADD);
1883 unsigned callTF = ((model == TLSModel::GeneralDynamic)
1884 ? SparcMCExpr::VK_Sparc_TLS_GD_CALL
1885 : SparcMCExpr::VK_Sparc_TLS_LDM_CALL);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001886
1887 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
1888 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1889 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
1890 withTargetFlags(Op, addTF, DAG));
1891
1892 SDValue Chain = DAG.getEntryNode();
1893 SDValue InFlag;
1894
1895 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, true), DL);
1896 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
1897 InFlag = Chain.getValue(1);
1898 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
1899 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
1900
1901 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1902 SmallVector<SDValue, 4> Ops;
1903 Ops.push_back(Chain);
1904 Ops.push_back(Callee);
1905 Ops.push_back(Symbol);
1906 Ops.push_back(DAG.getRegister(SP::O0, PtrVT));
Eric Christopherf5e94062015-01-30 23:46:43 +00001907 const uint32_t *Mask =
1908 Subtarget->getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001909 assert(Mask && "Missing call preserved mask for calling convention");
1910 Ops.push_back(DAG.getRegisterMask(Mask));
1911 Ops.push_back(InFlag);
Craig Topper48d114b2014-04-26 18:35:24 +00001912 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, Ops);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001913 InFlag = Chain.getValue(1);
1914 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, true),
1915 DAG.getIntPtrConstant(0, true), InFlag, DL);
1916 InFlag = Chain.getValue(1);
1917 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
1918
1919 if (model != TLSModel::LocalDynamic)
1920 return Ret;
1921
1922 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001923 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001924 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001925 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001926 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1927 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001928 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LDO_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001929 }
1930
1931 if (model == TLSModel::InitialExec) {
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001932 unsigned ldTF = ((PtrVT == MVT::i64)? SparcMCExpr::VK_Sparc_TLS_IE_LDX
1933 : SparcMCExpr::VK_Sparc_TLS_IE_LD);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001934
1935 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1936
1937 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1938 // function has calls.
1939 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1940 MFI->setHasCalls(true);
1941
1942 SDValue TGA = makeHiLoPair(Op,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001943 SparcMCExpr::VK_Sparc_TLS_IE_HI22,
1944 SparcMCExpr::VK_Sparc_TLS_IE_LO10, DAG);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001945 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
1946 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
1947 DL, PtrVT, Ptr,
1948 withTargetFlags(Op, ldTF, DAG));
1949 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
1950 DAG.getRegister(SP::G7, PtrVT), Offset,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001951 withTargetFlags(Op,
1952 SparcMCExpr::VK_Sparc_TLS_IE_ADD, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001953 }
1954
1955 assert(model == TLSModel::LocalExec);
1956 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001957 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_HIX22, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001958 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +00001959 withTargetFlags(Op, SparcMCExpr::VK_Sparc_TLS_LE_LOX10, DAG));
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001960 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1961
1962 return DAG.getNode(ISD::ADD, DL, PtrVT,
1963 DAG.getRegister(SP::G7, PtrVT), Offset);
1964}
1965
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001966SDValue
1967SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
1968 SDValue Arg, SDLoc DL,
1969 SelectionDAG &DAG) const {
1970 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1971 EVT ArgVT = Arg.getValueType();
1972 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
1973
1974 ArgListEntry Entry;
1975 Entry.Node = Arg;
1976 Entry.Ty = ArgTy;
1977
1978 if (ArgTy->isFP128Ty()) {
1979 // Create a stack object and pass the pointer to the library function.
1980 int FI = MFI->CreateStackObject(16, 8, false);
1981 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
1982 Chain = DAG.getStore(Chain,
1983 DL,
1984 Entry.Node,
1985 FIPtr,
1986 MachinePointerInfo(),
1987 false,
1988 false,
1989 8);
1990
1991 Entry.Node = FIPtr;
1992 Entry.Ty = PointerType::getUnqual(ArgTy);
1993 }
1994 Args.push_back(Entry);
1995 return Chain;
1996}
1997
1998SDValue
1999SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
2000 const char *LibFuncName,
2001 unsigned numArgs) const {
2002
2003 ArgListTy Args;
2004
2005 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2006
2007 SDValue Callee = DAG.getExternalSymbol(LibFuncName, getPointerTy());
2008 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
2009 Type *RetTyABI = RetTy;
2010 SDValue Chain = DAG.getEntryNode();
2011 SDValue RetPtr;
2012
2013 if (RetTy->isFP128Ty()) {
2014 // Create a Stack Object to receive the return value of type f128.
2015 ArgListEntry Entry;
2016 int RetFI = MFI->CreateStackObject(16, 8, false);
2017 RetPtr = DAG.getFrameIndex(RetFI, getPointerTy());
2018 Entry.Node = RetPtr;
2019 Entry.Ty = PointerType::getUnqual(RetTy);
2020 if (!Subtarget->is64Bit())
2021 Entry.isSRet = true;
2022 Entry.isReturned = false;
2023 Args.push_back(Entry);
2024 RetTyABI = Type::getVoidTy(*DAG.getContext());
2025 }
2026
2027 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
2028 for (unsigned i = 0, e = numArgs; i != e; ++i) {
2029 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
2030 }
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002031 TargetLowering::CallLoweringInfo CLI(DAG);
2032 CLI.setDebugLoc(SDLoc(Op)).setChain(Chain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002033 .setCallee(CallingConv::C, RetTyABI, Callee, std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002034
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002035 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2036
2037 // chain is in second result.
2038 if (RetTyABI == RetTy)
2039 return CallInfo.first;
2040
2041 assert (RetTy->isFP128Ty() && "Unexpected return type!");
2042
2043 Chain = CallInfo.second;
2044
2045 // Load RetPtr to get the return value.
2046 return DAG.getLoad(Op.getValueType(),
2047 SDLoc(Op),
2048 Chain,
2049 RetPtr,
2050 MachinePointerInfo(),
2051 false, false, false, 8);
2052}
2053
2054SDValue
2055SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
2056 unsigned &SPCC,
2057 SDLoc DL,
2058 SelectionDAG &DAG) const {
2059
Craig Topper062a2ba2014-04-25 05:30:21 +00002060 const char *LibCall = nullptr;
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002061 bool is64Bit = Subtarget->is64Bit();
2062 switch(SPCC) {
2063 default: llvm_unreachable("Unhandled conditional code!");
2064 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
2065 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
2066 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
2067 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
2068 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
2069 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
2070 case SPCC::FCC_UL :
2071 case SPCC::FCC_ULE:
2072 case SPCC::FCC_UG :
2073 case SPCC::FCC_UGE:
2074 case SPCC::FCC_U :
2075 case SPCC::FCC_O :
2076 case SPCC::FCC_LG :
2077 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
2078 }
2079
2080 SDValue Callee = DAG.getExternalSymbol(LibCall, getPointerTy());
2081 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
2082 ArgListTy Args;
2083 SDValue Chain = DAG.getEntryNode();
2084 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
2085 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
2086
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002087 TargetLowering::CallLoweringInfo CLI(DAG);
2088 CLI.setDebugLoc(DL).setChain(Chain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002089 .setCallee(CallingConv::C, RetTy, Callee, std::move(Args), 0);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002090
2091 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2092
2093 // result is in first, and chain is in second result.
2094 SDValue Result = CallInfo.first;
2095
2096 switch(SPCC) {
2097 default: {
2098 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2099 SPCC = SPCC::ICC_NE;
2100 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2101 }
2102 case SPCC::FCC_UL : {
2103 SDValue Mask = DAG.getTargetConstant(1, Result.getValueType());
2104 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2105 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2106 SPCC = SPCC::ICC_NE;
2107 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2108 }
2109 case SPCC::FCC_ULE: {
Venkatraman Govindarajub803cec2013-09-04 15:15:20 +00002110 SDValue RHS = DAG.getTargetConstant(2, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002111 SPCC = SPCC::ICC_NE;
2112 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2113 }
2114 case SPCC::FCC_UG : {
2115 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2116 SPCC = SPCC::ICC_G;
2117 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2118 }
2119 case SPCC::FCC_UGE: {
2120 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2121 SPCC = SPCC::ICC_NE;
2122 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2123 }
2124
2125 case SPCC::FCC_U : {
2126 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2127 SPCC = SPCC::ICC_E;
2128 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2129 }
2130 case SPCC::FCC_O : {
2131 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2132 SPCC = SPCC::ICC_NE;
2133 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2134 }
2135 case SPCC::FCC_LG : {
2136 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2137 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2138 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2139 SPCC = SPCC::ICC_NE;
2140 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2141 }
2142 case SPCC::FCC_UE : {
2143 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2144 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2145 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2146 SPCC = SPCC::ICC_E;
2147 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2148 }
2149 }
2150}
2151
2152static SDValue
2153LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2154 const SparcTargetLowering &TLI) {
2155
2156 if (Op.getOperand(0).getValueType() == MVT::f64)
2157 return TLI.LowerF128Op(Op, DAG,
2158 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2159
2160 if (Op.getOperand(0).getValueType() == MVT::f32)
2161 return TLI.LowerF128Op(Op, DAG,
2162 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2163
2164 llvm_unreachable("fpextend with non-float operand!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002165 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002166}
2167
2168static SDValue
2169LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2170 const SparcTargetLowering &TLI) {
2171 // FP_ROUND on f64 and f32 are legal.
2172 if (Op.getOperand(0).getValueType() != MVT::f128)
2173 return Op;
2174
2175 if (Op.getValueType() == MVT::f64)
2176 return TLI.LowerF128Op(Op, DAG,
2177 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2178 if (Op.getValueType() == MVT::f32)
2179 return TLI.LowerF128Op(Op, DAG,
2180 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2181
2182 llvm_unreachable("fpround to non-float!");
Craig Topper062a2ba2014-04-25 05:30:21 +00002183 return SDValue();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002184}
2185
2186static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2187 const SparcTargetLowering &TLI,
2188 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002189 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002190 EVT VT = Op.getValueType();
2191 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002192
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002193 // Expand f128 operations to fp128 abi calls.
2194 if (Op.getOperand(0).getValueType() == MVT::f128
2195 && (!hasHardQuad || !TLI.isTypeLegal(VT))) {
2196 const char *libName = TLI.getLibcallName(VT == MVT::i32
2197 ? RTLIB::FPTOSINT_F128_I32
2198 : RTLIB::FPTOSINT_F128_I64);
2199 return TLI.LowerF128Op(Op, DAG, libName, 1);
2200 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002201
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002202 // Expand if the resulting type is illegal.
2203 if (!TLI.isTypeLegal(VT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002204 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002205
2206 // Otherwise, Convert the fp value to integer in an FP register.
2207 if (VT == MVT::i32)
2208 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
2209 else
2210 Op = DAG.getNode(SPISD::FTOX, dl, MVT::f64, Op.getOperand(0));
2211
2212 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002213}
2214
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002215static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2216 const SparcTargetLowering &TLI,
2217 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002218 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002219 EVT OpVT = Op.getOperand(0).getValueType();
2220 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2221
2222 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2223
2224 // Expand f128 operations to fp128 ABI calls.
2225 if (Op.getValueType() == MVT::f128
2226 && (!hasHardQuad || !TLI.isTypeLegal(OpVT))) {
2227 const char *libName = TLI.getLibcallName(OpVT == MVT::i32
2228 ? RTLIB::SINTTOFP_I32_F128
2229 : RTLIB::SINTTOFP_I64_F128);
2230 return TLI.LowerF128Op(Op, DAG, libName, 1);
2231 }
2232
2233 // Expand if the operand type is illegal.
2234 if (!TLI.isTypeLegal(OpVT))
Craig Topper062a2ba2014-04-25 05:30:21 +00002235 return SDValue();
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002236
2237 // Otherwise, Convert the int value to FP in an FP register.
2238 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, floatVT, Op.getOperand(0));
2239 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2240 return DAG.getNode(opcode, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002241}
2242
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002243static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2244 const SparcTargetLowering &TLI,
2245 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002246 SDLoc dl(Op);
2247 EVT VT = Op.getValueType();
2248
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002249 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002250 // quad floating point instructions and the resulting type is legal.
2251 if (Op.getOperand(0).getValueType() != MVT::f128 ||
2252 (hasHardQuad && TLI.isTypeLegal(VT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002253 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002254
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002255 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002256
2257 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002258 TLI.getLibcallName(VT == MVT::i32
2259 ? RTLIB::FPTOUINT_F128_I32
2260 : RTLIB::FPTOUINT_F128_I64),
2261 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002262}
2263
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002264static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2265 const SparcTargetLowering &TLI,
2266 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002267 SDLoc dl(Op);
2268 EVT OpVT = Op.getOperand(0).getValueType();
2269 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2270
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002271 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002272 // quad floating point instructions and the operand type is legal.
2273 if (Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.isTypeLegal(OpVT)))
Craig Topper062a2ba2014-04-25 05:30:21 +00002274 return SDValue();
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002275
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002276 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002277 TLI.getLibcallName(OpVT == MVT::i32
2278 ? RTLIB::UINTTOFP_I32_F128
2279 : RTLIB::UINTTOFP_I64_F128),
2280 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002281}
2282
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002283static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2284 const SparcTargetLowering &TLI,
2285 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002286 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002287 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002288 SDValue LHS = Op.getOperand(2);
2289 SDValue RHS = Op.getOperand(3);
2290 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002291 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002292 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002293
Chris Lattner0a1762e2008-03-17 03:21:36 +00002294 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2295 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2296 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002297
Chris Lattner0a1762e2008-03-17 03:21:36 +00002298 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002299 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002300 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002301 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002302 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002303 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2304 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002305 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002306 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2307 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2308 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2309 Opc = SPISD::BRICC;
2310 } else {
2311 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2312 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2313 Opc = SPISD::BRFCC;
2314 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002315 }
Owen Anderson9f944592009-08-11 20:47:22 +00002316 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
2317 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002318}
2319
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002320static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2321 const SparcTargetLowering &TLI,
2322 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002323 SDValue LHS = Op.getOperand(0);
2324 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002325 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002326 SDValue TrueVal = Op.getOperand(2);
2327 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002328 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002329 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002330
Chris Lattner0a1762e2008-03-17 03:21:36 +00002331 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2332 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2333 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002334
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002335 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002336 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002337 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002338 Opc = LHS.getValueType() == MVT::i32 ?
2339 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002340 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2341 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002342 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2343 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2344 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2345 Opc = SPISD::SELECT_ICC;
2346 } else {
2347 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2348 Opc = SPISD::SELECT_FCC;
2349 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2350 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002351 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002352 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson9f944592009-08-11 20:47:22 +00002353 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002354}
2355
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002356static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002357 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002358 MachineFunction &MF = DAG.getMachineFunction();
2359 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
2360
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002361 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002362 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2363
Chris Lattner0a1762e2008-03-17 03:21:36 +00002364 // vastart just stores the address of the VarArgsFrameIndex slot into the
2365 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002366 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002367 SDValue Offset =
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002368 DAG.getNode(ISD::ADD, DL, TLI.getPointerTy(),
2369 DAG.getRegister(SP::I6, TLI.getPointerTy()),
2370 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset()));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002371 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002372 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner676c61d2010-09-21 18:41:36 +00002373 MachinePointerInfo(SV), false, false, 0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002374}
2375
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002376static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002377 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002378 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002379 SDValue InChain = Node->getOperand(0);
2380 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002381 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002382 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002383 SDLoc DL(Node);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002384 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002385 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002386 // Increment the pointer, VAList, to the next vaarg.
2387 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
2388 DAG.getIntPtrConstant(VT.getSizeInBits()/8));
2389 // Store the incremented VAList to the legalized pointer.
2390 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +00002391 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002392 // Load the actual argument out of the pointer VAList.
2393 // We can't count on greater alignment than the word size.
2394 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2395 false, false, false,
2396 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002397}
2398
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002399static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002400 const SparcSubtarget *Subtarget) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002401 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2402 SDValue Size = Op.getOperand(1); // Legalize the size.
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002403 EVT VT = Size->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002404 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002405
Chris Lattner0a1762e2008-03-17 03:21:36 +00002406 unsigned SPReg = SP::O6;
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002407 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
2408 SDValue NewSP = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002409 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002410
Chris Lattner0a1762e2008-03-17 03:21:36 +00002411 // The resultant pointer is actually 16 words from the bottom of the stack,
2412 // to provide a register spill area.
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002413 unsigned regSpillArea = Subtarget->is64Bit() ? 128 : 96;
2414 regSpillArea += Subtarget->getStackPointerBias();
2415
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002416 SDValue NewVal = DAG.getNode(ISD::ADD, dl, VT, NewSP,
2417 DAG.getConstant(regSpillArea, VT));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002418 SDValue Ops[2] = { NewVal, Chain };
Craig Topper64941d92014-04-27 19:20:57 +00002419 return DAG.getMergeValues(Ops, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002420}
2421
Chris Lattner0a1762e2008-03-17 03:21:36 +00002422
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002423static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002424 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002425 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002426 dl, MVT::Other, DAG.getEntryNode());
2427 return Chain;
2428}
2429
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002430static SDValue getFRAMEADDR(uint64_t depth, SDValue Op, SelectionDAG &DAG,
2431 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002432 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2433 MFI->setFrameAddressIsTaken(true);
2434
2435 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002436 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002437 unsigned FrameReg = SP::I6;
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002438 unsigned stackBias = Subtarget->getStackPointerBias();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002439
2440 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002441
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002442 if (depth == 0) {
2443 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2444 if (Subtarget->is64Bit())
2445 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2446 DAG.getIntPtrConstant(stackBias));
2447 return FrameAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002448 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002449
2450 // flush first to make sure the windowed registers' values are in stack
2451 SDValue Chain = getFLUSHW(Op, DAG);
2452 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
2453
2454 unsigned Offset = (Subtarget->is64Bit()) ? (stackBias + 112) : 56;
2455
2456 while (depth--) {
2457 SDValue Ptr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2458 DAG.getIntPtrConstant(Offset));
2459 FrameAddr = DAG.getLoad(VT, dl, Chain, Ptr, MachinePointerInfo(),
2460 false, false, false, 0);
2461 }
2462 if (Subtarget->is64Bit())
2463 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2464 DAG.getIntPtrConstant(stackBias));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002465 return FrameAddr;
2466}
2467
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002468
2469static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG,
2470 const SparcSubtarget *Subtarget) {
2471
2472 uint64_t depth = Op.getConstantOperandVal(0);
2473
2474 return getFRAMEADDR(depth, Op, DAG, Subtarget);
2475
2476}
2477
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002478static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002479 const SparcTargetLowering &TLI,
2480 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002481 MachineFunction &MF = DAG.getMachineFunction();
2482 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002483 MFI->setReturnAddressIsTaken(true);
2484
Bill Wendling908bf812014-01-06 00:43:20 +00002485 if (TLI.verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002486 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002487
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002488 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002489 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002490 uint64_t depth = Op.getConstantOperandVal(0);
2491
2492 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002493 if (depth == 0) {
2494 unsigned RetReg = MF.addLiveIn(SP::I7,
2495 TLI.getRegClassFor(TLI.getPointerTy()));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002496 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002497 return RetAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002498 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002499
2500 // Need frame address to find return address of the caller.
2501 SDValue FrameAddr = getFRAMEADDR(depth - 1, Op, DAG, Subtarget);
2502
2503 unsigned Offset = (Subtarget->is64Bit()) ? 120 : 60;
2504 SDValue Ptr = DAG.getNode(ISD::ADD,
2505 dl, VT,
2506 FrameAddr,
2507 DAG.getIntPtrConstant(Offset));
2508 RetAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), Ptr,
2509 MachinePointerInfo(), false, false, false, 0);
2510
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002511 return RetAddr;
2512}
2513
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002514static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002515{
2516 SDLoc dl(Op);
2517
2518 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002519 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002520
2521 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2522 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2523 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2524
2525 SDValue SrcReg64 = Op.getOperand(0);
2526 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2527 SrcReg64);
2528 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2529 SrcReg64);
2530
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002531 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002532
2533 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2534 dl, MVT::f64), 0);
2535 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2536 DstReg64, Hi32);
2537 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2538 DstReg64, Lo32);
2539 return DstReg64;
2540}
2541
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002542// Lower a f128 load into two f64 loads.
2543static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2544{
2545 SDLoc dl(Op);
2546 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2547 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2548 && "Unexpected node type");
2549
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002550 unsigned alignment = LdNode->getAlignment();
2551 if (alignment > 8)
2552 alignment = 8;
2553
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002554 SDValue Hi64 = DAG.getLoad(MVT::f64,
2555 dl,
2556 LdNode->getChain(),
2557 LdNode->getBasePtr(),
2558 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002559 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002560 EVT addrVT = LdNode->getBasePtr().getValueType();
2561 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2562 LdNode->getBasePtr(),
2563 DAG.getConstant(8, addrVT));
2564 SDValue Lo64 = DAG.getLoad(MVT::f64,
2565 dl,
2566 LdNode->getChain(),
2567 LoPtr,
2568 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002569 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002570
2571 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2572 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2573
2574 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2575 dl, MVT::f128);
2576 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2577 MVT::f128,
2578 SDValue(InFP128, 0),
2579 Hi64,
2580 SubRegEven);
2581 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2582 MVT::f128,
2583 SDValue(InFP128, 0),
2584 Lo64,
2585 SubRegOdd);
2586 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2587 SDValue(Lo64.getNode(), 1) };
Craig Topper48d114b2014-04-26 18:35:24 +00002588 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002589 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
Craig Topper64941d92014-04-27 19:20:57 +00002590 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002591}
2592
2593// Lower a f128 store into two f64 stores.
2594static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2595 SDLoc dl(Op);
2596 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2597 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2598 && "Unexpected node type");
2599 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2600 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2601
2602 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2603 dl,
2604 MVT::f64,
2605 StNode->getValue(),
2606 SubRegEven);
2607 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2608 dl,
2609 MVT::f64,
2610 StNode->getValue(),
2611 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002612
2613 unsigned alignment = StNode->getAlignment();
2614 if (alignment > 8)
2615 alignment = 8;
2616
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002617 SDValue OutChains[2];
2618 OutChains[0] = DAG.getStore(StNode->getChain(),
2619 dl,
2620 SDValue(Hi64, 0),
2621 StNode->getBasePtr(),
2622 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002623 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002624 EVT addrVT = StNode->getBasePtr().getValueType();
2625 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2626 StNode->getBasePtr(),
2627 DAG.getConstant(8, addrVT));
2628 OutChains[1] = DAG.getStore(StNode->getChain(),
2629 dl,
2630 SDValue(Lo64, 0),
2631 LoPtr,
2632 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002633 false, false, alignment);
Craig Topper48d114b2014-04-26 18:35:24 +00002634 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002635}
2636
Roman Divacky7a9c6542014-02-27 19:26:29 +00002637static SDValue LowerFNEGorFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
Venkatraman Govindaraju3b6b0e42014-03-01 02:28:34 +00002638 assert((Op.getOpcode() == ISD::FNEG || Op.getOpcode() == ISD::FABS)
2639 && "invalid opcode");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002640
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002641 if (Op.getValueType() == MVT::f64)
Roman Divacky7a9c6542014-02-27 19:26:29 +00002642 return LowerF64Op(Op, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002643 if (Op.getValueType() != MVT::f128)
2644 return Op;
2645
Roman Divacky7a9c6542014-02-27 19:26:29 +00002646 // Lower fabs/fneg on f128 to fabs/fneg on f64
2647 // fabs/fneg f128 => fabs/fneg f64:sub_even64, fmov f64:sub_odd64
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002648
2649 SDLoc dl(Op);
2650 SDValue SrcReg128 = Op.getOperand(0);
2651 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2652 SrcReg128);
2653 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2654 SrcReg128);
2655 if (isV9)
2656 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2657 else
Roman Divacky7a9c6542014-02-27 19:26:29 +00002658 Hi64 = LowerF64Op(Hi64, DAG, Op.getOpcode());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002659
2660 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2661 dl, MVT::f128), 0);
2662 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2663 DstReg128, Hi64);
2664 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2665 DstReg128, Lo64);
2666 return DstReg128;
2667}
2668
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002669static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002670
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002671 if (Op.getValueType() != MVT::i64)
2672 return Op;
2673
2674 SDLoc dl(Op);
2675 SDValue Src1 = Op.getOperand(0);
2676 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2677 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
2678 DAG.getConstant(32, MVT::i64));
2679 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2680
2681 SDValue Src2 = Op.getOperand(1);
2682 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2683 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
2684 DAG.getConstant(32, MVT::i64));
2685 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2686
2687
2688 bool hasChain = false;
2689 unsigned hiOpc = Op.getOpcode();
2690 switch (Op.getOpcode()) {
2691 default: llvm_unreachable("Invalid opcode");
2692 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2693 case ISD::ADDE: hasChain = true; break;
2694 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2695 case ISD::SUBE: hasChain = true; break;
2696 }
2697 SDValue Lo;
2698 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2699 if (hasChain) {
2700 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2701 Op.getOperand(2));
2702 } else {
2703 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2704 }
2705 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2706 SDValue Carry = Hi.getValue(1);
2707
2708 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2709 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2710 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
2711 DAG.getConstant(32, MVT::i64));
2712
2713 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2714 SDValue Ops[2] = { Dst, Carry };
Craig Topper64941d92014-04-27 19:20:57 +00002715 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002716}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002717
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002718// Custom lower UMULO/SMULO for SPARC. This code is similar to ExpandNode()
2719// in LegalizeDAG.cpp except the order of arguments to the library function.
2720static SDValue LowerUMULO_SMULO(SDValue Op, SelectionDAG &DAG,
2721 const SparcTargetLowering &TLI)
2722{
2723 unsigned opcode = Op.getOpcode();
2724 assert((opcode == ISD::UMULO || opcode == ISD::SMULO) && "Invalid Opcode.");
2725
2726 bool isSigned = (opcode == ISD::SMULO);
2727 EVT VT = MVT::i64;
2728 EVT WideVT = MVT::i128;
2729 SDLoc dl(Op);
2730 SDValue LHS = Op.getOperand(0);
2731
2732 if (LHS.getValueType() != VT)
2733 return Op;
2734
2735 SDValue ShiftAmt = DAG.getConstant(63, VT);
2736
2737 SDValue RHS = Op.getOperand(1);
2738 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, LHS, ShiftAmt);
2739 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, MVT::i64, RHS, ShiftAmt);
2740 SDValue Args[] = { HiLHS, LHS, HiRHS, RHS };
2741
2742 SDValue MulResult = TLI.makeLibCall(DAG,
2743 RTLIB::MUL_I128, WideVT,
2744 Args, 4, isSigned, dl).first;
2745 SDValue BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
2746 MulResult, DAG.getIntPtrConstant(0));
2747 SDValue TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
2748 MulResult, DAG.getIntPtrConstant(1));
2749 if (isSigned) {
2750 SDValue Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, ShiftAmt);
2751 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, Tmp1, ISD::SETNE);
2752 } else {
2753 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, DAG.getConstant(0, VT),
2754 ISD::SETNE);
2755 }
2756 // MulResult is a node with an illegal type. Because such things are not
Chandler Carruthee1a1fc2014-08-02 00:24:54 +00002757 // generally permitted during this phase of legalization, ensure that
2758 // nothing is left using the node. The above EXTRACT_ELEMENT nodes should have
2759 // been folded.
2760 assert(MulResult->use_empty() && "Illegally typed node still in use!");
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002761
2762 SDValue Ops[2] = { BottomHalf, TopHalf } ;
Craig Topper64941d92014-04-27 19:20:57 +00002763 return DAG.getMergeValues(Ops, dl);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002764}
2765
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002766static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG) {
2767 // Monotonic load/stores are legal.
2768 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
2769 return Op;
2770
2771 // Otherwise, expand with a fence.
2772 return SDValue();
2773}
2774
2775
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002776SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00002777LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002778
2779 bool hasHardQuad = Subtarget->hasHardQuad();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002780 bool isV9 = Subtarget->isV9();
2781
Chris Lattner0a1762e2008-03-17 03:21:36 +00002782 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002783 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002784
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002785 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this,
2786 Subtarget);
2787 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG,
2788 Subtarget);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002789 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002790 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002791 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002792 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002793 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2794 hasHardQuad);
2795 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2796 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002797 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
2798 hasHardQuad);
2799 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
2800 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002801 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2802 hasHardQuad);
2803 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2804 hasHardQuad);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002805 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2806 case ISD::VAARG: return LowerVAARG(Op, DAG);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002807 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002808 Subtarget);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002809
2810 case ISD::LOAD: return LowerF128Load(Op, DAG);
2811 case ISD::STORE: return LowerF128Store(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002812 case ISD::FADD: return LowerF128Op(Op, DAG,
2813 getLibcallName(RTLIB::ADD_F128), 2);
2814 case ISD::FSUB: return LowerF128Op(Op, DAG,
2815 getLibcallName(RTLIB::SUB_F128), 2);
2816 case ISD::FMUL: return LowerF128Op(Op, DAG,
2817 getLibcallName(RTLIB::MUL_F128), 2);
2818 case ISD::FDIV: return LowerF128Op(Op, DAG,
2819 getLibcallName(RTLIB::DIV_F128), 2);
2820 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2821 getLibcallName(RTLIB::SQRT_F128),1);
Roman Divacky7a9c6542014-02-27 19:26:29 +00002822 case ISD::FABS:
2823 case ISD::FNEG: return LowerFNEGorFABS(Op, DAG, isV9);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002824 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2825 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002826 case ISD::ADDC:
2827 case ISD::ADDE:
2828 case ISD::SUBC:
2829 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002830 case ISD::UMULO:
2831 case ISD::SMULO: return LowerUMULO_SMULO(Op, DAG, *this);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002832 case ISD::ATOMIC_LOAD:
2833 case ISD::ATOMIC_STORE: return LowerATOMIC_LOAD_STORE(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002834 }
2835}
2836
2837MachineBasicBlock *
2838SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00002839 MachineBasicBlock *BB) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00002840 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002841 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00002842 case SP::SELECT_CC_Int_ICC:
2843 case SP::SELECT_CC_FP_ICC:
2844 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002845 case SP::SELECT_CC_QFP_ICC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002846 return expandSelectCC(MI, BB, SP::BCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002847 case SP::SELECT_CC_Int_FCC:
2848 case SP::SELECT_CC_FP_FCC:
2849 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002850 case SP::SELECT_CC_QFP_FCC:
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002851 return expandSelectCC(MI, BB, SP::FBCOND);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002852
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002853 case SP::ATOMIC_LOAD_ADD_32:
2854 return expandAtomicRMW(MI, BB, SP::ADDrr);
2855 case SP::ATOMIC_LOAD_ADD_64:
2856 return expandAtomicRMW(MI, BB, SP::ADDXrr);
2857 case SP::ATOMIC_LOAD_SUB_32:
2858 return expandAtomicRMW(MI, BB, SP::SUBrr);
2859 case SP::ATOMIC_LOAD_SUB_64:
2860 return expandAtomicRMW(MI, BB, SP::SUBXrr);
2861 case SP::ATOMIC_LOAD_AND_32:
2862 return expandAtomicRMW(MI, BB, SP::ANDrr);
2863 case SP::ATOMIC_LOAD_AND_64:
2864 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2865 case SP::ATOMIC_LOAD_OR_32:
2866 return expandAtomicRMW(MI, BB, SP::ORrr);
2867 case SP::ATOMIC_LOAD_OR_64:
2868 return expandAtomicRMW(MI, BB, SP::ORXrr);
2869 case SP::ATOMIC_LOAD_XOR_32:
2870 return expandAtomicRMW(MI, BB, SP::XORrr);
2871 case SP::ATOMIC_LOAD_XOR_64:
2872 return expandAtomicRMW(MI, BB, SP::XORXrr);
2873 case SP::ATOMIC_LOAD_NAND_32:
2874 return expandAtomicRMW(MI, BB, SP::ANDrr);
2875 case SP::ATOMIC_LOAD_NAND_64:
2876 return expandAtomicRMW(MI, BB, SP::ANDXrr);
2877
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00002878 case SP::ATOMIC_SWAP_64:
2879 return expandAtomicRMW(MI, BB, 0);
2880
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002881 case SP::ATOMIC_LOAD_MAX_32:
2882 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_G);
2883 case SP::ATOMIC_LOAD_MAX_64:
2884 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_G);
2885 case SP::ATOMIC_LOAD_MIN_32:
2886 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LE);
2887 case SP::ATOMIC_LOAD_MIN_64:
2888 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LE);
2889 case SP::ATOMIC_LOAD_UMAX_32:
2890 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_GU);
2891 case SP::ATOMIC_LOAD_UMAX_64:
2892 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_GU);
2893 case SP::ATOMIC_LOAD_UMIN_32:
2894 return expandAtomicRMW(MI, BB, SP::MOVICCrr, SPCC::ICC_LEU);
2895 case SP::ATOMIC_LOAD_UMIN_64:
2896 return expandAtomicRMW(MI, BB, SP::MOVXCCrr, SPCC::ICC_LEU);
2897 }
2898}
2899
2900MachineBasicBlock*
2901SparcTargetLowering::expandSelectCC(MachineInstr *MI,
2902 MachineBasicBlock *BB,
2903 unsigned BROpcode) const {
Eric Christopherf5e94062015-01-30 23:46:43 +00002904 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002905 DebugLoc dl = MI->getDebugLoc();
2906 unsigned CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002907
Chris Lattner0a1762e2008-03-17 03:21:36 +00002908 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2909 // control-flow pattern. The incoming instruction knows the destination vreg
2910 // to set, the condition code register to branch on, the true/false values to
2911 // select between, and a branch opcode to use.
2912 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00002913 MachineFunction::iterator It = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002914 ++It;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002915
Chris Lattner0a1762e2008-03-17 03:21:36 +00002916 // thisMBB:
2917 // ...
2918 // TrueVal = ...
2919 // [f]bCC copy1MBB
2920 // fallthrough --> copy0MBB
2921 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002922 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00002923 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2924 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00002925 F->insert(It, copy0MBB);
2926 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00002927
2928 // Transfer the remainder of BB and its successor edges to sinkMBB.
2929 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002930 std::next(MachineBasicBlock::iterator(MI)),
Dan Gohman34396292010-07-06 20:24:04 +00002931 BB->end());
2932 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
2933
2934 // Add the true and fallthrough blocks as its successors.
2935 BB->addSuccessor(copy0MBB);
2936 BB->addSuccessor(sinkMBB);
2937
Dale Johannesen215a9252009-02-13 02:31:35 +00002938 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002939
Chris Lattner0a1762e2008-03-17 03:21:36 +00002940 // copy0MBB:
2941 // %FalseValue = ...
2942 // # fallthrough to sinkMBB
2943 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002944
Chris Lattner0a1762e2008-03-17 03:21:36 +00002945 // Update machine-CFG edges
2946 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002947
Chris Lattner0a1762e2008-03-17 03:21:36 +00002948 // sinkMBB:
2949 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2950 // ...
2951 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00002952 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner0a1762e2008-03-17 03:21:36 +00002953 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
2954 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002955
Dan Gohman34396292010-07-06 20:24:04 +00002956 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00002957 return BB;
2958}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002959
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002960MachineBasicBlock*
2961SparcTargetLowering::expandAtomicRMW(MachineInstr *MI,
2962 MachineBasicBlock *MBB,
2963 unsigned Opcode,
2964 unsigned CondCode) const {
Eric Christopherf5e94062015-01-30 23:46:43 +00002965 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002966 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2967 DebugLoc DL = MI->getDebugLoc();
2968
2969 // MI is an atomic read-modify-write instruction of the form:
2970 //
2971 // rd = atomicrmw<op> addr, rs2
2972 //
2973 // All three operands are registers.
2974 unsigned DestReg = MI->getOperand(0).getReg();
2975 unsigned AddrReg = MI->getOperand(1).getReg();
2976 unsigned Rs2Reg = MI->getOperand(2).getReg();
2977
2978 // SelectionDAG has already inserted memory barriers before and after MI, so
2979 // we simply have to implement the operatiuon in terms of compare-and-swap.
2980 //
2981 // %val0 = load %addr
2982 // loop:
2983 // %val = phi %val0, %dest
2984 // %upd = op %val, %rs2
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00002985 // %dest = cas %addr, %val, %upd
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00002986 // cmp %val, %dest
2987 // bne loop
2988 // done:
2989 //
2990 bool is64Bit = SP::I64RegsRegClass.hasSubClassEq(MRI.getRegClass(DestReg));
2991 const TargetRegisterClass *ValueRC =
2992 is64Bit ? &SP::I64RegsRegClass : &SP::IntRegsRegClass;
2993 unsigned Val0Reg = MRI.createVirtualRegister(ValueRC);
2994
2995 BuildMI(*MBB, MI, DL, TII.get(is64Bit ? SP::LDXri : SP::LDri), Val0Reg)
2996 .addReg(AddrReg).addImm(0);
2997
2998 // Split the basic block MBB before MI and insert the loop block in the hole.
2999 MachineFunction::iterator MFI = MBB;
3000 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
3001 MachineFunction *MF = MBB->getParent();
3002 MachineBasicBlock *LoopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3003 MachineBasicBlock *DoneMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3004 ++MFI;
3005 MF->insert(MFI, LoopMBB);
3006 MF->insert(MFI, DoneMBB);
3007
3008 // Move MI and following instructions to DoneMBB.
3009 DoneMBB->splice(DoneMBB->begin(), MBB, MI, MBB->end());
3010 DoneMBB->transferSuccessorsAndUpdatePHIs(MBB);
3011
3012 // Connect the CFG again.
3013 MBB->addSuccessor(LoopMBB);
3014 LoopMBB->addSuccessor(LoopMBB);
3015 LoopMBB->addSuccessor(DoneMBB);
3016
3017 // Build the loop block.
3018 unsigned ValReg = MRI.createVirtualRegister(ValueRC);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003019 // Opcode == 0 means try to write Rs2Reg directly (ATOMIC_SWAP).
3020 unsigned UpdReg = (Opcode ? MRI.createVirtualRegister(ValueRC) : Rs2Reg);
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003021
3022 BuildMI(LoopMBB, DL, TII.get(SP::PHI), ValReg)
3023 .addReg(Val0Reg).addMBB(MBB)
3024 .addReg(DestReg).addMBB(LoopMBB);
3025
3026 if (CondCode) {
3027 // This is one of the min/max operations. We need a CMPrr followed by a
3028 // MOVXCC/MOVICC.
3029 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(Rs2Reg);
3030 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3031 .addReg(ValReg).addReg(Rs2Reg).addImm(CondCode);
Jakob Stoklund Olesenef1d59a2014-01-30 04:48:46 +00003032 } else if (Opcode) {
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003033 BuildMI(LoopMBB, DL, TII.get(Opcode), UpdReg)
3034 .addReg(ValReg).addReg(Rs2Reg);
3035 }
3036
3037 if (MI->getOpcode() == SP::ATOMIC_LOAD_NAND_32 ||
3038 MI->getOpcode() == SP::ATOMIC_LOAD_NAND_64) {
3039 unsigned TmpReg = UpdReg;
3040 UpdReg = MRI.createVirtualRegister(ValueRC);
3041 BuildMI(LoopMBB, DL, TII.get(SP::XORri), UpdReg).addReg(TmpReg).addImm(-1);
3042 }
3043
3044 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::CASXrr : SP::CASrr), DestReg)
Jakob Stoklund Olesen39f08332014-01-26 06:09:54 +00003045 .addReg(AddrReg).addReg(ValReg).addReg(UpdReg)
Jakob Stoklund Olesen05ae2d62014-01-24 06:23:31 +00003046 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
3047 BuildMI(LoopMBB, DL, TII.get(SP::CMPrr)).addReg(ValReg).addReg(DestReg);
3048 BuildMI(LoopMBB, DL, TII.get(is64Bit ? SP::BPXCC : SP::BCOND))
3049 .addMBB(LoopMBB).addImm(SPCC::ICC_NE);
3050
3051 MI->eraseFromParent();
3052 return DoneMBB;
3053}
3054
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003055//===----------------------------------------------------------------------===//
3056// Sparc Inline Assembly Support
3057//===----------------------------------------------------------------------===//
3058
3059/// getConstraintType - Given a constraint letter, return the type of
3060/// constraint it is for this target.
3061SparcTargetLowering::ConstraintType
3062SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
3063 if (Constraint.size() == 1) {
3064 switch (Constraint[0]) {
3065 default: break;
3066 case 'r': return C_RegisterClass;
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003067 case 'I': // SIMM13
3068 return C_Other;
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003069 }
3070 }
3071
3072 return TargetLowering::getConstraintType(Constraint);
3073}
3074
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003075TargetLowering::ConstraintWeight SparcTargetLowering::
3076getSingleConstraintMatchWeight(AsmOperandInfo &info,
3077 const char *constraint) const {
3078 ConstraintWeight weight = CW_Invalid;
3079 Value *CallOperandVal = info.CallOperandVal;
3080 // If we don't have a value, we can't do a match,
3081 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003082 if (!CallOperandVal)
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003083 return CW_Default;
3084
3085 // Look at the constraint type.
3086 switch (*constraint) {
3087 default:
3088 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3089 break;
3090 case 'I': // SIMM13
3091 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
3092 if (isInt<13>(C->getSExtValue()))
3093 weight = CW_Constant;
3094 }
3095 break;
3096 }
3097 return weight;
3098}
3099
3100/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3101/// vector. If it is invalid, don't add anything to Ops.
3102void SparcTargetLowering::
3103LowerAsmOperandForConstraint(SDValue Op,
3104 std::string &Constraint,
3105 std::vector<SDValue> &Ops,
3106 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003107 SDValue Result(nullptr, 0);
Venkatraman Govindaraju407e4422014-01-22 01:29:51 +00003108
3109 // Only support length 1 constraints for now.
3110 if (Constraint.length() > 1)
3111 return;
3112
3113 char ConstraintLetter = Constraint[0];
3114 switch (ConstraintLetter) {
3115 default: break;
3116 case 'I':
3117 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3118 if (isInt<13>(C->getSExtValue())) {
3119 Result = DAG.getTargetConstant(C->getSExtValue(), Op.getValueType());
3120 break;
3121 }
3122 return;
3123 }
3124 }
3125
3126 if (Result.getNode()) {
3127 Ops.push_back(Result);
3128 return;
3129 }
3130 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3131}
3132
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003133std::pair<unsigned, const TargetRegisterClass*>
3134SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003135 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003136 if (Constraint.size() == 1) {
3137 switch (Constraint[0]) {
3138 case 'r':
Craig Topperabadc662012-04-20 06:31:50 +00003139 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003140 }
Venkatraman Govindarajudd634ca2014-01-22 03:18:42 +00003141 } else if (!Constraint.empty() && Constraint.size() <= 5
3142 && Constraint[0] == '{' && *(Constraint.end()-1) == '}') {
3143 // constraint = '{r<d>}'
3144 // Remove the braces from around the name.
3145 StringRef name(Constraint.data()+1, Constraint.size()-2);
3146 // Handle register aliases:
3147 // r0-r7 -> g0-g7
3148 // r8-r15 -> o0-o7
3149 // r16-r23 -> l0-l7
3150 // r24-r31 -> i0-i7
3151 uint64_t intVal = 0;
3152 if (name.substr(0, 1).equals("r")
3153 && !name.substr(1).getAsInteger(10, intVal) && intVal <= 31) {
3154 const char regTypes[] = { 'g', 'o', 'l', 'i' };
3155 char regType = regTypes[intVal/8];
3156 char regIdx = '0' + (intVal % 8);
3157 char tmp[] = { '{', regType, regIdx, '}', 0 };
3158 std::string newConstraint = std::string(tmp);
3159 return TargetLowering::getRegForInlineAsmConstraint(newConstraint, VT);
3160 }
Anton Korobeynikov281cf242008-10-10 20:28:10 +00003161 }
3162
3163 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3164}
3165
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003166bool
3167SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3168 // The Sparc target isn't yet aware of offsets.
3169 return false;
3170}
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00003171
3172void SparcTargetLowering::ReplaceNodeResults(SDNode *N,
3173 SmallVectorImpl<SDValue>& Results,
3174 SelectionDAG &DAG) const {
3175
3176 SDLoc dl(N);
3177
3178 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
3179
3180 switch (N->getOpcode()) {
3181 default:
3182 llvm_unreachable("Do not know how to custom type legalize this operation!");
3183
3184 case ISD::FP_TO_SINT:
3185 case ISD::FP_TO_UINT:
3186 // Custom lower only if it involves f128 or i64.
3187 if (N->getOperand(0).getValueType() != MVT::f128
3188 || N->getValueType(0) != MVT::i64)
3189 return;
3190 libCall = ((N->getOpcode() == ISD::FP_TO_SINT)
3191 ? RTLIB::FPTOSINT_F128_I64
3192 : RTLIB::FPTOUINT_F128_I64);
3193
3194 Results.push_back(LowerF128Op(SDValue(N, 0),
3195 DAG,
3196 getLibcallName(libCall),
3197 1));
3198 return;
3199
3200 case ISD::SINT_TO_FP:
3201 case ISD::UINT_TO_FP:
3202 // Custom lower only if it involves f128 or i64.
3203 if (N->getValueType(0) != MVT::f128
3204 || N->getOperand(0).getValueType() != MVT::i64)
3205 return;
3206
3207 libCall = ((N->getOpcode() == ISD::SINT_TO_FP)
3208 ? RTLIB::SINTTOFP_I64_F128
3209 : RTLIB::UINTTOFP_I64_F128);
3210
3211 Results.push_back(LowerF128Op(SDValue(N, 0),
3212 DAG,
3213 getLibcallName(libCall),
3214 1));
3215 return;
3216 }
3217}