blob: 32503d111c24b6699a9de8cd731496eab0cc381f [file] [log] [blame]
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001// Pattern fragment that combines the value type and the register class
2// into a single parameter.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003
4// Pattern fragments to extract the low and high subregisters from a
5// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00006def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
7def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00008
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00009def IsOrAdd: PatFrag<(ops node:$Addr, node:$off),
10 (or node:$Addr, node:$off), [{ return isOrEquivalentToAdd(N); }]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000011
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +000012def Iss4_6 : PatLeaf<(i32 imm), [{
13 int32_t V = N->getSExtValue();
14 return isShiftedInt<4,6>(V);
15}]>;
16
17def Iss4_7 : PatLeaf<(i32 imm), [{
18 int32_t V = N->getSExtValue();
19 return isShiftedInt<4,7>(V);
20}]>;
21
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000022def IsPow2_32 : PatLeaf<(i32 imm), [{
23 uint32_t V = N->getZExtValue();
24 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000025}]>;
26
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000027def IsPow2_64 : PatLeaf<(i64 imm), [{
28 uint64_t V = N->getZExtValue();
29 return isPowerOf2_64(V);
30}]>;
31
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000032def IsNPow2_32 : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000033 uint32_t NV = ~N->getZExtValue();
34 return isPowerOf2_32(NV);
35}]>;
36
37def IsPow2_64L : PatLeaf<(i64 imm), [{
38 uint64_t V = N->getZExtValue();
39 return isPowerOf2_64(V) && Log2_64(V) < 32;
40}]>;
41
42def IsPow2_64H : PatLeaf<(i64 imm), [{
43 uint64_t V = N->getZExtValue();
44 return isPowerOf2_64(V) && Log2_64(V) >= 32;
45}]>;
46
47def IsNPow2_64L : PatLeaf<(i64 imm), [{
48 uint64_t NV = ~N->getZExtValue();
49 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
50}]>;
51
52def IsNPow2_64H : PatLeaf<(i64 imm), [{
53 uint64_t NV = ~N->getZExtValue();
54 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000055}]>;
56
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000057def SDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000058 int32_t V = N->getSExtValue();
59 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000060}]>;
61
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000062def UDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000063 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000064 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000065 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000066}]>;
67
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000068def UDEC32 : SDNodeXForm<imm, [{
69 uint32_t V = N->getZExtValue();
70 assert(V >= 32);
71 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
72}]>;
73
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000074def Log2_32 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000075 uint32_t V = N->getZExtValue();
76 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
77}]>;
78
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000079def Log2_64 : SDNodeXForm<imm, [{
80 uint64_t V = N->getZExtValue();
81 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
82}]>;
83
84def LogN2_32 : SDNodeXForm<imm, [{
85 uint32_t NV = ~N->getZExtValue();
86 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
87}]>;
88
89def LogN2_64 : SDNodeXForm<imm, [{
90 uint64_t NV = ~N->getZExtValue();
91 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
92}]>;
93
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +000094def ToZext64: OutPatFrag<(ops node:$Rs),
95 (i64 (A4_combineir 0, (i32 $Rs)))>;
96def ToSext64: OutPatFrag<(ops node:$Rs),
97 (i64 (A2_sxtw (i32 $Rs)))>;
98
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000099
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000100class T_CMP_pat <InstHexagon MI, PatFrag OpNode, PatLeaf ImmPred>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000101 : Pat<(i1 (OpNode I32:$src1, ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000102 (MI IntRegs:$src1, ImmPred:$src2)>;
103
104def : T_CMP_pat <C2_cmpeqi, seteq, s10_0ImmPred>;
105def : T_CMP_pat <C2_cmpgti, setgt, s10_0ImmPred>;
106def : T_CMP_pat <C2_cmpgtui, setugt, u9_0ImmPred>;
107
108def SDTHexagonI64I32I32 : SDTypeProfile<1, 2,
109 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
110
111def HexagonCOMBINE : SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
112def HexagonPACKHL : SDNode<"HexagonISD::PACKHL", SDTHexagonI64I32I32>;
113
114// Pats for instruction selection.
115class BinOp32_pat<SDNode Op, InstHexagon MI, ValueType ResT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000116 : Pat<(ResT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000117 (ResT (MI IntRegs:$Rs, IntRegs:$Rt))>;
118
119def: BinOp32_pat<add, A2_add, i32>;
120def: BinOp32_pat<and, A2_and, i32>;
121def: BinOp32_pat<or, A2_or, i32>;
122def: BinOp32_pat<sub, A2_sub, i32>;
123def: BinOp32_pat<xor, A2_xor, i32>;
124
125def: BinOp32_pat<HexagonCOMBINE, A2_combinew, i64>;
126def: BinOp32_pat<HexagonPACKHL, S2_packhl, i64>;
127
128// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
129// that reverse the order of the operands.
130class RevCmp<PatFrag F> : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment>;
131
132// Pats for compares. They use PatFrags as operands, not SDNodes,
133// since seteq/setgt/etc. are defined as ParFrags.
134class T_cmp32_rr_pat<InstHexagon MI, PatFrag Op, ValueType VT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000135 : Pat<(VT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000136 (MI IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000137
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000138def: T_cmp32_rr_pat<C2_cmpeq, seteq, i1>;
139def: T_cmp32_rr_pat<C2_cmpgt, setgt, i1>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000140def: T_cmp32_rr_pat<C2_cmpgtu, setugt, i1>;
141
142def: T_cmp32_rr_pat<C2_cmpgt, RevCmp<setlt>, i1>;
143def: T_cmp32_rr_pat<C2_cmpgtu, RevCmp<setult>, i1>;
144
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000145def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000146 (C2_mux PredRegs:$Pu, IntRegs:$Rs, IntRegs:$Rt)>;
147
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000148def: Pat<(add I32:$Rs, s32_0ImmPred:$s16),
149 (A2_addi I32:$Rs, imm:$s16)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000150
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000151def: Pat<(or I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000152 (A2_orir IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000153def: Pat<(and I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000154 (A2_andir IntRegs:$Rs, imm:$s10)>;
155
156def: Pat<(sub s32_0ImmPred:$s10, IntRegs:$Rs),
157 (A2_subri imm:$s10, IntRegs:$Rs)>;
158
159// Rd = not(Rs) gets mapped to Rd=sub(#-1, Rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000160def: Pat<(not I32:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000161 (A2_subri -1, IntRegs:$src1)>;
162
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000163def TruncI64ToI32: SDNodeXForm<imm, [{
164 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
165}]>;
166
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000167def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000168def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000169
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000170def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000171 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
172
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000173def : Pat<(select I1:$Pu, I32:$Rs, s32_0ImmPred:$s8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000174 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
175
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000176def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, s8_0ImmPred:$S8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000177 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
178
179def: Pat<(shl I32:$src1, (i32 16)), (A2_aslh I32:$src1)>;
180def: Pat<(sra I32:$src1, (i32 16)), (A2_asrh I32:$src1)>;
181def: Pat<(sext_inreg I32:$src1, i8), (A2_sxtb I32:$src1)>;
182def: Pat<(sext_inreg I32:$src1, i16), (A2_sxth I32:$src1)>;
183
184class T_vcmp_pat<InstHexagon MI, PatFrag Op, ValueType T>
185 : Pat<(i1 (Op (T DoubleRegs:$Rss), (T DoubleRegs:$Rtt))),
186 (i1 (MI DoubleRegs:$Rss, DoubleRegs:$Rtt))>;
187
188def: T_vcmp_pat<A2_vcmpbeq, seteq, v8i8>;
189def: T_vcmp_pat<A2_vcmpbgtu, setugt, v8i8>;
190def: T_vcmp_pat<A2_vcmpheq, seteq, v4i16>;
191def: T_vcmp_pat<A2_vcmphgt, setgt, v4i16>;
192def: T_vcmp_pat<A2_vcmphgtu, setugt, v4i16>;
193def: T_vcmp_pat<A2_vcmpweq, seteq, v2i32>;
194def: T_vcmp_pat<A2_vcmpwgt, setgt, v2i32>;
195def: T_vcmp_pat<A2_vcmpwgtu, setugt, v2i32>;
196
197// Add halfword.
198def: Pat<(sext_inreg (add I32:$src1, I32:$src2), i16),
199 (A2_addh_l16_ll I32:$src1, I32:$src2)>;
200
201def: Pat<(sra (add (shl I32:$src1, (i32 16)), I32:$src2), (i32 16)),
202 (A2_addh_l16_hl I32:$src1, I32:$src2)>;
203
204def: Pat<(shl (add I32:$src1, I32:$src2), (i32 16)),
205 (A2_addh_h16_ll I32:$src1, I32:$src2)>;
206
207// Subtract halfword.
208def: Pat<(sext_inreg (sub I32:$src1, I32:$src2), i16),
209 (A2_subh_l16_ll I32:$src1, I32:$src2)>;
210
211def: Pat<(shl (sub I32:$src1, I32:$src2), (i32 16)),
212 (A2_subh_h16_ll I32:$src1, I32:$src2)>;
213
214// Here, depending on the operand being selected, we'll either generate a
215// min or max instruction.
216// Ex:
217// (a>b)?a:b --> max(a,b) => Here check performed is '>' and the value selected
218// is the larger of two. So, the corresponding HexagonInst is passed in 'Inst'.
219// (a>b)?b:a --> min(a,b) => Here check performed is '>' but the smaller value
220// is selected and the corresponding HexagonInst is passed in 'SwapInst'.
221
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000222multiclass T_MinMax_pats <PatFrag Op, PatLeaf Val,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000223 InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000224 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src1, Val:$src2),
225 (Inst Val:$src1, Val:$src2)>;
226 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src2, Val:$src1),
227 (SwapInst Val:$src1, Val:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000228}
229
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000230def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000231 return isPositiveHalfWord(N);
232}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000233
234multiclass MinMax_pats <PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000235 defm: T_MinMax_pats<Op, I32, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000236
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000237 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
238 IsPosHalf:$src1, IsPosHalf:$src2),
239 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000240 (Inst IntRegs:$src1, IntRegs:$src2)>;
241
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000242 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
243 IsPosHalf:$src2, IsPosHalf:$src1),
244 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000245 (SwapInst IntRegs:$src1, IntRegs:$src2)>;
246}
247
248let AddedComplexity = 200 in {
249 defm: MinMax_pats<setge, A2_max, A2_min>;
250 defm: MinMax_pats<setgt, A2_max, A2_min>;
251 defm: MinMax_pats<setle, A2_min, A2_max>;
252 defm: MinMax_pats<setlt, A2_min, A2_max>;
253 defm: MinMax_pats<setuge, A2_maxu, A2_minu>;
254 defm: MinMax_pats<setugt, A2_maxu, A2_minu>;
255 defm: MinMax_pats<setule, A2_minu, A2_maxu>;
256 defm: MinMax_pats<setult, A2_minu, A2_maxu>;
257}
258
259class T_cmp64_rr_pat<InstHexagon MI, PatFrag CmpOp>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000260 : Pat<(i1 (CmpOp I64:$Rs, I64:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000261 (i1 (MI DoubleRegs:$Rs, DoubleRegs:$Rt))>;
262
263def: T_cmp64_rr_pat<C2_cmpeqp, seteq>;
264def: T_cmp64_rr_pat<C2_cmpgtp, setgt>;
265def: T_cmp64_rr_pat<C2_cmpgtup, setugt>;
266def: T_cmp64_rr_pat<C2_cmpgtp, RevCmp<setlt>>;
267def: T_cmp64_rr_pat<C2_cmpgtup, RevCmp<setult>>;
268
269def: Pat<(i64 (add I64:$Rs, I64:$Rt)), (A2_addp I64:$Rs, I64:$Rt)>;
270def: Pat<(i64 (sub I64:$Rs, I64:$Rt)), (A2_subp I64:$Rs, I64:$Rt)>;
271
272def: Pat<(i64 (and I64:$Rs, I64:$Rt)), (A2_andp I64:$Rs, I64:$Rt)>;
273def: Pat<(i64 (or I64:$Rs, I64:$Rt)), (A2_orp I64:$Rs, I64:$Rt)>;
274def: Pat<(i64 (xor I64:$Rs, I64:$Rt)), (A2_xorp I64:$Rs, I64:$Rt)>;
275
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000276def: Pat<(i1 (not I1:$Ps)), (C2_not PredRegs:$Ps)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000277
278def: Pat<(i1 (and I1:$Ps, I1:$Pt)), (C2_and I1:$Ps, I1:$Pt)>;
279def: Pat<(i1 (or I1:$Ps, I1:$Pt)), (C2_or I1:$Ps, I1:$Pt)>;
280def: Pat<(i1 (xor I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
281def: Pat<(i1 (and I1:$Ps, (not I1:$Pt))), (C2_andn I1:$Ps, I1:$Pt)>;
282def: Pat<(i1 (or I1:$Ps, (not I1:$Pt))), (C2_orn I1:$Ps, I1:$Pt)>;
283
284def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
285 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
286def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
287
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000288def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000289def: Pat<(brcond I1:$src1, bb:$block), (J2_jumpt PredRegs:$src1, bb:$block)>;
290def: Pat<(brind I32:$dst), (J2_jumpr IntRegs:$dst)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000291
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000292def: Pat<(retflag), (PS_jmpret (i32 R31))>;
293def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000294
295// Patterns to select load-indexed (i.e. load from base+offset).
296multiclass Loadx_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
297 InstHexagon MI> {
298 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
299 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
300 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000301 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000302 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000303 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000304 (VT (MI IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000305 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000306}
307
308let AddedComplexity = 20 in {
309 defm: Loadx_pat<load, i32, s30_2ImmPred, L2_loadri_io>;
310 defm: Loadx_pat<load, i64, s29_3ImmPred, L2_loadrd_io>;
311 defm: Loadx_pat<atomic_load_8 , i32, s32_0ImmPred, L2_loadrub_io>;
312 defm: Loadx_pat<atomic_load_16, i32, s31_1ImmPred, L2_loadruh_io>;
313 defm: Loadx_pat<atomic_load_32, i32, s30_2ImmPred, L2_loadri_io>;
314 defm: Loadx_pat<atomic_load_64, i64, s29_3ImmPred, L2_loadrd_io>;
315
316 defm: Loadx_pat<extloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
317 defm: Loadx_pat<extloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
318 defm: Loadx_pat<extloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
319 defm: Loadx_pat<sextloadi8, i32, s32_0ImmPred, L2_loadrb_io>;
320 defm: Loadx_pat<sextloadi16, i32, s31_1ImmPred, L2_loadrh_io>;
321 defm: Loadx_pat<zextloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
322 defm: Loadx_pat<zextloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
323 defm: Loadx_pat<zextloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
324 // No sextloadi1.
325}
326
327// Sign-extending loads of i1 need to replicate the lowest bit throughout
328// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
329// do the trick.
330let AddedComplexity = 20 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000331def: Pat<(i32 (sextloadi1 I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000332 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
333
334def: Pat<(i32 (mul I32:$src1, I32:$src2)), (M2_mpyi I32:$src1, I32:$src2)>;
335def: Pat<(i32 (mulhs I32:$src1, I32:$src2)), (M2_mpy_up I32:$src1, I32:$src2)>;
336def: Pat<(i32 (mulhu I32:$src1, I32:$src2)), (M2_mpyu_up I32:$src1, I32:$src2)>;
337
338def: Pat<(mul IntRegs:$Rs, u32_0ImmPred:$u8),
339 (M2_mpysip IntRegs:$Rs, imm:$u8)>;
340def: Pat<(ineg (mul IntRegs:$Rs, u8_0ImmPred:$u8)),
341 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
342def: Pat<(mul IntRegs:$src1, s32_0ImmPred:$src2),
343 (M2_mpysmi IntRegs:$src1, imm:$src2)>;
344def: Pat<(add (mul IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
345 (M2_macsip IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
346def: Pat<(add (mul I32:$src2, I32:$src3), I32:$src1),
347 (M2_maci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
348def: Pat<(add (add IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
349 (M2_accii IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
350def: Pat<(add (add I32:$src2, I32:$src3), I32:$src1),
351 (M2_acci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
352
353class T_MType_acc_pat1 <InstHexagon MI, SDNode firstOp, SDNode secOp,
354 PatLeaf ImmPred>
355 : Pat <(secOp IntRegs:$src1, (firstOp IntRegs:$src2, ImmPred:$src3)),
356 (MI IntRegs:$src1, IntRegs:$src2, ImmPred:$src3)>;
357
358class T_MType_acc_pat2 <InstHexagon MI, SDNode firstOp, SDNode secOp>
359 : Pat <(i32 (secOp IntRegs:$src1, (firstOp IntRegs:$src2, IntRegs:$src3))),
360 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
361
362def : T_MType_acc_pat2 <M2_xor_xacc, xor, xor>;
363def : T_MType_acc_pat1 <M2_macsin, mul, sub, u32_0ImmPred>;
364
365def : T_MType_acc_pat1 <M2_naccii, add, sub, s32_0ImmPred>;
366def : T_MType_acc_pat2 <M2_nacci, add, sub>;
367
368def: T_MType_acc_pat2 <M4_or_xor, xor, or>;
369def: T_MType_acc_pat2 <M4_and_xor, xor, and>;
370def: T_MType_acc_pat2 <M4_or_and, and, or>;
371def: T_MType_acc_pat2 <M4_and_and, and, and>;
372def: T_MType_acc_pat2 <M4_xor_and, and, xor>;
373def: T_MType_acc_pat2 <M4_or_or, or, or>;
374def: T_MType_acc_pat2 <M4_and_or, or, and>;
375def: T_MType_acc_pat2 <M4_xor_or, or, xor>;
376
377class T_MType_acc_pat3 <InstHexagon MI, SDNode firstOp, SDNode secOp>
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000378 : Pat <(secOp I32:$src1, (firstOp I32:$src2, (not I32:$src3))),
379 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000380
381def: T_MType_acc_pat3 <M4_or_andn, and, or>;
382def: T_MType_acc_pat3 <M4_and_andn, and, and>;
383def: T_MType_acc_pat3 <M4_xor_andn, and, xor>;
384
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000385def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
386def Sext64: PatFrag<(ops node:$Rs), (i64 (sext node:$Rs))>;
387def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
388
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000389// Return true if for a 32 to 64-bit sign-extended load.
390def Sext64Ld : PatLeaf<(i64 DoubleRegs:$src1), [{
391 LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
392 if (!LD)
393 return false;
394 return LD->getExtensionType() == ISD::SEXTLOAD &&
395 LD->getMemoryVT().getScalarType() == MVT::i32;
396}]>;
397
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000398def: Pat<(mul (Aext64 I32:$src1), (Aext64 I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000399 (M2_dpmpyuu_s0 IntRegs:$src1, IntRegs:$src2)>;
400
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000401def: Pat<(mul (Sext64 I32:$src1), (Sext64 I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000402 (M2_dpmpyss_s0 IntRegs:$src1, IntRegs:$src2)>;
403
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000404def: Pat<(mul Sext64Ld:$src1, Sext64Ld:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000405 (M2_dpmpyss_s0 (LoReg DoubleRegs:$src1), (LoReg DoubleRegs:$src2))>;
406
407// Multiply and accumulate, use full result.
408// Rxx[+-]=mpy(Rs,Rt)
409
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000410def: Pat<(add I64:$src1, (mul (Sext64 I32:$src2), (Sext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000411 (M2_dpmpyss_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
412
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000413def: Pat<(sub I64:$src1, (mul (Sext64 I32:$src2), (Sext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000414 (M2_dpmpyss_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
415
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000416def: Pat<(add I64:$src1, (mul (Aext64 I32:$src2), (Aext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000417 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
418
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000419def: Pat<(add I64:$src1, (mul (Zext64 I32:$src2), (Zext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000420 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
421
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000422def: Pat<(sub I64:$src1, (mul (Aext64 I32:$src2), (Aext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000423 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
424
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000425def: Pat<(sub I64:$src1, (mul (Zext64 I32:$src2), (Zext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000426 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
427
428class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset,
429 InstHexagon MI>
430 : Pat<(Store Value:$src1, I32:$src2, Offset:$offset),
431 (MI I32:$src2, imm:$offset, Value:$src1)>;
432
433def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
434def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
435def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
436def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
437
438// Patterns for generating stores, where the address takes different forms:
439// - frameindex,
440// - frameindex + offset,
441// - base + offset,
442// - simple (base address without offset).
443// These would usually be used together (via Storex_pat defined below), but
444// in some cases one may want to apply different properties (such as
445// AddedComplexity) to the individual patterns.
446class Storex_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
447 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
448multiclass Storex_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
449 InstHexagon MI> {
450 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
451 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000452 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000453 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
454}
455multiclass Storex_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
456 InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000457 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000458 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000459 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000460 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
461}
462class Storex_simple_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000463 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000464 (MI IntRegs:$Rs, 0, Value:$Rt)>;
465
466// Patterns for generating stores, where the address takes different forms,
467// and where the value being stored is transformed through the value modifier
468// ValueMod. The address forms are same as above.
469class Storexm_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
470 InstHexagon MI>
471 : Pat<(Store Value:$Rs, AddrFI:$fi),
472 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
473multiclass Storexm_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
474 PatFrag ValueMod, InstHexagon MI> {
475 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
476 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000477 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000478 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
479}
480multiclass Storexm_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
481 PatFrag ValueMod, InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000482 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000483 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000484 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000485 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
486}
487class Storexm_simple_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
488 InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000489 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000490 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
491
492multiclass Storex_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
493 InstHexagon MI> {
494 def: Storex_fi_pat <Store, Value, MI>;
495 defm: Storex_fi_add_pat <Store, Value, ImmPred, MI>;
496 defm: Storex_add_pat <Store, Value, ImmPred, MI>;
497}
498
499multiclass Storexm_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
500 PatFrag ValueMod, InstHexagon MI> {
501 def: Storexm_fi_pat <Store, Value, ValueMod, MI>;
502 defm: Storexm_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
503 defm: Storexm_add_pat <Store, Value, ImmPred, ValueMod, MI>;
504}
505
506// Regular stores in the DAG have two operands: value and address.
507// Atomic stores also have two, but they are reversed: address, value.
508// To use atomic stores with the patterns, they need to have their operands
509// swapped. This relies on the knowledge that the F.Fragment uses names
510// "ptr" and "val".
511class SwapSt<PatFrag F>
512 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
513 F.OperandTransform>;
514
515let AddedComplexity = 20 in {
516 defm: Storex_pat<truncstorei8, I32, s32_0ImmPred, S2_storerb_io>;
517 defm: Storex_pat<truncstorei16, I32, s31_1ImmPred, S2_storerh_io>;
518 defm: Storex_pat<store, I32, s30_2ImmPred, S2_storeri_io>;
519 defm: Storex_pat<store, I64, s29_3ImmPred, S2_storerd_io>;
520
521 defm: Storex_pat<SwapSt<atomic_store_8>, I32, s32_0ImmPred, S2_storerb_io>;
522 defm: Storex_pat<SwapSt<atomic_store_16>, I32, s31_1ImmPred, S2_storerh_io>;
523 defm: Storex_pat<SwapSt<atomic_store_32>, I32, s30_2ImmPred, S2_storeri_io>;
524 defm: Storex_pat<SwapSt<atomic_store_64>, I64, s29_3ImmPred, S2_storerd_io>;
525}
526
527// Simple patterns should be tried with the least priority.
528def: Storex_simple_pat<truncstorei8, I32, S2_storerb_io>;
529def: Storex_simple_pat<truncstorei16, I32, S2_storerh_io>;
530def: Storex_simple_pat<store, I32, S2_storeri_io>;
531def: Storex_simple_pat<store, I64, S2_storerd_io>;
532
533def: Storex_simple_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
534def: Storex_simple_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
535def: Storex_simple_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
536def: Storex_simple_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
537
538let AddedComplexity = 20 in {
539 defm: Storexm_pat<truncstorei8, I64, s32_0ImmPred, LoReg, S2_storerb_io>;
540 defm: Storexm_pat<truncstorei16, I64, s31_1ImmPred, LoReg, S2_storerh_io>;
541 defm: Storexm_pat<truncstorei32, I64, s30_2ImmPred, LoReg, S2_storeri_io>;
542}
543
544def: Storexm_simple_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
545def: Storexm_simple_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
546def: Storexm_simple_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
547
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000548def: Pat <(Sext64 I32:$src), (A2_sxtw I32:$src)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000549
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000550def: Pat<(select (i1 (setlt I32:$src, 0)), (sub 0, I32:$src), I32:$src),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000551 (A2_abs IntRegs:$src)>;
552
553let AddedComplexity = 50 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000554def: Pat<(xor (add (sra I32:$src, (i32 31)),
555 I32:$src),
556 (sra I32:$src, (i32 31))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000557 (A2_abs IntRegs:$src)>;
558
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000559def: Pat<(sra I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000560 (S2_asr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000561def: Pat<(srl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000562 (S2_lsr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000563def: Pat<(shl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000564 (S2_asl_i_r IntRegs:$src, imm:$u5)>;
565
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000566def: Pat<(sra (add (sra I32:$src1, u5_0ImmPred:$src2), 1), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000567 (S2_asr_i_r_rnd IntRegs:$src1, u5_0ImmPred:$src2)>;
568
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000569def : Pat<(not I64:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000570 (A2_notp DoubleRegs:$src1)>;
571
572// Count leading zeros.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000573def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000574def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
575
576// Count trailing zeros: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000577def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000578
579// Count leading ones.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000580def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000581def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
582
583// Count trailing ones: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000584def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000585
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000586let AddedComplexity = 20 in { // Complexity greater than and/or/xor
587 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
588 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
589 def: Pat<(or I32:$Rs, IsPow2_32:$V),
590 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
591 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
592 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
593
594 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
595 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
596 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
597 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
598 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
599 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
600}
601
602// Clr/set/toggle bit for 64-bit values with immediate bit index.
603let AddedComplexity = 20 in { // Complexity greater than and/or/xor
604 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
605 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000606 (i32 (HiReg $Rss)), isub_hi,
607 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000608 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
609 (REG_SEQUENCE DoubleRegs,
610 (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000611 isub_hi,
612 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000613
614 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
615 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000616 (i32 (HiReg $Rss)), isub_hi,
617 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000618 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
619 (REG_SEQUENCE DoubleRegs,
620 (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000621 isub_hi,
622 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000623
624 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
625 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000626 (i32 (HiReg $Rss)), isub_hi,
627 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000628 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
629 (REG_SEQUENCE DoubleRegs,
630 (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000631 isub_hi,
632 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000633}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000634
635let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000636 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000637 (S2_tstbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000638 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000639 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000640 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000641 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000642 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000643 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
644}
645
646let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000647 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000648 (C2_bitsclri IntRegs:$Rs, u6_0ImmPred:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000649 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000650 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
651}
652
653let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000654def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000655 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
656
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000657def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000658 (i32 8)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000659 (i32 (zextloadi8 (add I32:$b, 2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000660 (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000661 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
662 (zextloadi8 I32:$b)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000663 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
664
665// Patterns for loads of i1:
666def: Pat<(i1 (load AddrFI:$fi)),
667 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000668def: Pat<(i1 (load (add I32:$Rs, s32_0ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000669 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000670def: Pat<(i1 (load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000671 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
672
673def I1toI32: OutPatFrag<(ops node:$Rs),
674 (C2_muxii (i1 $Rs), 1, 0)>;
675
676def I32toI1: OutPatFrag<(ops node:$Rs),
677 (i1 (C2_tfrrp (i32 $Rs)))>;
678
679defm: Storexm_pat<store, I1, s32_0ImmPred, I1toI32, S2_storerb_io>;
680def: Storexm_simple_pat<store, I1, I1toI32, S2_storerb_io>;
681
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000682def: Pat<(sra I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000683 (S2_asr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000684def: Pat<(srl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000685 (S2_lsr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000686def: Pat<(shl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000687 (S2_asl_i_p DoubleRegs:$src, imm:$u6)>;
688
689let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000690def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000691 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
692
693def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
694def: Pat<(HexagonBARRIER), (Y2_barrier)>;
695
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000696def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000697 (PS_fi (i32 AddrFI:$Rs), s32_0ImmPred:$off)>;
698
699
700// Support for generating global address.
701// Taken from X86InstrInfo.td.
702def SDTHexagonCONST32 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
703 SDTCisVT<1, i32>,
704 SDTCisPtrTy<0>]>;
705def HexagonCONST32 : SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
706def HexagonCONST32_GP : SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
707
708// Map TLS addressses to A2_tfrsi.
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000709def: Pat<(HexagonCONST32 tglobaltlsaddr:$addr), (A2_tfrsi s32_0Imm:$addr)>;
710def: Pat<(HexagonCONST32 bbl:$label), (A2_tfrsi s32_0Imm:$label)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000711
712def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
713def: Pat<(i1 0), (PS_false)>;
714def: Pat<(i1 1), (PS_true)>;
715
716// Pseudo instructions.
717def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
718def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
719 SDTCisVT<1, i32> ]>;
720
721def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
722 [SDNPHasChain, SDNPOutGlue]>;
723def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
724 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
725
726def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
727
728// For tailcalls a HexagonTCRet SDNode has 3 SDNode Properties - a chain,
729// Optional Flag and Variable Arguments.
730// Its 1 Operand has pointer type.
731def HexagonTCRet : SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
732 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
733
734
735def: Pat<(callseq_start timm:$amt),
736 (ADJCALLSTACKDOWN imm:$amt)>;
737def: Pat<(callseq_end timm:$amt1, timm:$amt2),
738 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
739
740//Tail calls.
741def: Pat<(HexagonTCRet tglobaladdr:$dst),
742 (PS_tailcall_i tglobaladdr:$dst)>;
743def: Pat<(HexagonTCRet texternalsym:$dst),
744 (PS_tailcall_i texternalsym:$dst)>;
745def: Pat<(HexagonTCRet I32:$dst),
746 (PS_tailcall_r I32:$dst)>;
747
748// Map from r0 = and(r1, 65535) to r0 = zxth(r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000749def: Pat<(and I32:$src1, 65535),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000750 (A2_zxth IntRegs:$src1)>;
751
752// Map from r0 = and(r1, 255) to r0 = zxtb(r1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000753def: Pat<(and I32:$src1, 255),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000754 (A2_zxtb IntRegs:$src1)>;
755
756// Map Add(p1, true) to p1 = not(p1).
757// Add(p1, false) should never be produced,
758// if it does, it got to be mapped to NOOP.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000759def: Pat<(add I1:$src1, -1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000760 (C2_not PredRegs:$src1)>;
761
762// Map from p0 = pnot(p0); r0 = mux(p0, #i, #j) => r0 = mux(p0, #j, #i).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000763def: Pat<(select (not I1:$src1), s8_0ImmPred:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000764 (C2_muxii PredRegs:$src1, s32_0ImmPred:$src3, s8_0ImmPred:$src2)>;
765
766// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
767// => r0 = C2_muxir(p0, r1, #i)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000768def: Pat<(select (not I1:$src1), s32_0ImmPred:$src2,
769 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000770 (C2_muxir PredRegs:$src1, IntRegs:$src3, s32_0ImmPred:$src2)>;
771
772// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
773// => r0 = C2_muxri (p0, #i, r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000774def: Pat<(select (not I1:$src1), IntRegs:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000775 (C2_muxri PredRegs:$src1, s32_0ImmPred:$src3, IntRegs:$src2)>;
776
777// Map from p0 = pnot(p0); if (p0) jump => if (!p0) jump.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000778def: Pat<(brcond (not I1:$src1), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000779 (J2_jumpf PredRegs:$src1, bb:$offset)>;
780
781// Map from Rdd = sign_extend_inreg(Rss, i32) -> Rdd = A2_sxtw(Rss.lo).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000782def: Pat<(i64 (sext_inreg I64:$src1, i32)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000783 (A2_sxtw (LoReg DoubleRegs:$src1))>;
784
785// Map from Rdd = sign_extend_inreg(Rss, i16) -> Rdd = A2_sxtw(A2_sxth(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000786def: Pat<(i64 (sext_inreg I64:$src1, i16)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000787 (A2_sxtw (A2_sxth (LoReg DoubleRegs:$src1)))>;
788
789// Map from Rdd = sign_extend_inreg(Rss, i8) -> Rdd = A2_sxtw(A2_sxtb(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000790def: Pat<(i64 (sext_inreg I64:$src1, i8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000791 (A2_sxtw (A2_sxtb (LoReg DoubleRegs:$src1)))>;
792
793// We want to prevent emitting pnot's as much as possible.
794// Map brcond with an unsupported setcc to a J2_jumpf.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000795def : Pat <(brcond (i1 (setne I32:$src1, I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000796 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000797 (J2_jumpf (C2_cmpeq I32:$src1, I32:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000798 bb:$offset)>;
799
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000800def : Pat <(brcond (i1 (setne I32:$src1, s10_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000801 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000802 (J2_jumpf (C2_cmpeqi I32:$src1, s10_0ImmPred:$src2), bb:$offset)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000803
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000804def: Pat<(brcond (i1 (setne I1:$src1, (i1 -1))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000805 (J2_jumpf PredRegs:$src1, bb:$offset)>;
806
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000807def: Pat<(brcond (i1 (setne I1:$src1, (i1 0))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000808 (J2_jumpt PredRegs:$src1, bb:$offset)>;
809
810// cmp.lt(Rs, Imm) -> !cmp.ge(Rs, Imm) -> !cmp.gt(Rs, Imm-1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000811def: Pat<(brcond (i1 (setlt I32:$src1, s8_0ImmPred:$src2)), bb:$offset),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000812 (J2_jumpf (C2_cmpgti IntRegs:$src1, (SDEC1 s8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000813 bb:$offset)>;
814
815// Map from a 64-bit select to an emulated 64-bit mux.
816// Hexagon does not support 64-bit MUXes; so emulate with combines.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000817def: Pat<(select I1:$src1, I64:$src2,
818 I64:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000819 (A2_combinew (C2_mux PredRegs:$src1, (HiReg DoubleRegs:$src2),
820 (HiReg DoubleRegs:$src3)),
821 (C2_mux PredRegs:$src1, (LoReg DoubleRegs:$src2),
822 (LoReg DoubleRegs:$src3)))>;
823
824// Map from a 1-bit select to logical ops.
825// From LegalizeDAG.cpp: (B1 ? B2 : B3) <=> (B1 & B2)|(!B1&B3).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000826def: Pat<(select I1:$src1, I1:$src2, I1:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000827 (C2_or (C2_and PredRegs:$src1, PredRegs:$src2),
828 (C2_and (C2_not PredRegs:$src1), PredRegs:$src3))>;
829
830// Map for truncating from 64 immediates to 32 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000831def: Pat<(i32 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000832 (LoReg DoubleRegs:$src)>;
833
834// Map for truncating from i64 immediates to i1 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000835def: Pat<(i1 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000836 (C2_tfrrp (LoReg DoubleRegs:$src))>;
837
838// rs <= rt -> !(rs > rt).
839let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000840def: Pat<(i1 (setle I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000841 (C2_not (C2_cmpgti IntRegs:$src1, s32_0ImmPred:$src2))>;
842
843// rs <= rt -> !(rs > rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000844def : Pat<(i1 (setle I32:$src1, I32:$src2)),
845 (i1 (C2_not (C2_cmpgt I32:$src1, I32:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000846
847// Rss <= Rtt -> !(Rss > Rtt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000848def: Pat<(i1 (setle I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000849 (C2_not (C2_cmpgtp DoubleRegs:$src1, DoubleRegs:$src2))>;
850
851// Map cmpne -> cmpeq.
852// Hexagon_TODO: We should improve on this.
853// rs != rt -> !(rs == rt).
854let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000855def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000856 (C2_not (C2_cmpeqi IntRegs:$src1, s32_0ImmPred:$src2))>;
857
858// Convert setne back to xor for hexagon since we compute w/ pred registers.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000859def: Pat<(i1 (setne I1:$src1, I1:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000860 (C2_xor PredRegs:$src1, PredRegs:$src2)>;
861
862// Map cmpne(Rss) -> !cmpew(Rss).
863// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000864def: Pat<(i1 (setne I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000865 (C2_not (C2_cmpeqp DoubleRegs:$src1, DoubleRegs:$src2))>;
866
867// Map cmpge(Rs, Rt) -> !cmpgt(Rs, Rt).
868// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000869def : Pat <(i1 (setge I32:$src1, I32:$src2)),
870 (i1 (C2_not (i1 (C2_cmpgt I32:$src2, I32:$src1))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000871
872// cmpge(Rs, Imm) -> cmpgt(Rs, Imm-1)
873let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000874def: Pat<(i1 (setge I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000875 (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000876
877// Map cmpge(Rss, Rtt) -> !cmpgt(Rtt, Rss).
878// rss >= rtt -> !(rtt > rss).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000879def: Pat<(i1 (setge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000880 (C2_not (C2_cmpgtp DoubleRegs:$src2, DoubleRegs:$src1))>;
881
882// Map cmplt(Rs, Imm) -> !cmpge(Rs, Imm).
883// !cmpge(Rs, Imm) -> !cmpgt(Rs, Imm-1).
884// rs < rt -> !(rs >= rt).
885let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000886def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000887 (C2_not (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000888
889// Generate cmpgeu(Rs, #0) -> cmpeq(Rs, Rs)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000890def: Pat<(i1 (setuge I32:$src1, 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000891 (C2_cmpeq IntRegs:$src1, IntRegs:$src1)>;
892
893// Generate cmpgeu(Rs, #u8) -> cmpgtu(Rs, #u8 -1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000894def: Pat<(i1 (setuge I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000895 (C2_cmpgtui IntRegs:$src1, (UDEC1 u32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000896
897// Generate cmpgtu(Rs, #u9)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000898def: Pat<(i1 (setugt I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000899 (C2_cmpgtui IntRegs:$src1, u32_0ImmPred:$src2)>;
900
901// Map from Rs >= Rt -> !(Rt > Rs).
902// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000903def: Pat<(i1 (setuge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000904 (C2_not (C2_cmpgtup DoubleRegs:$src2, DoubleRegs:$src1))>;
905
906// Map from cmpleu(Rss, Rtt) -> !cmpgtu(Rss, Rtt-1).
907// Map from (Rs <= Rt) -> !(Rs > Rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000908def: Pat<(i1 (setule I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000909 (C2_not (C2_cmpgtup DoubleRegs:$src1, DoubleRegs:$src2))>;
910
911// Sign extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000912// sext i1->i32
913def: Pat<(i32 (sext I1:$Pu)),
914 (C2_muxii I1:$Pu, -1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000915
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000916// sext i1->i64
917def: Pat<(i64 (sext I1:$Pu)),
918 (A2_combinew (C2_muxii PredRegs:$Pu, -1, 0),
919 (C2_muxii PredRegs:$Pu, -1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000920
921// Zero extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000922// zext i1->i32
923def: Pat<(i32 (zext I1:$Pu)),
924 (C2_muxii PredRegs:$Pu, 1, 0)>;
925
926// zext i1->i64
927def: Pat<(i64 (zext I1:$Pu)),
928 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
929
930// zext i32->i64
931def: Pat<(Zext64 I32:$Rs),
932 (ToZext64 IntRegs:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000933
934// Map from Rs = Pd to Pd = mux(Pd, #1, #0)
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000935def: Pat<(i32 (anyext I1:$Pu)),
936 (C2_muxii PredRegs:$Pu, 1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000937
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000938// Map from Rss = Pd to Rdd = combine(#0, (mux(Pd, #1, #0)))
939def: Pat<(i64 (anyext I1:$Pu)),
940 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000941
942// Clear the sign bit in a 64-bit register.
943def ClearSign : OutPatFrag<(ops node:$Rss),
944 (A2_combinew (S2_clrbit_i (HiReg $Rss), 31), (LoReg $Rss))>;
945
946def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
947 (A2_addp
948 (M2_dpmpyuu_acc_s0
949 (S2_lsr_i_p
950 (A2_addp
951 (M2_dpmpyuu_acc_s0
952 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
953 (HiReg $Rss),
954 (LoReg $Rtt)),
955 (A2_combinew (A2_tfrsi 0),
956 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
957 32),
958 (HiReg $Rss),
959 (HiReg $Rtt)),
960 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
961
962// Multiply 64-bit unsigned and use upper result.
963def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
964
965// Multiply 64-bit signed and use upper result.
966//
967// For two signed 64-bit integers A and B, let A' and B' denote A and B
968// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
969// sign bit of A (and identically for B). With this notation, the signed
970// product A*B can be written as:
971// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
972// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
973// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
974// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
975
976def : Pat <(mulhs I64:$Rss, I64:$Rtt),
977 (A2_subp
978 (MulHU $Rss, $Rtt),
979 (A2_addp
980 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
981 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
982
983// Hexagon specific ISD nodes.
984def SDTHexagonALLOCA : SDTypeProfile<1, 2,
985 [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
986def HexagonALLOCA : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA,
987 [SDNPHasChain]>;
988
989
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000990def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000991 (PS_alloca IntRegs:$Rs, imm:$A)>;
992
993def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
994def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
995
996def: Pat<(HexagonJT tjumptable:$dst), (A2_tfrsi imm:$dst)>;
997def: Pat<(HexagonCP tconstpool:$dst), (A2_tfrsi imm:$dst)>;
998
999let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001000def: Pat<(add I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1001def: Pat<(sub I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1002def: Pat<(and I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1003def: Pat<(or I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001004
1005let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001006def: Pat<(add I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1007def: Pat<(sub I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1008def: Pat<(and I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1009def: Pat<(or I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001010
1011let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001012def: Pat<(add I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1013def: Pat<(sub I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1014def: Pat<(and I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1015def: Pat<(or I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001016let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001017def: Pat<(xor I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001018
1019let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001020def: Pat<(add I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1021def: Pat<(sub I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1022def: Pat<(and I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1023def: Pat<(or I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001024let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001025def: Pat<(xor I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001026
1027let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001028def: Pat<(add I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1029def: Pat<(sub I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1030def: Pat<(and I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1031def: Pat<(or I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001032let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001033def: Pat<(xor I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001034
1035let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001036def: Pat<(add I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1037def: Pat<(sub I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1038def: Pat<(and I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1039def: Pat<(or I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001040let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001041def: Pat<(xor I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001042
1043let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001044def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1045def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1046def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1047def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001048let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001049def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1050def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1051def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1052def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1053def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001054
1055let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001056def: Pat<(add I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1057def: Pat<(sub I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1058def: Pat<(and I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1059def: Pat<(or I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001060let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001061def: Pat<(add I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1062def: Pat<(sub I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1063def: Pat<(and I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1064def: Pat<(or I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1065def: Pat<(xor I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001066
1067let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001068def: Pat<(add I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1069def: Pat<(sub I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1070def: Pat<(and I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1071def: Pat<(or I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001072let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001073def: Pat<(add I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1074def: Pat<(sub I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1075def: Pat<(and I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1076def: Pat<(or I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1077def: Pat<(xor I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001078
1079let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001080def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1081def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1082def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1083def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001084let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001085def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1086def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1087def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1088def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1089def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001090
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001091def: Pat<(sra I64:$src1, I32:$src2), (S2_asr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1092def: Pat<(srl I64:$src1, I32:$src2), (S2_lsr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1093def: Pat<(shl I64:$src1, I32:$src2), (S2_asl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1094def: Pat<(shl I64:$src1, I32:$src2), (S2_lsl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001095
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001096def: Pat<(sra I32:$src1, I32:$src2), (S2_asr_r_r IntRegs:$src1, IntRegs:$src2)>;
1097def: Pat<(srl I32:$src1, I32:$src2), (S2_lsr_r_r IntRegs:$src1, IntRegs:$src2)>;
1098def: Pat<(shl I32:$src1, I32:$src2), (S2_asl_r_r IntRegs:$src1, IntRegs:$src2)>;
1099def: Pat<(shl I32:$src1, I32:$src2), (S2_lsl_r_r IntRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001100
1101def SDTHexagonINSERT:
1102 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1103 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
1104def SDTHexagonINSERTRP:
1105 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1106 SDTCisInt<0>, SDTCisVT<3, i64>]>;
1107
1108def HexagonINSERT : SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
1109def HexagonINSERTRP : SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
1110
1111def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
1112 (S2_insert I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2)>;
1113def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
1114 (S2_insertp I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2)>;
1115def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
1116 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
1117def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
1118 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
1119
1120let AddedComplexity = 100 in
1121def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
1122 (i32 (extloadi8 (add I32:$b, 3))),
1123 24, 8),
1124 (i32 16)),
1125 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1126 (zextloadi8 I32:$b)),
1127 (A2_swiz (L2_loadri_io I32:$b, 0))>;
1128
1129def SDTHexagonEXTRACTU:
1130 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1131 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
1132def SDTHexagonEXTRACTURP:
1133 SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1134 SDTCisVT<2, i64>]>;
1135
1136def HexagonEXTRACTU : SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
1137def HexagonEXTRACTURP : SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
1138
1139def: Pat<(HexagonEXTRACTU I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3),
1140 (S2_extractu I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3)>;
1141def: Pat<(HexagonEXTRACTU I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3),
1142 (S2_extractup I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3)>;
1143def: Pat<(HexagonEXTRACTURP I32:$src1, I64:$src2),
1144 (S2_extractu_rp I32:$src1, I64:$src2)>;
1145def: Pat<(HexagonEXTRACTURP I64:$src1, I64:$src2),
1146 (S2_extractup_rp I64:$src1, I64:$src2)>;
1147
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001148def n8_0ImmPred: PatLeaf<(i32 imm), [{
1149 int64_t V = N->getSExtValue();
1150 return -255 <= V && V <= 0;
1151}]>;
1152
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001153// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001154def: Pat<(mul I32:$src1, (ineg n8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001155 (M2_mpysin IntRegs:$src1, u8_0ImmPred:$src2)>;
1156
1157multiclass MinMax_pats_p<PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00001158 defm: T_MinMax_pats<Op, I64, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001159}
1160
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001161def: Pat<(add (Sext64 I32:$Rs), I64:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001162 (A2_addsp IntRegs:$Rs, DoubleRegs:$Rt)>;
1163
1164let AddedComplexity = 200 in {
1165 defm: MinMax_pats_p<setge, A2_maxp, A2_minp>;
1166 defm: MinMax_pats_p<setgt, A2_maxp, A2_minp>;
1167 defm: MinMax_pats_p<setle, A2_minp, A2_maxp>;
1168 defm: MinMax_pats_p<setlt, A2_minp, A2_maxp>;
1169 defm: MinMax_pats_p<setuge, A2_maxup, A2_minup>;
1170 defm: MinMax_pats_p<setugt, A2_maxup, A2_minup>;
1171 defm: MinMax_pats_p<setule, A2_minup, A2_maxup>;
1172 defm: MinMax_pats_p<setult, A2_minup, A2_maxup>;
1173}
1174
1175def callv3 : SDNode<"HexagonISD::CALL", SDT_SPCall,
1176 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1177
1178def callv3nr : SDNode<"HexagonISD::CALLnr", SDT_SPCall,
1179 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1180
1181
1182// Map call instruction
1183def : Pat<(callv3 I32:$dst),
1184 (J2_callr I32:$dst)>;
1185def : Pat<(callv3 tglobaladdr:$dst),
1186 (J2_call tglobaladdr:$dst)>;
1187def : Pat<(callv3 texternalsym:$dst),
1188 (J2_call texternalsym:$dst)>;
1189def : Pat<(callv3 tglobaltlsaddr:$dst),
1190 (J2_call tglobaltlsaddr:$dst)>;
1191
1192def : Pat<(callv3nr I32:$dst),
1193 (PS_callr_nr I32:$dst)>;
1194def : Pat<(callv3nr tglobaladdr:$dst),
1195 (PS_call_nr tglobaladdr:$dst)>;
1196def : Pat<(callv3nr texternalsym:$dst),
1197 (PS_call_nr texternalsym:$dst)>;
1198
1199
1200def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
1201def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
1202
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001203
1204// Pats for instruction selection.
1205
1206// A class to embed the usual comparison patfrags within a zext to i32.
1207// The seteq/setne frags use "lhs" and "rhs" as operands, so use the same
1208// names, or else the frag's "body" won't match the operands.
1209class CmpInReg<PatFrag Op>
1210 : PatFrag<(ops node:$lhs, node:$rhs),(i32 (zext (i1 Op.Fragment)))>;
1211
1212def: T_cmp32_rr_pat<A4_rcmpeq, CmpInReg<seteq>, i32>;
1213def: T_cmp32_rr_pat<A4_rcmpneq, CmpInReg<setne>, i32>;
1214
1215def: T_cmp32_rr_pat<C4_cmpneq, setne, i1>;
1216def: T_cmp32_rr_pat<C4_cmplte, setle, i1>;
1217def: T_cmp32_rr_pat<C4_cmplteu, setule, i1>;
1218
1219def: T_cmp32_rr_pat<C4_cmplte, RevCmp<setge>, i1>;
1220def: T_cmp32_rr_pat<C4_cmplteu, RevCmp<setuge>, i1>;
1221
1222let AddedComplexity = 100 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001223 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001224 255), 0)),
1225 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001226 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001227 255), 0)),
1228 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001229 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001230 65535), 0)),
1231 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001232 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001233 65535), 0)),
1234 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
1235}
1236
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001237def: Pat<(i32 (zext (i1 (seteq I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001238 (A4_rcmpeqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001239def: Pat<(i32 (zext (i1 (setne I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001240 (A4_rcmpneqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
1241
1242// Preserve the S2_tstbit_r generation
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001243def: Pat<(i32 (zext (i1 (setne (i32 (and (i32 (shl 1, I32:$src2)),
1244 I32:$src1)), 0)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001245 (C2_muxii (S2_tstbit_r IntRegs:$src1, IntRegs:$src2), 1, 0)>;
1246
1247// The complexity of the combines involving immediates should be greater
1248// than the complexity of the combine with two registers.
1249let AddedComplexity = 50 in {
1250def: Pat<(HexagonCOMBINE IntRegs:$r, s32_0ImmPred:$i),
1251 (A4_combineri IntRegs:$r, s32_0ImmPred:$i)>;
1252
1253def: Pat<(HexagonCOMBINE s32_0ImmPred:$i, IntRegs:$r),
1254 (A4_combineir s32_0ImmPred:$i, IntRegs:$r)>;
1255}
1256
1257// The complexity of the combine with two immediates should be greater than
1258// the complexity of a combine involving a register.
1259let AddedComplexity = 75 in {
1260def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, u32_0ImmPred:$u6),
1261 (A4_combineii imm:$s8, imm:$u6)>;
1262def: Pat<(HexagonCOMBINE s32_0ImmPred:$s8, s8_0ImmPred:$S8),
1263 (A2_combineii imm:$s8, imm:$S8)>;
1264}
1265
1266
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001267// Patterns to generate indexed loads with different forms of the address:
1268// - frameindex,
1269// - base + offset,
1270// - base (without offset).
1271multiclass Loadxm_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1272 PatLeaf ImmPred, InstHexagon MI> {
1273 def: Pat<(VT (Load AddrFI:$fi)),
1274 (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1275 def: Pat<(VT (Load (add AddrFI:$fi, ImmPred:$Off))),
1276 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1277 def: Pat<(VT (Load (add IntRegs:$Rs, ImmPred:$Off))),
1278 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001279 def: Pat<(VT (Load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001280 (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1281}
1282
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001283defm: Loadxm_pat<extloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1284defm: Loadxm_pat<extloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1285defm: Loadxm_pat<extloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1286defm: Loadxm_pat<zextloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1287defm: Loadxm_pat<zextloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1288defm: Loadxm_pat<zextloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1289defm: Loadxm_pat<sextloadi8, i64, ToSext64, s32_0ImmPred, L2_loadrb_io>;
1290defm: Loadxm_pat<sextloadi16, i64, ToSext64, s31_1ImmPred, L2_loadrh_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001291
1292// Map Rdd = anyext(Rs) -> Rdd = combine(#0, Rs).
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001293def: Pat<(Aext64 I32:$src1), (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001294
1295multiclass T_LoadAbsReg_Pat <PatFrag ldOp, InstHexagon MI, ValueType VT = i32> {
1296 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1297 (HexagonCONST32 tglobaladdr:$src3)))),
1298 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3)>;
1299 def : Pat <(VT (ldOp (add IntRegs:$src1,
1300 (HexagonCONST32 tglobaladdr:$src2)))),
1301 (MI IntRegs:$src1, 0, tglobaladdr:$src2)>;
1302
1303 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1304 (HexagonCONST32 tconstpool:$src3)))),
1305 (MI IntRegs:$src1, u2_0ImmPred:$src2, tconstpool:$src3)>;
1306 def : Pat <(VT (ldOp (add IntRegs:$src1,
1307 (HexagonCONST32 tconstpool:$src2)))),
1308 (MI IntRegs:$src1, 0, tconstpool:$src2)>;
1309
1310 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1311 (HexagonCONST32 tjumptable:$src3)))),
1312 (MI IntRegs:$src1, u2_0ImmPred:$src2, tjumptable:$src3)>;
1313 def : Pat <(VT (ldOp (add IntRegs:$src1,
1314 (HexagonCONST32 tjumptable:$src2)))),
1315 (MI IntRegs:$src1, 0, tjumptable:$src2)>;
1316}
1317
1318let AddedComplexity = 60 in {
1319defm : T_LoadAbsReg_Pat <sextloadi8, L4_loadrb_ur>;
1320defm : T_LoadAbsReg_Pat <zextloadi8, L4_loadrub_ur>;
1321defm : T_LoadAbsReg_Pat <extloadi8, L4_loadrub_ur>;
1322
1323defm : T_LoadAbsReg_Pat <sextloadi16, L4_loadrh_ur>;
1324defm : T_LoadAbsReg_Pat <zextloadi16, L4_loadruh_ur>;
1325defm : T_LoadAbsReg_Pat <extloadi16, L4_loadruh_ur>;
1326
1327defm : T_LoadAbsReg_Pat <load, L4_loadri_ur>;
1328defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, i64>;
1329}
1330
1331// 'def pats' for load instructions with base + register offset and non-zero
1332// immediate value. Immediate value is used to left-shift the second
1333// register operand.
1334class Loadxs_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001335 : Pat<(VT (Load (add I32:$Rs,
1336 (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001337 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
1338
1339let AddedComplexity = 40 in {
1340 def: Loadxs_pat<extloadi8, i32, L4_loadrub_rr>;
1341 def: Loadxs_pat<zextloadi8, i32, L4_loadrub_rr>;
1342 def: Loadxs_pat<sextloadi8, i32, L4_loadrb_rr>;
1343 def: Loadxs_pat<extloadi16, i32, L4_loadruh_rr>;
1344 def: Loadxs_pat<zextloadi16, i32, L4_loadruh_rr>;
1345 def: Loadxs_pat<sextloadi16, i32, L4_loadrh_rr>;
1346 def: Loadxs_pat<load, i32, L4_loadri_rr>;
1347 def: Loadxs_pat<load, i64, L4_loadrd_rr>;
1348}
1349
1350// 'def pats' for load instruction base + register offset and
1351// zero immediate value.
1352class Loadxs_simple_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001353 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001354 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
1355
1356let AddedComplexity = 20 in {
1357 def: Loadxs_simple_pat<extloadi8, i32, L4_loadrub_rr>;
1358 def: Loadxs_simple_pat<zextloadi8, i32, L4_loadrub_rr>;
1359 def: Loadxs_simple_pat<sextloadi8, i32, L4_loadrb_rr>;
1360 def: Loadxs_simple_pat<extloadi16, i32, L4_loadruh_rr>;
1361 def: Loadxs_simple_pat<zextloadi16, i32, L4_loadruh_rr>;
1362 def: Loadxs_simple_pat<sextloadi16, i32, L4_loadrh_rr>;
1363 def: Loadxs_simple_pat<load, i32, L4_loadri_rr>;
1364 def: Loadxs_simple_pat<load, i64, L4_loadrd_rr>;
1365}
1366
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001367let AddedComplexity = 40 in
1368multiclass T_StoreAbsReg_Pats <InstHexagon MI, RegisterClass RC, ValueType VT,
1369 PatFrag stOp> {
1370 def : Pat<(stOp (VT RC:$src4),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001371 (add (shl I32:$src1, u2_0ImmPred:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001372 u32_0ImmPred:$src3)),
1373 (MI IntRegs:$src1, u2_0ImmPred:$src2, u32_0ImmPred:$src3, RC:$src4)>;
1374
1375 def : Pat<(stOp (VT RC:$src4),
1376 (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1377 (HexagonCONST32 tglobaladdr:$src3))),
1378 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3, RC:$src4)>;
1379
1380 def : Pat<(stOp (VT RC:$src4),
1381 (add IntRegs:$src1, (HexagonCONST32 tglobaladdr:$src3))),
1382 (MI IntRegs:$src1, 0, tglobaladdr:$src3, RC:$src4)>;
1383}
1384
1385defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, i64, store>;
1386defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, i32, store>;
1387defm : T_StoreAbsReg_Pats <S4_storerb_ur, IntRegs, i32, truncstorei8>;
1388defm : T_StoreAbsReg_Pats <S4_storerh_ur, IntRegs, i32, truncstorei16>;
1389
1390class Storexs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001391 : Pat<(Store Value:$Ru, (add I32:$Rs,
1392 (i32 (shl I32:$Rt, u2_0ImmPred:$u2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001393 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
1394
1395let AddedComplexity = 40 in {
1396 def: Storexs_pat<truncstorei8, I32, S4_storerb_rr>;
1397 def: Storexs_pat<truncstorei16, I32, S4_storerh_rr>;
1398 def: Storexs_pat<store, I32, S4_storeri_rr>;
1399 def: Storexs_pat<store, I64, S4_storerd_rr>;
1400}
1401
1402def s30_2ProperPred : PatLeaf<(i32 imm), [{
1403 int64_t v = (int64_t)N->getSExtValue();
1404 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
1405}]>;
1406def RoundTo8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001407 int32_t Imm = N->getSExtValue();
1408 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001409}]>;
1410
1411let AddedComplexity = 40 in
1412def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
1413 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
1414
1415class Store_rr_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1416 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
1417 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
1418
1419let AddedComplexity = 20 in {
1420 def: Store_rr_pat<truncstorei8, I32, S4_storerb_rr>;
1421 def: Store_rr_pat<truncstorei16, I32, S4_storerh_rr>;
1422 def: Store_rr_pat<store, I32, S4_storeri_rr>;
1423 def: Store_rr_pat<store, I64, S4_storerd_rr>;
1424}
1425
1426
1427def IMM_BYTE : SDNodeXForm<imm, [{
1428 // -1 etc is represented as 255 etc
1429 // assigning to a byte restores our desired signed value.
1430 int8_t imm = N->getSExtValue();
1431 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1432}]>;
1433
1434def IMM_HALF : SDNodeXForm<imm, [{
1435 // -1 etc is represented as 65535 etc
1436 // assigning to a short restores our desired signed value.
1437 int16_t imm = N->getSExtValue();
1438 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1439}]>;
1440
1441def IMM_WORD : SDNodeXForm<imm, [{
1442 // -1 etc can be represented as 4294967295 etc
1443 // Currently, it's not doing this. But some optimization
1444 // might convert -1 to a large +ve number.
1445 // assigning to a word restores our desired signed value.
1446 int32_t imm = N->getSExtValue();
1447 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1448}]>;
1449
1450def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
1451def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
1452def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
1453
1454// Emit store-immediate, but only when the stored value will not be constant-
1455// extended. The reason for that is that there is no pass that can optimize
1456// constant extenders in store-immediate instructions. In some cases we can
1457// end up will a number of such stores, all of which store the same extended
1458// value (e.g. after unrolling a loop that initializes floating point array).
1459
1460// Predicates to determine if the 16-bit immediate is expressible as a sign-
1461// extended 8-bit immediate. Store-immediate-halfword will ignore any bits
1462// beyond 0..15, so we don't care what is in there.
1463
1464def i16in8ImmPred: PatLeaf<(i32 imm), [{
1465 int64_t v = (int16_t)N->getSExtValue();
1466 return v == (int64_t)(int8_t)v;
1467}]>;
1468
1469// Predicates to determine if the 32-bit immediate is expressible as a sign-
1470// extended 8-bit immediate.
1471def i32in8ImmPred: PatLeaf<(i32 imm), [{
1472 int64_t v = (int32_t)N->getSExtValue();
1473 return v == (int64_t)(int8_t)v;
1474}]>;
1475
1476
1477let AddedComplexity = 40 in {
1478 // Even though the offset is not extendable in the store-immediate, we
1479 // can still generate the fi# in the base address. If the final offset
1480 // is not valid for the instruction, we will replace it with a scratch
1481 // register.
1482// def: Storexm_fi_pat <truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1483// def: Storexm_fi_pat <truncstorei16, i16in8ImmPred, ToImmHalf,
1484// S4_storeirh_io>;
1485// def: Storexm_fi_pat <store, i32in8ImmPred, ToImmWord, S4_storeiri_io>;
1486
1487// defm: Storexm_fi_add_pat <truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1488// S4_storeirb_io>;
1489// defm: Storexm_fi_add_pat <truncstorei16, i16in8ImmPred, u6_1ImmPred,
1490// ToImmHalf, S4_storeirh_io>;
1491// defm: Storexm_fi_add_pat <store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1492// S4_storeiri_io>;
1493
1494 defm: Storexm_add_pat<truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1495 S4_storeirb_io>;
1496 defm: Storexm_add_pat<truncstorei16, i16in8ImmPred, u6_1ImmPred, ToImmHalf,
1497 S4_storeirh_io>;
1498 defm: Storexm_add_pat<store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1499 S4_storeiri_io>;
1500}
1501
1502def: Storexm_simple_pat<truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1503def: Storexm_simple_pat<truncstorei16, s32_0ImmPred, ToImmHalf, S4_storeirh_io>;
1504def: Storexm_simple_pat<store, s32_0ImmPred, ToImmWord, S4_storeiri_io>;
1505
1506// op(Ps, op(Pt, Pu))
1507class LogLog_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1508 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, I1:$Pu))),
1509 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1510
1511// op(Ps, op(Pt, ~Pu))
1512class LogLogNot_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1513 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, (not I1:$Pu)))),
1514 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1515
1516def: LogLog_pat<and, and, C4_and_and>;
1517def: LogLog_pat<and, or, C4_and_or>;
1518def: LogLog_pat<or, and, C4_or_and>;
1519def: LogLog_pat<or, or, C4_or_or>;
1520
1521def: LogLogNot_pat<and, and, C4_and_andn>;
1522def: LogLogNot_pat<and, or, C4_and_orn>;
1523def: LogLogNot_pat<or, and, C4_or_andn>;
1524def: LogLogNot_pat<or, or, C4_or_orn>;
1525
1526//===----------------------------------------------------------------------===//
1527// PIC: Support for PIC compilations. The patterns and SD nodes defined
1528// below are needed to support code generation for PIC
1529//===----------------------------------------------------------------------===//
1530
1531def SDT_HexagonAtGot
1532 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1533def SDT_HexagonAtPcrel
1534 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1535
1536// AT_GOT address-of-GOT, address-of-global, offset-in-global
1537def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1538// AT_PCREL address-of-global
1539def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1540
1541def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1542 (L2_loadri_io I32:$got, imm:$addr)>;
1543def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1544 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1545def: Pat<(HexagonAtPcrel I32:$addr),
1546 (C4_addipc imm:$addr)>;
1547
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001548def: Pat<(i64 (and I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001549 (A4_andnp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001550def: Pat<(i64 (or I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001551 (A4_ornp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
1552
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001553def: Pat<(add I32:$Rs, (add I32:$Ru, s32_0ImmPred:$s6)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001554 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
1555
1556// Rd=add(Rs,sub(#s6,Ru))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001557def: Pat<(add I32:$src1, (sub s32_0ImmPred:$src2,
1558 I32:$src3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001559 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1560
1561// Rd=sub(add(Rs,#s6),Ru)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001562def: Pat<(sub (add I32:$src1, s32_0ImmPred:$src2),
1563 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001564 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1565
1566// Rd=add(sub(Rs,Ru),#s6)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001567def: Pat<(add (sub I32:$src1, I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001568 (s32_0ImmPred:$src2)),
1569 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1570
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001571def: Pat<(xor I64:$dst2,
1572 (xor I64:$Rss, I64:$Rtt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001573 (M4_xor_xacc DoubleRegs:$dst2, DoubleRegs:$Rss, DoubleRegs:$Rtt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001574def: Pat<(or I32:$Ru, (and (i32 IntRegs:$_src_), s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001575 (S4_or_andix IntRegs:$Ru, IntRegs:$_src_, imm:$s10)>;
1576
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001577def: Pat<(or I32:$src1, (and I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001578 (S4_or_andi IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1579
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001580def: Pat<(or I32:$src1, (or I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001581 (S4_or_ori IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1582
1583
1584
1585// Count trailing zeros: 64-bit.
1586def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
1587
1588// Count trailing ones: 64-bit.
1589def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1590
1591// Define leading/trailing patterns that require zero-extensions to 64 bits.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001592def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1593def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1594def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1595def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001596
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001597def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1598def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1599
1600def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1601def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1602
1603def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
1604def: Pat<(bswap I64:$Rss), (A2_combinew (A2_swiz (LoReg $Rss)),
1605 (A2_swiz (HiReg $Rss)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001606
1607let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001608 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
1609 (S4_ntstbit_i I32:$Rs, u5_0ImmPred:$u5)>;
1610 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1611 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001612}
1613
1614// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1615// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1616// if ([!]tstbit(...)) jump ...
1617let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001618def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1619 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001620
1621let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001622def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1623 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001624
1625// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1626// represented as a compare against "value & 0xFF", which is an exact match
1627// for cmpb (same for cmph). The patterns below do not contain any additional
1628// complexity that would make them preferable, and if they were actually used
1629// instead of cmpb/cmph, they would result in a compare against register that
1630// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1631def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
1632 (C4_nbitsclri I32:$Rs, u6_0ImmPred:$u6)>;
1633def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1634 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1635def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1636 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1637
1638
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001639def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001640 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001641def: Pat<(add (mul I32:$Rs, I32:$Rt), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001642 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1643
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001644def: Pat<(add I32:$src1, (mul I32:$src3, u6_2ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001645 (M4_mpyri_addr_u2 IntRegs:$src1, imm:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001646def: Pat<(add I32:$src1, (mul I32:$src3, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001647 (M4_mpyri_addr IntRegs:$src1, IntRegs:$src3, imm:$src2)>;
1648
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001649def: Pat<(add I32:$Ru, (mul (i32 IntRegs:$_src_), I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001650 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$_src_, IntRegs:$Rs)>;
1651
1652def: T_vcmp_pat<A4_vcmpbgt, setgt, v8i8>;
1653
1654class T_Shift_CommOp_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1655 : Pat<(Op (ShOp IntRegs:$Rx, u5_0ImmPred:$U5), u32_0ImmPred:$u8),
1656 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1657
1658let AddedComplexity = 200 in {
1659 def : T_Shift_CommOp_pat <S4_addi_asl_ri, add, shl>;
1660 def : T_Shift_CommOp_pat <S4_addi_lsr_ri, add, srl>;
1661 def : T_Shift_CommOp_pat <S4_andi_asl_ri, and, shl>;
1662 def : T_Shift_CommOp_pat <S4_andi_lsr_ri, and, srl>;
1663}
1664
1665let AddedComplexity = 30 in {
1666 def : T_Shift_CommOp_pat <S4_ori_asl_ri, or, shl>;
1667 def : T_Shift_CommOp_pat <S4_ori_lsr_ri, or, srl>;
1668}
1669
1670class T_Shift_Op_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1671 : Pat<(Op u32_0ImmPred:$u8, (ShOp IntRegs:$Rx, u5_0ImmPred:$U5)),
1672 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1673
1674def : T_Shift_Op_pat <S4_subi_asl_ri, sub, shl>;
1675def : T_Shift_Op_pat <S4_subi_lsr_ri, sub, srl>;
1676
1677let AddedComplexity = 200 in {
1678 def: Pat<(add addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1679 (S4_addi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1680 def: Pat<(add addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1681 (S4_addi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1682 def: Pat<(sub addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1683 (S4_subi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1684 def: Pat<(sub addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1685 (S4_subi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1686}
1687
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001688def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001689 (S4_lsli imm:$s6, IntRegs:$Rt)>;
1690
1691
1692//===----------------------------------------------------------------------===//
1693// MEMOP
1694//===----------------------------------------------------------------------===//
1695
1696def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001697 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001698 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001699}]>;
1700
1701def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001702 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001703 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001704}]>;
1705
1706def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001707 int64_t V = N->getSExtValue();
1708 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001709}]>;
1710
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001711def IsNPow2_8 : PatLeaf<(i32 imm), [{
1712 uint8_t NV = ~N->getZExtValue();
1713 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001714}]>;
1715
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001716def IsNPow2_16 : PatLeaf<(i32 imm), [{
1717 uint16_t NV = ~N->getZExtValue();
1718 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001719}]>;
1720
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001721def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001722 uint8_t V = N->getZExtValue();
1723 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001724}]>;
1725
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001726def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001727 uint16_t V = N->getZExtValue();
1728 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001729}]>;
1730
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001731def LogN2_8 : SDNodeXForm<imm, [{
1732 uint8_t NV = ~N->getZExtValue();
1733 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001734}]>;
1735
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001736def LogN2_16 : SDNodeXForm<imm, [{
1737 uint16_t NV = ~N->getZExtValue();
1738 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001739}]>;
1740
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001741def NegImm8 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001742 int8_t NV = -N->getSExtValue();
1743 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001744}]>;
1745
1746def NegImm16 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001747 int16_t NV = -N->getSExtValue();
1748 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001749}]>;
1750
1751def NegImm32 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001752 int32_t NV = -N->getSExtValue();
1753 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001754}]>;
1755
1756def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
1757
1758multiclass Memopxr_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1759 InstHexagon MI> {
1760 // Addr: i32
1761 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
1762 (MI I32:$Rs, 0, I32:$A)>;
1763 // Addr: fi
1764 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
1765 (MI AddrFI:$Rs, 0, I32:$A)>;
1766}
1767
1768multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1769 SDNode Oper, InstHexagon MI> {
1770 // Addr: i32
1771 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
1772 (add I32:$Rs, ImmPred:$Off)),
1773 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001774 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
1775 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001776 (MI I32:$Rs, imm:$Off, I32:$A)>;
1777 // Addr: fi
1778 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1779 (add AddrFI:$Rs, ImmPred:$Off)),
1780 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001781 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1782 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001783 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
1784}
1785
1786multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1787 SDNode Oper, InstHexagon MI> {
1788 defm: Memopxr_simple_pat <Load, Store, Oper, MI>;
1789 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
1790}
1791
1792let AddedComplexity = 180 in {
1793 // add reg
1794 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
1795 /*anyext*/ L4_add_memopb_io>;
1796 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
1797 /*sext*/ L4_add_memopb_io>;
1798 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
1799 /*zext*/ L4_add_memopb_io>;
1800 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
1801 /*anyext*/ L4_add_memoph_io>;
1802 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
1803 /*sext*/ L4_add_memoph_io>;
1804 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
1805 /*zext*/ L4_add_memoph_io>;
1806 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
1807
1808 // sub reg
1809 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
1810 /*anyext*/ L4_sub_memopb_io>;
1811 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
1812 /*sext*/ L4_sub_memopb_io>;
1813 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
1814 /*zext*/ L4_sub_memopb_io>;
1815 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
1816 /*anyext*/ L4_sub_memoph_io>;
1817 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
1818 /*sext*/ L4_sub_memoph_io>;
1819 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
1820 /*zext*/ L4_sub_memoph_io>;
1821 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
1822
1823 // and reg
1824 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
1825 /*anyext*/ L4_and_memopb_io>;
1826 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
1827 /*sext*/ L4_and_memopb_io>;
1828 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
1829 /*zext*/ L4_and_memopb_io>;
1830 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
1831 /*anyext*/ L4_and_memoph_io>;
1832 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
1833 /*sext*/ L4_and_memoph_io>;
1834 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
1835 /*zext*/ L4_and_memoph_io>;
1836 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
1837
1838 // or reg
1839 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
1840 /*anyext*/ L4_or_memopb_io>;
1841 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
1842 /*sext*/ L4_or_memopb_io>;
1843 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
1844 /*zext*/ L4_or_memopb_io>;
1845 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
1846 /*anyext*/ L4_or_memoph_io>;
1847 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
1848 /*sext*/ L4_or_memoph_io>;
1849 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
1850 /*zext*/ L4_or_memoph_io>;
1851 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
1852}
1853
1854
1855multiclass Memopxi_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1856 PatFrag Arg, SDNodeXForm ArgMod,
1857 InstHexagon MI> {
1858 // Addr: i32
1859 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
1860 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
1861 // Addr: fi
1862 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
1863 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
1864}
1865
1866multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1867 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1868 InstHexagon MI> {
1869 // Addr: i32
1870 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
1871 (add I32:$Rs, ImmPred:$Off)),
1872 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001873 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
1874 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001875 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1876 // Addr: fi
1877 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1878 (add AddrFI:$Rs, ImmPred:$Off)),
1879 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001880 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1881 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001882 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1883}
1884
1885multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1886 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1887 InstHexagon MI> {
1888 defm: Memopxi_simple_pat <Load, Store, Oper, Arg, ArgMod, MI>;
1889 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
1890}
1891
1892
1893let AddedComplexity = 200 in {
1894 // add imm
1895 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1896 /*anyext*/ IdImm, L4_iadd_memopb_io>;
1897 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1898 /*sext*/ IdImm, L4_iadd_memopb_io>;
1899 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1900 /*zext*/ IdImm, L4_iadd_memopb_io>;
1901 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1902 /*anyext*/ IdImm, L4_iadd_memoph_io>;
1903 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1904 /*sext*/ IdImm, L4_iadd_memoph_io>;
1905 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1906 /*zext*/ IdImm, L4_iadd_memoph_io>;
1907 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
1908 L4_iadd_memopw_io>;
1909 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1910 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
1911 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1912 /*sext*/ NegImm8, L4_iadd_memopb_io>;
1913 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1914 /*zext*/ NegImm8, L4_iadd_memopb_io>;
1915 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1916 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
1917 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1918 /*sext*/ NegImm16, L4_iadd_memoph_io>;
1919 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1920 /*zext*/ NegImm16, L4_iadd_memoph_io>;
1921 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
1922 L4_iadd_memopw_io>;
1923
1924 // sub imm
1925 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1926 /*anyext*/ IdImm, L4_isub_memopb_io>;
1927 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1928 /*sext*/ IdImm, L4_isub_memopb_io>;
1929 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1930 /*zext*/ IdImm, L4_isub_memopb_io>;
1931 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1932 /*anyext*/ IdImm, L4_isub_memoph_io>;
1933 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1934 /*sext*/ IdImm, L4_isub_memoph_io>;
1935 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1936 /*zext*/ IdImm, L4_isub_memoph_io>;
1937 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
1938 L4_isub_memopw_io>;
1939 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1940 /*anyext*/ NegImm8, L4_isub_memopb_io>;
1941 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1942 /*sext*/ NegImm8, L4_isub_memopb_io>;
1943 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1944 /*zext*/ NegImm8, L4_isub_memopb_io>;
1945 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1946 /*anyext*/ NegImm16, L4_isub_memoph_io>;
1947 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1948 /*sext*/ NegImm16, L4_isub_memoph_io>;
1949 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1950 /*zext*/ NegImm16, L4_isub_memoph_io>;
1951 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
1952 L4_isub_memopw_io>;
1953
1954 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001955 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1956 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
1957 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1958 /*sext*/ LogN2_8, L4_iand_memopb_io>;
1959 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1960 /*zext*/ LogN2_8, L4_iand_memopb_io>;
1961 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1962 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
1963 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1964 /*sext*/ LogN2_16, L4_iand_memoph_io>;
1965 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1966 /*zext*/ LogN2_16, L4_iand_memoph_io>;
1967 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
1968 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001969
1970 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001971 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1972 /*anyext*/ Log2_8, L4_ior_memopb_io>;
1973 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1974 /*sext*/ Log2_8, L4_ior_memopb_io>;
1975 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1976 /*zext*/ Log2_8, L4_ior_memopb_io>;
1977 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1978 /*anyext*/ Log2_16, L4_ior_memoph_io>;
1979 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1980 /*sext*/ Log2_16, L4_ior_memoph_io>;
1981 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1982 /*zext*/ Log2_16, L4_ior_memoph_io>;
1983 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
1984 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001985}
1986
1987def : T_CMP_pat <C4_cmpneqi, setne, s32_0ImmPred>;
1988def : T_CMP_pat <C4_cmpltei, setle, s32_0ImmPred>;
1989def : T_CMP_pat <C4_cmplteui, setule, u9_0ImmPred>;
1990
1991// Map cmplt(Rs, Imm) -> !cmpgt(Rs, Imm-1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001992def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001993 (C4_cmpltei IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001994
1995// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001996def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001997 (C4_cmpneqi IntRegs:$src1, s32_0ImmPred:$src2)>;
1998
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001999// For the sequence
2000// zext( setult ( and(Rs, 255), u8))
2001// Use the isdigit transformation below
2002
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002003
2004def u7_0PosImmPred : ImmLeaf<i32, [{
2005 // True if the immediate fits in an 7-bit unsigned field and
2006 // is strictly greater than 0.
2007 return Imm > 0 && isUInt<7>(Imm);
2008}]>;
2009
2010
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002011// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
2012// for C code of the form r = ((c>='0') & (c<='9')) ? 1 : 0;.
2013// The isdigit transformation relies on two 'clever' aspects:
2014// 1) The data type is unsigned which allows us to eliminate a zero test after
2015// biasing the expression by 48. We are depending on the representation of
2016// the unsigned types, and semantics.
2017// 2) The front end has converted <= 9 into < 10 on entry to LLVM
2018//
2019// For the C code:
2020// retval = ((c>='0') & (c<='9')) ? 1 : 0;
2021// The code is transformed upstream of llvm into
2022// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002023
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002024let AddedComplexity = 139 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002025def: Pat<(i32 (zext (i1 (setult (and I32:$src1, 255), u7_0PosImmPred:$src2)))),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002026 (C2_muxii (A4_cmpbgtui IntRegs:$src1, (UDEC1 imm:$src2)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002027
2028class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
2029 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
2030
2031class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
2032 InstHexagon MI>
2033 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
2034
2035class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2036 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2037
2038class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2039 InstHexagon MI>
2040 : Pat<(Store Value:$val, Addr:$addr),
2041 (MI Addr:$addr, (ValueMod Value:$val))>;
2042
2043let AddedComplexity = 30 in {
2044 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2045 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2046 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2047 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2048
2049 def: Stoream_pat<truncstorei8, I64, addrga, LoReg, PS_storerbabs>;
2050 def: Stoream_pat<truncstorei16, I64, addrga, LoReg, PS_storerhabs>;
2051 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2052}
2053
2054def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2055def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2056def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2057def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2058
2059let AddedComplexity = 100 in {
2060 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2061 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2062 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2063 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2064
2065 // Map from "i1 = constant<-1>; memw(CONST32(#foo)) = i1"
2066 // to "r0 = 1; memw(#foo) = r0"
2067 let AddedComplexity = 100 in
2068 def: Pat<(store (i1 -1), (HexagonCONST32_GP tglobaladdr:$global)),
2069 (S2_storerbgp tglobaladdr:$global, (A2_tfrsi 1))>;
2070}
2071
2072class LoadAbs_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2073 : Pat <(VT (ldOp (HexagonCONST32 tglobaladdr:$absaddr))),
2074 (VT (MI tglobaladdr:$absaddr))>;
2075
2076let AddedComplexity = 30 in {
2077 def: LoadAbs_pats <load, PS_loadriabs>;
2078 def: LoadAbs_pats <zextloadi1, PS_loadrubabs>;
2079 def: LoadAbs_pats <sextloadi8, PS_loadrbabs>;
2080 def: LoadAbs_pats <extloadi8, PS_loadrubabs>;
2081 def: LoadAbs_pats <zextloadi8, PS_loadrubabs>;
2082 def: LoadAbs_pats <sextloadi16, PS_loadrhabs>;
2083 def: LoadAbs_pats <extloadi16, PS_loadruhabs>;
2084 def: LoadAbs_pats <zextloadi16, PS_loadruhabs>;
2085 def: LoadAbs_pats <load, PS_loadrdabs, i64>;
2086}
2087
2088let AddedComplexity = 30 in
2089def: Pat<(i64 (zextloadi1 (HexagonCONST32 tglobaladdr:$absaddr))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002090 (ToZext64 (PS_loadrubabs tglobaladdr:$absaddr))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002091
2092def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2093def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2094def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2095def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2096
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002097def: Loadam_pat<load, i1, addrga, I32toI1, PS_loadrubabs>;
2098def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2099
2100def: Stoream_pat<store, I1, addrga, I1toI32, PS_storerbabs>;
2101def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2102
2103// Map from load(globaladdress) -> mem[u][bhwd](#foo)
2104class LoadGP_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2105 : Pat <(VT (ldOp (HexagonCONST32_GP tglobaladdr:$global))),
2106 (VT (MI tglobaladdr:$global))>;
2107
2108let AddedComplexity = 100 in {
2109 def: LoadGP_pats <extloadi8, L2_loadrubgp>;
2110 def: LoadGP_pats <sextloadi8, L2_loadrbgp>;
2111 def: LoadGP_pats <zextloadi8, L2_loadrubgp>;
2112 def: LoadGP_pats <extloadi16, L2_loadruhgp>;
2113 def: LoadGP_pats <sextloadi16, L2_loadrhgp>;
2114 def: LoadGP_pats <zextloadi16, L2_loadruhgp>;
2115 def: LoadGP_pats <load, L2_loadrigp>;
2116 def: LoadGP_pats <load, L2_loadrdgp, i64>;
2117}
2118
2119// When the Interprocedural Global Variable optimizer realizes that a certain
2120// global variable takes only two constant values, it shrinks the global to
2121// a boolean. Catch those loads here in the following 3 patterns.
2122let AddedComplexity = 100 in {
2123 def: LoadGP_pats <extloadi1, L2_loadrubgp>;
2124 def: LoadGP_pats <zextloadi1, L2_loadrubgp>;
2125}
2126
2127// Transfer global address into a register
2128def: Pat<(HexagonCONST32 tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2129def: Pat<(HexagonCONST32_GP tblockaddress:$Rs), (A2_tfrsi imm:$Rs)>;
2130def: Pat<(HexagonCONST32_GP tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2131
2132let AddedComplexity = 30 in {
2133 def: Storea_pat<truncstorei8, I32, u32_0ImmPred, PS_storerbabs>;
2134 def: Storea_pat<truncstorei16, I32, u32_0ImmPred, PS_storerhabs>;
2135 def: Storea_pat<store, I32, u32_0ImmPred, PS_storeriabs>;
2136}
2137
2138let AddedComplexity = 30 in {
2139 def: Loada_pat<load, i32, u32_0ImmPred, PS_loadriabs>;
2140 def: Loada_pat<sextloadi8, i32, u32_0ImmPred, PS_loadrbabs>;
2141 def: Loada_pat<zextloadi8, i32, u32_0ImmPred, PS_loadrubabs>;
2142 def: Loada_pat<sextloadi16, i32, u32_0ImmPred, PS_loadrhabs>;
2143 def: Loada_pat<zextloadi16, i32, u32_0ImmPred, PS_loadruhabs>;
2144}
2145
2146// Indexed store word - global address.
2147// memw(Rs+#u6:2)=#S8
2148let AddedComplexity = 100 in
2149defm: Storex_add_pat<store, addrga, u6_2ImmPred, S4_storeiri_io>;
2150
2151// Load from a global address that has only one use in the current basic block.
2152let AddedComplexity = 100 in {
2153 def: Loada_pat<extloadi8, i32, addrga, PS_loadrubabs>;
2154 def: Loada_pat<sextloadi8, i32, addrga, PS_loadrbabs>;
2155 def: Loada_pat<zextloadi8, i32, addrga, PS_loadrubabs>;
2156
2157 def: Loada_pat<extloadi16, i32, addrga, PS_loadruhabs>;
2158 def: Loada_pat<sextloadi16, i32, addrga, PS_loadrhabs>;
2159 def: Loada_pat<zextloadi16, i32, addrga, PS_loadruhabs>;
2160
2161 def: Loada_pat<load, i32, addrga, PS_loadriabs>;
2162 def: Loada_pat<load, i64, addrga, PS_loadrdabs>;
2163}
2164
2165// Store to a global address that has only one use in the current basic block.
2166let AddedComplexity = 100 in {
2167 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2168 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2169 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2170 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2171
2172 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2173}
2174
2175// i8/i16/i32 -> i64 loads
2176// We need a complexity of 120 here to override preceding handling of
2177// zextload.
2178let AddedComplexity = 120 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002179 def: Loadam_pat<extloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
2180 def: Loadam_pat<sextloadi8, i64, addrga, ToSext64, PS_loadrbabs>;
2181 def: Loadam_pat<zextloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002182
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002183 def: Loadam_pat<extloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
2184 def: Loadam_pat<sextloadi16, i64, addrga, ToSext64, PS_loadrhabs>;
2185 def: Loadam_pat<zextloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002186
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002187 def: Loadam_pat<extloadi32, i64, addrga, ToZext64, PS_loadriabs>;
2188 def: Loadam_pat<sextloadi32, i64, addrga, ToSext64, PS_loadriabs>;
2189 def: Loadam_pat<zextloadi32, i64, addrga, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002190}
2191
2192let AddedComplexity = 100 in {
2193 def: Loada_pat<extloadi8, i32, addrgp, PS_loadrubabs>;
2194 def: Loada_pat<sextloadi8, i32, addrgp, PS_loadrbabs>;
2195 def: Loada_pat<zextloadi8, i32, addrgp, PS_loadrubabs>;
2196
2197 def: Loada_pat<extloadi16, i32, addrgp, PS_loadruhabs>;
2198 def: Loada_pat<sextloadi16, i32, addrgp, PS_loadrhabs>;
2199 def: Loada_pat<zextloadi16, i32, addrgp, PS_loadruhabs>;
2200
2201 def: Loada_pat<load, i32, addrgp, PS_loadriabs>;
2202 def: Loada_pat<load, i64, addrgp, PS_loadrdabs>;
2203}
2204
2205let AddedComplexity = 100 in {
2206 def: Storea_pat<truncstorei8, I32, addrgp, PS_storerbabs>;
2207 def: Storea_pat<truncstorei16, I32, addrgp, PS_storerhabs>;
2208 def: Storea_pat<store, I32, addrgp, PS_storeriabs>;
2209 def: Storea_pat<store, I64, addrgp, PS_storerdabs>;
2210}
2211
2212def: Loada_pat<atomic_load_8, i32, addrgp, PS_loadrubabs>;
2213def: Loada_pat<atomic_load_16, i32, addrgp, PS_loadruhabs>;
2214def: Loada_pat<atomic_load_32, i32, addrgp, PS_loadriabs>;
2215def: Loada_pat<atomic_load_64, i64, addrgp, PS_loadrdabs>;
2216
2217def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, PS_storerbabs>;
2218def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, PS_storerhabs>;
2219def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, PS_storeriabs>;
2220def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, PS_storerdabs>;
2221
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002222def: Pat<(or (or (or (shl (i64 (zext (and I32:$b, (i32 65535)))), (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002223 (i64 (zext (i32 (and I32:$a, (i32 65535)))))),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002224 (shl (i64 (anyext (and I32:$c, (i32 65535)))), (i32 32))),
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00002225 (shl (Aext64 I32:$d), (i32 48))),
Krzysztof Parzyszek601d7eb2016-11-09 14:16:29 +00002226 (A2_combinew (A2_combine_ll I32:$d, I32:$c),
2227 (A2_combine_ll I32:$b, I32:$a))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002228
2229// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2230// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2231// We don't really want either one here.
2232def SDTHexagonDCFETCH : SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2233def HexagonDCFETCH : SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2234 [SDNPHasChain]>;
2235
2236def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2237 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2238def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2239 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2240
2241def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
2242def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
2243
2244def ftoi : SDNodeXForm<fpimm, [{
2245 APInt I = N->getValueAPF().bitcastToAPInt();
2246 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
2247 MVT::getIntegerVT(I.getBitWidth()));
2248}]>;
2249
2250
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002251def: Pat<(sra (i64 (add (sra I64:$src1, u6_0ImmPred:$src2), 1)), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002252 (S2_asr_i_p_rnd I64:$src1, imm:$src2)>;
2253
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002254let AddedComplexity = 20 in {
2255 defm: Loadx_pat<load, f32, s30_2ImmPred, L2_loadri_io>;
2256 defm: Loadx_pat<load, f64, s29_3ImmPred, L2_loadrd_io>;
2257}
2258
2259let AddedComplexity = 60 in {
2260 defm : T_LoadAbsReg_Pat <load, L4_loadri_ur, f32>;
2261 defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, f64>;
2262}
2263
2264let AddedComplexity = 40 in {
2265 def: Loadxs_pat<load, f32, L4_loadri_rr>;
2266 def: Loadxs_pat<load, f64, L4_loadrd_rr>;
2267}
2268
2269let AddedComplexity = 20 in {
2270 def: Loadxs_simple_pat<load, f32, L4_loadri_rr>;
2271 def: Loadxs_simple_pat<load, f64, L4_loadrd_rr>;
2272}
2273
2274let AddedComplexity = 80 in {
2275 def: Loada_pat<load, f32, u32_0ImmPred, PS_loadriabs>;
2276 def: Loada_pat<load, f32, addrga, PS_loadriabs>;
2277 def: Loada_pat<load, f64, addrga, PS_loadrdabs>;
2278}
2279
2280let AddedComplexity = 100 in {
2281 def: LoadGP_pats <load, L2_loadrigp, f32>;
2282 def: LoadGP_pats <load, L2_loadrdgp, f64>;
2283}
2284
2285let AddedComplexity = 20 in {
2286 defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2287 defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2288}
2289
2290// Simple patterns should be tried with the least priority.
2291def: Storex_simple_pat<store, F32, S2_storeri_io>;
2292def: Storex_simple_pat<store, F64, S2_storerd_io>;
2293
2294let AddedComplexity = 60 in {
2295 defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, f32, store>;
2296 defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, f64, store>;
2297}
2298
2299let AddedComplexity = 40 in {
2300 def: Storexs_pat<store, F32, S4_storeri_rr>;
2301 def: Storexs_pat<store, F64, S4_storerd_rr>;
2302}
2303
2304let AddedComplexity = 20 in {
2305 def: Store_rr_pat<store, F32, S4_storeri_rr>;
2306 def: Store_rr_pat<store, F64, S4_storerd_rr>;
2307}
2308
2309let AddedComplexity = 80 in {
2310 def: Storea_pat<store, F32, addrga, PS_storeriabs>;
2311 def: Storea_pat<store, F64, addrga, PS_storerdabs>;
2312}
2313
2314let AddedComplexity = 100 in {
2315 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2316 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2317}
2318
2319defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2320defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2321def: Storex_simple_pat<store, F32, S2_storeri_io>;
2322def: Storex_simple_pat<store, F64, S2_storerd_io>;
2323
2324def: Pat<(fadd F32:$src1, F32:$src2),
2325 (F2_sfadd F32:$src1, F32:$src2)>;
2326
2327def: Pat<(fsub F32:$src1, F32:$src2),
2328 (F2_sfsub F32:$src1, F32:$src2)>;
2329
2330def: Pat<(fmul F32:$src1, F32:$src2),
2331 (F2_sfmpy F32:$src1, F32:$src2)>;
2332
2333let Predicates = [HasV5T] in {
2334 def: Pat<(f32 (fminnum F32:$Rs, F32:$Rt)), (F2_sfmin F32:$Rs, F32:$Rt)>;
2335 def: Pat<(f32 (fmaxnum F32:$Rs, F32:$Rt)), (F2_sfmax F32:$Rs, F32:$Rt)>;
2336}
2337
2338let AddedComplexity = 100, Predicates = [HasV5T] in {
2339 class SfSel12<PatFrag Cmp, InstHexagon MI>
2340 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rs, F32:$Rt),
2341 (MI F32:$Rs, F32:$Rt)>;
2342 class SfSel21<PatFrag Cmp, InstHexagon MI>
2343 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rt, F32:$Rs),
2344 (MI F32:$Rs, F32:$Rt)>;
2345
2346 def: SfSel12<setolt, F2_sfmin>;
2347 def: SfSel12<setole, F2_sfmin>;
2348 def: SfSel12<setogt, F2_sfmax>;
2349 def: SfSel12<setoge, F2_sfmax>;
2350 def: SfSel21<setolt, F2_sfmax>;
2351 def: SfSel21<setole, F2_sfmax>;
2352 def: SfSel21<setogt, F2_sfmin>;
2353 def: SfSel21<setoge, F2_sfmin>;
2354}
2355
2356class T_fcmp32_pat<PatFrag OpNode, InstHexagon MI>
2357 : Pat<(i1 (OpNode F32:$src1, F32:$src2)),
2358 (MI F32:$src1, F32:$src2)>;
2359class T_fcmp64_pat<PatFrag OpNode, InstHexagon MI>
2360 : Pat<(i1 (OpNode F64:$src1, F64:$src2)),
2361 (MI F64:$src1, F64:$src2)>;
2362
2363def: T_fcmp32_pat<setoge, F2_sfcmpge>;
2364def: T_fcmp32_pat<setuo, F2_sfcmpuo>;
2365def: T_fcmp32_pat<setoeq, F2_sfcmpeq>;
2366def: T_fcmp32_pat<setogt, F2_sfcmpgt>;
2367
2368def: T_fcmp64_pat<setoge, F2_dfcmpge>;
2369def: T_fcmp64_pat<setuo, F2_dfcmpuo>;
2370def: T_fcmp64_pat<setoeq, F2_dfcmpeq>;
2371def: T_fcmp64_pat<setogt, F2_dfcmpgt>;
2372
2373let Predicates = [HasV5T] in
2374multiclass T_fcmp_pats<PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2375 // IntRegs
2376 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2377 (IntMI F32:$src1, F32:$src2)>;
2378 // DoubleRegs
2379 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2380 (DoubleMI F64:$src1, F64:$src2)>;
2381}
2382
2383defm : T_fcmp_pats <seteq, F2_sfcmpeq, F2_dfcmpeq>;
2384defm : T_fcmp_pats <setgt, F2_sfcmpgt, F2_dfcmpgt>;
2385defm : T_fcmp_pats <setge, F2_sfcmpge, F2_dfcmpge>;
2386
2387//===----------------------------------------------------------------------===//
2388// Multiclass to define 'Def Pats' for unordered gt, ge, eq operations.
2389//===----------------------------------------------------------------------===//
2390let Predicates = [HasV5T] in
2391multiclass unord_Pats <PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2392 // IntRegs
2393 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2394 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2395 (IntMI F32:$src1, F32:$src2))>;
2396
2397 // DoubleRegs
2398 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2399 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2400 (DoubleMI F64:$src1, F64:$src2))>;
2401}
2402
2403defm : unord_Pats <setuge, F2_sfcmpge, F2_dfcmpge>;
2404defm : unord_Pats <setugt, F2_sfcmpgt, F2_dfcmpgt>;
2405defm : unord_Pats <setueq, F2_sfcmpeq, F2_dfcmpeq>;
2406
2407//===----------------------------------------------------------------------===//
2408// Multiclass to define 'Def Pats' for the following dags:
2409// seteq(setoeq(op1, op2), 0) -> not(setoeq(op1, op2))
2410// seteq(setoeq(op1, op2), 1) -> setoeq(op1, op2)
2411// setne(setoeq(op1, op2), 0) -> setoeq(op1, op2)
2412// setne(setoeq(op1, op2), 1) -> not(setoeq(op1, op2))
2413//===----------------------------------------------------------------------===//
2414let Predicates = [HasV5T] in
2415multiclass eq_ordgePats <PatFrag cmpOp, InstHexagon IntMI,
2416 InstHexagon DoubleMI> {
2417 // IntRegs
2418 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2419 (C2_not (IntMI F32:$src1, F32:$src2))>;
2420 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2421 (IntMI F32:$src1, F32:$src2)>;
2422 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2423 (IntMI F32:$src1, F32:$src2)>;
2424 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2425 (C2_not (IntMI F32:$src1, F32:$src2))>;
2426
2427 // DoubleRegs
2428 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2429 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2430 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2431 (DoubleMI F64:$src1, F64:$src2)>;
2432 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2433 (DoubleMI F64:$src1, F64:$src2)>;
2434 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2435 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2436}
2437
2438defm : eq_ordgePats<setoeq, F2_sfcmpeq, F2_dfcmpeq>;
2439defm : eq_ordgePats<setoge, F2_sfcmpge, F2_dfcmpge>;
2440defm : eq_ordgePats<setogt, F2_sfcmpgt, F2_dfcmpgt>;
2441
2442//===----------------------------------------------------------------------===//
2443// Multiclass to define 'Def Pats' for the following dags:
2444// seteq(setolt(op1, op2), 0) -> not(setogt(op2, op1))
2445// seteq(setolt(op1, op2), 1) -> setogt(op2, op1)
2446// setne(setolt(op1, op2), 0) -> setogt(op2, op1)
2447// setne(setolt(op1, op2), 1) -> not(setogt(op2, op1))
2448//===----------------------------------------------------------------------===//
2449let Predicates = [HasV5T] in
2450multiclass eq_ordltPats <PatFrag cmpOp, InstHexagon IntMI,
2451 InstHexagon DoubleMI> {
2452 // IntRegs
2453 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2454 (C2_not (IntMI F32:$src2, F32:$src1))>;
2455 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2456 (IntMI F32:$src2, F32:$src1)>;
2457 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2458 (IntMI F32:$src2, F32:$src1)>;
2459 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2460 (C2_not (IntMI F32:$src2, F32:$src1))>;
2461
2462 // DoubleRegs
2463 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2464 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2465 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2466 (DoubleMI F64:$src2, F64:$src1)>;
2467 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2468 (DoubleMI F64:$src2, F64:$src1)>;
2469 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2470 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2471}
2472
2473defm : eq_ordltPats<setole, F2_sfcmpge, F2_dfcmpge>;
2474defm : eq_ordltPats<setolt, F2_sfcmpgt, F2_dfcmpgt>;
2475
2476
2477// o. seto inverse of setuo. http://llvm.org/docs/LangRef.html#i_fcmp
2478let Predicates = [HasV5T] in {
2479 def: Pat<(i1 (seto F32:$src1, F32:$src2)),
2480 (C2_not (F2_sfcmpuo F32:$src2, F32:$src1))>;
2481 def: Pat<(i1 (seto F32:$src1, f32ImmPred:$src2)),
2482 (C2_not (F2_sfcmpuo (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2483 def: Pat<(i1 (seto F64:$src1, F64:$src2)),
2484 (C2_not (F2_dfcmpuo F64:$src2, F64:$src1))>;
2485 def: Pat<(i1 (seto F64:$src1, f64ImmPred:$src2)),
2486 (C2_not (F2_dfcmpuo (CONST64 (ftoi $src2)), F64:$src1))>;
2487}
2488
2489// Ordered lt.
2490let Predicates = [HasV5T] in {
2491 def: Pat<(i1 (setolt F32:$src1, F32:$src2)),
2492 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2493 def: Pat<(i1 (setolt F32:$src1, f32ImmPred:$src2)),
2494 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2495 def: Pat<(i1 (setolt F64:$src1, F64:$src2)),
2496 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2497 def: Pat<(i1 (setolt F64:$src1, f64ImmPred:$src2)),
2498 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2499}
2500
2501// Unordered lt.
2502let Predicates = [HasV5T] in {
2503 def: Pat<(i1 (setult F32:$src1, F32:$src2)),
2504 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2505 (F2_sfcmpgt F32:$src2, F32:$src1))>;
2506 def: Pat<(i1 (setult F32:$src1, f32ImmPred:$src2)),
2507 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2508 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2509 def: Pat<(i1 (setult F64:$src1, F64:$src2)),
2510 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2511 (F2_dfcmpgt F64:$src2, F64:$src1))>;
2512 def: Pat<(i1 (setult F64:$src1, f64ImmPred:$src2)),
2513 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2514 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1))>;
2515}
2516
2517// Ordered le.
2518let Predicates = [HasV5T] in {
2519 // rs <= rt -> rt >= rs.
2520 def: Pat<(i1 (setole F32:$src1, F32:$src2)),
2521 (F2_sfcmpge F32:$src2, F32:$src1)>;
2522 def: Pat<(i1 (setole F32:$src1, f32ImmPred:$src2)),
2523 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2524
2525 // Rss <= Rtt -> Rtt >= Rss.
2526 def: Pat<(i1 (setole F64:$src1, F64:$src2)),
2527 (F2_dfcmpge F64:$src2, F64:$src1)>;
2528 def: Pat<(i1 (setole F64:$src1, f64ImmPred:$src2)),
2529 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2530}
2531
2532// Unordered le.
2533let Predicates = [HasV5T] in {
2534// rs <= rt -> rt >= rs.
2535 def: Pat<(i1 (setule F32:$src1, F32:$src2)),
2536 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2537 (F2_sfcmpge F32:$src2, F32:$src1))>;
2538 def: Pat<(i1 (setule F32:$src1, f32ImmPred:$src2)),
2539 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2540 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2541 def: Pat<(i1 (setule F64:$src1, F64:$src2)),
2542 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2543 (F2_dfcmpge F64:$src2, F64:$src1))>;
2544 def: Pat<(i1 (setule F64:$src1, f64ImmPred:$src2)),
2545 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2546 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1))>;
2547}
2548
2549// Ordered ne.
2550let Predicates = [HasV5T] in {
2551 def: Pat<(i1 (setone F32:$src1, F32:$src2)),
2552 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2553 def: Pat<(i1 (setone F64:$src1, F64:$src2)),
2554 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2555 def: Pat<(i1 (setone F32:$src1, f32ImmPred:$src2)),
2556 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2557 def: Pat<(i1 (setone F64:$src1, f64ImmPred:$src2)),
2558 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2559}
2560
2561// Unordered ne.
2562let Predicates = [HasV5T] in {
2563 def: Pat<(i1 (setune F32:$src1, F32:$src2)),
2564 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2565 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2)))>;
2566 def: Pat<(i1 (setune F64:$src1, F64:$src2)),
2567 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2568 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2)))>;
2569 def: Pat<(i1 (setune F32:$src1, f32ImmPred:$src2)),
2570 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2571 (C2_not (F2_sfcmpeq F32:$src1,
2572 (f32 (A2_tfrsi (ftoi $src2))))))>;
2573 def: Pat<(i1 (setune F64:$src1, f64ImmPred:$src2)),
2574 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2575 (C2_not (F2_dfcmpeq F64:$src1,
2576 (CONST64 (ftoi $src2)))))>;
2577}
2578
2579// Besides set[o|u][comparions], we also need set[comparisons].
2580let Predicates = [HasV5T] in {
2581 // lt.
2582 def: Pat<(i1 (setlt F32:$src1, F32:$src2)),
2583 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2584 def: Pat<(i1 (setlt F32:$src1, f32ImmPred:$src2)),
2585 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2586 def: Pat<(i1 (setlt F64:$src1, F64:$src2)),
2587 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2588 def: Pat<(i1 (setlt F64:$src1, f64ImmPred:$src2)),
2589 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2590
2591 // le.
2592 // rs <= rt -> rt >= rs.
2593 def: Pat<(i1 (setle F32:$src1, F32:$src2)),
2594 (F2_sfcmpge F32:$src2, F32:$src1)>;
2595 def: Pat<(i1 (setle F32:$src1, f32ImmPred:$src2)),
2596 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2597
2598 // Rss <= Rtt -> Rtt >= Rss.
2599 def: Pat<(i1 (setle F64:$src1, F64:$src2)),
2600 (F2_dfcmpge F64:$src2, F64:$src1)>;
2601 def: Pat<(i1 (setle F64:$src1, f64ImmPred:$src2)),
2602 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2603
2604 // ne.
2605 def: Pat<(i1 (setne F32:$src1, F32:$src2)),
2606 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2607 def: Pat<(i1 (setne F64:$src1, F64:$src2)),
2608 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2609 def: Pat<(i1 (setne F32:$src1, f32ImmPred:$src2)),
2610 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2611 def: Pat<(i1 (setne F64:$src1, f64ImmPred:$src2)),
2612 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2613}
2614
2615
2616def: Pat<(f64 (fpextend F32:$Rs)), (F2_conv_sf2df F32:$Rs)>;
2617def: Pat<(f32 (fpround F64:$Rs)), (F2_conv_df2sf F64:$Rs)>;
2618
2619def: Pat<(f32 (sint_to_fp I32:$Rs)), (F2_conv_w2sf I32:$Rs)>;
2620def: Pat<(f32 (sint_to_fp I64:$Rs)), (F2_conv_d2sf I64:$Rs)>;
2621def: Pat<(f64 (sint_to_fp I32:$Rs)), (F2_conv_w2df I32:$Rs)>;
2622def: Pat<(f64 (sint_to_fp I64:$Rs)), (F2_conv_d2df I64:$Rs)>;
2623
2624def: Pat<(f32 (uint_to_fp I32:$Rs)), (F2_conv_uw2sf I32:$Rs)>;
2625def: Pat<(f32 (uint_to_fp I64:$Rs)), (F2_conv_ud2sf I64:$Rs)>;
2626def: Pat<(f64 (uint_to_fp I32:$Rs)), (F2_conv_uw2df I32:$Rs)>;
2627def: Pat<(f64 (uint_to_fp I64:$Rs)), (F2_conv_ud2df I64:$Rs)>;
2628
2629def: Pat<(i32 (fp_to_sint F32:$Rs)), (F2_conv_sf2w_chop F32:$Rs)>;
2630def: Pat<(i32 (fp_to_sint F64:$Rs)), (F2_conv_df2w_chop F64:$Rs)>;
2631def: Pat<(i64 (fp_to_sint F32:$Rs)), (F2_conv_sf2d_chop F32:$Rs)>;
2632def: Pat<(i64 (fp_to_sint F64:$Rs)), (F2_conv_df2d_chop F64:$Rs)>;
2633
2634def: Pat<(i32 (fp_to_uint F32:$Rs)), (F2_conv_sf2uw_chop F32:$Rs)>;
2635def: Pat<(i32 (fp_to_uint F64:$Rs)), (F2_conv_df2uw_chop F64:$Rs)>;
2636def: Pat<(i64 (fp_to_uint F32:$Rs)), (F2_conv_sf2ud_chop F32:$Rs)>;
2637def: Pat<(i64 (fp_to_uint F64:$Rs)), (F2_conv_df2ud_chop F64:$Rs)>;
2638
2639// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
2640let Predicates = [HasV5T] in {
2641 def: Pat <(i32 (bitconvert F32:$src)), (I32:$src)>;
2642 def: Pat <(f32 (bitconvert I32:$src)), (F32:$src)>;
2643 def: Pat <(i64 (bitconvert F64:$src)), (I64:$src)>;
2644 def: Pat <(f64 (bitconvert I64:$src)), (F64:$src)>;
2645}
2646
2647def : Pat <(fma F32:$src2, F32:$src3, F32:$src1),
2648 (F2_sffma F32:$src1, F32:$src2, F32:$src3)>;
2649
2650def : Pat <(fma (fneg F32:$src2), F32:$src3, F32:$src1),
2651 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2652
2653def : Pat <(fma F32:$src2, (fneg F32:$src3), F32:$src1),
2654 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2655
2656def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$imm),
2657 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $imm))>,
2658 Requires<[HasV5T]>;
2659
2660def: Pat<(select I1:$Pu, f32ImmPred:$imm, F32:$Rt),
2661 (C2_muxri I1:$Pu, (ftoi $imm), F32:$Rt)>,
2662 Requires<[HasV5T]>;
2663
2664def: Pat<(select I1:$src1, F32:$src2, F32:$src3),
2665 (C2_mux I1:$src1, F32:$src2, F32:$src3)>,
2666 Requires<[HasV5T]>;
2667
2668def: Pat<(select (i1 (setult F32:$src1, F32:$src2)), F32:$src3, F32:$src4),
2669 (C2_mux (F2_sfcmpgt F32:$src2, F32:$src1), F32:$src4, F32:$src3)>,
2670 Requires<[HasV5T]>;
2671
2672def: Pat<(select I1:$src1, F64:$src2, F64:$src3),
2673 (C2_vmux I1:$src1, F64:$src2, F64:$src3)>,
2674 Requires<[HasV5T]>;
2675
2676def: Pat<(select (i1 (setult F64:$src1, F64:$src2)), F64:$src3, F64:$src4),
2677 (C2_vmux (F2_dfcmpgt F64:$src2, F64:$src1), F64:$src3, F64:$src4)>,
2678 Requires<[HasV5T]>;
2679
2680// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
2681// => r0 = mux(p0, #i, r1)
2682def: Pat<(select (not I1:$src1), f32ImmPred:$src2, F32:$src3),
2683 (C2_muxir I1:$src1, F32:$src3, (ftoi $src2))>,
2684 Requires<[HasV5T]>;
2685
2686// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
2687// => r0 = mux(p0, r1, #i)
2688def: Pat<(select (not I1:$src1), F32:$src2, f32ImmPred:$src3),
2689 (C2_muxri I1:$src1, (ftoi $src3), F32:$src2)>,
2690 Requires<[HasV5T]>;
2691
2692def: Pat<(i32 (fp_to_sint F64:$src1)),
2693 (LoReg (F2_conv_df2d_chop F64:$src1))>,
2694 Requires<[HasV5T]>;
2695
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002696def : Pat <(fabs F32:$src1),
2697 (S2_clrbit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002698 Requires<[HasV5T]>;
2699
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002700def : Pat <(fneg F32:$src1),
2701 (S2_togglebit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002702 Requires<[HasV5T]>;
2703
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002704def: Pat<(fabs F64:$Rs),
2705 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002706 (S2_clrbit_i (HiReg $Rs), 31), isub_hi,
2707 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002708
2709def: Pat<(fneg F64:$Rs),
2710 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002711 (S2_togglebit_i (HiReg $Rs), 31), isub_hi,
2712 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002713
2714def alignedload : PatFrag<(ops node:$addr), (load $addr), [{
2715 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2716}]>;
2717
2718def unalignedload : PatFrag<(ops node:$addr), (load $addr), [{
2719 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2720}]>;
2721
2722def alignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2723 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2724}]>;
2725
2726def unalignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2727 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2728}]>;
2729
2730
2731multiclass vS32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2732 // Aligned stores
2733 def : Pat<(alignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2734 (V6_vS32b_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2735 Requires<[UseHVXSgl]>;
2736 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2737 (V6_vS32Ub_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2738 Requires<[UseHVXSgl]>;
2739
2740 // 128B Aligned stores
2741 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2742 (V6_vS32b_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2743 Requires<[UseHVXDbl]>;
2744 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2745 (V6_vS32Ub_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2746 Requires<[UseHVXDbl]>;
2747
2748 // Fold Add R+OFF into vector store.
2749 let AddedComplexity = 10 in {
2750 def : Pat<(alignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002751 (add IntRegs:$src2, Iss4_6:$offset)),
2752 (V6_vS32b_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002753 (VTSgl VectorRegs:$src1))>,
2754 Requires<[UseHVXSgl]>;
2755 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002756 (add IntRegs:$src2, Iss4_6:$offset)),
2757 (V6_vS32Ub_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002758 (VTSgl VectorRegs:$src1))>,
2759 Requires<[UseHVXSgl]>;
2760
2761 // Fold Add R+OFF into vector store 128B.
2762 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002763 (add IntRegs:$src2, Iss4_7:$offset)),
2764 (V6_vS32b_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002765 (VTDbl VectorRegs128B:$src1))>,
2766 Requires<[UseHVXDbl]>;
2767 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002768 (add IntRegs:$src2, Iss4_7:$offset)),
2769 (V6_vS32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002770 (VTDbl VectorRegs128B:$src1))>,
2771 Requires<[UseHVXDbl]>;
2772 }
2773}
2774
2775defm : vS32b_ai_pats <v64i8, v128i8>;
2776defm : vS32b_ai_pats <v32i16, v64i16>;
2777defm : vS32b_ai_pats <v16i32, v32i32>;
2778defm : vS32b_ai_pats <v8i64, v16i64>;
2779
2780
2781multiclass vL32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2782 // Aligned loads
2783 def : Pat < (VTSgl (alignedload IntRegs:$addr)),
2784 (V6_vL32b_ai IntRegs:$addr, 0) >,
2785 Requires<[UseHVXSgl]>;
2786 def : Pat < (VTSgl (unalignedload IntRegs:$addr)),
2787 (V6_vL32Ub_ai IntRegs:$addr, 0) >,
2788 Requires<[UseHVXSgl]>;
2789
2790 // 128B Load
2791 def : Pat < (VTDbl (alignedload IntRegs:$addr)),
2792 (V6_vL32b_ai_128B IntRegs:$addr, 0) >,
2793 Requires<[UseHVXDbl]>;
2794 def : Pat < (VTDbl (unalignedload IntRegs:$addr)),
2795 (V6_vL32Ub_ai_128B IntRegs:$addr, 0) >,
2796 Requires<[UseHVXDbl]>;
2797
2798 // Fold Add R+OFF into vector load.
2799 let AddedComplexity = 10 in {
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002800 def : Pat<(VTDbl (alignedload (add IntRegs:$src2, Iss4_7:$offset))),
2801 (V6_vL32b_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002802 Requires<[UseHVXDbl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002803 def : Pat<(VTDbl (unalignedload (add IntRegs:$src2, Iss4_7:$offset))),
2804 (V6_vL32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002805 Requires<[UseHVXDbl]>;
2806
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002807 def : Pat<(VTSgl (alignedload (add IntRegs:$src2, Iss4_6:$offset))),
2808 (V6_vL32b_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002809 Requires<[UseHVXSgl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002810 def : Pat<(VTSgl (unalignedload (add IntRegs:$src2, Iss4_6:$offset))),
2811 (V6_vL32Ub_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002812 Requires<[UseHVXSgl]>;
2813 }
2814}
2815
2816defm : vL32b_ai_pats <v64i8, v128i8>;
2817defm : vL32b_ai_pats <v32i16, v64i16>;
2818defm : vL32b_ai_pats <v16i32, v32i32>;
2819defm : vL32b_ai_pats <v8i64, v16i64>;
2820
2821multiclass STrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2822 def : Pat<(alignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2823 (PS_vstorerw_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2824 Requires<[UseHVXSgl]>;
2825 def : Pat<(unalignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2826 (PS_vstorerwu_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2827 Requires<[UseHVXSgl]>;
2828
2829 def : Pat<(alignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2830 (PS_vstorerw_ai_128B IntRegs:$addr, 0,
2831 (VTDbl VecDblRegs128B:$src1))>,
2832 Requires<[UseHVXDbl]>;
2833 def : Pat<(unalignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2834 (PS_vstorerwu_ai_128B IntRegs:$addr, 0,
2835 (VTDbl VecDblRegs128B:$src1))>,
2836 Requires<[UseHVXDbl]>;
2837}
2838
2839defm : STrivv_pats <v128i8, v256i8>;
2840defm : STrivv_pats <v64i16, v128i16>;
2841defm : STrivv_pats <v32i32, v64i32>;
2842defm : STrivv_pats <v16i64, v32i64>;
2843
2844multiclass LDrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2845 def : Pat<(VTSgl (alignedload I32:$addr)),
2846 (PS_vloadrw_ai I32:$addr, 0)>,
2847 Requires<[UseHVXSgl]>;
2848 def : Pat<(VTSgl (unalignedload I32:$addr)),
2849 (PS_vloadrwu_ai I32:$addr, 0)>,
2850 Requires<[UseHVXSgl]>;
2851
2852 def : Pat<(VTDbl (alignedload I32:$addr)),
2853 (PS_vloadrw_ai_128B I32:$addr, 0)>,
2854 Requires<[UseHVXDbl]>;
2855 def : Pat<(VTDbl (unalignedload I32:$addr)),
2856 (PS_vloadrwu_ai_128B I32:$addr, 0)>,
2857 Requires<[UseHVXDbl]>;
2858}
2859
2860defm : LDrivv_pats <v128i8, v256i8>;
2861defm : LDrivv_pats <v64i16, v128i16>;
2862defm : LDrivv_pats <v32i32, v64i32>;
2863defm : LDrivv_pats <v16i64, v32i64>;
2864
2865let Predicates = [HasV60T,UseHVXSgl] in {
2866 def: Pat<(select I1:$Pu, (v16i32 VectorRegs:$Vs), VectorRegs:$Vt),
2867 (PS_vselect I1:$Pu, VectorRegs:$Vs, VectorRegs:$Vt)>;
2868 def: Pat<(select I1:$Pu, (v32i32 VecDblRegs:$Vs), VecDblRegs:$Vt),
2869 (PS_wselect I1:$Pu, VecDblRegs:$Vs, VecDblRegs:$Vt)>;
2870}
2871let Predicates = [HasV60T,UseHVXDbl] in {
2872 def: Pat<(select I1:$Pu, (v32i32 VectorRegs128B:$Vs), VectorRegs128B:$Vt),
2873 (PS_vselect_128B I1:$Pu, VectorRegs128B:$Vs, VectorRegs128B:$Vt)>;
2874 def: Pat<(select I1:$Pu, (v64i32 VecDblRegs128B:$Vs), VecDblRegs128B:$Vt),
2875 (PS_wselect_128B I1:$Pu, VecDblRegs128B:$Vs, VecDblRegs128B:$Vt)>;
2876}
2877
2878
2879def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
2880 SDTCisSubVecOfVec<1, 0>]>;
2881
2882def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
2883
2884def: Pat<(v32i32 (HexagonVCOMBINE (v16i32 VectorRegs:$Vs),
2885 (v16i32 VectorRegs:$Vt))),
2886 (V6_vcombine VectorRegs:$Vs, VectorRegs:$Vt)>,
2887 Requires<[UseHVXSgl]>;
2888def: Pat<(v64i32 (HexagonVCOMBINE (v32i32 VecDblRegs:$Vs),
2889 (v32i32 VecDblRegs:$Vt))),
2890 (V6_vcombine_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2891 Requires<[UseHVXDbl]>;
2892
2893def SDTHexagonVPACK: SDTypeProfile<1, 3, [SDTCisSameAs<1, 2>,
2894 SDTCisInt<3>]>;
2895
2896def HexagonVPACK: SDNode<"HexagonISD::VPACK", SDTHexagonVPACK>;
2897
2898// 0 as the last argument denotes vpacke. 1 denotes vpacko
2899def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2900 (v64i8 VectorRegs:$Vt), (i32 0))),
2901 (V6_vpackeb VectorRegs:$Vs, VectorRegs:$Vt)>,
2902 Requires<[UseHVXSgl]>;
2903def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2904 (v64i8 VectorRegs:$Vt), (i32 1))),
2905 (V6_vpackob VectorRegs:$Vs, VectorRegs:$Vt)>,
2906 Requires<[UseHVXSgl]>;
2907def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2908 (v32i16 VectorRegs:$Vt), (i32 0))),
2909 (V6_vpackeh VectorRegs:$Vs, VectorRegs:$Vt)>,
2910 Requires<[UseHVXSgl]>;
2911def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2912 (v32i16 VectorRegs:$Vt), (i32 1))),
2913 (V6_vpackoh VectorRegs:$Vs, VectorRegs:$Vt)>,
2914 Requires<[UseHVXSgl]>;
2915
2916def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2917 (v128i8 VecDblRegs:$Vt), (i32 0))),
2918 (V6_vpackeb_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2919 Requires<[UseHVXDbl]>;
2920def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2921 (v128i8 VecDblRegs:$Vt), (i32 1))),
2922 (V6_vpackob_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2923 Requires<[UseHVXDbl]>;
2924def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2925 (v64i16 VecDblRegs:$Vt), (i32 0))),
2926 (V6_vpackeh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2927 Requires<[UseHVXDbl]>;
2928def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2929 (v64i16 VecDblRegs:$Vt), (i32 1))),
2930 (V6_vpackoh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2931 Requires<[UseHVXDbl]>;
2932
2933def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
2934def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
2935def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
2936def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
2937def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
2938def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
2939def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
2940def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
2941
2942
2943multiclass bitconvert_32<ValueType a, ValueType b> {
2944 def : Pat <(b (bitconvert (a IntRegs:$src))),
2945 (b IntRegs:$src)>;
2946 def : Pat <(a (bitconvert (b IntRegs:$src))),
2947 (a IntRegs:$src)>;
2948}
2949
2950multiclass bitconvert_64<ValueType a, ValueType b> {
2951 def : Pat <(b (bitconvert (a DoubleRegs:$src))),
2952 (b DoubleRegs:$src)>;
2953 def : Pat <(a (bitconvert (b DoubleRegs:$src))),
2954 (a DoubleRegs:$src)>;
2955}
2956
2957// Bit convert vector types to integers.
2958defm : bitconvert_32<v4i8, i32>;
2959defm : bitconvert_32<v2i16, i32>;
2960defm : bitconvert_64<v8i8, i64>;
2961defm : bitconvert_64<v4i16, i64>;
2962defm : bitconvert_64<v2i32, i64>;
2963
2964def: Pat<(sra (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2965 (S2_asr_i_vh DoubleRegs:$src1, imm:$src2)>;
2966def: Pat<(srl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2967 (S2_lsr_i_vh DoubleRegs:$src1, imm:$src2)>;
2968def: Pat<(shl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2969 (S2_asl_i_vh DoubleRegs:$src1, imm:$src2)>;
2970
2971def: Pat<(sra (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2972 (S2_asr_i_vw DoubleRegs:$src1, imm:$src2)>;
2973def: Pat<(srl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2974 (S2_lsr_i_vw DoubleRegs:$src1, imm:$src2)>;
2975def: Pat<(shl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2976 (S2_asl_i_vw DoubleRegs:$src1, imm:$src2)>;
2977
2978def : Pat<(v2i16 (add (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2979 (A2_svaddh IntRegs:$src1, IntRegs:$src2)>;
2980
2981def : Pat<(v2i16 (sub (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2982 (A2_svsubh IntRegs:$src1, IntRegs:$src2)>;
2983
2984def HexagonVSPLATB: SDNode<"HexagonISD::VSPLATB", SDTUnaryOp>;
2985def HexagonVSPLATH: SDNode<"HexagonISD::VSPLATH", SDTUnaryOp>;
2986
2987// Replicate the low 8-bits from 32-bits input register into each of the
2988// four bytes of 32-bits destination register.
2989def: Pat<(v4i8 (HexagonVSPLATB I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
2990
2991// Replicate the low 16-bits from 32-bits input register into each of the
2992// four halfwords of 64-bits destination register.
2993def: Pat<(v4i16 (HexagonVSPLATH I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
2994
2995
2996class VArith_pat <InstHexagon MI, SDNode Op, PatFrag Type>
2997 : Pat <(Op Type:$Rss, Type:$Rtt),
2998 (MI Type:$Rss, Type:$Rtt)>;
2999
3000def: VArith_pat <A2_vaddub, add, V8I8>;
3001def: VArith_pat <A2_vaddh, add, V4I16>;
3002def: VArith_pat <A2_vaddw, add, V2I32>;
3003def: VArith_pat <A2_vsubub, sub, V8I8>;
3004def: VArith_pat <A2_vsubh, sub, V4I16>;
3005def: VArith_pat <A2_vsubw, sub, V2I32>;
3006
3007def: VArith_pat <A2_and, and, V2I16>;
3008def: VArith_pat <A2_xor, xor, V2I16>;
3009def: VArith_pat <A2_or, or, V2I16>;
3010
3011def: VArith_pat <A2_andp, and, V8I8>;
3012def: VArith_pat <A2_andp, and, V4I16>;
3013def: VArith_pat <A2_andp, and, V2I32>;
3014def: VArith_pat <A2_orp, or, V8I8>;
3015def: VArith_pat <A2_orp, or, V4I16>;
3016def: VArith_pat <A2_orp, or, V2I32>;
3017def: VArith_pat <A2_xorp, xor, V8I8>;
3018def: VArith_pat <A2_xorp, xor, V4I16>;
3019def: VArith_pat <A2_xorp, xor, V2I32>;
3020
3021def: Pat<(v2i32 (sra V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3022 (i32 u5_0ImmPred:$c))))),
3023 (S2_asr_i_vw V2I32:$b, imm:$c)>;
3024def: Pat<(v2i32 (srl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3025 (i32 u5_0ImmPred:$c))))),
3026 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
3027def: Pat<(v2i32 (shl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3028 (i32 u5_0ImmPred:$c))))),
3029 (S2_asl_i_vw V2I32:$b, imm:$c)>;
3030
3031def: Pat<(v4i16 (sra V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3032 (S2_asr_i_vh V4I16:$b, imm:$c)>;
3033def: Pat<(v4i16 (srl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3034 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
3035def: Pat<(v4i16 (shl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3036 (S2_asl_i_vh V4I16:$b, imm:$c)>;
3037
3038
3039def SDTHexagon_v2i32_v2i32_i32 : SDTypeProfile<1, 2,
3040 [SDTCisSameAs<0, 1>, SDTCisVT<0, v2i32>, SDTCisInt<2>]>;
3041def SDTHexagon_v4i16_v4i16_i32 : SDTypeProfile<1, 2,
3042 [SDTCisSameAs<0, 1>, SDTCisVT<0, v4i16>, SDTCisInt<2>]>;
3043
3044def HexagonVSRAW: SDNode<"HexagonISD::VSRAW", SDTHexagon_v2i32_v2i32_i32>;
3045def HexagonVSRAH: SDNode<"HexagonISD::VSRAH", SDTHexagon_v4i16_v4i16_i32>;
3046def HexagonVSRLW: SDNode<"HexagonISD::VSRLW", SDTHexagon_v2i32_v2i32_i32>;
3047def HexagonVSRLH: SDNode<"HexagonISD::VSRLH", SDTHexagon_v4i16_v4i16_i32>;
3048def HexagonVSHLW: SDNode<"HexagonISD::VSHLW", SDTHexagon_v2i32_v2i32_i32>;
3049def HexagonVSHLH: SDNode<"HexagonISD::VSHLH", SDTHexagon_v4i16_v4i16_i32>;
3050
3051def: Pat<(v2i32 (HexagonVSRAW V2I32:$Rs, u5_0ImmPred:$u5)),
3052 (S2_asr_i_vw V2I32:$Rs, imm:$u5)>;
3053def: Pat<(v4i16 (HexagonVSRAH V4I16:$Rs, u4_0ImmPred:$u4)),
3054 (S2_asr_i_vh V4I16:$Rs, imm:$u4)>;
3055def: Pat<(v2i32 (HexagonVSRLW V2I32:$Rs, u5_0ImmPred:$u5)),
3056 (S2_lsr_i_vw V2I32:$Rs, imm:$u5)>;
3057def: Pat<(v4i16 (HexagonVSRLH V4I16:$Rs, u4_0ImmPred:$u4)),
3058 (S2_lsr_i_vh V4I16:$Rs, imm:$u4)>;
3059def: Pat<(v2i32 (HexagonVSHLW V2I32:$Rs, u5_0ImmPred:$u5)),
3060 (S2_asl_i_vw V2I32:$Rs, imm:$u5)>;
3061def: Pat<(v4i16 (HexagonVSHLH V4I16:$Rs, u4_0ImmPred:$u4)),
3062 (S2_asl_i_vh V4I16:$Rs, imm:$u4)>;
3063
3064class vshift_rr_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3065 : Pat <(Op Value:$Rs, I32:$Rt),
3066 (MI Value:$Rs, I32:$Rt)>;
3067
3068def: vshift_rr_pat <S2_asr_r_vw, HexagonVSRAW, V2I32>;
3069def: vshift_rr_pat <S2_asr_r_vh, HexagonVSRAH, V4I16>;
3070def: vshift_rr_pat <S2_lsr_r_vw, HexagonVSRLW, V2I32>;
3071def: vshift_rr_pat <S2_lsr_r_vh, HexagonVSRLH, V4I16>;
3072def: vshift_rr_pat <S2_asl_r_vw, HexagonVSHLW, V2I32>;
3073def: vshift_rr_pat <S2_asl_r_vh, HexagonVSHLH, V4I16>;
3074
3075
3076def SDTHexagonVecCompare_v8i8 : SDTypeProfile<1, 2,
3077 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v8i8>]>;
3078def SDTHexagonVecCompare_v4i16 : SDTypeProfile<1, 2,
3079 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v4i16>]>;
3080def SDTHexagonVecCompare_v2i32 : SDTypeProfile<1, 2,
3081 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v2i32>]>;
3082
3083def HexagonVCMPBEQ: SDNode<"HexagonISD::VCMPBEQ", SDTHexagonVecCompare_v8i8>;
3084def HexagonVCMPBGT: SDNode<"HexagonISD::VCMPBGT", SDTHexagonVecCompare_v8i8>;
3085def HexagonVCMPBGTU: SDNode<"HexagonISD::VCMPBGTU", SDTHexagonVecCompare_v8i8>;
3086def HexagonVCMPHEQ: SDNode<"HexagonISD::VCMPHEQ", SDTHexagonVecCompare_v4i16>;
3087def HexagonVCMPHGT: SDNode<"HexagonISD::VCMPHGT", SDTHexagonVecCompare_v4i16>;
3088def HexagonVCMPHGTU: SDNode<"HexagonISD::VCMPHGTU", SDTHexagonVecCompare_v4i16>;
3089def HexagonVCMPWEQ: SDNode<"HexagonISD::VCMPWEQ", SDTHexagonVecCompare_v2i32>;
3090def HexagonVCMPWGT: SDNode<"HexagonISD::VCMPWGT", SDTHexagonVecCompare_v2i32>;
3091def HexagonVCMPWGTU: SDNode<"HexagonISD::VCMPWGTU", SDTHexagonVecCompare_v2i32>;
3092
3093
3094class vcmp_i1_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3095 : Pat <(i1 (Op Value:$Rs, Value:$Rt)),
3096 (MI Value:$Rs, Value:$Rt)>;
3097
3098def: vcmp_i1_pat<A2_vcmpbeq, HexagonVCMPBEQ, V8I8>;
3099def: vcmp_i1_pat<A4_vcmpbgt, HexagonVCMPBGT, V8I8>;
3100def: vcmp_i1_pat<A2_vcmpbgtu, HexagonVCMPBGTU, V8I8>;
3101
3102def: vcmp_i1_pat<A2_vcmpheq, HexagonVCMPHEQ, V4I16>;
3103def: vcmp_i1_pat<A2_vcmphgt, HexagonVCMPHGT, V4I16>;
3104def: vcmp_i1_pat<A2_vcmphgtu, HexagonVCMPHGTU, V4I16>;
3105
3106def: vcmp_i1_pat<A2_vcmpweq, HexagonVCMPWEQ, V2I32>;
3107def: vcmp_i1_pat<A2_vcmpwgt, HexagonVCMPWGT, V2I32>;
3108def: vcmp_i1_pat<A2_vcmpwgtu, HexagonVCMPWGTU, V2I32>;
3109
3110
3111class vcmp_vi1_pat<InstHexagon MI, PatFrag Op, PatFrag InVal, ValueType OutTy>
3112 : Pat <(OutTy (Op InVal:$Rs, InVal:$Rt)),
3113 (MI InVal:$Rs, InVal:$Rt)>;
3114
3115def: vcmp_vi1_pat<A2_vcmpweq, seteq, V2I32, v2i1>;
3116def: vcmp_vi1_pat<A2_vcmpwgt, setgt, V2I32, v2i1>;
3117def: vcmp_vi1_pat<A2_vcmpwgtu, setugt, V2I32, v2i1>;
3118
3119def: vcmp_vi1_pat<A2_vcmpheq, seteq, V4I16, v4i1>;
3120def: vcmp_vi1_pat<A2_vcmphgt, setgt, V4I16, v4i1>;
3121def: vcmp_vi1_pat<A2_vcmphgtu, setugt, V4I16, v4i1>;
3122
3123def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
3124 (PS_vmulw DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3125def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
3126 (PS_vmulw_acc DoubleRegs:$Rx, DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3127
3128
3129// Adds two v4i8: Hexagon does not have an insn for this one, so we
3130// use the double add v8i8, and use only the low part of the result.
3131def: Pat<(v4i8 (add (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003132 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003133
3134// Subtract two v4i8: Hexagon does not have an insn for this one, so we
3135// use the double sub v8i8, and use only the low part of the result.
3136def: Pat<(v4i8 (sub (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003137 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003138
3139//
3140// No 32 bit vector mux.
3141//
3142def: Pat<(v4i8 (select I1:$Pu, V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003143 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003144def: Pat<(v2i16 (select I1:$Pu, V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003145 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003146
3147//
3148// 64-bit vector mux.
3149//
3150def: Pat<(v8i8 (vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)),
3151 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
3152def: Pat<(v4i16 (vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)),
3153 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
3154def: Pat<(v2i32 (vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)),
3155 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
3156
3157//
3158// No 32 bit vector compare.
3159//
3160def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003161 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003162def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003163 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003164def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003165 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003166
3167def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003168 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003169def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003170 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003171def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003172 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003173
3174
3175class InvertCmp_pat<InstHexagon InvMI, PatFrag CmpOp, PatFrag Value,
3176 ValueType CmpTy>
3177 : Pat<(CmpTy (CmpOp Value:$Rs, Value:$Rt)),
3178 (InvMI Value:$Rt, Value:$Rs)>;
3179
3180// Map from a compare operation to the corresponding instruction with the
3181// order of operands reversed, e.g. x > y --> cmp.lt(y,x).
3182def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, i1>;
3183def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, v8i1>;
3184def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, i1>;
3185def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, v4i1>;
3186def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, i1>;
3187def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, v2i1>;
3188
3189def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, i1>;
3190def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, v8i1>;
3191def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, i1>;
3192def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, v4i1>;
3193def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, i1>;
3194def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, v2i1>;
3195
3196// Map from vcmpne(Rss) -> !vcmpew(Rss).
3197// rs != rt -> !(rs == rt).
3198def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
3199 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
3200
3201
3202// Truncate: from vector B copy all 'E'ven 'B'yte elements:
3203// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
3204def: Pat<(v4i8 (trunc V4I16:$Rs)),
3205 (S2_vtrunehb V4I16:$Rs)>;
3206
3207// Truncate: from vector B copy all 'O'dd 'B'yte elements:
3208// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
3209// S2_vtrunohb
3210
3211// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
3212// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
3213// S2_vtruneh
3214
3215def: Pat<(v2i16 (trunc V2I32:$Rs)),
3216 (LoReg (S2_packhl (HiReg $Rs), (LoReg $Rs)))>;
3217
3218
3219def HexagonVSXTBH : SDNode<"HexagonISD::VSXTBH", SDTUnaryOp>;
3220def HexagonVSXTBW : SDNode<"HexagonISD::VSXTBW", SDTUnaryOp>;
3221
3222def: Pat<(i64 (HexagonVSXTBH I32:$Rs)), (S2_vsxtbh I32:$Rs)>;
3223def: Pat<(i64 (HexagonVSXTBW I32:$Rs)), (S2_vsxthw I32:$Rs)>;
3224
3225def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3226def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3227def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3228def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3229def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
3230def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
3231
3232// Sign extends a v2i8 into a v2i32.
3233def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
3234 (A2_combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
3235
3236// Sign extends a v2i16 into a v2i32.
3237def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
3238 (A2_combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
3239
3240
3241// Multiplies two v2i16 and returns a v2i32. We are using here the
3242// saturating multiply, as hexagon does not provide a non saturating
3243// vector multiply, and saturation does not impact the result that is
3244// in double precision of the operands.
3245
3246// Multiplies two v2i16 vectors: as Hexagon does not have a multiply
3247// with the C semantics for this one, this pattern uses the half word
3248// multiply vmpyh that takes two v2i16 and returns a v2i32. This is
3249// then truncated to fit this back into a v2i16 and to simulate the
3250// wrap around semantics for unsigned in C.
3251def vmpyh: OutPatFrag<(ops node:$Rs, node:$Rt),
3252 (M2_vmpy2s_s0 (i32 $Rs), (i32 $Rt))>;
3253
3254def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003255 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
3256 (vmpyh V2I16:$Rs, V2I16:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003257
3258// Multiplies two v4i16 vectors.
3259def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
3260 (S2_vtrunewh (vmpyh (HiReg $Rs), (HiReg $Rt)),
3261 (vmpyh (LoReg $Rs), (LoReg $Rt)))>;
3262
3263def VMPYB_no_V5: OutPatFrag<(ops node:$Rs, node:$Rt),
3264 (S2_vtrunewh (vmpyh (HiReg (S2_vsxtbh $Rs)), (HiReg (S2_vsxtbh $Rt))),
3265 (vmpyh (LoReg (S2_vsxtbh $Rs)), (LoReg (S2_vsxtbh $Rt))))>;
3266
3267// Multiplies two v4i8 vectors.
3268def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3269 (S2_vtrunehb (M5_vmpybsu V4I8:$Rs, V4I8:$Rt))>,
3270 Requires<[HasV5T]>;
3271
3272def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3273 (S2_vtrunehb (VMPYB_no_V5 V4I8:$Rs, V4I8:$Rt))>;
3274
3275// Multiplies two v8i8 vectors.
3276def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3277 (A2_combinew (S2_vtrunehb (M5_vmpybsu (HiReg $Rs), (HiReg $Rt))),
3278 (S2_vtrunehb (M5_vmpybsu (LoReg $Rs), (LoReg $Rt))))>,
3279 Requires<[HasV5T]>;
3280
3281def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3282 (A2_combinew (S2_vtrunehb (VMPYB_no_V5 (HiReg $Rs), (HiReg $Rt))),
3283 (S2_vtrunehb (VMPYB_no_V5 (LoReg $Rs), (LoReg $Rt))))>;
3284
3285def SDTHexagonBinOp64 : SDTypeProfile<1, 2,
3286 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<0, i64>]>;
3287
3288def HexagonSHUFFEB: SDNode<"HexagonISD::SHUFFEB", SDTHexagonBinOp64>;
3289def HexagonSHUFFEH: SDNode<"HexagonISD::SHUFFEH", SDTHexagonBinOp64>;
3290def HexagonSHUFFOB: SDNode<"HexagonISD::SHUFFOB", SDTHexagonBinOp64>;
3291def HexagonSHUFFOH: SDNode<"HexagonISD::SHUFFOH", SDTHexagonBinOp64>;
3292
3293class ShufflePat<InstHexagon MI, SDNode Op>
3294 : Pat<(i64 (Op DoubleRegs:$src1, DoubleRegs:$src2)),
3295 (i64 (MI DoubleRegs:$src1, DoubleRegs:$src2))>;
3296
3297// Shuffles even bytes for i=0..3: A[2*i].b = C[2*i].b; A[2*i+1].b = B[2*i].b
3298def: ShufflePat<S2_shuffeb, HexagonSHUFFEB>;
3299
3300// Shuffles odd bytes for i=0..3: A[2*i].b = C[2*i+1].b; A[2*i+1].b = B[2*i+1].b
3301def: ShufflePat<S2_shuffob, HexagonSHUFFOB>;
3302
3303// Shuffles even half for i=0,1: A[2*i].h = C[2*i].h; A[2*i+1].h = B[2*i].h
3304def: ShufflePat<S2_shuffeh, HexagonSHUFFEH>;
3305
3306// Shuffles odd half for i=0,1: A[2*i].h = C[2*i+1].h; A[2*i+1].h = B[2*i+1].h
3307def: ShufflePat<S2_shuffoh, HexagonSHUFFOH>;
3308
3309
3310// Truncated store from v4i16 to v4i8.
3311def truncstorev4i8: PatFrag<(ops node:$val, node:$ptr),
3312 (truncstore node:$val, node:$ptr),
3313 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v4i8; }]>;
3314
3315// Truncated store from v2i32 to v2i16.
3316def truncstorev2i16: PatFrag<(ops node:$val, node:$ptr),
3317 (truncstore node:$val, node:$ptr),
3318 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v2i16; }]>;
3319
3320def: Pat<(truncstorev2i16 V2I32:$Rs, I32:$Rt),
3321 (S2_storeri_io I32:$Rt, 0, (LoReg (S2_packhl (HiReg $Rs),
3322 (LoReg $Rs))))>;
3323
3324def: Pat<(truncstorev4i8 V4I16:$Rs, I32:$Rt),
3325 (S2_storeri_io I32:$Rt, 0, (S2_vtrunehb V4I16:$Rs))>;
3326
3327
3328// Zero and sign extended load from v2i8 into v2i16.
3329def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr),
3330 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3331
3332def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr),
3333 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3334
3335def: Pat<(v2i16 (zextloadv2i8 I32:$Rs)),
3336 (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0))))>;
3337
3338def: Pat<(v2i16 (sextloadv2i8 I32:$Rs)),
3339 (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0))))>;
3340
3341def: Pat<(v2i32 (zextloadv2i8 I32:$Rs)),
3342 (S2_vzxthw (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0)))))>;
3343
3344def: Pat<(v2i32 (sextloadv2i8 I32:$Rs)),
3345 (S2_vsxthw (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0)))))>;
3346
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00003347
3348// Read cycle counter.
3349//
3350def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
3351def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
3352 [SDNPHasChain]>;
3353
3354def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;