blob: b708e3714d68b19a9240b7e733b94ec8f05039ce [file] [log] [blame]
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001// Pattern fragment that combines the value type and the register class
2// into a single parameter.
3// The pat frags in the definitions below need to have a named register,
4// otherwise i32 will be assumed regardless of the register class. The
5// name of the register does not matter.
6def I1 : PatLeaf<(i1 PredRegs:$R)>;
7def I32 : PatLeaf<(i32 IntRegs:$R)>;
8def I64 : PatLeaf<(i64 DoubleRegs:$R)>;
9def F32 : PatLeaf<(f32 IntRegs:$R)>;
10def F64 : PatLeaf<(f64 DoubleRegs:$R)>;
11
12// Pattern fragments to extract the low and high subregisters from a
13// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +000014def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
15def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000016
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +000017def IsOrAdd: PatFrag<(ops node:$Addr, node:$off),
18 (or node:$Addr, node:$off), [{ return isOrEquivalentToAdd(N); }]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000019
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000020def IsPow2_32 : PatLeaf<(i32 imm), [{
21 uint32_t V = N->getZExtValue();
22 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000023}]>;
24
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000025def IsPow2_64 : PatLeaf<(i64 imm), [{
26 uint64_t V = N->getZExtValue();
27 return isPowerOf2_64(V);
28}]>;
29
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000030def IsNPow2_32 : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000031 uint32_t NV = ~N->getZExtValue();
32 return isPowerOf2_32(NV);
33}]>;
34
35def IsPow2_64L : PatLeaf<(i64 imm), [{
36 uint64_t V = N->getZExtValue();
37 return isPowerOf2_64(V) && Log2_64(V) < 32;
38}]>;
39
40def IsPow2_64H : PatLeaf<(i64 imm), [{
41 uint64_t V = N->getZExtValue();
42 return isPowerOf2_64(V) && Log2_64(V) >= 32;
43}]>;
44
45def IsNPow2_64L : PatLeaf<(i64 imm), [{
46 uint64_t NV = ~N->getZExtValue();
47 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
48}]>;
49
50def IsNPow2_64H : PatLeaf<(i64 imm), [{
51 uint64_t NV = ~N->getZExtValue();
52 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000053}]>;
54
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000055def SDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000056 int32_t V = N->getSExtValue();
57 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000058}]>;
59
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000060def UDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000061 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000062 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000063 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000064}]>;
65
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000066def UDEC32 : SDNodeXForm<imm, [{
67 uint32_t V = N->getZExtValue();
68 assert(V >= 32);
69 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
70}]>;
71
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000072def Log2_32 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000073 uint32_t V = N->getZExtValue();
74 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
75}]>;
76
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000077def Log2_64 : SDNodeXForm<imm, [{
78 uint64_t V = N->getZExtValue();
79 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
80}]>;
81
82def LogN2_32 : SDNodeXForm<imm, [{
83 uint32_t NV = ~N->getZExtValue();
84 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
85}]>;
86
87def LogN2_64 : SDNodeXForm<imm, [{
88 uint64_t NV = ~N->getZExtValue();
89 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
90}]>;
91
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +000092def ToZext64: OutPatFrag<(ops node:$Rs),
93 (i64 (A4_combineir 0, (i32 $Rs)))>;
94def ToSext64: OutPatFrag<(ops node:$Rs),
95 (i64 (A2_sxtw (i32 $Rs)))>;
96
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000097
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000098class T_CMP_pat <InstHexagon MI, PatFrag OpNode, PatLeaf ImmPred>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +000099 : Pat<(i1 (OpNode I32:$src1, ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000100 (MI IntRegs:$src1, ImmPred:$src2)>;
101
102def : T_CMP_pat <C2_cmpeqi, seteq, s10_0ImmPred>;
103def : T_CMP_pat <C2_cmpgti, setgt, s10_0ImmPred>;
104def : T_CMP_pat <C2_cmpgtui, setugt, u9_0ImmPred>;
105
106def SDTHexagonI64I32I32 : SDTypeProfile<1, 2,
107 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
108
109def HexagonCOMBINE : SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
110def HexagonPACKHL : SDNode<"HexagonISD::PACKHL", SDTHexagonI64I32I32>;
111
112// Pats for instruction selection.
113class BinOp32_pat<SDNode Op, InstHexagon MI, ValueType ResT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000114 : Pat<(ResT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000115 (ResT (MI IntRegs:$Rs, IntRegs:$Rt))>;
116
117def: BinOp32_pat<add, A2_add, i32>;
118def: BinOp32_pat<and, A2_and, i32>;
119def: BinOp32_pat<or, A2_or, i32>;
120def: BinOp32_pat<sub, A2_sub, i32>;
121def: BinOp32_pat<xor, A2_xor, i32>;
122
123def: BinOp32_pat<HexagonCOMBINE, A2_combinew, i64>;
124def: BinOp32_pat<HexagonPACKHL, S2_packhl, i64>;
125
126// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
127// that reverse the order of the operands.
128class RevCmp<PatFrag F> : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment>;
129
130// Pats for compares. They use PatFrags as operands, not SDNodes,
131// since seteq/setgt/etc. are defined as ParFrags.
132class T_cmp32_rr_pat<InstHexagon MI, PatFrag Op, ValueType VT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000133 : Pat<(VT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000134 (MI IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000135
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000136def: T_cmp32_rr_pat<C2_cmpeq, seteq, i1>;
137def: T_cmp32_rr_pat<C2_cmpgt, setgt, i1>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000138def: T_cmp32_rr_pat<C2_cmpgtu, setugt, i1>;
139
140def: T_cmp32_rr_pat<C2_cmpgt, RevCmp<setlt>, i1>;
141def: T_cmp32_rr_pat<C2_cmpgtu, RevCmp<setult>, i1>;
142
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000143def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000144 (C2_mux PredRegs:$Pu, IntRegs:$Rs, IntRegs:$Rt)>;
145
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000146def: Pat<(add I32:$Rs, s32_0ImmPred:$s16),
147 (A2_addi I32:$Rs, imm:$s16)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000148
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000149def: Pat<(or I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000150 (A2_orir IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000151def: Pat<(and I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000152 (A2_andir IntRegs:$Rs, imm:$s10)>;
153
154def: Pat<(sub s32_0ImmPred:$s10, IntRegs:$Rs),
155 (A2_subri imm:$s10, IntRegs:$Rs)>;
156
157// Rd = not(Rs) gets mapped to Rd=sub(#-1, Rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000158def: Pat<(not I32:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000159 (A2_subri -1, IntRegs:$src1)>;
160
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000161def TruncI64ToI32: SDNodeXForm<imm, [{
162 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
163}]>;
164
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000165def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000166def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000167
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000168def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000169 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
170
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000171def : Pat<(select I1:$Pu, I32:$Rs, s32_0ImmPred:$s8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000172 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
173
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000174def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, s8_0ImmPred:$S8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000175 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
176
177def: Pat<(shl I32:$src1, (i32 16)), (A2_aslh I32:$src1)>;
178def: Pat<(sra I32:$src1, (i32 16)), (A2_asrh I32:$src1)>;
179def: Pat<(sext_inreg I32:$src1, i8), (A2_sxtb I32:$src1)>;
180def: Pat<(sext_inreg I32:$src1, i16), (A2_sxth I32:$src1)>;
181
182class T_vcmp_pat<InstHexagon MI, PatFrag Op, ValueType T>
183 : Pat<(i1 (Op (T DoubleRegs:$Rss), (T DoubleRegs:$Rtt))),
184 (i1 (MI DoubleRegs:$Rss, DoubleRegs:$Rtt))>;
185
186def: T_vcmp_pat<A2_vcmpbeq, seteq, v8i8>;
187def: T_vcmp_pat<A2_vcmpbgtu, setugt, v8i8>;
188def: T_vcmp_pat<A2_vcmpheq, seteq, v4i16>;
189def: T_vcmp_pat<A2_vcmphgt, setgt, v4i16>;
190def: T_vcmp_pat<A2_vcmphgtu, setugt, v4i16>;
191def: T_vcmp_pat<A2_vcmpweq, seteq, v2i32>;
192def: T_vcmp_pat<A2_vcmpwgt, setgt, v2i32>;
193def: T_vcmp_pat<A2_vcmpwgtu, setugt, v2i32>;
194
195// Add halfword.
196def: Pat<(sext_inreg (add I32:$src1, I32:$src2), i16),
197 (A2_addh_l16_ll I32:$src1, I32:$src2)>;
198
199def: Pat<(sra (add (shl I32:$src1, (i32 16)), I32:$src2), (i32 16)),
200 (A2_addh_l16_hl I32:$src1, I32:$src2)>;
201
202def: Pat<(shl (add I32:$src1, I32:$src2), (i32 16)),
203 (A2_addh_h16_ll I32:$src1, I32:$src2)>;
204
205// Subtract halfword.
206def: Pat<(sext_inreg (sub I32:$src1, I32:$src2), i16),
207 (A2_subh_l16_ll I32:$src1, I32:$src2)>;
208
209def: Pat<(shl (sub I32:$src1, I32:$src2), (i32 16)),
210 (A2_subh_h16_ll I32:$src1, I32:$src2)>;
211
212// Here, depending on the operand being selected, we'll either generate a
213// min or max instruction.
214// Ex:
215// (a>b)?a:b --> max(a,b) => Here check performed is '>' and the value selected
216// is the larger of two. So, the corresponding HexagonInst is passed in 'Inst'.
217// (a>b)?b:a --> min(a,b) => Here check performed is '>' but the smaller value
218// is selected and the corresponding HexagonInst is passed in 'SwapInst'.
219
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000220multiclass T_MinMax_pats <PatFrag Op, PatLeaf Val,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000221 InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000222 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src1, Val:$src2),
223 (Inst Val:$src1, Val:$src2)>;
224 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src2, Val:$src1),
225 (SwapInst Val:$src1, Val:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000226}
227
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000228def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000229 return isPositiveHalfWord(N);
230}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000231
232multiclass MinMax_pats <PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000233 defm: T_MinMax_pats<Op, I32, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000234
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000235 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
236 IsPosHalf:$src1, IsPosHalf:$src2),
237 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000238 (Inst IntRegs:$src1, IntRegs:$src2)>;
239
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000240 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
241 IsPosHalf:$src2, IsPosHalf:$src1),
242 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000243 (SwapInst IntRegs:$src1, IntRegs:$src2)>;
244}
245
246let AddedComplexity = 200 in {
247 defm: MinMax_pats<setge, A2_max, A2_min>;
248 defm: MinMax_pats<setgt, A2_max, A2_min>;
249 defm: MinMax_pats<setle, A2_min, A2_max>;
250 defm: MinMax_pats<setlt, A2_min, A2_max>;
251 defm: MinMax_pats<setuge, A2_maxu, A2_minu>;
252 defm: MinMax_pats<setugt, A2_maxu, A2_minu>;
253 defm: MinMax_pats<setule, A2_minu, A2_maxu>;
254 defm: MinMax_pats<setult, A2_minu, A2_maxu>;
255}
256
257class T_cmp64_rr_pat<InstHexagon MI, PatFrag CmpOp>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000258 : Pat<(i1 (CmpOp I64:$Rs, I64:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000259 (i1 (MI DoubleRegs:$Rs, DoubleRegs:$Rt))>;
260
261def: T_cmp64_rr_pat<C2_cmpeqp, seteq>;
262def: T_cmp64_rr_pat<C2_cmpgtp, setgt>;
263def: T_cmp64_rr_pat<C2_cmpgtup, setugt>;
264def: T_cmp64_rr_pat<C2_cmpgtp, RevCmp<setlt>>;
265def: T_cmp64_rr_pat<C2_cmpgtup, RevCmp<setult>>;
266
267def: Pat<(i64 (add I64:$Rs, I64:$Rt)), (A2_addp I64:$Rs, I64:$Rt)>;
268def: Pat<(i64 (sub I64:$Rs, I64:$Rt)), (A2_subp I64:$Rs, I64:$Rt)>;
269
270def: Pat<(i64 (and I64:$Rs, I64:$Rt)), (A2_andp I64:$Rs, I64:$Rt)>;
271def: Pat<(i64 (or I64:$Rs, I64:$Rt)), (A2_orp I64:$Rs, I64:$Rt)>;
272def: Pat<(i64 (xor I64:$Rs, I64:$Rt)), (A2_xorp I64:$Rs, I64:$Rt)>;
273
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000274def: Pat<(i1 (not I1:$Ps)), (C2_not PredRegs:$Ps)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000275
276def: Pat<(i1 (and I1:$Ps, I1:$Pt)), (C2_and I1:$Ps, I1:$Pt)>;
277def: Pat<(i1 (or I1:$Ps, I1:$Pt)), (C2_or I1:$Ps, I1:$Pt)>;
278def: Pat<(i1 (xor I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
279def: Pat<(i1 (and I1:$Ps, (not I1:$Pt))), (C2_andn I1:$Ps, I1:$Pt)>;
280def: Pat<(i1 (or I1:$Ps, (not I1:$Pt))), (C2_orn I1:$Ps, I1:$Pt)>;
281
282def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
283 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
284def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
285
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000286def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000287def: Pat<(brcond I1:$src1, bb:$block), (J2_jumpt PredRegs:$src1, bb:$block)>;
288def: Pat<(brind I32:$dst), (J2_jumpr IntRegs:$dst)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000289
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000290def: Pat<(retflag), (PS_jmpret (i32 R31))>;
291def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000292
293// Patterns to select load-indexed (i.e. load from base+offset).
294multiclass Loadx_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
295 InstHexagon MI> {
296 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
297 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
298 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000299 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000300 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000301 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000302 (VT (MI IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000303 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000304}
305
306let AddedComplexity = 20 in {
307 defm: Loadx_pat<load, i32, s30_2ImmPred, L2_loadri_io>;
308 defm: Loadx_pat<load, i64, s29_3ImmPred, L2_loadrd_io>;
309 defm: Loadx_pat<atomic_load_8 , i32, s32_0ImmPred, L2_loadrub_io>;
310 defm: Loadx_pat<atomic_load_16, i32, s31_1ImmPred, L2_loadruh_io>;
311 defm: Loadx_pat<atomic_load_32, i32, s30_2ImmPred, L2_loadri_io>;
312 defm: Loadx_pat<atomic_load_64, i64, s29_3ImmPred, L2_loadrd_io>;
313
314 defm: Loadx_pat<extloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
315 defm: Loadx_pat<extloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
316 defm: Loadx_pat<extloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
317 defm: Loadx_pat<sextloadi8, i32, s32_0ImmPred, L2_loadrb_io>;
318 defm: Loadx_pat<sextloadi16, i32, s31_1ImmPred, L2_loadrh_io>;
319 defm: Loadx_pat<zextloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
320 defm: Loadx_pat<zextloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
321 defm: Loadx_pat<zextloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
322 // No sextloadi1.
323}
324
325// Sign-extending loads of i1 need to replicate the lowest bit throughout
326// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
327// do the trick.
328let AddedComplexity = 20 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000329def: Pat<(i32 (sextloadi1 I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000330 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
331
332def: Pat<(i32 (mul I32:$src1, I32:$src2)), (M2_mpyi I32:$src1, I32:$src2)>;
333def: Pat<(i32 (mulhs I32:$src1, I32:$src2)), (M2_mpy_up I32:$src1, I32:$src2)>;
334def: Pat<(i32 (mulhu I32:$src1, I32:$src2)), (M2_mpyu_up I32:$src1, I32:$src2)>;
335
336def: Pat<(mul IntRegs:$Rs, u32_0ImmPred:$u8),
337 (M2_mpysip IntRegs:$Rs, imm:$u8)>;
338def: Pat<(ineg (mul IntRegs:$Rs, u8_0ImmPred:$u8)),
339 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
340def: Pat<(mul IntRegs:$src1, s32_0ImmPred:$src2),
341 (M2_mpysmi IntRegs:$src1, imm:$src2)>;
342def: Pat<(add (mul IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
343 (M2_macsip IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
344def: Pat<(add (mul I32:$src2, I32:$src3), I32:$src1),
345 (M2_maci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
346def: Pat<(add (add IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
347 (M2_accii IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
348def: Pat<(add (add I32:$src2, I32:$src3), I32:$src1),
349 (M2_acci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
350
351class T_MType_acc_pat1 <InstHexagon MI, SDNode firstOp, SDNode secOp,
352 PatLeaf ImmPred>
353 : Pat <(secOp IntRegs:$src1, (firstOp IntRegs:$src2, ImmPred:$src3)),
354 (MI IntRegs:$src1, IntRegs:$src2, ImmPred:$src3)>;
355
356class T_MType_acc_pat2 <InstHexagon MI, SDNode firstOp, SDNode secOp>
357 : Pat <(i32 (secOp IntRegs:$src1, (firstOp IntRegs:$src2, IntRegs:$src3))),
358 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
359
360def : T_MType_acc_pat2 <M2_xor_xacc, xor, xor>;
361def : T_MType_acc_pat1 <M2_macsin, mul, sub, u32_0ImmPred>;
362
363def : T_MType_acc_pat1 <M2_naccii, add, sub, s32_0ImmPred>;
364def : T_MType_acc_pat2 <M2_nacci, add, sub>;
365
366def: T_MType_acc_pat2 <M4_or_xor, xor, or>;
367def: T_MType_acc_pat2 <M4_and_xor, xor, and>;
368def: T_MType_acc_pat2 <M4_or_and, and, or>;
369def: T_MType_acc_pat2 <M4_and_and, and, and>;
370def: T_MType_acc_pat2 <M4_xor_and, and, xor>;
371def: T_MType_acc_pat2 <M4_or_or, or, or>;
372def: T_MType_acc_pat2 <M4_and_or, or, and>;
373def: T_MType_acc_pat2 <M4_xor_or, or, xor>;
374
375class T_MType_acc_pat3 <InstHexagon MI, SDNode firstOp, SDNode secOp>
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000376 : Pat <(secOp I32:$src1, (firstOp I32:$src2, (not I32:$src3))),
377 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000378
379def: T_MType_acc_pat3 <M4_or_andn, and, or>;
380def: T_MType_acc_pat3 <M4_and_andn, and, and>;
381def: T_MType_acc_pat3 <M4_xor_andn, and, xor>;
382
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000383def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
384def Sext64: PatFrag<(ops node:$Rs), (i64 (sext node:$Rs))>;
385def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
386
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000387// Return true if for a 32 to 64-bit sign-extended load.
388def Sext64Ld : PatLeaf<(i64 DoubleRegs:$src1), [{
389 LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
390 if (!LD)
391 return false;
392 return LD->getExtensionType() == ISD::SEXTLOAD &&
393 LD->getMemoryVT().getScalarType() == MVT::i32;
394}]>;
395
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000396def: Pat<(mul (Aext64 I32:$src1), (Aext64 I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000397 (M2_dpmpyuu_s0 IntRegs:$src1, IntRegs:$src2)>;
398
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000399def: Pat<(mul (Sext64 I32:$src1), (Sext64 I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000400 (M2_dpmpyss_s0 IntRegs:$src1, IntRegs:$src2)>;
401
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000402def: Pat<(mul Sext64Ld:$src1, Sext64Ld:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000403 (M2_dpmpyss_s0 (LoReg DoubleRegs:$src1), (LoReg DoubleRegs:$src2))>;
404
405// Multiply and accumulate, use full result.
406// Rxx[+-]=mpy(Rs,Rt)
407
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000408def: Pat<(add I64:$src1, (mul (Sext64 I32:$src2), (Sext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000409 (M2_dpmpyss_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
410
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000411def: Pat<(sub I64:$src1, (mul (Sext64 I32:$src2), (Sext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000412 (M2_dpmpyss_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
413
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000414def: Pat<(add I64:$src1, (mul (Aext64 I32:$src2), (Aext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000415 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
416
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000417def: Pat<(add I64:$src1, (mul (Zext64 I32:$src2), (Zext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000418 (M2_dpmpyuu_acc_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
419
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000420def: Pat<(sub I64:$src1, (mul (Aext64 I32:$src2), (Aext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000421 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
422
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000423def: Pat<(sub I64:$src1, (mul (Zext64 I32:$src2), (Zext64 I32:$src3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000424 (M2_dpmpyuu_nac_s0 DoubleRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
425
426class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset,
427 InstHexagon MI>
428 : Pat<(Store Value:$src1, I32:$src2, Offset:$offset),
429 (MI I32:$src2, imm:$offset, Value:$src1)>;
430
431def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
432def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
433def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
434def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
435
436// Patterns for generating stores, where the address takes different forms:
437// - frameindex,
438// - frameindex + offset,
439// - base + offset,
440// - simple (base address without offset).
441// These would usually be used together (via Storex_pat defined below), but
442// in some cases one may want to apply different properties (such as
443// AddedComplexity) to the individual patterns.
444class Storex_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
445 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
446multiclass Storex_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
447 InstHexagon MI> {
448 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
449 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000450 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000451 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
452}
453multiclass Storex_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
454 InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000455 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000456 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000457 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000458 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
459}
460class Storex_simple_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000461 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000462 (MI IntRegs:$Rs, 0, Value:$Rt)>;
463
464// Patterns for generating stores, where the address takes different forms,
465// and where the value being stored is transformed through the value modifier
466// ValueMod. The address forms are same as above.
467class Storexm_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
468 InstHexagon MI>
469 : Pat<(Store Value:$Rs, AddrFI:$fi),
470 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
471multiclass Storexm_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
472 PatFrag ValueMod, InstHexagon MI> {
473 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
474 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000475 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000476 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
477}
478multiclass Storexm_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
479 PatFrag ValueMod, InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000480 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000481 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000482 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000483 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
484}
485class Storexm_simple_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
486 InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000487 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000488 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
489
490multiclass Storex_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
491 InstHexagon MI> {
492 def: Storex_fi_pat <Store, Value, MI>;
493 defm: Storex_fi_add_pat <Store, Value, ImmPred, MI>;
494 defm: Storex_add_pat <Store, Value, ImmPred, MI>;
495}
496
497multiclass Storexm_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
498 PatFrag ValueMod, InstHexagon MI> {
499 def: Storexm_fi_pat <Store, Value, ValueMod, MI>;
500 defm: Storexm_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
501 defm: Storexm_add_pat <Store, Value, ImmPred, ValueMod, MI>;
502}
503
504// Regular stores in the DAG have two operands: value and address.
505// Atomic stores also have two, but they are reversed: address, value.
506// To use atomic stores with the patterns, they need to have their operands
507// swapped. This relies on the knowledge that the F.Fragment uses names
508// "ptr" and "val".
509class SwapSt<PatFrag F>
510 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
511 F.OperandTransform>;
512
513let AddedComplexity = 20 in {
514 defm: Storex_pat<truncstorei8, I32, s32_0ImmPred, S2_storerb_io>;
515 defm: Storex_pat<truncstorei16, I32, s31_1ImmPred, S2_storerh_io>;
516 defm: Storex_pat<store, I32, s30_2ImmPred, S2_storeri_io>;
517 defm: Storex_pat<store, I64, s29_3ImmPred, S2_storerd_io>;
518
519 defm: Storex_pat<SwapSt<atomic_store_8>, I32, s32_0ImmPred, S2_storerb_io>;
520 defm: Storex_pat<SwapSt<atomic_store_16>, I32, s31_1ImmPred, S2_storerh_io>;
521 defm: Storex_pat<SwapSt<atomic_store_32>, I32, s30_2ImmPred, S2_storeri_io>;
522 defm: Storex_pat<SwapSt<atomic_store_64>, I64, s29_3ImmPred, S2_storerd_io>;
523}
524
525// Simple patterns should be tried with the least priority.
526def: Storex_simple_pat<truncstorei8, I32, S2_storerb_io>;
527def: Storex_simple_pat<truncstorei16, I32, S2_storerh_io>;
528def: Storex_simple_pat<store, I32, S2_storeri_io>;
529def: Storex_simple_pat<store, I64, S2_storerd_io>;
530
531def: Storex_simple_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
532def: Storex_simple_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
533def: Storex_simple_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
534def: Storex_simple_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
535
536let AddedComplexity = 20 in {
537 defm: Storexm_pat<truncstorei8, I64, s32_0ImmPred, LoReg, S2_storerb_io>;
538 defm: Storexm_pat<truncstorei16, I64, s31_1ImmPred, LoReg, S2_storerh_io>;
539 defm: Storexm_pat<truncstorei32, I64, s30_2ImmPred, LoReg, S2_storeri_io>;
540}
541
542def: Storexm_simple_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
543def: Storexm_simple_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
544def: Storexm_simple_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
545
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000546def: Pat <(Sext64 I32:$src), (A2_sxtw I32:$src)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000547
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000548def: Pat<(select (i1 (setlt I32:$src, 0)), (sub 0, I32:$src), I32:$src),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000549 (A2_abs IntRegs:$src)>;
550
551let AddedComplexity = 50 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000552def: Pat<(xor (add (sra I32:$src, (i32 31)),
553 I32:$src),
554 (sra I32:$src, (i32 31))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000555 (A2_abs IntRegs:$src)>;
556
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000557def: Pat<(sra I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000558 (S2_asr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000559def: Pat<(srl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000560 (S2_lsr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000561def: Pat<(shl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000562 (S2_asl_i_r IntRegs:$src, imm:$u5)>;
563
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000564def: Pat<(sra (add (sra I32:$src1, u5_0ImmPred:$src2), 1), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000565 (S2_asr_i_r_rnd IntRegs:$src1, u5_0ImmPred:$src2)>;
566
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000567def : Pat<(not I64:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000568 (A2_notp DoubleRegs:$src1)>;
569
570// Count leading zeros.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000571def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000572def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
573
574// Count trailing zeros: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000575def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000576
577// Count leading ones.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000578def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000579def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
580
581// Count trailing ones: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000582def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000583
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000584let AddedComplexity = 20 in { // Complexity greater than and/or/xor
585 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
586 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
587 def: Pat<(or I32:$Rs, IsPow2_32:$V),
588 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
589 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
590 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
591
592 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
593 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
594 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
595 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
596 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
597 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
598}
599
600// Clr/set/toggle bit for 64-bit values with immediate bit index.
601let AddedComplexity = 20 in { // Complexity greater than and/or/xor
602 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
603 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000604 (i32 (HiReg $Rss)), isub_hi,
605 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000606 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
607 (REG_SEQUENCE DoubleRegs,
608 (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000609 isub_hi,
610 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000611
612 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
613 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000614 (i32 (HiReg $Rss)), isub_hi,
615 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000616 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
617 (REG_SEQUENCE DoubleRegs,
618 (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000619 isub_hi,
620 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000621
622 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
623 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000624 (i32 (HiReg $Rss)), isub_hi,
625 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000626 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
627 (REG_SEQUENCE DoubleRegs,
628 (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000629 isub_hi,
630 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000631}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000632
633let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000634 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000635 (S2_tstbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000636 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000637 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000638 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000639 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000640 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000641 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
642}
643
644let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000645 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000646 (C2_bitsclri IntRegs:$Rs, u6_0ImmPred:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000647 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000648 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
649}
650
651let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000652def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000653 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
654
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000655def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000656 (i32 8)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000657 (i32 (zextloadi8 (add I32:$b, 2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000658 (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000659 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
660 (zextloadi8 I32:$b)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000661 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
662
663// Patterns for loads of i1:
664def: Pat<(i1 (load AddrFI:$fi)),
665 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000666def: Pat<(i1 (load (add I32:$Rs, s32_0ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000667 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000668def: Pat<(i1 (load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000669 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
670
671def I1toI32: OutPatFrag<(ops node:$Rs),
672 (C2_muxii (i1 $Rs), 1, 0)>;
673
674def I32toI1: OutPatFrag<(ops node:$Rs),
675 (i1 (C2_tfrrp (i32 $Rs)))>;
676
677defm: Storexm_pat<store, I1, s32_0ImmPred, I1toI32, S2_storerb_io>;
678def: Storexm_simple_pat<store, I1, I1toI32, S2_storerb_io>;
679
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000680def: Pat<(sra I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000681 (S2_asr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000682def: Pat<(srl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000683 (S2_lsr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000684def: Pat<(shl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000685 (S2_asl_i_p DoubleRegs:$src, imm:$u6)>;
686
687let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000688def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000689 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
690
691def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
692def: Pat<(HexagonBARRIER), (Y2_barrier)>;
693
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000694def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000695 (PS_fi (i32 AddrFI:$Rs), s32_0ImmPred:$off)>;
696
697
698// Support for generating global address.
699// Taken from X86InstrInfo.td.
700def SDTHexagonCONST32 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
701 SDTCisVT<1, i32>,
702 SDTCisPtrTy<0>]>;
703def HexagonCONST32 : SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
704def HexagonCONST32_GP : SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
705
706// Map TLS addressses to A2_tfrsi.
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000707def: Pat<(HexagonCONST32 tglobaltlsaddr:$addr), (A2_tfrsi s32_0Imm:$addr)>;
708def: Pat<(HexagonCONST32 bbl:$label), (A2_tfrsi s32_0Imm:$label)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000709
710def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
711def: Pat<(i1 0), (PS_false)>;
712def: Pat<(i1 1), (PS_true)>;
713
714// Pseudo instructions.
715def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
716def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
717 SDTCisVT<1, i32> ]>;
718
719def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
720 [SDNPHasChain, SDNPOutGlue]>;
721def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
722 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
723
724def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
725
726// For tailcalls a HexagonTCRet SDNode has 3 SDNode Properties - a chain,
727// Optional Flag and Variable Arguments.
728// Its 1 Operand has pointer type.
729def HexagonTCRet : SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
730 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
731
732
733def: Pat<(callseq_start timm:$amt),
734 (ADJCALLSTACKDOWN imm:$amt)>;
735def: Pat<(callseq_end timm:$amt1, timm:$amt2),
736 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
737
738//Tail calls.
739def: Pat<(HexagonTCRet tglobaladdr:$dst),
740 (PS_tailcall_i tglobaladdr:$dst)>;
741def: Pat<(HexagonTCRet texternalsym:$dst),
742 (PS_tailcall_i texternalsym:$dst)>;
743def: Pat<(HexagonTCRet I32:$dst),
744 (PS_tailcall_r I32:$dst)>;
745
746// Map from r0 = and(r1, 65535) to r0 = zxth(r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000747def: Pat<(and I32:$src1, 65535),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000748 (A2_zxth IntRegs:$src1)>;
749
750// Map from r0 = and(r1, 255) to r0 = zxtb(r1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000751def: Pat<(and I32:$src1, 255),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000752 (A2_zxtb IntRegs:$src1)>;
753
754// Map Add(p1, true) to p1 = not(p1).
755// Add(p1, false) should never be produced,
756// if it does, it got to be mapped to NOOP.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000757def: Pat<(add I1:$src1, -1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000758 (C2_not PredRegs:$src1)>;
759
760// Map from p0 = pnot(p0); r0 = mux(p0, #i, #j) => r0 = mux(p0, #j, #i).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000761def: Pat<(select (not I1:$src1), s8_0ImmPred:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000762 (C2_muxii PredRegs:$src1, s32_0ImmPred:$src3, s8_0ImmPred:$src2)>;
763
764// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
765// => r0 = C2_muxir(p0, r1, #i)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000766def: Pat<(select (not I1:$src1), s32_0ImmPred:$src2,
767 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000768 (C2_muxir PredRegs:$src1, IntRegs:$src3, s32_0ImmPred:$src2)>;
769
770// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
771// => r0 = C2_muxri (p0, #i, r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000772def: Pat<(select (not I1:$src1), IntRegs:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000773 (C2_muxri PredRegs:$src1, s32_0ImmPred:$src3, IntRegs:$src2)>;
774
775// Map from p0 = pnot(p0); if (p0) jump => if (!p0) jump.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000776def: Pat<(brcond (not I1:$src1), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000777 (J2_jumpf PredRegs:$src1, bb:$offset)>;
778
779// Map from Rdd = sign_extend_inreg(Rss, i32) -> Rdd = A2_sxtw(Rss.lo).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000780def: Pat<(i64 (sext_inreg I64:$src1, i32)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000781 (A2_sxtw (LoReg DoubleRegs:$src1))>;
782
783// Map from Rdd = sign_extend_inreg(Rss, i16) -> Rdd = A2_sxtw(A2_sxth(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000784def: Pat<(i64 (sext_inreg I64:$src1, i16)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000785 (A2_sxtw (A2_sxth (LoReg DoubleRegs:$src1)))>;
786
787// Map from Rdd = sign_extend_inreg(Rss, i8) -> Rdd = A2_sxtw(A2_sxtb(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000788def: Pat<(i64 (sext_inreg I64:$src1, i8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000789 (A2_sxtw (A2_sxtb (LoReg DoubleRegs:$src1)))>;
790
791// We want to prevent emitting pnot's as much as possible.
792// Map brcond with an unsupported setcc to a J2_jumpf.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000793def : Pat <(brcond (i1 (setne I32:$src1, I32:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000794 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000795 (J2_jumpf (C2_cmpeq I32:$src1, I32:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000796 bb:$offset)>;
797
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000798def : Pat <(brcond (i1 (setne I32:$src1, s10_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000799 bb:$offset),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000800 (J2_jumpf (C2_cmpeqi I32:$src1, s10_0ImmPred:$src2), bb:$offset)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000801
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000802def: Pat<(brcond (i1 (setne I1:$src1, (i1 -1))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000803 (J2_jumpf PredRegs:$src1, bb:$offset)>;
804
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000805def: Pat<(brcond (i1 (setne I1:$src1, (i1 0))), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000806 (J2_jumpt PredRegs:$src1, bb:$offset)>;
807
808// cmp.lt(Rs, Imm) -> !cmp.ge(Rs, Imm) -> !cmp.gt(Rs, Imm-1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000809def: Pat<(brcond (i1 (setlt I32:$src1, s8_0ImmPred:$src2)), bb:$offset),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000810 (J2_jumpf (C2_cmpgti IntRegs:$src1, (SDEC1 s8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000811 bb:$offset)>;
812
813// Map from a 64-bit select to an emulated 64-bit mux.
814// Hexagon does not support 64-bit MUXes; so emulate with combines.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000815def: Pat<(select I1:$src1, I64:$src2,
816 I64:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000817 (A2_combinew (C2_mux PredRegs:$src1, (HiReg DoubleRegs:$src2),
818 (HiReg DoubleRegs:$src3)),
819 (C2_mux PredRegs:$src1, (LoReg DoubleRegs:$src2),
820 (LoReg DoubleRegs:$src3)))>;
821
822// Map from a 1-bit select to logical ops.
823// From LegalizeDAG.cpp: (B1 ? B2 : B3) <=> (B1 & B2)|(!B1&B3).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000824def: Pat<(select I1:$src1, I1:$src2, I1:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000825 (C2_or (C2_and PredRegs:$src1, PredRegs:$src2),
826 (C2_and (C2_not PredRegs:$src1), PredRegs:$src3))>;
827
828// Map for truncating from 64 immediates to 32 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000829def: Pat<(i32 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000830 (LoReg DoubleRegs:$src)>;
831
832// Map for truncating from i64 immediates to i1 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000833def: Pat<(i1 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000834 (C2_tfrrp (LoReg DoubleRegs:$src))>;
835
836// rs <= rt -> !(rs > rt).
837let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000838def: Pat<(i1 (setle I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000839 (C2_not (C2_cmpgti IntRegs:$src1, s32_0ImmPred:$src2))>;
840
841// rs <= rt -> !(rs > rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000842def : Pat<(i1 (setle I32:$src1, I32:$src2)),
843 (i1 (C2_not (C2_cmpgt I32:$src1, I32:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000844
845// Rss <= Rtt -> !(Rss > Rtt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000846def: Pat<(i1 (setle I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000847 (C2_not (C2_cmpgtp DoubleRegs:$src1, DoubleRegs:$src2))>;
848
849// Map cmpne -> cmpeq.
850// Hexagon_TODO: We should improve on this.
851// rs != rt -> !(rs == rt).
852let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000853def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000854 (C2_not (C2_cmpeqi IntRegs:$src1, s32_0ImmPred:$src2))>;
855
856// Convert setne back to xor for hexagon since we compute w/ pred registers.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000857def: Pat<(i1 (setne I1:$src1, I1:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000858 (C2_xor PredRegs:$src1, PredRegs:$src2)>;
859
860// Map cmpne(Rss) -> !cmpew(Rss).
861// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000862def: Pat<(i1 (setne I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000863 (C2_not (C2_cmpeqp DoubleRegs:$src1, DoubleRegs:$src2))>;
864
865// Map cmpge(Rs, Rt) -> !cmpgt(Rs, Rt).
866// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000867def : Pat <(i1 (setge I32:$src1, I32:$src2)),
868 (i1 (C2_not (i1 (C2_cmpgt I32:$src2, I32:$src1))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000869
870// cmpge(Rs, Imm) -> cmpgt(Rs, Imm-1)
871let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000872def: Pat<(i1 (setge I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000873 (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000874
875// Map cmpge(Rss, Rtt) -> !cmpgt(Rtt, Rss).
876// rss >= rtt -> !(rtt > rss).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000877def: Pat<(i1 (setge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000878 (C2_not (C2_cmpgtp DoubleRegs:$src2, DoubleRegs:$src1))>;
879
880// Map cmplt(Rs, Imm) -> !cmpge(Rs, Imm).
881// !cmpge(Rs, Imm) -> !cmpgt(Rs, Imm-1).
882// rs < rt -> !(rs >= rt).
883let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000884def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000885 (C2_not (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000886
887// Generate cmpgeu(Rs, #0) -> cmpeq(Rs, Rs)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000888def: Pat<(i1 (setuge I32:$src1, 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000889 (C2_cmpeq IntRegs:$src1, IntRegs:$src1)>;
890
891// Generate cmpgeu(Rs, #u8) -> cmpgtu(Rs, #u8 -1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000892def: Pat<(i1 (setuge I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000893 (C2_cmpgtui IntRegs:$src1, (UDEC1 u32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000894
895// Generate cmpgtu(Rs, #u9)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000896def: Pat<(i1 (setugt I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000897 (C2_cmpgtui IntRegs:$src1, u32_0ImmPred:$src2)>;
898
899// Map from Rs >= Rt -> !(Rt > Rs).
900// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000901def: Pat<(i1 (setuge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000902 (C2_not (C2_cmpgtup DoubleRegs:$src2, DoubleRegs:$src1))>;
903
904// Map from cmpleu(Rss, Rtt) -> !cmpgtu(Rss, Rtt-1).
905// Map from (Rs <= Rt) -> !(Rs > Rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000906def: Pat<(i1 (setule I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000907 (C2_not (C2_cmpgtup DoubleRegs:$src1, DoubleRegs:$src2))>;
908
909// Sign extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000910// sext i1->i32
911def: Pat<(i32 (sext I1:$Pu)),
912 (C2_muxii I1:$Pu, -1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000913
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000914// sext i1->i64
915def: Pat<(i64 (sext I1:$Pu)),
916 (A2_combinew (C2_muxii PredRegs:$Pu, -1, 0),
917 (C2_muxii PredRegs:$Pu, -1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000918
919// Zero extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000920// zext i1->i32
921def: Pat<(i32 (zext I1:$Pu)),
922 (C2_muxii PredRegs:$Pu, 1, 0)>;
923
924// zext i1->i64
925def: Pat<(i64 (zext I1:$Pu)),
926 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
927
928// zext i32->i64
929def: Pat<(Zext64 I32:$Rs),
930 (ToZext64 IntRegs:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000931
932// Map from Rs = Pd to Pd = mux(Pd, #1, #0)
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000933def: Pat<(i32 (anyext I1:$Pu)),
934 (C2_muxii PredRegs:$Pu, 1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000935
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000936// Map from Rss = Pd to Rdd = combine(#0, (mux(Pd, #1, #0)))
937def: Pat<(i64 (anyext I1:$Pu)),
938 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000939
940// Clear the sign bit in a 64-bit register.
941def ClearSign : OutPatFrag<(ops node:$Rss),
942 (A2_combinew (S2_clrbit_i (HiReg $Rss), 31), (LoReg $Rss))>;
943
944def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
945 (A2_addp
946 (M2_dpmpyuu_acc_s0
947 (S2_lsr_i_p
948 (A2_addp
949 (M2_dpmpyuu_acc_s0
950 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
951 (HiReg $Rss),
952 (LoReg $Rtt)),
953 (A2_combinew (A2_tfrsi 0),
954 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
955 32),
956 (HiReg $Rss),
957 (HiReg $Rtt)),
958 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
959
960// Multiply 64-bit unsigned and use upper result.
961def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
962
963// Multiply 64-bit signed and use upper result.
964//
965// For two signed 64-bit integers A and B, let A' and B' denote A and B
966// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
967// sign bit of A (and identically for B). With this notation, the signed
968// product A*B can be written as:
969// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
970// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
971// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
972// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
973
974def : Pat <(mulhs I64:$Rss, I64:$Rtt),
975 (A2_subp
976 (MulHU $Rss, $Rtt),
977 (A2_addp
978 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
979 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
980
981// Hexagon specific ISD nodes.
982def SDTHexagonALLOCA : SDTypeProfile<1, 2,
983 [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
984def HexagonALLOCA : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA,
985 [SDNPHasChain]>;
986
987
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000988def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000989 (PS_alloca IntRegs:$Rs, imm:$A)>;
990
991def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
992def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
993
994def: Pat<(HexagonJT tjumptable:$dst), (A2_tfrsi imm:$dst)>;
995def: Pat<(HexagonCP tconstpool:$dst), (A2_tfrsi imm:$dst)>;
996
997let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000998def: Pat<(add I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
999def: Pat<(sub I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1000def: Pat<(and I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1001def: Pat<(or I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001002
1003let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001004def: Pat<(add I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1005def: Pat<(sub I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1006def: Pat<(and I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1007def: Pat<(or I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001008
1009let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001010def: Pat<(add I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1011def: Pat<(sub I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1012def: Pat<(and I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1013def: Pat<(or I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001014let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001015def: Pat<(xor I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001016
1017let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001018def: Pat<(add I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1019def: Pat<(sub I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1020def: Pat<(and I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1021def: Pat<(or I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001022let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001023def: Pat<(xor I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001024
1025let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001026def: Pat<(add I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1027def: Pat<(sub I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1028def: Pat<(and I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1029def: Pat<(or I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001030let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001031def: Pat<(xor I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001032
1033let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001034def: Pat<(add I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1035def: Pat<(sub I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1036def: Pat<(and I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1037def: Pat<(or I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001038let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001039def: Pat<(xor I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001040
1041let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001042def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1043def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1044def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1045def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001046let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001047def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1048def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1049def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1050def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1051def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001052
1053let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001054def: Pat<(add I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1055def: Pat<(sub I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1056def: Pat<(and I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1057def: Pat<(or I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001058let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001059def: Pat<(add I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1060def: Pat<(sub I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1061def: Pat<(and I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1062def: Pat<(or I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1063def: Pat<(xor I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001064
1065let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001066def: Pat<(add I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1067def: Pat<(sub I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1068def: Pat<(and I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1069def: Pat<(or I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001070let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001071def: Pat<(add I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1072def: Pat<(sub I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1073def: Pat<(and I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1074def: Pat<(or I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1075def: Pat<(xor I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001076
1077let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001078def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1079def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1080def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1081def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001082let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001083def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1084def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1085def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1086def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1087def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001088
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001089def: Pat<(sra I64:$src1, I32:$src2), (S2_asr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1090def: Pat<(srl I64:$src1, I32:$src2), (S2_lsr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1091def: Pat<(shl I64:$src1, I32:$src2), (S2_asl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1092def: Pat<(shl I64:$src1, I32:$src2), (S2_lsl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001093
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001094def: Pat<(sra I32:$src1, I32:$src2), (S2_asr_r_r IntRegs:$src1, IntRegs:$src2)>;
1095def: Pat<(srl I32:$src1, I32:$src2), (S2_lsr_r_r IntRegs:$src1, IntRegs:$src2)>;
1096def: Pat<(shl I32:$src1, I32:$src2), (S2_asl_r_r IntRegs:$src1, IntRegs:$src2)>;
1097def: Pat<(shl I32:$src1, I32:$src2), (S2_lsl_r_r IntRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001098
1099def SDTHexagonINSERT:
1100 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1101 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
1102def SDTHexagonINSERTRP:
1103 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1104 SDTCisInt<0>, SDTCisVT<3, i64>]>;
1105
1106def HexagonINSERT : SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
1107def HexagonINSERTRP : SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
1108
1109def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
1110 (S2_insert I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2)>;
1111def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
1112 (S2_insertp I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2)>;
1113def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
1114 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
1115def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
1116 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
1117
1118let AddedComplexity = 100 in
1119def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
1120 (i32 (extloadi8 (add I32:$b, 3))),
1121 24, 8),
1122 (i32 16)),
1123 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1124 (zextloadi8 I32:$b)),
1125 (A2_swiz (L2_loadri_io I32:$b, 0))>;
1126
1127def SDTHexagonEXTRACTU:
1128 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1129 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
1130def SDTHexagonEXTRACTURP:
1131 SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1132 SDTCisVT<2, i64>]>;
1133
1134def HexagonEXTRACTU : SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
1135def HexagonEXTRACTURP : SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
1136
1137def: Pat<(HexagonEXTRACTU I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3),
1138 (S2_extractu I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3)>;
1139def: Pat<(HexagonEXTRACTU I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3),
1140 (S2_extractup I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3)>;
1141def: Pat<(HexagonEXTRACTURP I32:$src1, I64:$src2),
1142 (S2_extractu_rp I32:$src1, I64:$src2)>;
1143def: Pat<(HexagonEXTRACTURP I64:$src1, I64:$src2),
1144 (S2_extractup_rp I64:$src1, I64:$src2)>;
1145
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001146def n8_0ImmPred: PatLeaf<(i32 imm), [{
1147 int64_t V = N->getSExtValue();
1148 return -255 <= V && V <= 0;
1149}]>;
1150
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001151// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001152def: Pat<(mul I32:$src1, (ineg n8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001153 (M2_mpysin IntRegs:$src1, u8_0ImmPred:$src2)>;
1154
1155multiclass MinMax_pats_p<PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00001156 defm: T_MinMax_pats<Op, I64, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001157}
1158
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001159def: Pat<(add (Sext64 I32:$Rs), I64:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001160 (A2_addsp IntRegs:$Rs, DoubleRegs:$Rt)>;
1161
1162let AddedComplexity = 200 in {
1163 defm: MinMax_pats_p<setge, A2_maxp, A2_minp>;
1164 defm: MinMax_pats_p<setgt, A2_maxp, A2_minp>;
1165 defm: MinMax_pats_p<setle, A2_minp, A2_maxp>;
1166 defm: MinMax_pats_p<setlt, A2_minp, A2_maxp>;
1167 defm: MinMax_pats_p<setuge, A2_maxup, A2_minup>;
1168 defm: MinMax_pats_p<setugt, A2_maxup, A2_minup>;
1169 defm: MinMax_pats_p<setule, A2_minup, A2_maxup>;
1170 defm: MinMax_pats_p<setult, A2_minup, A2_maxup>;
1171}
1172
1173def callv3 : SDNode<"HexagonISD::CALL", SDT_SPCall,
1174 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1175
1176def callv3nr : SDNode<"HexagonISD::CALLnr", SDT_SPCall,
1177 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1178
1179
1180// Map call instruction
1181def : Pat<(callv3 I32:$dst),
1182 (J2_callr I32:$dst)>;
1183def : Pat<(callv3 tglobaladdr:$dst),
1184 (J2_call tglobaladdr:$dst)>;
1185def : Pat<(callv3 texternalsym:$dst),
1186 (J2_call texternalsym:$dst)>;
1187def : Pat<(callv3 tglobaltlsaddr:$dst),
1188 (J2_call tglobaltlsaddr:$dst)>;
1189
1190def : Pat<(callv3nr I32:$dst),
1191 (PS_callr_nr I32:$dst)>;
1192def : Pat<(callv3nr tglobaladdr:$dst),
1193 (PS_call_nr tglobaladdr:$dst)>;
1194def : Pat<(callv3nr texternalsym:$dst),
1195 (PS_call_nr texternalsym:$dst)>;
1196
1197
1198def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
1199def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
1200
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001201
1202// Pats for instruction selection.
1203
1204// A class to embed the usual comparison patfrags within a zext to i32.
1205// The seteq/setne frags use "lhs" and "rhs" as operands, so use the same
1206// names, or else the frag's "body" won't match the operands.
1207class CmpInReg<PatFrag Op>
1208 : PatFrag<(ops node:$lhs, node:$rhs),(i32 (zext (i1 Op.Fragment)))>;
1209
1210def: T_cmp32_rr_pat<A4_rcmpeq, CmpInReg<seteq>, i32>;
1211def: T_cmp32_rr_pat<A4_rcmpneq, CmpInReg<setne>, i32>;
1212
1213def: T_cmp32_rr_pat<C4_cmpneq, setne, i1>;
1214def: T_cmp32_rr_pat<C4_cmplte, setle, i1>;
1215def: T_cmp32_rr_pat<C4_cmplteu, setule, i1>;
1216
1217def: T_cmp32_rr_pat<C4_cmplte, RevCmp<setge>, i1>;
1218def: T_cmp32_rr_pat<C4_cmplteu, RevCmp<setuge>, i1>;
1219
1220let AddedComplexity = 100 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001221 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001222 255), 0)),
1223 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001224 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001225 255), 0)),
1226 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001227 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001228 65535), 0)),
1229 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001230 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001231 65535), 0)),
1232 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
1233}
1234
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001235def: Pat<(i32 (zext (i1 (seteq I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001236 (A4_rcmpeqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001237def: Pat<(i32 (zext (i1 (setne I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001238 (A4_rcmpneqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
1239
1240// Preserve the S2_tstbit_r generation
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001241def: Pat<(i32 (zext (i1 (setne (i32 (and (i32 (shl 1, I32:$src2)),
1242 I32:$src1)), 0)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001243 (C2_muxii (S2_tstbit_r IntRegs:$src1, IntRegs:$src2), 1, 0)>;
1244
1245// The complexity of the combines involving immediates should be greater
1246// than the complexity of the combine with two registers.
1247let AddedComplexity = 50 in {
1248def: Pat<(HexagonCOMBINE IntRegs:$r, s32_0ImmPred:$i),
1249 (A4_combineri IntRegs:$r, s32_0ImmPred:$i)>;
1250
1251def: Pat<(HexagonCOMBINE s32_0ImmPred:$i, IntRegs:$r),
1252 (A4_combineir s32_0ImmPred:$i, IntRegs:$r)>;
1253}
1254
1255// The complexity of the combine with two immediates should be greater than
1256// the complexity of a combine involving a register.
1257let AddedComplexity = 75 in {
1258def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, u32_0ImmPred:$u6),
1259 (A4_combineii imm:$s8, imm:$u6)>;
1260def: Pat<(HexagonCOMBINE s32_0ImmPred:$s8, s8_0ImmPred:$S8),
1261 (A2_combineii imm:$s8, imm:$S8)>;
1262}
1263
1264
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001265// Patterns to generate indexed loads with different forms of the address:
1266// - frameindex,
1267// - base + offset,
1268// - base (without offset).
1269multiclass Loadxm_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1270 PatLeaf ImmPred, InstHexagon MI> {
1271 def: Pat<(VT (Load AddrFI:$fi)),
1272 (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1273 def: Pat<(VT (Load (add AddrFI:$fi, ImmPred:$Off))),
1274 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1275 def: Pat<(VT (Load (add IntRegs:$Rs, ImmPred:$Off))),
1276 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001277 def: Pat<(VT (Load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001278 (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1279}
1280
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001281defm: Loadxm_pat<extloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1282defm: Loadxm_pat<extloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1283defm: Loadxm_pat<extloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1284defm: Loadxm_pat<zextloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1285defm: Loadxm_pat<zextloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1286defm: Loadxm_pat<zextloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1287defm: Loadxm_pat<sextloadi8, i64, ToSext64, s32_0ImmPred, L2_loadrb_io>;
1288defm: Loadxm_pat<sextloadi16, i64, ToSext64, s31_1ImmPred, L2_loadrh_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001289
1290// Map Rdd = anyext(Rs) -> Rdd = combine(#0, Rs).
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001291def: Pat<(Aext64 I32:$src1), (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001292
1293multiclass T_LoadAbsReg_Pat <PatFrag ldOp, InstHexagon MI, ValueType VT = i32> {
1294 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1295 (HexagonCONST32 tglobaladdr:$src3)))),
1296 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3)>;
1297 def : Pat <(VT (ldOp (add IntRegs:$src1,
1298 (HexagonCONST32 tglobaladdr:$src2)))),
1299 (MI IntRegs:$src1, 0, tglobaladdr:$src2)>;
1300
1301 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1302 (HexagonCONST32 tconstpool:$src3)))),
1303 (MI IntRegs:$src1, u2_0ImmPred:$src2, tconstpool:$src3)>;
1304 def : Pat <(VT (ldOp (add IntRegs:$src1,
1305 (HexagonCONST32 tconstpool:$src2)))),
1306 (MI IntRegs:$src1, 0, tconstpool:$src2)>;
1307
1308 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1309 (HexagonCONST32 tjumptable:$src3)))),
1310 (MI IntRegs:$src1, u2_0ImmPred:$src2, tjumptable:$src3)>;
1311 def : Pat <(VT (ldOp (add IntRegs:$src1,
1312 (HexagonCONST32 tjumptable:$src2)))),
1313 (MI IntRegs:$src1, 0, tjumptable:$src2)>;
1314}
1315
1316let AddedComplexity = 60 in {
1317defm : T_LoadAbsReg_Pat <sextloadi8, L4_loadrb_ur>;
1318defm : T_LoadAbsReg_Pat <zextloadi8, L4_loadrub_ur>;
1319defm : T_LoadAbsReg_Pat <extloadi8, L4_loadrub_ur>;
1320
1321defm : T_LoadAbsReg_Pat <sextloadi16, L4_loadrh_ur>;
1322defm : T_LoadAbsReg_Pat <zextloadi16, L4_loadruh_ur>;
1323defm : T_LoadAbsReg_Pat <extloadi16, L4_loadruh_ur>;
1324
1325defm : T_LoadAbsReg_Pat <load, L4_loadri_ur>;
1326defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, i64>;
1327}
1328
1329// 'def pats' for load instructions with base + register offset and non-zero
1330// immediate value. Immediate value is used to left-shift the second
1331// register operand.
1332class Loadxs_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001333 : Pat<(VT (Load (add I32:$Rs,
1334 (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001335 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
1336
1337let AddedComplexity = 40 in {
1338 def: Loadxs_pat<extloadi8, i32, L4_loadrub_rr>;
1339 def: Loadxs_pat<zextloadi8, i32, L4_loadrub_rr>;
1340 def: Loadxs_pat<sextloadi8, i32, L4_loadrb_rr>;
1341 def: Loadxs_pat<extloadi16, i32, L4_loadruh_rr>;
1342 def: Loadxs_pat<zextloadi16, i32, L4_loadruh_rr>;
1343 def: Loadxs_pat<sextloadi16, i32, L4_loadrh_rr>;
1344 def: Loadxs_pat<load, i32, L4_loadri_rr>;
1345 def: Loadxs_pat<load, i64, L4_loadrd_rr>;
1346}
1347
1348// 'def pats' for load instruction base + register offset and
1349// zero immediate value.
1350class Loadxs_simple_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001351 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001352 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
1353
1354let AddedComplexity = 20 in {
1355 def: Loadxs_simple_pat<extloadi8, i32, L4_loadrub_rr>;
1356 def: Loadxs_simple_pat<zextloadi8, i32, L4_loadrub_rr>;
1357 def: Loadxs_simple_pat<sextloadi8, i32, L4_loadrb_rr>;
1358 def: Loadxs_simple_pat<extloadi16, i32, L4_loadruh_rr>;
1359 def: Loadxs_simple_pat<zextloadi16, i32, L4_loadruh_rr>;
1360 def: Loadxs_simple_pat<sextloadi16, i32, L4_loadrh_rr>;
1361 def: Loadxs_simple_pat<load, i32, L4_loadri_rr>;
1362 def: Loadxs_simple_pat<load, i64, L4_loadrd_rr>;
1363}
1364
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001365let AddedComplexity = 40 in
1366multiclass T_StoreAbsReg_Pats <InstHexagon MI, RegisterClass RC, ValueType VT,
1367 PatFrag stOp> {
1368 def : Pat<(stOp (VT RC:$src4),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001369 (add (shl I32:$src1, u2_0ImmPred:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001370 u32_0ImmPred:$src3)),
1371 (MI IntRegs:$src1, u2_0ImmPred:$src2, u32_0ImmPred:$src3, RC:$src4)>;
1372
1373 def : Pat<(stOp (VT RC:$src4),
1374 (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1375 (HexagonCONST32 tglobaladdr:$src3))),
1376 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3, RC:$src4)>;
1377
1378 def : Pat<(stOp (VT RC:$src4),
1379 (add IntRegs:$src1, (HexagonCONST32 tglobaladdr:$src3))),
1380 (MI IntRegs:$src1, 0, tglobaladdr:$src3, RC:$src4)>;
1381}
1382
1383defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, i64, store>;
1384defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, i32, store>;
1385defm : T_StoreAbsReg_Pats <S4_storerb_ur, IntRegs, i32, truncstorei8>;
1386defm : T_StoreAbsReg_Pats <S4_storerh_ur, IntRegs, i32, truncstorei16>;
1387
1388class Storexs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001389 : Pat<(Store Value:$Ru, (add I32:$Rs,
1390 (i32 (shl I32:$Rt, u2_0ImmPred:$u2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001391 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
1392
1393let AddedComplexity = 40 in {
1394 def: Storexs_pat<truncstorei8, I32, S4_storerb_rr>;
1395 def: Storexs_pat<truncstorei16, I32, S4_storerh_rr>;
1396 def: Storexs_pat<store, I32, S4_storeri_rr>;
1397 def: Storexs_pat<store, I64, S4_storerd_rr>;
1398}
1399
1400def s30_2ProperPred : PatLeaf<(i32 imm), [{
1401 int64_t v = (int64_t)N->getSExtValue();
1402 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
1403}]>;
1404def RoundTo8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001405 int32_t Imm = N->getSExtValue();
1406 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001407}]>;
1408
1409let AddedComplexity = 40 in
1410def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
1411 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
1412
1413class Store_rr_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1414 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
1415 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
1416
1417let AddedComplexity = 20 in {
1418 def: Store_rr_pat<truncstorei8, I32, S4_storerb_rr>;
1419 def: Store_rr_pat<truncstorei16, I32, S4_storerh_rr>;
1420 def: Store_rr_pat<store, I32, S4_storeri_rr>;
1421 def: Store_rr_pat<store, I64, S4_storerd_rr>;
1422}
1423
1424
1425def IMM_BYTE : SDNodeXForm<imm, [{
1426 // -1 etc is represented as 255 etc
1427 // assigning to a byte restores our desired signed value.
1428 int8_t imm = N->getSExtValue();
1429 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1430}]>;
1431
1432def IMM_HALF : SDNodeXForm<imm, [{
1433 // -1 etc is represented as 65535 etc
1434 // assigning to a short restores our desired signed value.
1435 int16_t imm = N->getSExtValue();
1436 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1437}]>;
1438
1439def IMM_WORD : SDNodeXForm<imm, [{
1440 // -1 etc can be represented as 4294967295 etc
1441 // Currently, it's not doing this. But some optimization
1442 // might convert -1 to a large +ve number.
1443 // assigning to a word restores our desired signed value.
1444 int32_t imm = N->getSExtValue();
1445 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1446}]>;
1447
1448def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
1449def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
1450def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
1451
1452// Emit store-immediate, but only when the stored value will not be constant-
1453// extended. The reason for that is that there is no pass that can optimize
1454// constant extenders in store-immediate instructions. In some cases we can
1455// end up will a number of such stores, all of which store the same extended
1456// value (e.g. after unrolling a loop that initializes floating point array).
1457
1458// Predicates to determine if the 16-bit immediate is expressible as a sign-
1459// extended 8-bit immediate. Store-immediate-halfword will ignore any bits
1460// beyond 0..15, so we don't care what is in there.
1461
1462def i16in8ImmPred: PatLeaf<(i32 imm), [{
1463 int64_t v = (int16_t)N->getSExtValue();
1464 return v == (int64_t)(int8_t)v;
1465}]>;
1466
1467// Predicates to determine if the 32-bit immediate is expressible as a sign-
1468// extended 8-bit immediate.
1469def i32in8ImmPred: PatLeaf<(i32 imm), [{
1470 int64_t v = (int32_t)N->getSExtValue();
1471 return v == (int64_t)(int8_t)v;
1472}]>;
1473
1474
1475let AddedComplexity = 40 in {
1476 // Even though the offset is not extendable in the store-immediate, we
1477 // can still generate the fi# in the base address. If the final offset
1478 // is not valid for the instruction, we will replace it with a scratch
1479 // register.
1480// def: Storexm_fi_pat <truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1481// def: Storexm_fi_pat <truncstorei16, i16in8ImmPred, ToImmHalf,
1482// S4_storeirh_io>;
1483// def: Storexm_fi_pat <store, i32in8ImmPred, ToImmWord, S4_storeiri_io>;
1484
1485// defm: Storexm_fi_add_pat <truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1486// S4_storeirb_io>;
1487// defm: Storexm_fi_add_pat <truncstorei16, i16in8ImmPred, u6_1ImmPred,
1488// ToImmHalf, S4_storeirh_io>;
1489// defm: Storexm_fi_add_pat <store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1490// S4_storeiri_io>;
1491
1492 defm: Storexm_add_pat<truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1493 S4_storeirb_io>;
1494 defm: Storexm_add_pat<truncstorei16, i16in8ImmPred, u6_1ImmPred, ToImmHalf,
1495 S4_storeirh_io>;
1496 defm: Storexm_add_pat<store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1497 S4_storeiri_io>;
1498}
1499
1500def: Storexm_simple_pat<truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1501def: Storexm_simple_pat<truncstorei16, s32_0ImmPred, ToImmHalf, S4_storeirh_io>;
1502def: Storexm_simple_pat<store, s32_0ImmPred, ToImmWord, S4_storeiri_io>;
1503
1504// op(Ps, op(Pt, Pu))
1505class LogLog_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1506 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, I1:$Pu))),
1507 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1508
1509// op(Ps, op(Pt, ~Pu))
1510class LogLogNot_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1511 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, (not I1:$Pu)))),
1512 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1513
1514def: LogLog_pat<and, and, C4_and_and>;
1515def: LogLog_pat<and, or, C4_and_or>;
1516def: LogLog_pat<or, and, C4_or_and>;
1517def: LogLog_pat<or, or, C4_or_or>;
1518
1519def: LogLogNot_pat<and, and, C4_and_andn>;
1520def: LogLogNot_pat<and, or, C4_and_orn>;
1521def: LogLogNot_pat<or, and, C4_or_andn>;
1522def: LogLogNot_pat<or, or, C4_or_orn>;
1523
1524//===----------------------------------------------------------------------===//
1525// PIC: Support for PIC compilations. The patterns and SD nodes defined
1526// below are needed to support code generation for PIC
1527//===----------------------------------------------------------------------===//
1528
1529def SDT_HexagonAtGot
1530 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1531def SDT_HexagonAtPcrel
1532 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1533
1534// AT_GOT address-of-GOT, address-of-global, offset-in-global
1535def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1536// AT_PCREL address-of-global
1537def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1538
1539def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1540 (L2_loadri_io I32:$got, imm:$addr)>;
1541def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1542 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1543def: Pat<(HexagonAtPcrel I32:$addr),
1544 (C4_addipc imm:$addr)>;
1545
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001546def: Pat<(i64 (and I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001547 (A4_andnp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001548def: Pat<(i64 (or I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001549 (A4_ornp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
1550
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001551def: Pat<(add I32:$Rs, (add I32:$Ru, s32_0ImmPred:$s6)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001552 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
1553
1554// Rd=add(Rs,sub(#s6,Ru))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001555def: Pat<(add I32:$src1, (sub s32_0ImmPred:$src2,
1556 I32:$src3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001557 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1558
1559// Rd=sub(add(Rs,#s6),Ru)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001560def: Pat<(sub (add I32:$src1, s32_0ImmPred:$src2),
1561 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001562 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1563
1564// Rd=add(sub(Rs,Ru),#s6)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001565def: Pat<(add (sub I32:$src1, I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001566 (s32_0ImmPred:$src2)),
1567 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1568
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001569def: Pat<(xor I64:$dst2,
1570 (xor I64:$Rss, I64:$Rtt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001571 (M4_xor_xacc DoubleRegs:$dst2, DoubleRegs:$Rss, DoubleRegs:$Rtt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001572def: Pat<(or I32:$Ru, (and (i32 IntRegs:$_src_), s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001573 (S4_or_andix IntRegs:$Ru, IntRegs:$_src_, imm:$s10)>;
1574
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001575def: Pat<(or I32:$src1, (and I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001576 (S4_or_andi IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1577
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001578def: Pat<(or I32:$src1, (or I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001579 (S4_or_ori IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1580
1581
1582
1583// Count trailing zeros: 64-bit.
1584def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
1585
1586// Count trailing ones: 64-bit.
1587def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1588
1589// Define leading/trailing patterns that require zero-extensions to 64 bits.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001590def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1591def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1592def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1593def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001594
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001595def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1596def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1597
1598def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1599def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1600
1601def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
1602def: Pat<(bswap I64:$Rss), (A2_combinew (A2_swiz (LoReg $Rss)),
1603 (A2_swiz (HiReg $Rss)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001604
1605let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001606 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
1607 (S4_ntstbit_i I32:$Rs, u5_0ImmPred:$u5)>;
1608 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1609 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001610}
1611
1612// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1613// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1614// if ([!]tstbit(...)) jump ...
1615let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001616def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1617 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001618
1619let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001620def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1621 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001622
1623// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1624// represented as a compare against "value & 0xFF", which is an exact match
1625// for cmpb (same for cmph). The patterns below do not contain any additional
1626// complexity that would make them preferable, and if they were actually used
1627// instead of cmpb/cmph, they would result in a compare against register that
1628// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1629def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
1630 (C4_nbitsclri I32:$Rs, u6_0ImmPred:$u6)>;
1631def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1632 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1633def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1634 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1635
1636
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001637def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001638 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001639def: Pat<(add (mul I32:$Rs, I32:$Rt), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001640 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1641
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001642def: Pat<(add I32:$src1, (mul I32:$src3, u6_2ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001643 (M4_mpyri_addr_u2 IntRegs:$src1, imm:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001644def: Pat<(add I32:$src1, (mul I32:$src3, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001645 (M4_mpyri_addr IntRegs:$src1, IntRegs:$src3, imm:$src2)>;
1646
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001647def: Pat<(add I32:$Ru, (mul (i32 IntRegs:$_src_), I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001648 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$_src_, IntRegs:$Rs)>;
1649
1650def: T_vcmp_pat<A4_vcmpbgt, setgt, v8i8>;
1651
1652class T_Shift_CommOp_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1653 : Pat<(Op (ShOp IntRegs:$Rx, u5_0ImmPred:$U5), u32_0ImmPred:$u8),
1654 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1655
1656let AddedComplexity = 200 in {
1657 def : T_Shift_CommOp_pat <S4_addi_asl_ri, add, shl>;
1658 def : T_Shift_CommOp_pat <S4_addi_lsr_ri, add, srl>;
1659 def : T_Shift_CommOp_pat <S4_andi_asl_ri, and, shl>;
1660 def : T_Shift_CommOp_pat <S4_andi_lsr_ri, and, srl>;
1661}
1662
1663let AddedComplexity = 30 in {
1664 def : T_Shift_CommOp_pat <S4_ori_asl_ri, or, shl>;
1665 def : T_Shift_CommOp_pat <S4_ori_lsr_ri, or, srl>;
1666}
1667
1668class T_Shift_Op_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1669 : Pat<(Op u32_0ImmPred:$u8, (ShOp IntRegs:$Rx, u5_0ImmPred:$U5)),
1670 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1671
1672def : T_Shift_Op_pat <S4_subi_asl_ri, sub, shl>;
1673def : T_Shift_Op_pat <S4_subi_lsr_ri, sub, srl>;
1674
1675let AddedComplexity = 200 in {
1676 def: Pat<(add addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1677 (S4_addi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1678 def: Pat<(add addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1679 (S4_addi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1680 def: Pat<(sub addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1681 (S4_subi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1682 def: Pat<(sub addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1683 (S4_subi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1684}
1685
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001686def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001687 (S4_lsli imm:$s6, IntRegs:$Rt)>;
1688
1689
1690//===----------------------------------------------------------------------===//
1691// MEMOP
1692//===----------------------------------------------------------------------===//
1693
1694def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001695 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001696 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001697}]>;
1698
1699def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001700 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001701 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001702}]>;
1703
1704def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001705 int64_t V = N->getSExtValue();
1706 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001707}]>;
1708
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001709def IsNPow2_8 : PatLeaf<(i32 imm), [{
1710 uint8_t NV = ~N->getZExtValue();
1711 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001712}]>;
1713
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001714def IsNPow2_16 : PatLeaf<(i32 imm), [{
1715 uint16_t NV = ~N->getZExtValue();
1716 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001717}]>;
1718
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001719def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001720 uint8_t V = N->getZExtValue();
1721 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001722}]>;
1723
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001724def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001725 uint16_t V = N->getZExtValue();
1726 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001727}]>;
1728
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001729def LogN2_8 : SDNodeXForm<imm, [{
1730 uint8_t NV = ~N->getZExtValue();
1731 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001732}]>;
1733
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001734def LogN2_16 : SDNodeXForm<imm, [{
1735 uint16_t NV = ~N->getZExtValue();
1736 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001737}]>;
1738
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001739def NegImm8 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001740 int8_t NV = -N->getSExtValue();
1741 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001742}]>;
1743
1744def NegImm16 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001745 int16_t NV = -N->getSExtValue();
1746 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001747}]>;
1748
1749def NegImm32 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001750 int32_t NV = -N->getSExtValue();
1751 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001752}]>;
1753
1754def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
1755
1756multiclass Memopxr_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1757 InstHexagon MI> {
1758 // Addr: i32
1759 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
1760 (MI I32:$Rs, 0, I32:$A)>;
1761 // Addr: fi
1762 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
1763 (MI AddrFI:$Rs, 0, I32:$A)>;
1764}
1765
1766multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1767 SDNode Oper, InstHexagon MI> {
1768 // Addr: i32
1769 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
1770 (add I32:$Rs, ImmPred:$Off)),
1771 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001772 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
1773 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001774 (MI I32:$Rs, imm:$Off, I32:$A)>;
1775 // Addr: fi
1776 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1777 (add AddrFI:$Rs, ImmPred:$Off)),
1778 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001779 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1780 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001781 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
1782}
1783
1784multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1785 SDNode Oper, InstHexagon MI> {
1786 defm: Memopxr_simple_pat <Load, Store, Oper, MI>;
1787 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
1788}
1789
1790let AddedComplexity = 180 in {
1791 // add reg
1792 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
1793 /*anyext*/ L4_add_memopb_io>;
1794 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
1795 /*sext*/ L4_add_memopb_io>;
1796 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
1797 /*zext*/ L4_add_memopb_io>;
1798 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
1799 /*anyext*/ L4_add_memoph_io>;
1800 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
1801 /*sext*/ L4_add_memoph_io>;
1802 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
1803 /*zext*/ L4_add_memoph_io>;
1804 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
1805
1806 // sub reg
1807 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
1808 /*anyext*/ L4_sub_memopb_io>;
1809 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
1810 /*sext*/ L4_sub_memopb_io>;
1811 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
1812 /*zext*/ L4_sub_memopb_io>;
1813 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
1814 /*anyext*/ L4_sub_memoph_io>;
1815 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
1816 /*sext*/ L4_sub_memoph_io>;
1817 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
1818 /*zext*/ L4_sub_memoph_io>;
1819 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
1820
1821 // and reg
1822 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
1823 /*anyext*/ L4_and_memopb_io>;
1824 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
1825 /*sext*/ L4_and_memopb_io>;
1826 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
1827 /*zext*/ L4_and_memopb_io>;
1828 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
1829 /*anyext*/ L4_and_memoph_io>;
1830 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
1831 /*sext*/ L4_and_memoph_io>;
1832 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
1833 /*zext*/ L4_and_memoph_io>;
1834 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
1835
1836 // or reg
1837 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
1838 /*anyext*/ L4_or_memopb_io>;
1839 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
1840 /*sext*/ L4_or_memopb_io>;
1841 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
1842 /*zext*/ L4_or_memopb_io>;
1843 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
1844 /*anyext*/ L4_or_memoph_io>;
1845 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
1846 /*sext*/ L4_or_memoph_io>;
1847 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
1848 /*zext*/ L4_or_memoph_io>;
1849 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
1850}
1851
1852
1853multiclass Memopxi_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1854 PatFrag Arg, SDNodeXForm ArgMod,
1855 InstHexagon MI> {
1856 // Addr: i32
1857 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
1858 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
1859 // Addr: fi
1860 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
1861 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
1862}
1863
1864multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1865 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1866 InstHexagon MI> {
1867 // Addr: i32
1868 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
1869 (add I32:$Rs, ImmPred:$Off)),
1870 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001871 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
1872 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001873 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1874 // Addr: fi
1875 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1876 (add AddrFI:$Rs, ImmPred:$Off)),
1877 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001878 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1879 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001880 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1881}
1882
1883multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1884 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1885 InstHexagon MI> {
1886 defm: Memopxi_simple_pat <Load, Store, Oper, Arg, ArgMod, MI>;
1887 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
1888}
1889
1890
1891let AddedComplexity = 200 in {
1892 // add imm
1893 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1894 /*anyext*/ IdImm, L4_iadd_memopb_io>;
1895 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1896 /*sext*/ IdImm, L4_iadd_memopb_io>;
1897 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1898 /*zext*/ IdImm, L4_iadd_memopb_io>;
1899 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1900 /*anyext*/ IdImm, L4_iadd_memoph_io>;
1901 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1902 /*sext*/ IdImm, L4_iadd_memoph_io>;
1903 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1904 /*zext*/ IdImm, L4_iadd_memoph_io>;
1905 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
1906 L4_iadd_memopw_io>;
1907 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1908 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
1909 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1910 /*sext*/ NegImm8, L4_iadd_memopb_io>;
1911 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1912 /*zext*/ NegImm8, L4_iadd_memopb_io>;
1913 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1914 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
1915 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1916 /*sext*/ NegImm16, L4_iadd_memoph_io>;
1917 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1918 /*zext*/ NegImm16, L4_iadd_memoph_io>;
1919 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
1920 L4_iadd_memopw_io>;
1921
1922 // sub imm
1923 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1924 /*anyext*/ IdImm, L4_isub_memopb_io>;
1925 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1926 /*sext*/ IdImm, L4_isub_memopb_io>;
1927 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1928 /*zext*/ IdImm, L4_isub_memopb_io>;
1929 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1930 /*anyext*/ IdImm, L4_isub_memoph_io>;
1931 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1932 /*sext*/ IdImm, L4_isub_memoph_io>;
1933 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1934 /*zext*/ IdImm, L4_isub_memoph_io>;
1935 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
1936 L4_isub_memopw_io>;
1937 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1938 /*anyext*/ NegImm8, L4_isub_memopb_io>;
1939 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1940 /*sext*/ NegImm8, L4_isub_memopb_io>;
1941 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1942 /*zext*/ NegImm8, L4_isub_memopb_io>;
1943 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1944 /*anyext*/ NegImm16, L4_isub_memoph_io>;
1945 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1946 /*sext*/ NegImm16, L4_isub_memoph_io>;
1947 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1948 /*zext*/ NegImm16, L4_isub_memoph_io>;
1949 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
1950 L4_isub_memopw_io>;
1951
1952 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001953 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1954 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
1955 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1956 /*sext*/ LogN2_8, L4_iand_memopb_io>;
1957 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1958 /*zext*/ LogN2_8, L4_iand_memopb_io>;
1959 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1960 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
1961 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1962 /*sext*/ LogN2_16, L4_iand_memoph_io>;
1963 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1964 /*zext*/ LogN2_16, L4_iand_memoph_io>;
1965 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
1966 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001967
1968 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001969 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1970 /*anyext*/ Log2_8, L4_ior_memopb_io>;
1971 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1972 /*sext*/ Log2_8, L4_ior_memopb_io>;
1973 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1974 /*zext*/ Log2_8, L4_ior_memopb_io>;
1975 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1976 /*anyext*/ Log2_16, L4_ior_memoph_io>;
1977 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1978 /*sext*/ Log2_16, L4_ior_memoph_io>;
1979 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1980 /*zext*/ Log2_16, L4_ior_memoph_io>;
1981 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
1982 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001983}
1984
1985def : T_CMP_pat <C4_cmpneqi, setne, s32_0ImmPred>;
1986def : T_CMP_pat <C4_cmpltei, setle, s32_0ImmPred>;
1987def : T_CMP_pat <C4_cmplteui, setule, u9_0ImmPred>;
1988
1989// Map cmplt(Rs, Imm) -> !cmpgt(Rs, Imm-1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001990def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001991 (C4_cmpltei IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001992
1993// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001994def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001995 (C4_cmpneqi IntRegs:$src1, s32_0ImmPred:$src2)>;
1996
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001997// For the sequence
1998// zext( setult ( and(Rs, 255), u8))
1999// Use the isdigit transformation below
2000
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002001
2002def u7_0PosImmPred : ImmLeaf<i32, [{
2003 // True if the immediate fits in an 7-bit unsigned field and
2004 // is strictly greater than 0.
2005 return Imm > 0 && isUInt<7>(Imm);
2006}]>;
2007
2008
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002009// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
2010// for C code of the form r = ((c>='0') & (c<='9')) ? 1 : 0;.
2011// The isdigit transformation relies on two 'clever' aspects:
2012// 1) The data type is unsigned which allows us to eliminate a zero test after
2013// biasing the expression by 48. We are depending on the representation of
2014// the unsigned types, and semantics.
2015// 2) The front end has converted <= 9 into < 10 on entry to LLVM
2016//
2017// For the C code:
2018// retval = ((c>='0') & (c<='9')) ? 1 : 0;
2019// The code is transformed upstream of llvm into
2020// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002021
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002022let AddedComplexity = 139 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002023def: Pat<(i32 (zext (i1 (setult (and I32:$src1, 255), u7_0PosImmPred:$src2)))),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002024 (C2_muxii (A4_cmpbgtui IntRegs:$src1, (UDEC1 imm:$src2)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002025
2026class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
2027 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
2028
2029class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
2030 InstHexagon MI>
2031 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
2032
2033class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2034 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2035
2036class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2037 InstHexagon MI>
2038 : Pat<(Store Value:$val, Addr:$addr),
2039 (MI Addr:$addr, (ValueMod Value:$val))>;
2040
2041let AddedComplexity = 30 in {
2042 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2043 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2044 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2045 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2046
2047 def: Stoream_pat<truncstorei8, I64, addrga, LoReg, PS_storerbabs>;
2048 def: Stoream_pat<truncstorei16, I64, addrga, LoReg, PS_storerhabs>;
2049 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2050}
2051
2052def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2053def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2054def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2055def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2056
2057let AddedComplexity = 100 in {
2058 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2059 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2060 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2061 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2062
2063 // Map from "i1 = constant<-1>; memw(CONST32(#foo)) = i1"
2064 // to "r0 = 1; memw(#foo) = r0"
2065 let AddedComplexity = 100 in
2066 def: Pat<(store (i1 -1), (HexagonCONST32_GP tglobaladdr:$global)),
2067 (S2_storerbgp tglobaladdr:$global, (A2_tfrsi 1))>;
2068}
2069
2070class LoadAbs_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2071 : Pat <(VT (ldOp (HexagonCONST32 tglobaladdr:$absaddr))),
2072 (VT (MI tglobaladdr:$absaddr))>;
2073
2074let AddedComplexity = 30 in {
2075 def: LoadAbs_pats <load, PS_loadriabs>;
2076 def: LoadAbs_pats <zextloadi1, PS_loadrubabs>;
2077 def: LoadAbs_pats <sextloadi8, PS_loadrbabs>;
2078 def: LoadAbs_pats <extloadi8, PS_loadrubabs>;
2079 def: LoadAbs_pats <zextloadi8, PS_loadrubabs>;
2080 def: LoadAbs_pats <sextloadi16, PS_loadrhabs>;
2081 def: LoadAbs_pats <extloadi16, PS_loadruhabs>;
2082 def: LoadAbs_pats <zextloadi16, PS_loadruhabs>;
2083 def: LoadAbs_pats <load, PS_loadrdabs, i64>;
2084}
2085
2086let AddedComplexity = 30 in
2087def: Pat<(i64 (zextloadi1 (HexagonCONST32 tglobaladdr:$absaddr))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002088 (ToZext64 (PS_loadrubabs tglobaladdr:$absaddr))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002089
2090def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2091def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2092def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2093def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2094
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002095def: Loadam_pat<load, i1, addrga, I32toI1, PS_loadrubabs>;
2096def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2097
2098def: Stoream_pat<store, I1, addrga, I1toI32, PS_storerbabs>;
2099def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2100
2101// Map from load(globaladdress) -> mem[u][bhwd](#foo)
2102class LoadGP_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2103 : Pat <(VT (ldOp (HexagonCONST32_GP tglobaladdr:$global))),
2104 (VT (MI tglobaladdr:$global))>;
2105
2106let AddedComplexity = 100 in {
2107 def: LoadGP_pats <extloadi8, L2_loadrubgp>;
2108 def: LoadGP_pats <sextloadi8, L2_loadrbgp>;
2109 def: LoadGP_pats <zextloadi8, L2_loadrubgp>;
2110 def: LoadGP_pats <extloadi16, L2_loadruhgp>;
2111 def: LoadGP_pats <sextloadi16, L2_loadrhgp>;
2112 def: LoadGP_pats <zextloadi16, L2_loadruhgp>;
2113 def: LoadGP_pats <load, L2_loadrigp>;
2114 def: LoadGP_pats <load, L2_loadrdgp, i64>;
2115}
2116
2117// When the Interprocedural Global Variable optimizer realizes that a certain
2118// global variable takes only two constant values, it shrinks the global to
2119// a boolean. Catch those loads here in the following 3 patterns.
2120let AddedComplexity = 100 in {
2121 def: LoadGP_pats <extloadi1, L2_loadrubgp>;
2122 def: LoadGP_pats <zextloadi1, L2_loadrubgp>;
2123}
2124
2125// Transfer global address into a register
2126def: Pat<(HexagonCONST32 tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2127def: Pat<(HexagonCONST32_GP tblockaddress:$Rs), (A2_tfrsi imm:$Rs)>;
2128def: Pat<(HexagonCONST32_GP tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2129
2130let AddedComplexity = 30 in {
2131 def: Storea_pat<truncstorei8, I32, u32_0ImmPred, PS_storerbabs>;
2132 def: Storea_pat<truncstorei16, I32, u32_0ImmPred, PS_storerhabs>;
2133 def: Storea_pat<store, I32, u32_0ImmPred, PS_storeriabs>;
2134}
2135
2136let AddedComplexity = 30 in {
2137 def: Loada_pat<load, i32, u32_0ImmPred, PS_loadriabs>;
2138 def: Loada_pat<sextloadi8, i32, u32_0ImmPred, PS_loadrbabs>;
2139 def: Loada_pat<zextloadi8, i32, u32_0ImmPred, PS_loadrubabs>;
2140 def: Loada_pat<sextloadi16, i32, u32_0ImmPred, PS_loadrhabs>;
2141 def: Loada_pat<zextloadi16, i32, u32_0ImmPred, PS_loadruhabs>;
2142}
2143
2144// Indexed store word - global address.
2145// memw(Rs+#u6:2)=#S8
2146let AddedComplexity = 100 in
2147defm: Storex_add_pat<store, addrga, u6_2ImmPred, S4_storeiri_io>;
2148
2149// Load from a global address that has only one use in the current basic block.
2150let AddedComplexity = 100 in {
2151 def: Loada_pat<extloadi8, i32, addrga, PS_loadrubabs>;
2152 def: Loada_pat<sextloadi8, i32, addrga, PS_loadrbabs>;
2153 def: Loada_pat<zextloadi8, i32, addrga, PS_loadrubabs>;
2154
2155 def: Loada_pat<extloadi16, i32, addrga, PS_loadruhabs>;
2156 def: Loada_pat<sextloadi16, i32, addrga, PS_loadrhabs>;
2157 def: Loada_pat<zextloadi16, i32, addrga, PS_loadruhabs>;
2158
2159 def: Loada_pat<load, i32, addrga, PS_loadriabs>;
2160 def: Loada_pat<load, i64, addrga, PS_loadrdabs>;
2161}
2162
2163// Store to a global address that has only one use in the current basic block.
2164let AddedComplexity = 100 in {
2165 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2166 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2167 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2168 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2169
2170 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2171}
2172
2173// i8/i16/i32 -> i64 loads
2174// We need a complexity of 120 here to override preceding handling of
2175// zextload.
2176let AddedComplexity = 120 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002177 def: Loadam_pat<extloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
2178 def: Loadam_pat<sextloadi8, i64, addrga, ToSext64, PS_loadrbabs>;
2179 def: Loadam_pat<zextloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002180
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002181 def: Loadam_pat<extloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
2182 def: Loadam_pat<sextloadi16, i64, addrga, ToSext64, PS_loadrhabs>;
2183 def: Loadam_pat<zextloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002184
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002185 def: Loadam_pat<extloadi32, i64, addrga, ToZext64, PS_loadriabs>;
2186 def: Loadam_pat<sextloadi32, i64, addrga, ToSext64, PS_loadriabs>;
2187 def: Loadam_pat<zextloadi32, i64, addrga, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002188}
2189
2190let AddedComplexity = 100 in {
2191 def: Loada_pat<extloadi8, i32, addrgp, PS_loadrubabs>;
2192 def: Loada_pat<sextloadi8, i32, addrgp, PS_loadrbabs>;
2193 def: Loada_pat<zextloadi8, i32, addrgp, PS_loadrubabs>;
2194
2195 def: Loada_pat<extloadi16, i32, addrgp, PS_loadruhabs>;
2196 def: Loada_pat<sextloadi16, i32, addrgp, PS_loadrhabs>;
2197 def: Loada_pat<zextloadi16, i32, addrgp, PS_loadruhabs>;
2198
2199 def: Loada_pat<load, i32, addrgp, PS_loadriabs>;
2200 def: Loada_pat<load, i64, addrgp, PS_loadrdabs>;
2201}
2202
2203let AddedComplexity = 100 in {
2204 def: Storea_pat<truncstorei8, I32, addrgp, PS_storerbabs>;
2205 def: Storea_pat<truncstorei16, I32, addrgp, PS_storerhabs>;
2206 def: Storea_pat<store, I32, addrgp, PS_storeriabs>;
2207 def: Storea_pat<store, I64, addrgp, PS_storerdabs>;
2208}
2209
2210def: Loada_pat<atomic_load_8, i32, addrgp, PS_loadrubabs>;
2211def: Loada_pat<atomic_load_16, i32, addrgp, PS_loadruhabs>;
2212def: Loada_pat<atomic_load_32, i32, addrgp, PS_loadriabs>;
2213def: Loada_pat<atomic_load_64, i64, addrgp, PS_loadrdabs>;
2214
2215def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, PS_storerbabs>;
2216def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, PS_storerhabs>;
2217def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, PS_storeriabs>;
2218def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, PS_storerdabs>;
2219
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002220def: Pat<(or (or (or (shl (i64 (zext (and I32:$b, (i32 65535)))), (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002221 (i64 (zext (i32 (and I32:$a, (i32 65535)))))),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002222 (shl (i64 (anyext (and I32:$c, (i32 65535)))), (i32 32))),
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00002223 (shl (Aext64 I32:$d), (i32 48))),
Krzysztof Parzyszek601d7eb2016-11-09 14:16:29 +00002224 (A2_combinew (A2_combine_ll I32:$d, I32:$c),
2225 (A2_combine_ll I32:$b, I32:$a))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002226
2227// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2228// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2229// We don't really want either one here.
2230def SDTHexagonDCFETCH : SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2231def HexagonDCFETCH : SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2232 [SDNPHasChain]>;
2233
2234def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2235 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2236def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2237 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2238
2239def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
2240def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
2241
2242def ftoi : SDNodeXForm<fpimm, [{
2243 APInt I = N->getValueAPF().bitcastToAPInt();
2244 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
2245 MVT::getIntegerVT(I.getBitWidth()));
2246}]>;
2247
2248
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002249def: Pat<(sra (i64 (add (sra I64:$src1, u6_0ImmPred:$src2), 1)), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002250 (S2_asr_i_p_rnd I64:$src1, imm:$src2)>;
2251
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002252let AddedComplexity = 20 in {
2253 defm: Loadx_pat<load, f32, s30_2ImmPred, L2_loadri_io>;
2254 defm: Loadx_pat<load, f64, s29_3ImmPred, L2_loadrd_io>;
2255}
2256
2257let AddedComplexity = 60 in {
2258 defm : T_LoadAbsReg_Pat <load, L4_loadri_ur, f32>;
2259 defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, f64>;
2260}
2261
2262let AddedComplexity = 40 in {
2263 def: Loadxs_pat<load, f32, L4_loadri_rr>;
2264 def: Loadxs_pat<load, f64, L4_loadrd_rr>;
2265}
2266
2267let AddedComplexity = 20 in {
2268 def: Loadxs_simple_pat<load, f32, L4_loadri_rr>;
2269 def: Loadxs_simple_pat<load, f64, L4_loadrd_rr>;
2270}
2271
2272let AddedComplexity = 80 in {
2273 def: Loada_pat<load, f32, u32_0ImmPred, PS_loadriabs>;
2274 def: Loada_pat<load, f32, addrga, PS_loadriabs>;
2275 def: Loada_pat<load, f64, addrga, PS_loadrdabs>;
2276}
2277
2278let AddedComplexity = 100 in {
2279 def: LoadGP_pats <load, L2_loadrigp, f32>;
2280 def: LoadGP_pats <load, L2_loadrdgp, f64>;
2281}
2282
2283let AddedComplexity = 20 in {
2284 defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2285 defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2286}
2287
2288// Simple patterns should be tried with the least priority.
2289def: Storex_simple_pat<store, F32, S2_storeri_io>;
2290def: Storex_simple_pat<store, F64, S2_storerd_io>;
2291
2292let AddedComplexity = 60 in {
2293 defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, f32, store>;
2294 defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, f64, store>;
2295}
2296
2297let AddedComplexity = 40 in {
2298 def: Storexs_pat<store, F32, S4_storeri_rr>;
2299 def: Storexs_pat<store, F64, S4_storerd_rr>;
2300}
2301
2302let AddedComplexity = 20 in {
2303 def: Store_rr_pat<store, F32, S4_storeri_rr>;
2304 def: Store_rr_pat<store, F64, S4_storerd_rr>;
2305}
2306
2307let AddedComplexity = 80 in {
2308 def: Storea_pat<store, F32, addrga, PS_storeriabs>;
2309 def: Storea_pat<store, F64, addrga, PS_storerdabs>;
2310}
2311
2312let AddedComplexity = 100 in {
2313 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2314 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2315}
2316
2317defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2318defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2319def: Storex_simple_pat<store, F32, S2_storeri_io>;
2320def: Storex_simple_pat<store, F64, S2_storerd_io>;
2321
2322def: Pat<(fadd F32:$src1, F32:$src2),
2323 (F2_sfadd F32:$src1, F32:$src2)>;
2324
2325def: Pat<(fsub F32:$src1, F32:$src2),
2326 (F2_sfsub F32:$src1, F32:$src2)>;
2327
2328def: Pat<(fmul F32:$src1, F32:$src2),
2329 (F2_sfmpy F32:$src1, F32:$src2)>;
2330
2331let Predicates = [HasV5T] in {
2332 def: Pat<(f32 (fminnum F32:$Rs, F32:$Rt)), (F2_sfmin F32:$Rs, F32:$Rt)>;
2333 def: Pat<(f32 (fmaxnum F32:$Rs, F32:$Rt)), (F2_sfmax F32:$Rs, F32:$Rt)>;
2334}
2335
2336let AddedComplexity = 100, Predicates = [HasV5T] in {
2337 class SfSel12<PatFrag Cmp, InstHexagon MI>
2338 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rs, F32:$Rt),
2339 (MI F32:$Rs, F32:$Rt)>;
2340 class SfSel21<PatFrag Cmp, InstHexagon MI>
2341 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rt, F32:$Rs),
2342 (MI F32:$Rs, F32:$Rt)>;
2343
2344 def: SfSel12<setolt, F2_sfmin>;
2345 def: SfSel12<setole, F2_sfmin>;
2346 def: SfSel12<setogt, F2_sfmax>;
2347 def: SfSel12<setoge, F2_sfmax>;
2348 def: SfSel21<setolt, F2_sfmax>;
2349 def: SfSel21<setole, F2_sfmax>;
2350 def: SfSel21<setogt, F2_sfmin>;
2351 def: SfSel21<setoge, F2_sfmin>;
2352}
2353
2354class T_fcmp32_pat<PatFrag OpNode, InstHexagon MI>
2355 : Pat<(i1 (OpNode F32:$src1, F32:$src2)),
2356 (MI F32:$src1, F32:$src2)>;
2357class T_fcmp64_pat<PatFrag OpNode, InstHexagon MI>
2358 : Pat<(i1 (OpNode F64:$src1, F64:$src2)),
2359 (MI F64:$src1, F64:$src2)>;
2360
2361def: T_fcmp32_pat<setoge, F2_sfcmpge>;
2362def: T_fcmp32_pat<setuo, F2_sfcmpuo>;
2363def: T_fcmp32_pat<setoeq, F2_sfcmpeq>;
2364def: T_fcmp32_pat<setogt, F2_sfcmpgt>;
2365
2366def: T_fcmp64_pat<setoge, F2_dfcmpge>;
2367def: T_fcmp64_pat<setuo, F2_dfcmpuo>;
2368def: T_fcmp64_pat<setoeq, F2_dfcmpeq>;
2369def: T_fcmp64_pat<setogt, F2_dfcmpgt>;
2370
2371let Predicates = [HasV5T] in
2372multiclass T_fcmp_pats<PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2373 // IntRegs
2374 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2375 (IntMI F32:$src1, F32:$src2)>;
2376 // DoubleRegs
2377 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2378 (DoubleMI F64:$src1, F64:$src2)>;
2379}
2380
2381defm : T_fcmp_pats <seteq, F2_sfcmpeq, F2_dfcmpeq>;
2382defm : T_fcmp_pats <setgt, F2_sfcmpgt, F2_dfcmpgt>;
2383defm : T_fcmp_pats <setge, F2_sfcmpge, F2_dfcmpge>;
2384
2385//===----------------------------------------------------------------------===//
2386// Multiclass to define 'Def Pats' for unordered gt, ge, eq operations.
2387//===----------------------------------------------------------------------===//
2388let Predicates = [HasV5T] in
2389multiclass unord_Pats <PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2390 // IntRegs
2391 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2392 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2393 (IntMI F32:$src1, F32:$src2))>;
2394
2395 // DoubleRegs
2396 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2397 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2398 (DoubleMI F64:$src1, F64:$src2))>;
2399}
2400
2401defm : unord_Pats <setuge, F2_sfcmpge, F2_dfcmpge>;
2402defm : unord_Pats <setugt, F2_sfcmpgt, F2_dfcmpgt>;
2403defm : unord_Pats <setueq, F2_sfcmpeq, F2_dfcmpeq>;
2404
2405//===----------------------------------------------------------------------===//
2406// Multiclass to define 'Def Pats' for the following dags:
2407// seteq(setoeq(op1, op2), 0) -> not(setoeq(op1, op2))
2408// seteq(setoeq(op1, op2), 1) -> setoeq(op1, op2)
2409// setne(setoeq(op1, op2), 0) -> setoeq(op1, op2)
2410// setne(setoeq(op1, op2), 1) -> not(setoeq(op1, op2))
2411//===----------------------------------------------------------------------===//
2412let Predicates = [HasV5T] in
2413multiclass eq_ordgePats <PatFrag cmpOp, InstHexagon IntMI,
2414 InstHexagon DoubleMI> {
2415 // IntRegs
2416 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2417 (C2_not (IntMI F32:$src1, F32:$src2))>;
2418 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2419 (IntMI F32:$src1, F32:$src2)>;
2420 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2421 (IntMI F32:$src1, F32:$src2)>;
2422 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2423 (C2_not (IntMI F32:$src1, F32:$src2))>;
2424
2425 // DoubleRegs
2426 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2427 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2428 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2429 (DoubleMI F64:$src1, F64:$src2)>;
2430 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2431 (DoubleMI F64:$src1, F64:$src2)>;
2432 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2433 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2434}
2435
2436defm : eq_ordgePats<setoeq, F2_sfcmpeq, F2_dfcmpeq>;
2437defm : eq_ordgePats<setoge, F2_sfcmpge, F2_dfcmpge>;
2438defm : eq_ordgePats<setogt, F2_sfcmpgt, F2_dfcmpgt>;
2439
2440//===----------------------------------------------------------------------===//
2441// Multiclass to define 'Def Pats' for the following dags:
2442// seteq(setolt(op1, op2), 0) -> not(setogt(op2, op1))
2443// seteq(setolt(op1, op2), 1) -> setogt(op2, op1)
2444// setne(setolt(op1, op2), 0) -> setogt(op2, op1)
2445// setne(setolt(op1, op2), 1) -> not(setogt(op2, op1))
2446//===----------------------------------------------------------------------===//
2447let Predicates = [HasV5T] in
2448multiclass eq_ordltPats <PatFrag cmpOp, InstHexagon IntMI,
2449 InstHexagon DoubleMI> {
2450 // IntRegs
2451 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2452 (C2_not (IntMI F32:$src2, F32:$src1))>;
2453 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2454 (IntMI F32:$src2, F32:$src1)>;
2455 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2456 (IntMI F32:$src2, F32:$src1)>;
2457 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2458 (C2_not (IntMI F32:$src2, F32:$src1))>;
2459
2460 // DoubleRegs
2461 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2462 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2463 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2464 (DoubleMI F64:$src2, F64:$src1)>;
2465 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2466 (DoubleMI F64:$src2, F64:$src1)>;
2467 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2468 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2469}
2470
2471defm : eq_ordltPats<setole, F2_sfcmpge, F2_dfcmpge>;
2472defm : eq_ordltPats<setolt, F2_sfcmpgt, F2_dfcmpgt>;
2473
2474
2475// o. seto inverse of setuo. http://llvm.org/docs/LangRef.html#i_fcmp
2476let Predicates = [HasV5T] in {
2477 def: Pat<(i1 (seto F32:$src1, F32:$src2)),
2478 (C2_not (F2_sfcmpuo F32:$src2, F32:$src1))>;
2479 def: Pat<(i1 (seto F32:$src1, f32ImmPred:$src2)),
2480 (C2_not (F2_sfcmpuo (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2481 def: Pat<(i1 (seto F64:$src1, F64:$src2)),
2482 (C2_not (F2_dfcmpuo F64:$src2, F64:$src1))>;
2483 def: Pat<(i1 (seto F64:$src1, f64ImmPred:$src2)),
2484 (C2_not (F2_dfcmpuo (CONST64 (ftoi $src2)), F64:$src1))>;
2485}
2486
2487// Ordered lt.
2488let Predicates = [HasV5T] in {
2489 def: Pat<(i1 (setolt F32:$src1, F32:$src2)),
2490 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2491 def: Pat<(i1 (setolt F32:$src1, f32ImmPred:$src2)),
2492 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2493 def: Pat<(i1 (setolt F64:$src1, F64:$src2)),
2494 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2495 def: Pat<(i1 (setolt F64:$src1, f64ImmPred:$src2)),
2496 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2497}
2498
2499// Unordered lt.
2500let Predicates = [HasV5T] in {
2501 def: Pat<(i1 (setult F32:$src1, F32:$src2)),
2502 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2503 (F2_sfcmpgt F32:$src2, F32:$src1))>;
2504 def: Pat<(i1 (setult F32:$src1, f32ImmPred:$src2)),
2505 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2506 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2507 def: Pat<(i1 (setult F64:$src1, F64:$src2)),
2508 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2509 (F2_dfcmpgt F64:$src2, F64:$src1))>;
2510 def: Pat<(i1 (setult F64:$src1, f64ImmPred:$src2)),
2511 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2512 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1))>;
2513}
2514
2515// Ordered le.
2516let Predicates = [HasV5T] in {
2517 // rs <= rt -> rt >= rs.
2518 def: Pat<(i1 (setole F32:$src1, F32:$src2)),
2519 (F2_sfcmpge F32:$src2, F32:$src1)>;
2520 def: Pat<(i1 (setole F32:$src1, f32ImmPred:$src2)),
2521 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2522
2523 // Rss <= Rtt -> Rtt >= Rss.
2524 def: Pat<(i1 (setole F64:$src1, F64:$src2)),
2525 (F2_dfcmpge F64:$src2, F64:$src1)>;
2526 def: Pat<(i1 (setole F64:$src1, f64ImmPred:$src2)),
2527 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2528}
2529
2530// Unordered le.
2531let Predicates = [HasV5T] in {
2532// rs <= rt -> rt >= rs.
2533 def: Pat<(i1 (setule F32:$src1, F32:$src2)),
2534 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2535 (F2_sfcmpge F32:$src2, F32:$src1))>;
2536 def: Pat<(i1 (setule F32:$src1, f32ImmPred:$src2)),
2537 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2538 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2539 def: Pat<(i1 (setule F64:$src1, F64:$src2)),
2540 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2541 (F2_dfcmpge F64:$src2, F64:$src1))>;
2542 def: Pat<(i1 (setule F64:$src1, f64ImmPred:$src2)),
2543 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2544 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1))>;
2545}
2546
2547// Ordered ne.
2548let Predicates = [HasV5T] in {
2549 def: Pat<(i1 (setone F32:$src1, F32:$src2)),
2550 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2551 def: Pat<(i1 (setone F64:$src1, F64:$src2)),
2552 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2553 def: Pat<(i1 (setone F32:$src1, f32ImmPred:$src2)),
2554 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2555 def: Pat<(i1 (setone F64:$src1, f64ImmPred:$src2)),
2556 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2557}
2558
2559// Unordered ne.
2560let Predicates = [HasV5T] in {
2561 def: Pat<(i1 (setune F32:$src1, F32:$src2)),
2562 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2563 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2)))>;
2564 def: Pat<(i1 (setune F64:$src1, F64:$src2)),
2565 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2566 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2)))>;
2567 def: Pat<(i1 (setune F32:$src1, f32ImmPred:$src2)),
2568 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2569 (C2_not (F2_sfcmpeq F32:$src1,
2570 (f32 (A2_tfrsi (ftoi $src2))))))>;
2571 def: Pat<(i1 (setune F64:$src1, f64ImmPred:$src2)),
2572 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2573 (C2_not (F2_dfcmpeq F64:$src1,
2574 (CONST64 (ftoi $src2)))))>;
2575}
2576
2577// Besides set[o|u][comparions], we also need set[comparisons].
2578let Predicates = [HasV5T] in {
2579 // lt.
2580 def: Pat<(i1 (setlt F32:$src1, F32:$src2)),
2581 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2582 def: Pat<(i1 (setlt F32:$src1, f32ImmPred:$src2)),
2583 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2584 def: Pat<(i1 (setlt F64:$src1, F64:$src2)),
2585 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2586 def: Pat<(i1 (setlt F64:$src1, f64ImmPred:$src2)),
2587 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2588
2589 // le.
2590 // rs <= rt -> rt >= rs.
2591 def: Pat<(i1 (setle F32:$src1, F32:$src2)),
2592 (F2_sfcmpge F32:$src2, F32:$src1)>;
2593 def: Pat<(i1 (setle F32:$src1, f32ImmPred:$src2)),
2594 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2595
2596 // Rss <= Rtt -> Rtt >= Rss.
2597 def: Pat<(i1 (setle F64:$src1, F64:$src2)),
2598 (F2_dfcmpge F64:$src2, F64:$src1)>;
2599 def: Pat<(i1 (setle F64:$src1, f64ImmPred:$src2)),
2600 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2601
2602 // ne.
2603 def: Pat<(i1 (setne F32:$src1, F32:$src2)),
2604 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2605 def: Pat<(i1 (setne F64:$src1, F64:$src2)),
2606 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2607 def: Pat<(i1 (setne F32:$src1, f32ImmPred:$src2)),
2608 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2609 def: Pat<(i1 (setne F64:$src1, f64ImmPred:$src2)),
2610 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2611}
2612
2613
2614def: Pat<(f64 (fpextend F32:$Rs)), (F2_conv_sf2df F32:$Rs)>;
2615def: Pat<(f32 (fpround F64:$Rs)), (F2_conv_df2sf F64:$Rs)>;
2616
2617def: Pat<(f32 (sint_to_fp I32:$Rs)), (F2_conv_w2sf I32:$Rs)>;
2618def: Pat<(f32 (sint_to_fp I64:$Rs)), (F2_conv_d2sf I64:$Rs)>;
2619def: Pat<(f64 (sint_to_fp I32:$Rs)), (F2_conv_w2df I32:$Rs)>;
2620def: Pat<(f64 (sint_to_fp I64:$Rs)), (F2_conv_d2df I64:$Rs)>;
2621
2622def: Pat<(f32 (uint_to_fp I32:$Rs)), (F2_conv_uw2sf I32:$Rs)>;
2623def: Pat<(f32 (uint_to_fp I64:$Rs)), (F2_conv_ud2sf I64:$Rs)>;
2624def: Pat<(f64 (uint_to_fp I32:$Rs)), (F2_conv_uw2df I32:$Rs)>;
2625def: Pat<(f64 (uint_to_fp I64:$Rs)), (F2_conv_ud2df I64:$Rs)>;
2626
2627def: Pat<(i32 (fp_to_sint F32:$Rs)), (F2_conv_sf2w_chop F32:$Rs)>;
2628def: Pat<(i32 (fp_to_sint F64:$Rs)), (F2_conv_df2w_chop F64:$Rs)>;
2629def: Pat<(i64 (fp_to_sint F32:$Rs)), (F2_conv_sf2d_chop F32:$Rs)>;
2630def: Pat<(i64 (fp_to_sint F64:$Rs)), (F2_conv_df2d_chop F64:$Rs)>;
2631
2632def: Pat<(i32 (fp_to_uint F32:$Rs)), (F2_conv_sf2uw_chop F32:$Rs)>;
2633def: Pat<(i32 (fp_to_uint F64:$Rs)), (F2_conv_df2uw_chop F64:$Rs)>;
2634def: Pat<(i64 (fp_to_uint F32:$Rs)), (F2_conv_sf2ud_chop F32:$Rs)>;
2635def: Pat<(i64 (fp_to_uint F64:$Rs)), (F2_conv_df2ud_chop F64:$Rs)>;
2636
2637// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
2638let Predicates = [HasV5T] in {
2639 def: Pat <(i32 (bitconvert F32:$src)), (I32:$src)>;
2640 def: Pat <(f32 (bitconvert I32:$src)), (F32:$src)>;
2641 def: Pat <(i64 (bitconvert F64:$src)), (I64:$src)>;
2642 def: Pat <(f64 (bitconvert I64:$src)), (F64:$src)>;
2643}
2644
2645def : Pat <(fma F32:$src2, F32:$src3, F32:$src1),
2646 (F2_sffma F32:$src1, F32:$src2, F32:$src3)>;
2647
2648def : Pat <(fma (fneg F32:$src2), F32:$src3, F32:$src1),
2649 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2650
2651def : Pat <(fma F32:$src2, (fneg F32:$src3), F32:$src1),
2652 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2653
2654def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$imm),
2655 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $imm))>,
2656 Requires<[HasV5T]>;
2657
2658def: Pat<(select I1:$Pu, f32ImmPred:$imm, F32:$Rt),
2659 (C2_muxri I1:$Pu, (ftoi $imm), F32:$Rt)>,
2660 Requires<[HasV5T]>;
2661
2662def: Pat<(select I1:$src1, F32:$src2, F32:$src3),
2663 (C2_mux I1:$src1, F32:$src2, F32:$src3)>,
2664 Requires<[HasV5T]>;
2665
2666def: Pat<(select (i1 (setult F32:$src1, F32:$src2)), F32:$src3, F32:$src4),
2667 (C2_mux (F2_sfcmpgt F32:$src2, F32:$src1), F32:$src4, F32:$src3)>,
2668 Requires<[HasV5T]>;
2669
2670def: Pat<(select I1:$src1, F64:$src2, F64:$src3),
2671 (C2_vmux I1:$src1, F64:$src2, F64:$src3)>,
2672 Requires<[HasV5T]>;
2673
2674def: Pat<(select (i1 (setult F64:$src1, F64:$src2)), F64:$src3, F64:$src4),
2675 (C2_vmux (F2_dfcmpgt F64:$src2, F64:$src1), F64:$src3, F64:$src4)>,
2676 Requires<[HasV5T]>;
2677
2678// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
2679// => r0 = mux(p0, #i, r1)
2680def: Pat<(select (not I1:$src1), f32ImmPred:$src2, F32:$src3),
2681 (C2_muxir I1:$src1, F32:$src3, (ftoi $src2))>,
2682 Requires<[HasV5T]>;
2683
2684// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
2685// => r0 = mux(p0, r1, #i)
2686def: Pat<(select (not I1:$src1), F32:$src2, f32ImmPred:$src3),
2687 (C2_muxri I1:$src1, (ftoi $src3), F32:$src2)>,
2688 Requires<[HasV5T]>;
2689
2690def: Pat<(i32 (fp_to_sint F64:$src1)),
2691 (LoReg (F2_conv_df2d_chop F64:$src1))>,
2692 Requires<[HasV5T]>;
2693
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002694def : Pat <(fabs F32:$src1),
2695 (S2_clrbit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002696 Requires<[HasV5T]>;
2697
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002698def : Pat <(fneg F32:$src1),
2699 (S2_togglebit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002700 Requires<[HasV5T]>;
2701
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002702def: Pat<(fabs F64:$Rs),
2703 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002704 (S2_clrbit_i (HiReg $Rs), 31), isub_hi,
2705 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002706
2707def: Pat<(fneg F64:$Rs),
2708 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002709 (S2_togglebit_i (HiReg $Rs), 31), isub_hi,
2710 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002711
2712def alignedload : PatFrag<(ops node:$addr), (load $addr), [{
2713 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2714}]>;
2715
2716def unalignedload : PatFrag<(ops node:$addr), (load $addr), [{
2717 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2718}]>;
2719
2720def alignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2721 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2722}]>;
2723
2724def unalignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2725 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2726}]>;
2727
2728
2729multiclass vS32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2730 // Aligned stores
2731 def : Pat<(alignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2732 (V6_vS32b_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2733 Requires<[UseHVXSgl]>;
2734 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2735 (V6_vS32Ub_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2736 Requires<[UseHVXSgl]>;
2737
2738 // 128B Aligned stores
2739 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2740 (V6_vS32b_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2741 Requires<[UseHVXDbl]>;
2742 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2743 (V6_vS32Ub_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2744 Requires<[UseHVXDbl]>;
2745
2746 // Fold Add R+OFF into vector store.
2747 let AddedComplexity = 10 in {
2748 def : Pat<(alignedstore (VTSgl VectorRegs:$src1),
2749 (add IntRegs:$src2, s4_6ImmPred:$offset)),
2750 (V6_vS32b_ai IntRegs:$src2, s4_6ImmPred:$offset,
2751 (VTSgl VectorRegs:$src1))>,
2752 Requires<[UseHVXSgl]>;
2753 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1),
2754 (add IntRegs:$src2, s4_6ImmPred:$offset)),
2755 (V6_vS32Ub_ai IntRegs:$src2, s4_6ImmPred:$offset,
2756 (VTSgl VectorRegs:$src1))>,
2757 Requires<[UseHVXSgl]>;
2758
2759 // Fold Add R+OFF into vector store 128B.
2760 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1),
2761 (add IntRegs:$src2, s4_7ImmPred:$offset)),
2762 (V6_vS32b_ai_128B IntRegs:$src2, s4_7ImmPred:$offset,
2763 (VTDbl VectorRegs128B:$src1))>,
2764 Requires<[UseHVXDbl]>;
2765 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1),
2766 (add IntRegs:$src2, s4_7ImmPred:$offset)),
2767 (V6_vS32Ub_ai_128B IntRegs:$src2, s4_7ImmPred:$offset,
2768 (VTDbl VectorRegs128B:$src1))>,
2769 Requires<[UseHVXDbl]>;
2770 }
2771}
2772
2773defm : vS32b_ai_pats <v64i8, v128i8>;
2774defm : vS32b_ai_pats <v32i16, v64i16>;
2775defm : vS32b_ai_pats <v16i32, v32i32>;
2776defm : vS32b_ai_pats <v8i64, v16i64>;
2777
2778
2779multiclass vL32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2780 // Aligned loads
2781 def : Pat < (VTSgl (alignedload IntRegs:$addr)),
2782 (V6_vL32b_ai IntRegs:$addr, 0) >,
2783 Requires<[UseHVXSgl]>;
2784 def : Pat < (VTSgl (unalignedload IntRegs:$addr)),
2785 (V6_vL32Ub_ai IntRegs:$addr, 0) >,
2786 Requires<[UseHVXSgl]>;
2787
2788 // 128B Load
2789 def : Pat < (VTDbl (alignedload IntRegs:$addr)),
2790 (V6_vL32b_ai_128B IntRegs:$addr, 0) >,
2791 Requires<[UseHVXDbl]>;
2792 def : Pat < (VTDbl (unalignedload IntRegs:$addr)),
2793 (V6_vL32Ub_ai_128B IntRegs:$addr, 0) >,
2794 Requires<[UseHVXDbl]>;
2795
2796 // Fold Add R+OFF into vector load.
2797 let AddedComplexity = 10 in {
2798 def : Pat<(VTDbl (alignedload (add IntRegs:$src2, s4_7ImmPred:$offset))),
2799 (V6_vL32b_ai_128B IntRegs:$src2, s4_7ImmPred:$offset)>,
2800 Requires<[UseHVXDbl]>;
2801 def : Pat<(VTDbl (unalignedload (add IntRegs:$src2, s4_7ImmPred:$offset))),
2802 (V6_vL32Ub_ai_128B IntRegs:$src2, s4_7ImmPred:$offset)>,
2803 Requires<[UseHVXDbl]>;
2804
2805 def : Pat<(VTSgl (alignedload (add IntRegs:$src2, s4_6ImmPred:$offset))),
2806 (V6_vL32b_ai IntRegs:$src2, s4_6ImmPred:$offset)>,
2807 Requires<[UseHVXSgl]>;
2808 def : Pat<(VTSgl (unalignedload (add IntRegs:$src2, s4_6ImmPred:$offset))),
2809 (V6_vL32Ub_ai IntRegs:$src2, s4_6ImmPred:$offset)>,
2810 Requires<[UseHVXSgl]>;
2811 }
2812}
2813
2814defm : vL32b_ai_pats <v64i8, v128i8>;
2815defm : vL32b_ai_pats <v32i16, v64i16>;
2816defm : vL32b_ai_pats <v16i32, v32i32>;
2817defm : vL32b_ai_pats <v8i64, v16i64>;
2818
2819multiclass STrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2820 def : Pat<(alignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2821 (PS_vstorerw_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2822 Requires<[UseHVXSgl]>;
2823 def : Pat<(unalignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2824 (PS_vstorerwu_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2825 Requires<[UseHVXSgl]>;
2826
2827 def : Pat<(alignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2828 (PS_vstorerw_ai_128B IntRegs:$addr, 0,
2829 (VTDbl VecDblRegs128B:$src1))>,
2830 Requires<[UseHVXDbl]>;
2831 def : Pat<(unalignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2832 (PS_vstorerwu_ai_128B IntRegs:$addr, 0,
2833 (VTDbl VecDblRegs128B:$src1))>,
2834 Requires<[UseHVXDbl]>;
2835}
2836
2837defm : STrivv_pats <v128i8, v256i8>;
2838defm : STrivv_pats <v64i16, v128i16>;
2839defm : STrivv_pats <v32i32, v64i32>;
2840defm : STrivv_pats <v16i64, v32i64>;
2841
2842multiclass LDrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2843 def : Pat<(VTSgl (alignedload I32:$addr)),
2844 (PS_vloadrw_ai I32:$addr, 0)>,
2845 Requires<[UseHVXSgl]>;
2846 def : Pat<(VTSgl (unalignedload I32:$addr)),
2847 (PS_vloadrwu_ai I32:$addr, 0)>,
2848 Requires<[UseHVXSgl]>;
2849
2850 def : Pat<(VTDbl (alignedload I32:$addr)),
2851 (PS_vloadrw_ai_128B I32:$addr, 0)>,
2852 Requires<[UseHVXDbl]>;
2853 def : Pat<(VTDbl (unalignedload I32:$addr)),
2854 (PS_vloadrwu_ai_128B I32:$addr, 0)>,
2855 Requires<[UseHVXDbl]>;
2856}
2857
2858defm : LDrivv_pats <v128i8, v256i8>;
2859defm : LDrivv_pats <v64i16, v128i16>;
2860defm : LDrivv_pats <v32i32, v64i32>;
2861defm : LDrivv_pats <v16i64, v32i64>;
2862
2863let Predicates = [HasV60T,UseHVXSgl] in {
2864 def: Pat<(select I1:$Pu, (v16i32 VectorRegs:$Vs), VectorRegs:$Vt),
2865 (PS_vselect I1:$Pu, VectorRegs:$Vs, VectorRegs:$Vt)>;
2866 def: Pat<(select I1:$Pu, (v32i32 VecDblRegs:$Vs), VecDblRegs:$Vt),
2867 (PS_wselect I1:$Pu, VecDblRegs:$Vs, VecDblRegs:$Vt)>;
2868}
2869let Predicates = [HasV60T,UseHVXDbl] in {
2870 def: Pat<(select I1:$Pu, (v32i32 VectorRegs128B:$Vs), VectorRegs128B:$Vt),
2871 (PS_vselect_128B I1:$Pu, VectorRegs128B:$Vs, VectorRegs128B:$Vt)>;
2872 def: Pat<(select I1:$Pu, (v64i32 VecDblRegs128B:$Vs), VecDblRegs128B:$Vt),
2873 (PS_wselect_128B I1:$Pu, VecDblRegs128B:$Vs, VecDblRegs128B:$Vt)>;
2874}
2875
2876
2877def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
2878 SDTCisSubVecOfVec<1, 0>]>;
2879
2880def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
2881
2882def: Pat<(v32i32 (HexagonVCOMBINE (v16i32 VectorRegs:$Vs),
2883 (v16i32 VectorRegs:$Vt))),
2884 (V6_vcombine VectorRegs:$Vs, VectorRegs:$Vt)>,
2885 Requires<[UseHVXSgl]>;
2886def: Pat<(v64i32 (HexagonVCOMBINE (v32i32 VecDblRegs:$Vs),
2887 (v32i32 VecDblRegs:$Vt))),
2888 (V6_vcombine_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2889 Requires<[UseHVXDbl]>;
2890
2891def SDTHexagonVPACK: SDTypeProfile<1, 3, [SDTCisSameAs<1, 2>,
2892 SDTCisInt<3>]>;
2893
2894def HexagonVPACK: SDNode<"HexagonISD::VPACK", SDTHexagonVPACK>;
2895
2896// 0 as the last argument denotes vpacke. 1 denotes vpacko
2897def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2898 (v64i8 VectorRegs:$Vt), (i32 0))),
2899 (V6_vpackeb VectorRegs:$Vs, VectorRegs:$Vt)>,
2900 Requires<[UseHVXSgl]>;
2901def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2902 (v64i8 VectorRegs:$Vt), (i32 1))),
2903 (V6_vpackob VectorRegs:$Vs, VectorRegs:$Vt)>,
2904 Requires<[UseHVXSgl]>;
2905def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2906 (v32i16 VectorRegs:$Vt), (i32 0))),
2907 (V6_vpackeh VectorRegs:$Vs, VectorRegs:$Vt)>,
2908 Requires<[UseHVXSgl]>;
2909def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2910 (v32i16 VectorRegs:$Vt), (i32 1))),
2911 (V6_vpackoh VectorRegs:$Vs, VectorRegs:$Vt)>,
2912 Requires<[UseHVXSgl]>;
2913
2914def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2915 (v128i8 VecDblRegs:$Vt), (i32 0))),
2916 (V6_vpackeb_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2917 Requires<[UseHVXDbl]>;
2918def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2919 (v128i8 VecDblRegs:$Vt), (i32 1))),
2920 (V6_vpackob_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2921 Requires<[UseHVXDbl]>;
2922def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2923 (v64i16 VecDblRegs:$Vt), (i32 0))),
2924 (V6_vpackeh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2925 Requires<[UseHVXDbl]>;
2926def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2927 (v64i16 VecDblRegs:$Vt), (i32 1))),
2928 (V6_vpackoh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2929 Requires<[UseHVXDbl]>;
2930
2931def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
2932def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
2933def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
2934def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
2935def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
2936def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
2937def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
2938def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
2939
2940
2941multiclass bitconvert_32<ValueType a, ValueType b> {
2942 def : Pat <(b (bitconvert (a IntRegs:$src))),
2943 (b IntRegs:$src)>;
2944 def : Pat <(a (bitconvert (b IntRegs:$src))),
2945 (a IntRegs:$src)>;
2946}
2947
2948multiclass bitconvert_64<ValueType a, ValueType b> {
2949 def : Pat <(b (bitconvert (a DoubleRegs:$src))),
2950 (b DoubleRegs:$src)>;
2951 def : Pat <(a (bitconvert (b DoubleRegs:$src))),
2952 (a DoubleRegs:$src)>;
2953}
2954
2955// Bit convert vector types to integers.
2956defm : bitconvert_32<v4i8, i32>;
2957defm : bitconvert_32<v2i16, i32>;
2958defm : bitconvert_64<v8i8, i64>;
2959defm : bitconvert_64<v4i16, i64>;
2960defm : bitconvert_64<v2i32, i64>;
2961
2962def: Pat<(sra (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2963 (S2_asr_i_vh DoubleRegs:$src1, imm:$src2)>;
2964def: Pat<(srl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2965 (S2_lsr_i_vh DoubleRegs:$src1, imm:$src2)>;
2966def: Pat<(shl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2967 (S2_asl_i_vh DoubleRegs:$src1, imm:$src2)>;
2968
2969def: Pat<(sra (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2970 (S2_asr_i_vw DoubleRegs:$src1, imm:$src2)>;
2971def: Pat<(srl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2972 (S2_lsr_i_vw DoubleRegs:$src1, imm:$src2)>;
2973def: Pat<(shl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
2974 (S2_asl_i_vw DoubleRegs:$src1, imm:$src2)>;
2975
2976def : Pat<(v2i16 (add (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2977 (A2_svaddh IntRegs:$src1, IntRegs:$src2)>;
2978
2979def : Pat<(v2i16 (sub (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
2980 (A2_svsubh IntRegs:$src1, IntRegs:$src2)>;
2981
2982def HexagonVSPLATB: SDNode<"HexagonISD::VSPLATB", SDTUnaryOp>;
2983def HexagonVSPLATH: SDNode<"HexagonISD::VSPLATH", SDTUnaryOp>;
2984
2985// Replicate the low 8-bits from 32-bits input register into each of the
2986// four bytes of 32-bits destination register.
2987def: Pat<(v4i8 (HexagonVSPLATB I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
2988
2989// Replicate the low 16-bits from 32-bits input register into each of the
2990// four halfwords of 64-bits destination register.
2991def: Pat<(v4i16 (HexagonVSPLATH I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
2992
2993
2994class VArith_pat <InstHexagon MI, SDNode Op, PatFrag Type>
2995 : Pat <(Op Type:$Rss, Type:$Rtt),
2996 (MI Type:$Rss, Type:$Rtt)>;
2997
2998def: VArith_pat <A2_vaddub, add, V8I8>;
2999def: VArith_pat <A2_vaddh, add, V4I16>;
3000def: VArith_pat <A2_vaddw, add, V2I32>;
3001def: VArith_pat <A2_vsubub, sub, V8I8>;
3002def: VArith_pat <A2_vsubh, sub, V4I16>;
3003def: VArith_pat <A2_vsubw, sub, V2I32>;
3004
3005def: VArith_pat <A2_and, and, V2I16>;
3006def: VArith_pat <A2_xor, xor, V2I16>;
3007def: VArith_pat <A2_or, or, V2I16>;
3008
3009def: VArith_pat <A2_andp, and, V8I8>;
3010def: VArith_pat <A2_andp, and, V4I16>;
3011def: VArith_pat <A2_andp, and, V2I32>;
3012def: VArith_pat <A2_orp, or, V8I8>;
3013def: VArith_pat <A2_orp, or, V4I16>;
3014def: VArith_pat <A2_orp, or, V2I32>;
3015def: VArith_pat <A2_xorp, xor, V8I8>;
3016def: VArith_pat <A2_xorp, xor, V4I16>;
3017def: VArith_pat <A2_xorp, xor, V2I32>;
3018
3019def: Pat<(v2i32 (sra V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3020 (i32 u5_0ImmPred:$c))))),
3021 (S2_asr_i_vw V2I32:$b, imm:$c)>;
3022def: Pat<(v2i32 (srl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3023 (i32 u5_0ImmPred:$c))))),
3024 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
3025def: Pat<(v2i32 (shl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3026 (i32 u5_0ImmPred:$c))))),
3027 (S2_asl_i_vw V2I32:$b, imm:$c)>;
3028
3029def: Pat<(v4i16 (sra V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3030 (S2_asr_i_vh V4I16:$b, imm:$c)>;
3031def: Pat<(v4i16 (srl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3032 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
3033def: Pat<(v4i16 (shl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3034 (S2_asl_i_vh V4I16:$b, imm:$c)>;
3035
3036
3037def SDTHexagon_v2i32_v2i32_i32 : SDTypeProfile<1, 2,
3038 [SDTCisSameAs<0, 1>, SDTCisVT<0, v2i32>, SDTCisInt<2>]>;
3039def SDTHexagon_v4i16_v4i16_i32 : SDTypeProfile<1, 2,
3040 [SDTCisSameAs<0, 1>, SDTCisVT<0, v4i16>, SDTCisInt<2>]>;
3041
3042def HexagonVSRAW: SDNode<"HexagonISD::VSRAW", SDTHexagon_v2i32_v2i32_i32>;
3043def HexagonVSRAH: SDNode<"HexagonISD::VSRAH", SDTHexagon_v4i16_v4i16_i32>;
3044def HexagonVSRLW: SDNode<"HexagonISD::VSRLW", SDTHexagon_v2i32_v2i32_i32>;
3045def HexagonVSRLH: SDNode<"HexagonISD::VSRLH", SDTHexagon_v4i16_v4i16_i32>;
3046def HexagonVSHLW: SDNode<"HexagonISD::VSHLW", SDTHexagon_v2i32_v2i32_i32>;
3047def HexagonVSHLH: SDNode<"HexagonISD::VSHLH", SDTHexagon_v4i16_v4i16_i32>;
3048
3049def: Pat<(v2i32 (HexagonVSRAW V2I32:$Rs, u5_0ImmPred:$u5)),
3050 (S2_asr_i_vw V2I32:$Rs, imm:$u5)>;
3051def: Pat<(v4i16 (HexagonVSRAH V4I16:$Rs, u4_0ImmPred:$u4)),
3052 (S2_asr_i_vh V4I16:$Rs, imm:$u4)>;
3053def: Pat<(v2i32 (HexagonVSRLW V2I32:$Rs, u5_0ImmPred:$u5)),
3054 (S2_lsr_i_vw V2I32:$Rs, imm:$u5)>;
3055def: Pat<(v4i16 (HexagonVSRLH V4I16:$Rs, u4_0ImmPred:$u4)),
3056 (S2_lsr_i_vh V4I16:$Rs, imm:$u4)>;
3057def: Pat<(v2i32 (HexagonVSHLW V2I32:$Rs, u5_0ImmPred:$u5)),
3058 (S2_asl_i_vw V2I32:$Rs, imm:$u5)>;
3059def: Pat<(v4i16 (HexagonVSHLH V4I16:$Rs, u4_0ImmPred:$u4)),
3060 (S2_asl_i_vh V4I16:$Rs, imm:$u4)>;
3061
3062class vshift_rr_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3063 : Pat <(Op Value:$Rs, I32:$Rt),
3064 (MI Value:$Rs, I32:$Rt)>;
3065
3066def: vshift_rr_pat <S2_asr_r_vw, HexagonVSRAW, V2I32>;
3067def: vshift_rr_pat <S2_asr_r_vh, HexagonVSRAH, V4I16>;
3068def: vshift_rr_pat <S2_lsr_r_vw, HexagonVSRLW, V2I32>;
3069def: vshift_rr_pat <S2_lsr_r_vh, HexagonVSRLH, V4I16>;
3070def: vshift_rr_pat <S2_asl_r_vw, HexagonVSHLW, V2I32>;
3071def: vshift_rr_pat <S2_asl_r_vh, HexagonVSHLH, V4I16>;
3072
3073
3074def SDTHexagonVecCompare_v8i8 : SDTypeProfile<1, 2,
3075 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v8i8>]>;
3076def SDTHexagonVecCompare_v4i16 : SDTypeProfile<1, 2,
3077 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v4i16>]>;
3078def SDTHexagonVecCompare_v2i32 : SDTypeProfile<1, 2,
3079 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v2i32>]>;
3080
3081def HexagonVCMPBEQ: SDNode<"HexagonISD::VCMPBEQ", SDTHexagonVecCompare_v8i8>;
3082def HexagonVCMPBGT: SDNode<"HexagonISD::VCMPBGT", SDTHexagonVecCompare_v8i8>;
3083def HexagonVCMPBGTU: SDNode<"HexagonISD::VCMPBGTU", SDTHexagonVecCompare_v8i8>;
3084def HexagonVCMPHEQ: SDNode<"HexagonISD::VCMPHEQ", SDTHexagonVecCompare_v4i16>;
3085def HexagonVCMPHGT: SDNode<"HexagonISD::VCMPHGT", SDTHexagonVecCompare_v4i16>;
3086def HexagonVCMPHGTU: SDNode<"HexagonISD::VCMPHGTU", SDTHexagonVecCompare_v4i16>;
3087def HexagonVCMPWEQ: SDNode<"HexagonISD::VCMPWEQ", SDTHexagonVecCompare_v2i32>;
3088def HexagonVCMPWGT: SDNode<"HexagonISD::VCMPWGT", SDTHexagonVecCompare_v2i32>;
3089def HexagonVCMPWGTU: SDNode<"HexagonISD::VCMPWGTU", SDTHexagonVecCompare_v2i32>;
3090
3091
3092class vcmp_i1_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3093 : Pat <(i1 (Op Value:$Rs, Value:$Rt)),
3094 (MI Value:$Rs, Value:$Rt)>;
3095
3096def: vcmp_i1_pat<A2_vcmpbeq, HexagonVCMPBEQ, V8I8>;
3097def: vcmp_i1_pat<A4_vcmpbgt, HexagonVCMPBGT, V8I8>;
3098def: vcmp_i1_pat<A2_vcmpbgtu, HexagonVCMPBGTU, V8I8>;
3099
3100def: vcmp_i1_pat<A2_vcmpheq, HexagonVCMPHEQ, V4I16>;
3101def: vcmp_i1_pat<A2_vcmphgt, HexagonVCMPHGT, V4I16>;
3102def: vcmp_i1_pat<A2_vcmphgtu, HexagonVCMPHGTU, V4I16>;
3103
3104def: vcmp_i1_pat<A2_vcmpweq, HexagonVCMPWEQ, V2I32>;
3105def: vcmp_i1_pat<A2_vcmpwgt, HexagonVCMPWGT, V2I32>;
3106def: vcmp_i1_pat<A2_vcmpwgtu, HexagonVCMPWGTU, V2I32>;
3107
3108
3109class vcmp_vi1_pat<InstHexagon MI, PatFrag Op, PatFrag InVal, ValueType OutTy>
3110 : Pat <(OutTy (Op InVal:$Rs, InVal:$Rt)),
3111 (MI InVal:$Rs, InVal:$Rt)>;
3112
3113def: vcmp_vi1_pat<A2_vcmpweq, seteq, V2I32, v2i1>;
3114def: vcmp_vi1_pat<A2_vcmpwgt, setgt, V2I32, v2i1>;
3115def: vcmp_vi1_pat<A2_vcmpwgtu, setugt, V2I32, v2i1>;
3116
3117def: vcmp_vi1_pat<A2_vcmpheq, seteq, V4I16, v4i1>;
3118def: vcmp_vi1_pat<A2_vcmphgt, setgt, V4I16, v4i1>;
3119def: vcmp_vi1_pat<A2_vcmphgtu, setugt, V4I16, v4i1>;
3120
3121def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
3122 (PS_vmulw DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3123def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
3124 (PS_vmulw_acc DoubleRegs:$Rx, DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3125
3126
3127// Adds two v4i8: Hexagon does not have an insn for this one, so we
3128// use the double add v8i8, and use only the low part of the result.
3129def: Pat<(v4i8 (add (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003130 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003131
3132// Subtract two v4i8: Hexagon does not have an insn for this one, so we
3133// use the double sub v8i8, and use only the low part of the result.
3134def: Pat<(v4i8 (sub (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003135 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003136
3137//
3138// No 32 bit vector mux.
3139//
3140def: Pat<(v4i8 (select I1:$Pu, V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003141 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003142def: Pat<(v2i16 (select I1:$Pu, V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003143 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003144
3145//
3146// 64-bit vector mux.
3147//
3148def: Pat<(v8i8 (vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)),
3149 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
3150def: Pat<(v4i16 (vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)),
3151 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
3152def: Pat<(v2i32 (vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)),
3153 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
3154
3155//
3156// No 32 bit vector compare.
3157//
3158def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003159 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003160def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003161 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003162def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003163 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003164
3165def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003166 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003167def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003168 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003169def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003170 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003171
3172
3173class InvertCmp_pat<InstHexagon InvMI, PatFrag CmpOp, PatFrag Value,
3174 ValueType CmpTy>
3175 : Pat<(CmpTy (CmpOp Value:$Rs, Value:$Rt)),
3176 (InvMI Value:$Rt, Value:$Rs)>;
3177
3178// Map from a compare operation to the corresponding instruction with the
3179// order of operands reversed, e.g. x > y --> cmp.lt(y,x).
3180def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, i1>;
3181def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, v8i1>;
3182def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, i1>;
3183def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, v4i1>;
3184def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, i1>;
3185def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, v2i1>;
3186
3187def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, i1>;
3188def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, v8i1>;
3189def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, i1>;
3190def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, v4i1>;
3191def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, i1>;
3192def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, v2i1>;
3193
3194// Map from vcmpne(Rss) -> !vcmpew(Rss).
3195// rs != rt -> !(rs == rt).
3196def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
3197 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
3198
3199
3200// Truncate: from vector B copy all 'E'ven 'B'yte elements:
3201// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
3202def: Pat<(v4i8 (trunc V4I16:$Rs)),
3203 (S2_vtrunehb V4I16:$Rs)>;
3204
3205// Truncate: from vector B copy all 'O'dd 'B'yte elements:
3206// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
3207// S2_vtrunohb
3208
3209// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
3210// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
3211// S2_vtruneh
3212
3213def: Pat<(v2i16 (trunc V2I32:$Rs)),
3214 (LoReg (S2_packhl (HiReg $Rs), (LoReg $Rs)))>;
3215
3216
3217def HexagonVSXTBH : SDNode<"HexagonISD::VSXTBH", SDTUnaryOp>;
3218def HexagonVSXTBW : SDNode<"HexagonISD::VSXTBW", SDTUnaryOp>;
3219
3220def: Pat<(i64 (HexagonVSXTBH I32:$Rs)), (S2_vsxtbh I32:$Rs)>;
3221def: Pat<(i64 (HexagonVSXTBW I32:$Rs)), (S2_vsxthw I32:$Rs)>;
3222
3223def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3224def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3225def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3226def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3227def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
3228def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
3229
3230// Sign extends a v2i8 into a v2i32.
3231def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
3232 (A2_combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
3233
3234// Sign extends a v2i16 into a v2i32.
3235def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
3236 (A2_combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
3237
3238
3239// Multiplies two v2i16 and returns a v2i32. We are using here the
3240// saturating multiply, as hexagon does not provide a non saturating
3241// vector multiply, and saturation does not impact the result that is
3242// in double precision of the operands.
3243
3244// Multiplies two v2i16 vectors: as Hexagon does not have a multiply
3245// with the C semantics for this one, this pattern uses the half word
3246// multiply vmpyh that takes two v2i16 and returns a v2i32. This is
3247// then truncated to fit this back into a v2i16 and to simulate the
3248// wrap around semantics for unsigned in C.
3249def vmpyh: OutPatFrag<(ops node:$Rs, node:$Rt),
3250 (M2_vmpy2s_s0 (i32 $Rs), (i32 $Rt))>;
3251
3252def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003253 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
3254 (vmpyh V2I16:$Rs, V2I16:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003255
3256// Multiplies two v4i16 vectors.
3257def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
3258 (S2_vtrunewh (vmpyh (HiReg $Rs), (HiReg $Rt)),
3259 (vmpyh (LoReg $Rs), (LoReg $Rt)))>;
3260
3261def VMPYB_no_V5: OutPatFrag<(ops node:$Rs, node:$Rt),
3262 (S2_vtrunewh (vmpyh (HiReg (S2_vsxtbh $Rs)), (HiReg (S2_vsxtbh $Rt))),
3263 (vmpyh (LoReg (S2_vsxtbh $Rs)), (LoReg (S2_vsxtbh $Rt))))>;
3264
3265// Multiplies two v4i8 vectors.
3266def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3267 (S2_vtrunehb (M5_vmpybsu V4I8:$Rs, V4I8:$Rt))>,
3268 Requires<[HasV5T]>;
3269
3270def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3271 (S2_vtrunehb (VMPYB_no_V5 V4I8:$Rs, V4I8:$Rt))>;
3272
3273// Multiplies two v8i8 vectors.
3274def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3275 (A2_combinew (S2_vtrunehb (M5_vmpybsu (HiReg $Rs), (HiReg $Rt))),
3276 (S2_vtrunehb (M5_vmpybsu (LoReg $Rs), (LoReg $Rt))))>,
3277 Requires<[HasV5T]>;
3278
3279def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3280 (A2_combinew (S2_vtrunehb (VMPYB_no_V5 (HiReg $Rs), (HiReg $Rt))),
3281 (S2_vtrunehb (VMPYB_no_V5 (LoReg $Rs), (LoReg $Rt))))>;
3282
3283def SDTHexagonBinOp64 : SDTypeProfile<1, 2,
3284 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<0, i64>]>;
3285
3286def HexagonSHUFFEB: SDNode<"HexagonISD::SHUFFEB", SDTHexagonBinOp64>;
3287def HexagonSHUFFEH: SDNode<"HexagonISD::SHUFFEH", SDTHexagonBinOp64>;
3288def HexagonSHUFFOB: SDNode<"HexagonISD::SHUFFOB", SDTHexagonBinOp64>;
3289def HexagonSHUFFOH: SDNode<"HexagonISD::SHUFFOH", SDTHexagonBinOp64>;
3290
3291class ShufflePat<InstHexagon MI, SDNode Op>
3292 : Pat<(i64 (Op DoubleRegs:$src1, DoubleRegs:$src2)),
3293 (i64 (MI DoubleRegs:$src1, DoubleRegs:$src2))>;
3294
3295// Shuffles even bytes for i=0..3: A[2*i].b = C[2*i].b; A[2*i+1].b = B[2*i].b
3296def: ShufflePat<S2_shuffeb, HexagonSHUFFEB>;
3297
3298// Shuffles odd bytes for i=0..3: A[2*i].b = C[2*i+1].b; A[2*i+1].b = B[2*i+1].b
3299def: ShufflePat<S2_shuffob, HexagonSHUFFOB>;
3300
3301// Shuffles even half for i=0,1: A[2*i].h = C[2*i].h; A[2*i+1].h = B[2*i].h
3302def: ShufflePat<S2_shuffeh, HexagonSHUFFEH>;
3303
3304// Shuffles odd half for i=0,1: A[2*i].h = C[2*i+1].h; A[2*i+1].h = B[2*i+1].h
3305def: ShufflePat<S2_shuffoh, HexagonSHUFFOH>;
3306
3307
3308// Truncated store from v4i16 to v4i8.
3309def truncstorev4i8: PatFrag<(ops node:$val, node:$ptr),
3310 (truncstore node:$val, node:$ptr),
3311 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v4i8; }]>;
3312
3313// Truncated store from v2i32 to v2i16.
3314def truncstorev2i16: PatFrag<(ops node:$val, node:$ptr),
3315 (truncstore node:$val, node:$ptr),
3316 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v2i16; }]>;
3317
3318def: Pat<(truncstorev2i16 V2I32:$Rs, I32:$Rt),
3319 (S2_storeri_io I32:$Rt, 0, (LoReg (S2_packhl (HiReg $Rs),
3320 (LoReg $Rs))))>;
3321
3322def: Pat<(truncstorev4i8 V4I16:$Rs, I32:$Rt),
3323 (S2_storeri_io I32:$Rt, 0, (S2_vtrunehb V4I16:$Rs))>;
3324
3325
3326// Zero and sign extended load from v2i8 into v2i16.
3327def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr),
3328 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3329
3330def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr),
3331 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3332
3333def: Pat<(v2i16 (zextloadv2i8 I32:$Rs)),
3334 (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0))))>;
3335
3336def: Pat<(v2i16 (sextloadv2i8 I32:$Rs)),
3337 (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0))))>;
3338
3339def: Pat<(v2i32 (zextloadv2i8 I32:$Rs)),
3340 (S2_vzxthw (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0)))))>;
3341
3342def: Pat<(v2i32 (sextloadv2i8 I32:$Rs)),
3343 (S2_vsxthw (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0)))))>;
3344
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00003345
3346// Read cycle counter.
3347//
3348def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
3349def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
3350 [SDNPHasChain]>;
3351
3352def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;