blob: e1e403c6e74baecbc00e4df860c360f82ae39393 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Craig Topper188ed9d2012-03-17 07:33:42 +000015#include "ARMISelLowering.h"
Eric Christopher1c069172010-09-10 22:42:06 +000016#include "ARMCallingConv.h"
Evan Cheng10043e22007-01-19 07:51:42 +000017#include "ARMConstantPoolValue.h"
Evan Cheng10043e22007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov9a232f42009-08-21 12:41:24 +000019#include "ARMPerfectShuffle.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Chris Lattner4e7dfaf2009-08-02 00:34:36 +000022#include "ARMTargetObjectFile.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/Statistic.h"
25#include "llvm/ADT/StringExtras.h"
Bob Wilsona4c22902009-04-17 19:07:39 +000026#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng078b0b02011-01-08 01:24:27 +000027#include "llvm/CodeGen/IntrinsicLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendling202803e2011-10-05 00:02:33 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000034#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/CallingConv.h"
36#include "llvm/IR/Constants.h"
37#include "llvm/IR/Function.h"
38#include "llvm/IR/GlobalValue.h"
Tim Northover037f26f22014-04-17 18:22:47 +000039#include "llvm/IR/IRBuilder.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/Instruction.h"
41#include "llvm/IR/Instructions.h"
42#include "llvm/IR/Intrinsics.h"
43#include "llvm/IR/Type.h"
Bill Wendling46ffefc2010-03-09 02:46:12 +000044#include "llvm/MC/MCSectionMachO.h"
Jim Grosbach32bb3622010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Cheng2150b922007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000048#include "llvm/Target/TargetOptions.h"
David Peixottoc32e24a2013-10-17 19:49:22 +000049#include <utility>
Evan Cheng10043e22007-01-19 07:51:42 +000050using namespace llvm;
51
Chandler Carruth84e68b22014-04-22 02:41:26 +000052#define DEBUG_TYPE "arm-isel"
53
Dale Johannesend679ff72010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
Evan Cheng68aec142011-01-19 02:16:49 +000055STATISTIC(NumMovwMovt, "Number of GAs materialized with movw + movt");
Manman Ren9f911162012-06-01 02:44:42 +000056STATISTIC(NumLoopByVals, "Number of loops generated for byval arguments");
Dale Johannesend679ff72010-06-03 21:09:53 +000057
Eric Christopher347f4c32010-12-15 23:47:29 +000058cl::opt<bool>
Jim Grosbach32bb3622010-04-14 22:28:31 +000059EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng25f93642010-07-08 02:08:50 +000060 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbach32bb3622010-04-14 22:28:31 +000061 cl::init(false));
62
Evan Chengf128bdc2010-06-16 07:35:02 +000063static cl::opt<bool>
64ARMInterworking("arm-interworking", cl::Hidden,
65 cl::desc("Enable / disable ARM interworking (for debugging only)"),
66 cl::init(true));
67
Benjamin Kramer7ba71be2011-11-26 23:01:57 +000068namespace {
Cameron Zwarich89019782011-06-10 20:59:24 +000069 class ARMCCState : public CCState {
70 public:
71 ARMCCState(CallingConv::ID CC, bool isVarArg, MachineFunction &MF,
Craig Topperb94011f2013-07-14 04:42:23 +000072 const TargetMachine &TM, SmallVectorImpl<CCValAssign> &locs,
Cameron Zwarich89019782011-06-10 20:59:24 +000073 LLVMContext &C, ParmContext PC)
74 : CCState(CC, isVarArg, MF, TM, locs, C) {
75 assert(((PC == Call) || (PC == Prologue)) &&
76 "ARMCCState users must specify whether their context is call"
77 "or prologue generation.");
78 CallOrPrologue = PC;
79 }
80 };
81}
82
Stuart Hastings45fe3c32011-04-20 16:47:52 +000083// The APCS parameter registers.
Craig Topper840beec2014-04-04 05:16:06 +000084static const MCPhysReg GPRArgRegs[] = {
Stuart Hastings45fe3c32011-04-20 16:47:52 +000085 ARM::R0, ARM::R1, ARM::R2, ARM::R3
86};
87
Craig Topper4fa625f2012-08-12 03:16:37 +000088void ARMTargetLowering::addTypeForNEON(MVT VT, MVT PromotedLdStVT,
89 MVT PromotedBitwiseVT) {
Bob Wilson2e076c42009-06-22 23:27:02 +000090 if (VT != PromotedLdStVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +000091 setOperationAction(ISD::LOAD, VT, Promote);
92 AddPromotedToType (ISD::LOAD, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000093
Craig Topper4fa625f2012-08-12 03:16:37 +000094 setOperationAction(ISD::STORE, VT, Promote);
95 AddPromotedToType (ISD::STORE, VT, PromotedLdStVT);
Bob Wilson2e076c42009-06-22 23:27:02 +000096 }
97
Craig Topper4fa625f2012-08-12 03:16:37 +000098 MVT ElemTy = VT.getVectorElementType();
Owen Anderson9f944592009-08-11 20:47:22 +000099 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Craig Topper4fa625f2012-08-12 03:16:37 +0000100 setOperationAction(ISD::SETCC, VT, Custom);
101 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
102 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000103 if (ElemTy == MVT::i32) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000104 setOperationAction(ISD::SINT_TO_FP, VT, Custom);
105 setOperationAction(ISD::UINT_TO_FP, VT, Custom);
106 setOperationAction(ISD::FP_TO_SINT, VT, Custom);
107 setOperationAction(ISD::FP_TO_UINT, VT, Custom);
Eli Friedman2d4055b2011-11-09 23:36:02 +0000108 } else {
Craig Topper4fa625f2012-08-12 03:16:37 +0000109 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
110 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
111 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
112 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Bob Wilson5d8cfb22009-09-16 20:20:44 +0000113 }
Craig Topper4fa625f2012-08-12 03:16:37 +0000114 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
115 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
116 setOperationAction(ISD::CONCAT_VECTORS, VT, Legal);
117 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
118 setOperationAction(ISD::SELECT, VT, Expand);
119 setOperationAction(ISD::SELECT_CC, VT, Expand);
Jim Grosbach30af4422012-10-12 22:59:21 +0000120 setOperationAction(ISD::VSELECT, VT, Expand);
Craig Topper4fa625f2012-08-12 03:16:37 +0000121 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000122 if (VT.isInteger()) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000123 setOperationAction(ISD::SHL, VT, Custom);
124 setOperationAction(ISD::SRA, VT, Custom);
125 setOperationAction(ISD::SRL, VT, Custom);
Bob Wilson2e076c42009-06-22 23:27:02 +0000126 }
127
128 // Promote all bit-wise operations.
129 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Craig Topper4fa625f2012-08-12 03:16:37 +0000130 setOperationAction(ISD::AND, VT, Promote);
131 AddPromotedToType (ISD::AND, VT, PromotedBitwiseVT);
132 setOperationAction(ISD::OR, VT, Promote);
133 AddPromotedToType (ISD::OR, VT, PromotedBitwiseVT);
134 setOperationAction(ISD::XOR, VT, Promote);
135 AddPromotedToType (ISD::XOR, VT, PromotedBitwiseVT);
Bob Wilson2e076c42009-06-22 23:27:02 +0000136 }
Bob Wilson4ed397c2009-09-16 00:17:28 +0000137
138 // Neon does not support vector divide/remainder operations.
Craig Topper4fa625f2012-08-12 03:16:37 +0000139 setOperationAction(ISD::SDIV, VT, Expand);
140 setOperationAction(ISD::UDIV, VT, Expand);
141 setOperationAction(ISD::FDIV, VT, Expand);
142 setOperationAction(ISD::SREM, VT, Expand);
143 setOperationAction(ISD::UREM, VT, Expand);
144 setOperationAction(ISD::FREM, VT, Expand);
Bob Wilson2e076c42009-06-22 23:27:02 +0000145}
146
Craig Topper4fa625f2012-08-12 03:16:37 +0000147void ARMTargetLowering::addDRTypeForNEON(MVT VT) {
Craig Topperc7242e02012-04-20 07:30:17 +0000148 addRegisterClass(VT, &ARM::DPRRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000149 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000150}
151
Craig Topper4fa625f2012-08-12 03:16:37 +0000152void ARMTargetLowering::addQRTypeForNEON(MVT VT) {
Jakob Stoklund Olesen20912062014-01-14 06:18:34 +0000153 addRegisterClass(VT, &ARM::DPairRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +0000154 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson2e076c42009-06-22 23:27:02 +0000155}
156
Chris Lattner5e693ed2009-07-28 03:13:23 +0000157static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
Tim Northoverd6a729b2014-01-06 14:28:05 +0000158 if (TM.getSubtarget<ARMSubtarget>().isTargetMachO())
Bill Wendlingbbcaa402010-03-15 21:09:38 +0000159 return new TargetLoweringObjectFileMachO();
Bill Wendling46ffefc2010-03-09 02:46:12 +0000160
Chris Lattner4e7dfaf2009-08-02 00:34:36 +0000161 return new ARMElfTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +0000162}
163
Evan Cheng10043e22007-01-19 07:51:42 +0000164ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Cheng408aa562009-11-06 22:24:13 +0000165 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000166 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Chengdf907f42010-07-23 22:39:59 +0000167 RegInfo = TM.getRegisterInfo();
Evan Chengbf407072010-09-10 01:29:16 +0000168 Itins = TM.getInstrItineraryData();
Evan Cheng10043e22007-01-19 07:51:42 +0000169
Duncan Sandsf2641e12011-09-06 19:07:46 +0000170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
171
Tim Northoverd6a729b2014-01-06 14:28:05 +0000172 if (Subtarget->isTargetMachO()) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000173 // Uses VFP for Thumb libfuncs if available.
Jim Grosbach1d1d6d42013-10-24 23:07:11 +0000174 if (Subtarget->isThumb() && Subtarget->hasVFP2() &&
Tim Northover978d25f2014-04-22 10:10:09 +0000175 Subtarget->hasARMOps() && !TM.Options.UseSoftFloat) {
Evan Chengc9f22fd12007-04-27 08:15:43 +0000176 // Single-precision floating-point arithmetic.
177 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
178 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
179 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
180 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000181
Evan Chengc9f22fd12007-04-27 08:15:43 +0000182 // Double-precision floating-point arithmetic.
183 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
184 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
185 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
186 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng143576d2007-01-31 09:30:58 +0000187
Evan Chengc9f22fd12007-04-27 08:15:43 +0000188 // Single-precision comparisons.
189 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
190 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
191 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
192 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
193 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
194 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
195 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
196 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000197
Evan Chengc9f22fd12007-04-27 08:15:43 +0000198 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng143576d2007-01-31 09:30:58 +0000206
Evan Chengc9f22fd12007-04-27 08:15:43 +0000207 // Double-precision comparisons.
208 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
209 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
210 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
211 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
212 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
213 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
214 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
215 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000216
Evan Chengc9f22fd12007-04-27 08:15:43 +0000217 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
223 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
224 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Cheng10043e22007-01-19 07:51:42 +0000225
Evan Chengc9f22fd12007-04-27 08:15:43 +0000226 // Floating-point to integer conversions.
227 // i64 conversions are done via library routines even when generating VFP
228 // instructions, so use the same ones.
229 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
230 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
231 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
232 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Cheng10043e22007-01-19 07:51:42 +0000233
Evan Chengc9f22fd12007-04-27 08:15:43 +0000234 // Conversions between floating types.
235 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
236 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
237
238 // Integer to floating-point conversions.
239 // i64 conversions are done via library routines even when generating VFP
240 // instructions, so use the same ones.
Bob Wilsondc40d5a2009-03-20 23:16:43 +0000241 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
242 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengc9f22fd12007-04-27 08:15:43 +0000243 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
244 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
245 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
246 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
247 }
Evan Cheng10043e22007-01-19 07:51:42 +0000248 }
249
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000250 // These libcalls are not available in 32-bit.
Craig Topper062a2ba2014-04-25 05:30:21 +0000251 setLibcallName(RTLIB::SHL_I128, nullptr);
252 setLibcallName(RTLIB::SRL_I128, nullptr);
253 setLibcallName(RTLIB::SRA_I128, nullptr);
Bob Wilsonccbc17b2009-05-22 17:38:41 +0000254
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000255 if (Subtarget->isAAPCS_ABI() && !Subtarget->isTargetMachO() &&
256 !Subtarget->isTargetWindows()) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000257 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000258 // RTABI chapter 4.1.2, Table 2
259 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
260 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
261 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
262 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
263 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
264 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
265 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
266 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
267
268 // Double-precision floating-point comparison helper functions
269 // RTABI chapter 4.1.2, Table 3
270 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
271 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
272 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
273 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
274 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
275 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
276 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
277 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
278 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
279 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
280 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
281 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
282 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
283 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
284 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
285 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
286 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
289 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
290 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
291 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
292 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
293 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
294
295 // Single-precision floating-point arithmetic helper functions
296 // RTABI chapter 4.1.2, Table 4
297 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
298 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
299 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
300 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
301 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
302 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
303 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
304 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
305
306 // Single-precision floating-point comparison helper functions
307 // RTABI chapter 4.1.2, Table 5
308 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
309 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
310 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
311 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
312 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
313 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
314 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
315 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
316 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
317 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
318 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
319 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
320 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
321 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
322 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
323 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
324 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
325 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
326 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
327 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
332
333 // Floating-point to integer conversions.
334 // RTABI chapter 4.1.2, Table 6
335 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
336 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
337 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
338 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
339 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
340 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
341 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
342 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
343 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
344 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
345 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
346 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
347 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
348 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
349 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
350 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
351
352 // Conversions between floating types.
353 // RTABI chapter 4.1.2, Table 7
354 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
355 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
356 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peck527da1b2010-11-23 03:31:01 +0000357 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000358
359 // Integer to floating-point conversions.
360 // RTABI chapter 4.1.2, Table 8
361 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
362 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
363 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
364 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
365 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
366 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
367 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
368 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
369 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
370 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
376 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
377
378 // Long long helper functions
379 // RTABI chapter 4.2, Table 9
380 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000381 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
382 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
383 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
384 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
385 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
390
391 // Integer division functions
392 // RTABI chapter 4.3.1
393 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
394 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
395 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000396 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000397 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
398 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
399 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000400 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000401 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
402 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
403 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000404 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
Anton Korobeynikov81bdc932010-09-28 21:39:26 +0000405 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
406 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peck527da1b2010-11-23 03:31:01 +0000407 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000408 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
Renato Golin4cd51872011-05-22 21:41:23 +0000409
410 // Memory operations
411 // RTABI chapter 4.3.4
412 setLibcallName(RTLIB::MEMCPY, "__aeabi_memcpy");
413 setLibcallName(RTLIB::MEMMOVE, "__aeabi_memmove");
414 setLibcallName(RTLIB::MEMSET, "__aeabi_memset");
Anton Korobeynikovd0c46552012-01-29 09:11:50 +0000415 setLibcallCallingConv(RTLIB::MEMCPY, CallingConv::ARM_AAPCS);
416 setLibcallCallingConv(RTLIB::MEMMOVE, CallingConv::ARM_AAPCS);
417 setLibcallCallingConv(RTLIB::MEMSET, CallingConv::ARM_AAPCS);
Anton Korobeynikova6b3ce22009-08-14 20:10:52 +0000418 }
419
Bob Wilsonbc158992011-10-07 16:59:21 +0000420 // Use divmod compiler-rt calls for iOS 5.0 and later.
Cameron Esfahani943908b2013-08-29 20:23:14 +0000421 if (Subtarget->getTargetTriple().isiOS() &&
Bob Wilsonbc158992011-10-07 16:59:21 +0000422 !Subtarget->getTargetTriple().isOSVersionLT(5, 0)) {
423 setLibcallName(RTLIB::SDIVREM_I32, "__divmodsi4");
424 setLibcallName(RTLIB::UDIVREM_I32, "__udivmodsi4");
425 }
426
David Goodwin22c2fba2009-07-08 23:10:31 +0000427 if (Subtarget->isThumb1Only())
Craig Topperc7242e02012-04-20 07:30:17 +0000428 addRegisterClass(MVT::i32, &ARM::tGPRRegClass);
Jim Grosbachfde21102009-04-07 20:34:09 +0000429 else
Craig Topperc7242e02012-04-20 07:30:17 +0000430 addRegisterClass(MVT::i32, &ARM::GPRRegClass);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000431 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
432 !Subtarget->isThumb1Only()) {
Craig Topperc7242e02012-04-20 07:30:17 +0000433 addRegisterClass(MVT::f32, &ARM::SPRRegClass);
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000434 if (!Subtarget->isFPOnlySP())
Craig Topperc7242e02012-04-20 07:30:17 +0000435 addRegisterClass(MVT::f64, &ARM::DPRRegClass);
Bob Wilson7117a912009-03-20 22:42:55 +0000436
Owen Anderson9f944592009-08-11 20:47:22 +0000437 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000438 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000439
Eli Friedman6f84fed2011-11-08 01:43:53 +0000440 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
441 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
442 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
443 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
444 setTruncStoreAction((MVT::SimpleValueType)VT,
445 (MVT::SimpleValueType)InnerVT, Expand);
446 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
447 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
448 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Benjamin Kramer4dae5982014-04-26 12:06:28 +0000449
450 setOperationAction(ISD::MULHS, (MVT::SimpleValueType)VT, Expand);
451 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
452 setOperationAction(ISD::MULHU, (MVT::SimpleValueType)VT, Expand);
453 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
Eli Friedman6f84fed2011-11-08 01:43:53 +0000454 }
455
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000456 setOperationAction(ISD::ConstantFP, MVT::f32, Custom);
Tim Northoverf79c3a52013-08-20 08:57:11 +0000457 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000458
Bob Wilson2e076c42009-06-22 23:27:02 +0000459 if (Subtarget->hasNEON()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000460 addDRTypeForNEON(MVT::v2f32);
461 addDRTypeForNEON(MVT::v8i8);
462 addDRTypeForNEON(MVT::v4i16);
463 addDRTypeForNEON(MVT::v2i32);
464 addDRTypeForNEON(MVT::v1i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000465
Owen Anderson9f944592009-08-11 20:47:22 +0000466 addQRTypeForNEON(MVT::v4f32);
467 addQRTypeForNEON(MVT::v2f64);
468 addQRTypeForNEON(MVT::v16i8);
469 addQRTypeForNEON(MVT::v8i16);
470 addQRTypeForNEON(MVT::v4i32);
471 addQRTypeForNEON(MVT::v2i64);
Bob Wilson2e076c42009-06-22 23:27:02 +0000472
Bob Wilson194a2512009-09-15 23:55:57 +0000473 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
474 // neither Neon nor VFP support any arithmetic operations on it.
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000475 // The same with v4f32. But keep in mind that vadd, vsub, vmul are natively
476 // supported for v4f32.
Bob Wilson194a2512009-09-15 23:55:57 +0000477 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
478 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
479 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000480 // FIXME: Code duplication: FDIV and FREM are expanded always, see
481 // ARMTargetLowering::addTypeForNEON method for details.
Bob Wilson194a2512009-09-15 23:55:57 +0000482 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
483 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000484 // FIXME: Create unittest.
485 // In another words, find a way when "copysign" appears in DAG with vector
486 // operands.
Bob Wilson194a2512009-09-15 23:55:57 +0000487 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000488 // FIXME: Code duplication: SETCC has custom operation action, see
489 // ARMTargetLowering::addTypeForNEON method for details.
Duncan Sandsf2641e12011-09-06 19:07:46 +0000490 setOperationAction(ISD::SETCC, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000491 // FIXME: Create unittest for FNEG and for FABS.
Bob Wilson194a2512009-09-15 23:55:57 +0000492 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
493 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
494 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
495 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
496 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
497 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
498 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
499 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
500 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
501 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
502 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
503 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000504 // FIXME: Create unittest for FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR.
Bob Wilson194a2512009-09-15 23:55:57 +0000505 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
506 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
507 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
508 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
509 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000510 setOperationAction(ISD::FMA, MVT::v2f64, Expand);
Lang Hames591cdaf2012-03-29 21:56:11 +0000511
Stepan Dyatkovskiy46837402011-12-11 14:35:48 +0000512 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
513 setOperationAction(ISD::FSIN, MVT::v4f32, Expand);
514 setOperationAction(ISD::FCOS, MVT::v4f32, Expand);
515 setOperationAction(ISD::FPOWI, MVT::v4f32, Expand);
516 setOperationAction(ISD::FPOW, MVT::v4f32, Expand);
517 setOperationAction(ISD::FLOG, MVT::v4f32, Expand);
518 setOperationAction(ISD::FLOG2, MVT::v4f32, Expand);
519 setOperationAction(ISD::FLOG10, MVT::v4f32, Expand);
520 setOperationAction(ISD::FEXP, MVT::v4f32, Expand);
521 setOperationAction(ISD::FEXP2, MVT::v4f32, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000522 setOperationAction(ISD::FCEIL, MVT::v4f32, Expand);
523 setOperationAction(ISD::FTRUNC, MVT::v4f32, Expand);
524 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
525 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
Craig Topper3e41a5b2012-09-08 04:58:43 +0000526 setOperationAction(ISD::FFLOOR, MVT::v4f32, Expand);
Bob Wilson194a2512009-09-15 23:55:57 +0000527
Arnold Schwaighofer99cba962013-03-02 19:38:33 +0000528 // Mark v2f32 intrinsics.
529 setOperationAction(ISD::FSQRT, MVT::v2f32, Expand);
530 setOperationAction(ISD::FSIN, MVT::v2f32, Expand);
531 setOperationAction(ISD::FCOS, MVT::v2f32, Expand);
532 setOperationAction(ISD::FPOWI, MVT::v2f32, Expand);
533 setOperationAction(ISD::FPOW, MVT::v2f32, Expand);
534 setOperationAction(ISD::FLOG, MVT::v2f32, Expand);
535 setOperationAction(ISD::FLOG2, MVT::v2f32, Expand);
536 setOperationAction(ISD::FLOG10, MVT::v2f32, Expand);
537 setOperationAction(ISD::FEXP, MVT::v2f32, Expand);
538 setOperationAction(ISD::FEXP2, MVT::v2f32, Expand);
539 setOperationAction(ISD::FCEIL, MVT::v2f32, Expand);
540 setOperationAction(ISD::FTRUNC, MVT::v2f32, Expand);
541 setOperationAction(ISD::FRINT, MVT::v2f32, Expand);
542 setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Expand);
543 setOperationAction(ISD::FFLOOR, MVT::v2f32, Expand);
544
Bob Wilson6cc46572009-09-16 00:32:15 +0000545 // Neon does not support some operations on v1i64 and v2i64 types.
546 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilson38ab35a2010-09-01 23:50:19 +0000547 // Custom handling for some quad-vector types to detect VMULL.
548 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
549 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
550 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Nate Begemanfa62d502011-02-11 20:53:29 +0000551 // Custom handling for some vector types to avoid expensive expansions
552 setOperationAction(ISD::SDIV, MVT::v4i16, Custom);
553 setOperationAction(ISD::SDIV, MVT::v8i8, Custom);
554 setOperationAction(ISD::UDIV, MVT::v4i16, Custom);
555 setOperationAction(ISD::UDIV, MVT::v8i8, Custom);
Duncan Sandsf2641e12011-09-06 19:07:46 +0000556 setOperationAction(ISD::SETCC, MVT::v1i64, Expand);
557 setOperationAction(ISD::SETCC, MVT::v2i64, Expand);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000558 // Neon does not have single instruction SINT_TO_FP and UINT_TO_FP with
James Molloy547d4c02012-02-20 09:24:05 +0000559 // a destination type that is wider than the source, and nor does
560 // it have a FP_TO_[SU]INT instruction with a narrower destination than
561 // source.
Cameron Zwarich143f9ae2011-03-29 21:41:55 +0000562 setOperationAction(ISD::SINT_TO_FP, MVT::v4i16, Custom);
563 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
James Molloy547d4c02012-02-20 09:24:05 +0000564 setOperationAction(ISD::FP_TO_UINT, MVT::v4i16, Custom);
565 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom);
Bob Wilson6cc46572009-09-16 00:32:15 +0000566
Eli Friedmane6385e62012-11-15 22:44:27 +0000567 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Expand);
Eli Friedman30834942012-11-17 01:52:46 +0000568 setOperationAction(ISD::FP_EXTEND, MVT::v2f64, Expand);
Eli Friedmane6385e62012-11-15 22:44:27 +0000569
Evan Chengb4eae132012-12-04 22:41:50 +0000570 // NEON does not have single instruction CTPOP for vectors with element
571 // types wider than 8-bits. However, custom lowering can leverage the
572 // v8i8/v16i8 vcnt instruction.
573 setOperationAction(ISD::CTPOP, MVT::v2i32, Custom);
574 setOperationAction(ISD::CTPOP, MVT::v4i32, Custom);
575 setOperationAction(ISD::CTPOP, MVT::v4i16, Custom);
576 setOperationAction(ISD::CTPOP, MVT::v8i16, Custom);
577
Jim Grosbach5f215872013-02-27 21:31:12 +0000578 // NEON only has FMA instructions as of VFP4.
579 if (!Subtarget->hasVFP4()) {
580 setOperationAction(ISD::FMA, MVT::v2f32, Expand);
581 setOperationAction(ISD::FMA, MVT::v4f32, Expand);
582 }
583
Bob Wilson06fce872011-02-07 17:43:21 +0000584 setTargetDAGCombine(ISD::INTRINSIC_VOID);
585 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
Bob Wilson2e076c42009-06-22 23:27:02 +0000586 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
587 setTargetDAGCombine(ISD::SHL);
588 setTargetDAGCombine(ISD::SRL);
589 setTargetDAGCombine(ISD::SRA);
590 setTargetDAGCombine(ISD::SIGN_EXTEND);
591 setTargetDAGCombine(ISD::ZERO_EXTEND);
592 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000593 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilsoncb6db982010-09-17 22:59:05 +0000594 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonc7334a12010-10-27 20:38:28 +0000595 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson1a20c2a2010-12-21 06:43:19 +0000596 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
597 setTargetDAGCombine(ISD::STORE);
Chad Rosierfa8d8932011-06-24 19:23:04 +0000598 setTargetDAGCombine(ISD::FP_TO_SINT);
599 setTargetDAGCombine(ISD::FP_TO_UINT);
600 setTargetDAGCombine(ISD::FDIV);
Nadav Rotem097106b2011-10-15 20:03:12 +0000601
James Molloy547d4c02012-02-20 09:24:05 +0000602 // It is legal to extload from v4i8 to v4i16 or v4i32.
603 MVT Tys[6] = {MVT::v8i8, MVT::v4i8, MVT::v2i8,
604 MVT::v4i16, MVT::v2i16,
605 MVT::v2i32};
606 for (unsigned i = 0; i < 6; ++i) {
607 setLoadExtAction(ISD::EXTLOAD, Tys[i], Legal);
608 setLoadExtAction(ISD::ZEXTLOAD, Tys[i], Legal);
609 setLoadExtAction(ISD::SEXTLOAD, Tys[i], Legal);
610 }
Bob Wilson2e076c42009-06-22 23:27:02 +0000611 }
612
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000613 // ARM and Thumb2 support UMLAL/SMLAL.
614 if (!Subtarget->isThumb1Only())
615 setTargetDAGCombine(ISD::ADDC);
616
617
Evan Cheng6addd652007-05-18 00:19:34 +0000618 computeRegisterProperties();
Evan Cheng10043e22007-01-19 07:51:42 +0000619
620 // ARM does not have f32 extending load.
Owen Anderson9f944592009-08-11 20:47:22 +0000621 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000622
Duncan Sands95d46ef2008-01-23 20:39:46 +0000623 // ARM does not have i1 sign extending load.
Owen Anderson9f944592009-08-11 20:47:22 +0000624 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sands95d46ef2008-01-23 20:39:46 +0000625
Evan Cheng10043e22007-01-19 07:51:42 +0000626 // ARM supports all 4 flavors of integer indexed load / store.
Evan Cheng84c6cda2009-07-02 07:28:31 +0000627 if (!Subtarget->isThumb1Only()) {
628 for (unsigned im = (unsigned)ISD::PRE_INC;
629 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson9f944592009-08-11 20:47:22 +0000630 setIndexedLoadAction(im, MVT::i1, Legal);
631 setIndexedLoadAction(im, MVT::i8, Legal);
632 setIndexedLoadAction(im, MVT::i16, Legal);
633 setIndexedLoadAction(im, MVT::i32, Legal);
634 setIndexedStoreAction(im, MVT::i1, Legal);
635 setIndexedStoreAction(im, MVT::i8, Legal);
636 setIndexedStoreAction(im, MVT::i16, Legal);
637 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Cheng84c6cda2009-07-02 07:28:31 +0000638 }
Evan Cheng10043e22007-01-19 07:51:42 +0000639 }
640
641 // i64 operation support.
Eric Christopherc721b0db2011-04-19 18:49:19 +0000642 setOperationAction(ISD::MUL, MVT::i64, Expand);
643 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb24e51e2009-07-07 01:17:28 +0000644 if (Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000645 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
646 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000647 }
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000648 if (Subtarget->isThumb1Only() || !Subtarget->hasV6Ops()
649 || (Subtarget->isThumb2() && !Subtarget->hasThumb2DSP()))
Eric Christopherc721b0db2011-04-19 18:49:19 +0000650 setOperationAction(ISD::MULHS, MVT::i32, Expand);
651
Jim Grosbach5d994042009-10-31 19:38:01 +0000652 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbach624fcb22009-10-31 21:00:56 +0000653 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +0000654 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000655 setOperationAction(ISD::SRL, MVT::i64, Custom);
656 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000657
Evan Chenge8916542011-08-30 01:34:54 +0000658 if (!Subtarget->isThumb1Only()) {
659 // FIXME: We should do this for Thumb1 as well.
660 setOperationAction(ISD::ADDC, MVT::i32, Custom);
661 setOperationAction(ISD::ADDE, MVT::i32, Custom);
662 setOperationAction(ISD::SUBC, MVT::i32, Custom);
663 setOperationAction(ISD::SUBE, MVT::i32, Custom);
664 }
665
Evan Cheng10043e22007-01-19 07:51:42 +0000666 // ARM does not have ROTL.
Owen Anderson9f944592009-08-11 20:47:22 +0000667 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach8546ec92010-01-18 19:58:49 +0000668 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000669 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwinaa294c52009-06-26 20:47:43 +0000670 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson9f944592009-08-11 20:47:22 +0000671 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000672
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000673 // These just redirect to CTTZ and CTLZ on ARM.
674 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i32 , Expand);
675 setOperationAction(ISD::CTLZ_ZERO_UNDEF , MVT::i32 , Expand);
676
Tim Northoverbc933082013-05-23 19:11:20 +0000677 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom);
678
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000679 // Only ARMv6 has BSWAP.
680 if (!Subtarget->hasV6Ops())
Owen Anderson9f944592009-08-11 20:47:22 +0000681 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio25d40522007-03-16 22:54:16 +0000682
Bob Wilsone8a549c2012-09-29 21:43:49 +0000683 if (!(Subtarget->hasDivide() && Subtarget->isThumb2()) &&
684 !(Subtarget->hasDivideInARMMode() && !Subtarget->isThumb())) {
685 // These are expanded into libcalls if the cpu doesn't have HW divider.
Jim Grosbach92d999002010-05-05 20:44:35 +0000686 setOperationAction(ISD::SDIV, MVT::i32, Expand);
687 setOperationAction(ISD::UDIV, MVT::i32, Expand);
688 }
Renato Golin87610692013-07-16 09:32:17 +0000689
690 // FIXME: Also set divmod for SREM on EABI
Owen Anderson9f944592009-08-11 20:47:22 +0000691 setOperationAction(ISD::SREM, MVT::i32, Expand);
692 setOperationAction(ISD::UREM, MVT::i32, Expand);
Renato Golin87610692013-07-16 09:32:17 +0000693 // Register based DivRem for AEABI (RTABI 4.2)
694 if (Subtarget->isTargetAEABI()) {
695 setLibcallName(RTLIB::SDIVREM_I8, "__aeabi_idivmod");
696 setLibcallName(RTLIB::SDIVREM_I16, "__aeabi_idivmod");
697 setLibcallName(RTLIB::SDIVREM_I32, "__aeabi_idivmod");
698 setLibcallName(RTLIB::SDIVREM_I64, "__aeabi_ldivmod");
699 setLibcallName(RTLIB::UDIVREM_I8, "__aeabi_uidivmod");
700 setLibcallName(RTLIB::UDIVREM_I16, "__aeabi_uidivmod");
701 setLibcallName(RTLIB::UDIVREM_I32, "__aeabi_uidivmod");
702 setLibcallName(RTLIB::UDIVREM_I64, "__aeabi_uldivmod");
703
704 setLibcallCallingConv(RTLIB::SDIVREM_I8, CallingConv::ARM_AAPCS);
705 setLibcallCallingConv(RTLIB::SDIVREM_I16, CallingConv::ARM_AAPCS);
706 setLibcallCallingConv(RTLIB::SDIVREM_I32, CallingConv::ARM_AAPCS);
707 setLibcallCallingConv(RTLIB::SDIVREM_I64, CallingConv::ARM_AAPCS);
708 setLibcallCallingConv(RTLIB::UDIVREM_I8, CallingConv::ARM_AAPCS);
709 setLibcallCallingConv(RTLIB::UDIVREM_I16, CallingConv::ARM_AAPCS);
710 setLibcallCallingConv(RTLIB::UDIVREM_I32, CallingConv::ARM_AAPCS);
711 setLibcallCallingConv(RTLIB::UDIVREM_I64, CallingConv::ARM_AAPCS);
712
713 setOperationAction(ISD::SDIVREM, MVT::i32, Custom);
714 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
715 } else {
716 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
717 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
718 }
Bob Wilson7117a912009-03-20 22:42:55 +0000719
Owen Anderson9f944592009-08-11 20:47:22 +0000720 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
721 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
722 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
723 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson1cf0b032009-10-30 05:45:42 +0000724 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000725
Evan Cheng74d92c12011-04-08 21:37:21 +0000726 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Evan Cheng2fa5a7e2010-05-11 07:26:32 +0000727
Evan Cheng10043e22007-01-19 07:51:42 +0000728 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000729 setOperationAction(ISD::VASTART, MVT::Other, Custom);
730 setOperationAction(ISD::VAARG, MVT::Other, Expand);
731 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
732 setOperationAction(ISD::VAEND, MVT::Other, Expand);
733 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
734 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000735
Tim Northoverd6a729b2014-01-06 14:28:05 +0000736 if (!Subtarget->isTargetMachO()) {
737 // Non-MachO platforms may return values in these registers via the
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000738 // personality function.
Bill Wendling05d6f2f2012-02-13 23:47:16 +0000739 setExceptionPointerRegister(ARM::R0);
740 setExceptionSelectorRegister(ARM::R1);
741 }
Anton Korobeynikovf3a62312011-01-24 22:38:45 +0000742
Evan Chengf7f97b42010-04-15 22:20:34 +0000743 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng6e809de2010-08-11 06:22:01 +0000744 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
745 // the default expansion.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000746 if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) {
Tim Northoverc882eb02014-04-03 11:44:58 +0000747 // ATOMIC_FENCE needs custom lowering; the others should have been expanded
748 // to ldrex/strex loops already.
Tim Northoverc7ea8042013-10-25 09:30:24 +0000749 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Tim Northoverc882eb02014-04-03 11:44:58 +0000750
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000751 // On v8, we have particularly efficient implementations of atomic fences
752 // if they can be combined with nearby atomic loads and stores.
753 if (!Subtarget->hasV8Ops()) {
754 // Automatically insert fences (dmb ist) around ATOMIC_SWAP etc.
755 setInsertFencesForAtomic(true);
756 }
Jim Grosbach6860bb72010-06-18 22:35:32 +0000757 } else {
Tim Northoverc7ea8042013-10-25 09:30:24 +0000758 // If there's anything we can use as a barrier, go through custom lowering
759 // for ATOMIC_FENCE.
760 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other,
761 Subtarget->hasAnyDataBarrier() ? Custom : Expand);
762
Jim Grosbach6860bb72010-06-18 22:35:32 +0000763 // Set them all for expansion, which will force libcalls.
Jim Grosbach6860bb72010-06-18 22:35:32 +0000764 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbacha57c2882010-06-18 23:03:10 +0000765 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000766 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000767 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000768 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000769 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000770 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000771 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000772 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000773 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000774 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand);
Jim Grosbachd4b733e2011-04-26 19:44:18 +0000775 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand);
Eli Friedmanba912e02011-09-15 22:18:49 +0000776 // Mark ATOMIC_LOAD and ATOMIC_STORE custom so we can handle the
777 // Unordered/Monotonic case.
778 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
779 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
Jim Grosbach6860bb72010-06-18 22:35:32 +0000780 }
Evan Cheng10043e22007-01-19 07:51:42 +0000781
Evan Cheng21acf9f2010-11-04 05:19:35 +0000782 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Cheng6f360422010-11-03 05:14:24 +0000783
Eli Friedman8cfa7712010-06-26 04:36:50 +0000784 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
785 if (!Subtarget->hasV6Ops()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000786 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
787 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000788 }
Owen Anderson9f944592009-08-11 20:47:22 +0000789 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Cheng10043e22007-01-19 07:51:42 +0000790
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000791 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
792 !Subtarget->isThumb1Only()) {
Bob Wilson6a4491b2010-01-19 22:56:26 +0000793 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000794 // iff target supports vfp2.
Wesley Peck527da1b2010-11-23 03:31:01 +0000795 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemanb69b1822010-08-03 21:31:55 +0000796 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
797 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000798
799 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000800 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbach31984832010-07-07 00:07:57 +0000801 if (Subtarget->isTargetDarwin()) {
802 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
803 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
John McCall7d84ece2011-05-29 19:50:32 +0000804 setLibcallName(RTLIB::UNWIND_RESUME, "_Unwind_SjLj_Resume");
Jim Grosbach31984832010-07-07 00:07:57 +0000805 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +0000806
Owen Anderson9f944592009-08-11 20:47:22 +0000807 setOperationAction(ISD::SETCC, MVT::i32, Expand);
808 setOperationAction(ISD::SETCC, MVT::f32, Expand);
809 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendling6a981312010-08-11 08:43:16 +0000810 setOperationAction(ISD::SELECT, MVT::i32, Custom);
811 setOperationAction(ISD::SELECT, MVT::f32, Custom);
812 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000813 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
814 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
815 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000816
Owen Anderson9f944592009-08-11 20:47:22 +0000817 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
818 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
819 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
820 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
821 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Cheng10043e22007-01-19 07:51:42 +0000822
Dan Gohman482732a2007-10-11 23:21:31 +0000823 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000824 setOperationAction(ISD::FSIN, MVT::f64, Expand);
825 setOperationAction(ISD::FSIN, MVT::f32, Expand);
826 setOperationAction(ISD::FCOS, MVT::f32, Expand);
827 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000828 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
829 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000830 setOperationAction(ISD::FREM, MVT::f64, Expand);
831 setOperationAction(ISD::FREM, MVT::f32, Expand);
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasVFP2() &&
833 !Subtarget->isThumb1Only()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000834 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
835 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng86e476b2008-04-01 01:50:16 +0000836 }
Owen Anderson9f944592009-08-11 20:47:22 +0000837 setOperationAction(ISD::FPOW, MVT::f64, Expand);
838 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson7117a912009-03-20 22:42:55 +0000839
Evan Chengd0007f32012-04-10 21:40:28 +0000840 if (!Subtarget->hasVFP4()) {
841 setOperationAction(ISD::FMA, MVT::f64, Expand);
842 setOperationAction(ISD::FMA, MVT::f32, Expand);
843 }
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000844
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000845 // Various VFP goodness
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000846 if (!TM.Options.UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilsone4191e72010-03-19 22:51:32 +0000847 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
848 if (Subtarget->hasVFP2()) {
849 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
850 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
851 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
852 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
853 }
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000854 // Special handling for half-precision FP.
Anton Korobeynikov64578d52010-03-18 22:35:37 +0000855 if (!Subtarget->hasFP16()) {
856 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
857 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovd7fece32010-03-14 18:42:31 +0000858 }
Evan Cheng86e476b2008-04-01 01:50:16 +0000859 }
Jim Grosbach1a597112014-04-03 23:43:18 +0000860
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000861 // Combine sin / cos into one node or libcall if possible.
862 if (Subtarget->hasSinCos()) {
863 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
864 setLibcallName(RTLIB::SINCOS_F64, "sincos");
865 if (Subtarget->getTargetTriple().getOS() == Triple::IOS) {
866 // For iOS, we don't want to the normal expansion of a libcall to
867 // sincos. We want to issue a libcall to __sincos_stret.
868 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
869 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
870 }
871 }
Evan Cheng10043e22007-01-19 07:51:42 +0000872
Chris Lattnerf3f4ad92007-11-27 22:36:16 +0000873 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000874 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattner4147f082009-03-12 06:52:53 +0000875 setTargetDAGCombine(ISD::ADD);
876 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +0000877 setTargetDAGCombine(ISD::MUL);
Jakob Stoklund Olesene45e22b2012-09-07 17:34:15 +0000878 setTargetDAGCombine(ISD::AND);
879 setTargetDAGCombine(ISD::OR);
880 setTargetDAGCombine(ISD::XOR);
Jim Grosbach11013ed2010-07-16 23:05:05 +0000881
Evan Chengf258a152012-02-23 02:58:19 +0000882 if (Subtarget->hasV6Ops())
883 setTargetDAGCombine(ISD::SRL);
884
Evan Cheng10043e22007-01-19 07:51:42 +0000885 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng4401f882010-05-20 23:26:43 +0000886
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000887 if (TM.Options.UseSoftFloat || Subtarget->isThumb1Only() ||
888 !Subtarget->hasVFP2())
Evan Cheng34c26042010-05-21 00:43:17 +0000889 setSchedulingPreference(Sched::RegPressure);
890 else
891 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen58698d22007-05-17 21:31:21 +0000892
Evan Cheng3ae2b792011-01-06 06:52:41 +0000893 //// temporary - rewrite interface to use type
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000894 MaxStoresPerMemset = 8;
895 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
896 MaxStoresPerMemcpy = 4; // For @llvm.memcpy -> sequence of stores
897 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
898 MaxStoresPerMemmove = 4; // For @llvm.memmove -> sequence of stores
899 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 4 : 2;
Evan Chengb71233f2010-06-26 01:52:05 +0000900
Rafael Espindolaa76eccf2010-07-11 04:01:49 +0000901 // On ARM arguments smaller than 4 bytes are extended, so all arguments
902 // are at least 4 bytes aligned.
903 setMinStackArgumentAlignment(4);
904
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000905 // Prefer likely predicted branches to selects on out-of-order cores.
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000906 PredictableSelectIsExpensive = Subtarget->isLikeA9();
Benjamin Kramere31f31e2012-05-05 12:49:14 +0000907
Eli Friedman2518f832011-05-06 20:34:06 +0000908 setMinFunctionAlignment(Subtarget->isThumb() ? 1 : 2);
Evan Cheng10043e22007-01-19 07:51:42 +0000909}
910
Andrew Trick43f25632011-01-19 02:35:27 +0000911// FIXME: It might make sense to define the representative register class as the
912// nearest super-register that has a non-null superset. For example, DPR_VFP2 is
913// a super-register of SPR, and DPR is a superset if DPR_VFP2. Consequently,
914// SPR's representative would be DPR_VFP2. This should work well if register
915// pressure tracking were modified such that a register use would increment the
916// pressure of the register class's representative and all of it's super
917// classes' representatives transitively. We have not implemented this because
918// of the difficulty prior to coalescing of modeling operand register classes
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000919// due to the common occurrence of cross class copies and subregister insertions
Andrew Trick43f25632011-01-19 02:35:27 +0000920// and extractions.
Evan Chenga77f3d32010-07-21 06:09:07 +0000921std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000922ARMTargetLowering::findRepresentativeClass(MVT VT) const{
Craig Topper062a2ba2014-04-25 05:30:21 +0000923 const TargetRegisterClass *RRC = nullptr;
Evan Chenga77f3d32010-07-21 06:09:07 +0000924 uint8_t Cost = 1;
Patrik Hagglundf9eb1682012-12-19 11:30:36 +0000925 switch (VT.SimpleTy) {
Evan Cheng10f99a32010-07-19 22:15:08 +0000926 default:
Evan Chenga77f3d32010-07-21 06:09:07 +0000927 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng28590382010-07-21 23:53:58 +0000928 // Use DPR as representative register class for all floating point
929 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
930 // the cost is 1 for both f32 and f64.
931 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Chenga77f3d32010-07-21 06:09:07 +0000932 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Craig Topperc7242e02012-04-20 07:30:17 +0000933 RRC = &ARM::DPRRegClass;
Andrew Trick43f25632011-01-19 02:35:27 +0000934 // When NEON is used for SP, only half of the register file is available
935 // because operations that define both SP and DP results will be constrained
936 // to the VFP2 class (D0-D15). We currently model this constraint prior to
937 // coalescing by double-counting the SP regs. See the FIXME above.
938 if (Subtarget->useNEONForSinglePrecisionFP())
939 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000940 break;
941 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
942 case MVT::v4f32: case MVT::v2f64:
Craig Topperc7242e02012-04-20 07:30:17 +0000943 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000944 Cost = 2;
Evan Chenga77f3d32010-07-21 06:09:07 +0000945 break;
946 case MVT::v4i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000947 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000948 Cost = 4;
Evan Chenga77f3d32010-07-21 06:09:07 +0000949 break;
950 case MVT::v8i64:
Craig Topperc7242e02012-04-20 07:30:17 +0000951 RRC = &ARM::DPRRegClass;
Evan Cheng28590382010-07-21 23:53:58 +0000952 Cost = 8;
Evan Chenga77f3d32010-07-21 06:09:07 +0000953 break;
Evan Cheng10f99a32010-07-19 22:15:08 +0000954 }
Evan Chenga77f3d32010-07-21 06:09:07 +0000955 return std::make_pair(RRC, Cost);
Evan Cheng10f99a32010-07-19 22:15:08 +0000956}
957
Evan Cheng10043e22007-01-19 07:51:42 +0000958const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
959 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000960 default: return nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000961 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chengdfce83c2011-01-17 08:03:18 +0000962 case ARMISD::WrapperPIC: return "ARMISD::WrapperPIC";
Evan Cheng10043e22007-01-19 07:51:42 +0000963 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
964 case ARMISD::CALL: return "ARMISD::CALL";
Evan Chengc3c949b42007-06-19 21:05:09 +0000965 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Cheng10043e22007-01-19 07:51:42 +0000966 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
967 case ARMISD::tCALL: return "ARMISD::tCALL";
968 case ARMISD::BRCOND: return "ARMISD::BRCOND";
969 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Chengc6d70ae2009-07-29 02:18:14 +0000970 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Cheng10043e22007-01-19 07:51:42 +0000971 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Tim Northoverd8407452013-10-01 14:33:28 +0000972 case ARMISD::INTRET_FLAG: return "ARMISD::INTRET_FLAG";
Evan Cheng10043e22007-01-19 07:51:42 +0000973 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
974 case ARMISD::CMP: return "ARMISD::CMP";
Bill Wendling4b796472012-06-11 08:07:26 +0000975 case ARMISD::CMN: return "ARMISD::CMN";
David Goodwindbf11ba2009-06-29 15:33:01 +0000976 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Cheng10043e22007-01-19 07:51:42 +0000977 case ARMISD::CMPFP: return "ARMISD::CMPFP";
978 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000979 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Cheng10043e22007-01-19 07:51:42 +0000980 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Evan Chenge87681c2012-02-23 01:19:06 +0000981
Evan Cheng10043e22007-01-19 07:51:42 +0000982 case ARMISD::CMOV: return "ARMISD::CMOV";
Bob Wilson7117a912009-03-20 22:42:55 +0000983
Jim Grosbach8546ec92010-01-18 19:58:49 +0000984 case ARMISD::RBIT: return "ARMISD::RBIT";
985
Bob Wilsone4191e72010-03-19 22:51:32 +0000986 case ARMISD::FTOSI: return "ARMISD::FTOSI";
987 case ARMISD::FTOUI: return "ARMISD::FTOUI";
988 case ARMISD::SITOF: return "ARMISD::SITOF";
989 case ARMISD::UITOF: return "ARMISD::UITOF";
990
Evan Cheng10043e22007-01-19 07:51:42 +0000991 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
992 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
993 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson7117a912009-03-20 22:42:55 +0000994
Evan Chenge8916542011-08-30 01:34:54 +0000995 case ARMISD::ADDC: return "ARMISD::ADDC";
996 case ARMISD::ADDE: return "ARMISD::ADDE";
997 case ARMISD::SUBC: return "ARMISD::SUBC";
998 case ARMISD::SUBE: return "ARMISD::SUBE";
999
Bob Wilson22806742010-09-22 22:09:21 +00001000 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
1001 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001002
Evan Chengec6d7c92009-10-28 06:55:03 +00001003 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
1004 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
1005
Dale Johannesend679ff72010-06-03 21:09:53 +00001006 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach535d3b42010-09-08 03:54:02 +00001007
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001008 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson2e076c42009-06-22 23:27:02 +00001009
Evan Chengb972e562009-08-07 00:34:42 +00001010 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
1011
Bob Wilson7ed59712010-10-30 00:54:37 +00001012 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach53e88542009-12-10 00:11:09 +00001013
Evan Cheng8740ee32010-11-03 06:34:55 +00001014 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
1015
Bob Wilson2e076c42009-06-22 23:27:02 +00001016 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilsonf268d032010-12-18 00:04:26 +00001017 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001018 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilsonf268d032010-12-18 00:04:26 +00001019 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
1020 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001021 case ARMISD::VCGEU: return "ARMISD::VCGEU";
1022 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilsonf268d032010-12-18 00:04:26 +00001023 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
1024 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson2e076c42009-06-22 23:27:02 +00001025 case ARMISD::VCGTU: return "ARMISD::VCGTU";
1026 case ARMISD::VTST: return "ARMISD::VTST";
1027
1028 case ARMISD::VSHL: return "ARMISD::VSHL";
1029 case ARMISD::VSHRs: return "ARMISD::VSHRs";
1030 case ARMISD::VSHRu: return "ARMISD::VSHRu";
Bob Wilson2e076c42009-06-22 23:27:02 +00001031 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
1032 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
1033 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
1034 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
1035 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
1036 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
1037 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
1038 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
1039 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
1040 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
1041 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
1042 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
1043 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
1044 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsona3f19012010-07-13 21:16:48 +00001045 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilsonbad47f62010-07-14 06:31:50 +00001046 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00001047 case ARMISD::VMOVFPIMM: return "ARMISD::VMOVFPIMM";
Bob Wilsoneb54d512009-08-14 05:13:08 +00001048 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilsoncce31f62009-08-14 05:08:32 +00001049 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilson32cd8552009-08-19 17:03:43 +00001050 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsonea3a4022009-08-12 22:31:50 +00001051 case ARMISD::VREV64: return "ARMISD::VREV64";
1052 case ARMISD::VREV32: return "ARMISD::VREV32";
1053 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00001054 case ARMISD::VZIP: return "ARMISD::VZIP";
1055 case ARMISD::VUZP: return "ARMISD::VUZP";
1056 case ARMISD::VTRN: return "ARMISD::VTRN";
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00001057 case ARMISD::VTBL1: return "ARMISD::VTBL1";
1058 case ARMISD::VTBL2: return "ARMISD::VTBL2";
Bob Wilson38ab35a2010-09-01 23:50:19 +00001059 case ARMISD::VMULLs: return "ARMISD::VMULLs";
1060 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00001061 case ARMISD::UMLAL: return "ARMISD::UMLAL";
1062 case ARMISD::SMLAL: return "ARMISD::SMLAL";
Bob Wilsond8a9a042010-06-04 00:04:02 +00001063 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilsonc6c13a32010-02-18 06:05:53 +00001064 case ARMISD::FMAX: return "ARMISD::FMAX";
1065 case ARMISD::FMIN: return "ARMISD::FMIN";
Joey Goulye3dd6842013-08-23 12:01:13 +00001066 case ARMISD::VMAXNM: return "ARMISD::VMAX";
1067 case ARMISD::VMINNM: return "ARMISD::VMIN";
Jim Grosbach6e3b5fa2010-07-17 01:50:57 +00001068 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson62a6f7e2010-11-28 06:51:11 +00001069 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
1070 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00001071 case ARMISD::VBSL: return "ARMISD::VBSL";
Bob Wilson2d790df2010-11-28 06:51:26 +00001072 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
1073 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
1074 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Bob Wilson06fce872011-02-07 17:43:21 +00001075 case ARMISD::VLD1_UPD: return "ARMISD::VLD1_UPD";
1076 case ARMISD::VLD2_UPD: return "ARMISD::VLD2_UPD";
1077 case ARMISD::VLD3_UPD: return "ARMISD::VLD3_UPD";
1078 case ARMISD::VLD4_UPD: return "ARMISD::VLD4_UPD";
1079 case ARMISD::VLD2LN_UPD: return "ARMISD::VLD2LN_UPD";
1080 case ARMISD::VLD3LN_UPD: return "ARMISD::VLD3LN_UPD";
1081 case ARMISD::VLD4LN_UPD: return "ARMISD::VLD4LN_UPD";
1082 case ARMISD::VLD2DUP_UPD: return "ARMISD::VLD2DUP_UPD";
1083 case ARMISD::VLD3DUP_UPD: return "ARMISD::VLD3DUP_UPD";
1084 case ARMISD::VLD4DUP_UPD: return "ARMISD::VLD4DUP_UPD";
1085 case ARMISD::VST1_UPD: return "ARMISD::VST1_UPD";
1086 case ARMISD::VST2_UPD: return "ARMISD::VST2_UPD";
1087 case ARMISD::VST3_UPD: return "ARMISD::VST3_UPD";
1088 case ARMISD::VST4_UPD: return "ARMISD::VST4_UPD";
1089 case ARMISD::VST2LN_UPD: return "ARMISD::VST2LN_UPD";
1090 case ARMISD::VST3LN_UPD: return "ARMISD::VST3LN_UPD";
1091 case ARMISD::VST4LN_UPD: return "ARMISD::VST4LN_UPD";
Evan Cheng10043e22007-01-19 07:51:42 +00001092 }
1093}
1094
Matt Arsenault758659232013-05-18 00:21:46 +00001095EVT ARMTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Duncan Sandsf2641e12011-09-06 19:07:46 +00001096 if (!VT.isVector()) return getPointerTy();
1097 return VT.changeVectorElementTypeToInteger();
1098}
1099
Evan Cheng4cad68e2010-05-15 02:18:07 +00001100/// getRegClassFor - Return the register class that should be used for the
1101/// specified value type.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001102const TargetRegisterClass *ARMTargetLowering::getRegClassFor(MVT VT) const {
Evan Cheng4cad68e2010-05-15 02:18:07 +00001103 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
1104 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
1105 // load / store 4 to 8 consecutive D registers.
Evan Cheng3d214cd2010-05-15 02:20:21 +00001106 if (Subtarget->hasNEON()) {
1107 if (VT == MVT::v4i64)
Craig Topperc7242e02012-04-20 07:30:17 +00001108 return &ARM::QQPRRegClass;
1109 if (VT == MVT::v8i64)
1110 return &ARM::QQQQPRRegClass;
Evan Cheng3d214cd2010-05-15 02:20:21 +00001111 }
Evan Cheng4cad68e2010-05-15 02:18:07 +00001112 return TargetLowering::getRegClassFor(VT);
1113}
1114
Eric Christopher84bdfd82010-07-21 22:26:11 +00001115// Create a fast isel object.
1116FastISel *
Bob Wilson3e6fa462012-08-03 04:06:28 +00001117ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
1118 const TargetLibraryInfo *libInfo) const {
1119 return ARM::createFastISel(funcInfo, libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +00001120}
1121
Anton Korobeynikov19edda02010-07-24 21:52:08 +00001122/// getMaximalGlobalOffset - Returns the maximal possible offset which can
1123/// be used for loads / stores from the global.
1124unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
1125 return (Subtarget->isThumb1Only() ? 127 : 4095);
1126}
1127
Evan Cheng4401f882010-05-20 23:26:43 +00001128Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengbf914992010-05-28 23:25:23 +00001129 unsigned NumVals = N->getNumValues();
1130 if (!NumVals)
1131 return Sched::RegPressure;
1132
1133 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng4401f882010-05-20 23:26:43 +00001134 EVT VT = N->getValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001135 if (VT == MVT::Glue || VT == MVT::Other)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001136 continue;
Evan Cheng4401f882010-05-20 23:26:43 +00001137 if (VT.isFloatingPoint() || VT.isVector())
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001138 return Sched::ILP;
Evan Cheng4401f882010-05-20 23:26:43 +00001139 }
Evan Chengbf914992010-05-28 23:25:23 +00001140
1141 if (!N->isMachineOpcode())
1142 return Sched::RegPressure;
1143
1144 // Load are scheduled for latency even if there instruction itinerary
1145 // is not available.
1146 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng6cc775f2011-06-28 19:10:37 +00001147 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001148
Evan Cheng6cc775f2011-06-28 19:10:37 +00001149 if (MCID.getNumDefs() == 0)
Evan Cheng0c4c5ca2010-10-29 18:07:31 +00001150 return Sched::RegPressure;
1151 if (!Itins->isEmpty() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +00001152 Itins->getOperandCycle(MCID.getSchedClass(), 0) > 2)
Dan Gohman4ed1afa2011-10-24 17:55:11 +00001153 return Sched::ILP;
Evan Chengbf914992010-05-28 23:25:23 +00001154
Evan Cheng4401f882010-05-20 23:26:43 +00001155 return Sched::RegPressure;
1156}
1157
Evan Cheng10043e22007-01-19 07:51:42 +00001158//===----------------------------------------------------------------------===//
1159// Lowering Code
1160//===----------------------------------------------------------------------===//
1161
Evan Cheng10043e22007-01-19 07:51:42 +00001162/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
1163static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
1164 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001165 default: llvm_unreachable("Unknown condition code!");
Evan Cheng10043e22007-01-19 07:51:42 +00001166 case ISD::SETNE: return ARMCC::NE;
1167 case ISD::SETEQ: return ARMCC::EQ;
1168 case ISD::SETGT: return ARMCC::GT;
1169 case ISD::SETGE: return ARMCC::GE;
1170 case ISD::SETLT: return ARMCC::LT;
1171 case ISD::SETLE: return ARMCC::LE;
1172 case ISD::SETUGT: return ARMCC::HI;
1173 case ISD::SETUGE: return ARMCC::HS;
1174 case ISD::SETULT: return ARMCC::LO;
1175 case ISD::SETULE: return ARMCC::LS;
1176 }
1177}
1178
Bob Wilsona2e83332009-09-09 23:14:54 +00001179/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
1180static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Cheng10043e22007-01-19 07:51:42 +00001181 ARMCC::CondCodes &CondCode2) {
Evan Cheng10043e22007-01-19 07:51:42 +00001182 CondCode2 = ARMCC::AL;
1183 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001184 default: llvm_unreachable("Unknown FP condition!");
Evan Cheng10043e22007-01-19 07:51:42 +00001185 case ISD::SETEQ:
1186 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
1187 case ISD::SETGT:
1188 case ISD::SETOGT: CondCode = ARMCC::GT; break;
1189 case ISD::SETGE:
1190 case ISD::SETOGE: CondCode = ARMCC::GE; break;
1191 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsona2e83332009-09-09 23:14:54 +00001192 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Cheng10043e22007-01-19 07:51:42 +00001193 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
1194 case ISD::SETO: CondCode = ARMCC::VC; break;
1195 case ISD::SETUO: CondCode = ARMCC::VS; break;
1196 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
1197 case ISD::SETUGT: CondCode = ARMCC::HI; break;
1198 case ISD::SETUGE: CondCode = ARMCC::PL; break;
1199 case ISD::SETLT:
1200 case ISD::SETULT: CondCode = ARMCC::LT; break;
1201 case ISD::SETLE:
1202 case ISD::SETULE: CondCode = ARMCC::LE; break;
1203 case ISD::SETNE:
1204 case ISD::SETUNE: CondCode = ARMCC::NE; break;
1205 }
Evan Cheng10043e22007-01-19 07:51:42 +00001206}
1207
Bob Wilsona4c22902009-04-17 19:07:39 +00001208//===----------------------------------------------------------------------===//
1209// Calling Convention Implementation
Bob Wilsona4c22902009-04-17 19:07:39 +00001210//===----------------------------------------------------------------------===//
1211
1212#include "ARMGenCallingConv.inc"
1213
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001214/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1215/// given CallingConvention value.
Sandeep Patel68c5f472009-09-02 08:44:58 +00001216CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001217 bool Return,
1218 bool isVarArg) const {
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001219 switch (CC) {
1220 default:
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001221 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001222 case CallingConv::Fast:
Evan Cheng817bbac2010-10-23 02:19:37 +00001223 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng08dd8c82010-10-22 18:23:05 +00001224 if (!Subtarget->isAAPCS_ABI())
1225 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1226 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1227 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1228 }
1229 // Fallthrough
1230 case CallingConv::C: {
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001231 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng08dd8c82010-10-22 18:23:05 +00001232 if (!Subtarget->isAAPCS_ABI())
1233 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
1234 else if (Subtarget->hasVFP2() &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001235 getTargetMachine().Options.FloatABIType == FloatABI::Hard &&
1236 !isVarArg)
Evan Cheng08dd8c82010-10-22 18:23:05 +00001237 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1238 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1239 }
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001240 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov1b42e642012-01-29 09:06:09 +00001241 if (!isVarArg)
1242 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1243 // Fallthrough
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001244 case CallingConv::ARM_AAPCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001245 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001246 case CallingConv::ARM_APCS:
Evan Cheng08dd8c82010-10-22 18:23:05 +00001247 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Eric Christopherb3322362012-08-03 00:05:53 +00001248 case CallingConv::GHC:
1249 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS_GHC);
Anton Korobeynikova8fd40b2009-06-16 18:50:49 +00001250 }
1251}
1252
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001253/// LowerCallResult - Lower the result values of a call into the
1254/// appropriate copies out of appropriate physical registers.
1255SDValue
1256ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001257 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001258 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001259 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +00001260 SmallVectorImpl<SDValue> &InVals,
1261 bool isThisReturn, SDValue ThisVal) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001262
Bob Wilsona4c22902009-04-17 19:07:39 +00001263 // Assign locations to each value returned by this call.
1264 SmallVector<CCValAssign, 16> RVLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00001265 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1266 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001267 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001268 CCAssignFnForNode(CallConv, /* Return*/ true,
1269 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00001270
1271 // Copy all of the result registers out of their specified physreg.
1272 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1273 CCValAssign VA = RVLocs[i];
1274
Stephen Linb8bd2322013-04-20 05:14:40 +00001275 // Pass 'this' value directly from the argument to return value, to avoid
1276 // reg unit interference
1277 if (i == 0 && isThisReturn) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001278 assert(!VA.needsCustom() && VA.getLocVT() == MVT::i32 &&
1279 "unexpected return calling convention register assignment");
Stephen Linb8bd2322013-04-20 05:14:40 +00001280 InVals.push_back(ThisVal);
1281 continue;
1282 }
1283
Bob Wilson0041bd32009-04-25 00:33:20 +00001284 SDValue Val;
Bob Wilsona4c22902009-04-17 19:07:39 +00001285 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00001286 // Handle f64 or half of a v2f64.
Owen Anderson9f944592009-08-11 20:47:22 +00001287 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsona4c22902009-04-17 19:07:39 +00001288 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001289 Chain = Lo.getValue(1);
1290 InFlag = Lo.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001291 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001292 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001293 InFlag);
1294 Chain = Hi.getValue(1);
1295 InFlag = Hi.getValue(2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001296 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson2e076c42009-06-22 23:27:02 +00001297
Owen Anderson9f944592009-08-11 20:47:22 +00001298 if (VA.getLocVT() == MVT::v2f64) {
1299 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1300 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1301 DAG.getConstant(0, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001302
1303 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001304 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001305 Chain = Lo.getValue(1);
1306 InFlag = Lo.getValue(2);
1307 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson9f944592009-08-11 20:47:22 +00001308 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson2e076c42009-06-22 23:27:02 +00001309 Chain = Hi.getValue(1);
1310 InFlag = Hi.getValue(2);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001311 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson9f944592009-08-11 20:47:22 +00001312 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1313 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00001314 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001315 } else {
Bob Wilson0041bd32009-04-25 00:33:20 +00001316 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1317 InFlag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00001318 Chain = Val.getValue(1);
1319 InFlag = Val.getValue(2);
Bob Wilsona4c22902009-04-17 19:07:39 +00001320 }
Bob Wilson0041bd32009-04-25 00:33:20 +00001321
1322 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001323 default: llvm_unreachable("Unknown loc info!");
Bob Wilson0041bd32009-04-25 00:33:20 +00001324 case CCValAssign::Full: break;
1325 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001326 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson0041bd32009-04-25 00:33:20 +00001327 break;
1328 }
1329
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001330 InVals.push_back(Val);
Bob Wilsona4c22902009-04-17 19:07:39 +00001331 }
1332
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001333 return Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00001334}
1335
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001336/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilsona4c22902009-04-17 19:07:39 +00001337SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001338ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1339 SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001340 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001341 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001342 ISD::ArgFlagsTy Flags) const {
Bob Wilsona4c22902009-04-17 19:07:39 +00001343 unsigned LocMemOffset = VA.getLocMemOffset();
1344 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1345 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Bob Wilsona4c22902009-04-17 19:07:39 +00001346 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner886250c2010-09-21 18:51:21 +00001347 MachinePointerInfo::getStack(LocMemOffset),
David Greene0d0149f2010-02-15 16:55:24 +00001348 false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00001349}
1350
Andrew Trickef9de2a2013-05-25 02:42:55 +00001351void ARMTargetLowering::PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +00001352 SDValue Chain, SDValue &Arg,
1353 RegsToPassVector &RegsToPass,
1354 CCValAssign &VA, CCValAssign &NextVA,
1355 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +00001356 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001357 ISD::ArgFlagsTy Flags) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00001358
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001359 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001360 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson2e076c42009-06-22 23:27:02 +00001361 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1362
1363 if (NextVA.isRegLoc())
1364 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1365 else {
1366 assert(NextVA.isMemLoc());
Craig Topper062a2ba2014-04-25 05:30:21 +00001367 if (!StackPtr.getNode())
Bob Wilson2e076c42009-06-22 23:27:02 +00001368 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1369
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001370 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1371 dl, DAG, NextVA,
1372 Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001373 }
1374}
1375
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001376/// LowerCall - Lowering a call into a callseq_start <-
Evan Cheng4b6c8f72007-02-03 08:53:01 +00001377/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1378/// nodes.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001379SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00001380ARMTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001381 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00001382 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001383 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001384 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1385 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1386 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001387 SDValue Chain = CLI.Chain;
1388 SDValue Callee = CLI.Callee;
1389 bool &isTailCall = CLI.IsTailCall;
1390 CallingConv::ID CallConv = CLI.CallConv;
1391 bool doesNotRet = CLI.DoesNotReturn;
1392 bool isVarArg = CLI.IsVarArg;
1393
Dale Johannesend679ff72010-06-03 21:09:53 +00001394 MachineFunction &MF = DAG.getMachineFunction();
Stephen Lin4eedb292013-04-23 19:30:12 +00001395 bool isStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1396 bool isThisReturn = false;
1397 bool isSibCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001398
Bob Wilson8decdc42011-10-07 17:17:49 +00001399 // Disable tail calls if they're not supported.
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001400 if (!Subtarget->supportsTailCall() || MF.getTarget().Options.DisableTailCalls)
Bob Wilson3c9ed762010-08-13 22:43:33 +00001401 isTailCall = false;
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00001402
Dale Johannesend679ff72010-06-03 21:09:53 +00001403 if (isTailCall) {
1404 // Check if it's really possible to do a tail call.
1405 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Stephen Lin4eedb292013-04-23 19:30:12 +00001406 isVarArg, isStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001407 Outs, OutVals, Ins, DAG);
Reid Kleckner5772b772014-04-24 20:14:34 +00001408 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
1409 report_fatal_error("failed to perform tail call elimination on a call "
1410 "site marked musttail");
Dale Johannesend679ff72010-06-03 21:09:53 +00001411 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1412 // detected sibcalls.
1413 if (isTailCall) {
1414 ++NumTailCalls;
Stephen Lin4eedb292013-04-23 19:30:12 +00001415 isSibCall = true;
Dale Johannesend679ff72010-06-03 21:09:53 +00001416 }
1417 }
Evan Cheng10043e22007-01-19 07:51:42 +00001418
Bob Wilsona4c22902009-04-17 19:07:39 +00001419 // Analyze operands of the call, assigning locations to each operand.
1420 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00001421 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1422 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001423 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001424 CCAssignFnForNode(CallConv, /* Return*/ false,
1425 isVarArg));
Evan Cheng10043e22007-01-19 07:51:42 +00001426
Bob Wilsona4c22902009-04-17 19:07:39 +00001427 // Get a count of how many bytes are to be pushed on the stack.
1428 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng10043e22007-01-19 07:51:42 +00001429
Dale Johannesend679ff72010-06-03 21:09:53 +00001430 // For tail calls, memory operands are available in our caller's stack.
Stephen Lin4eedb292013-04-23 19:30:12 +00001431 if (isSibCall)
Dale Johannesend679ff72010-06-03 21:09:53 +00001432 NumBytes = 0;
1433
Evan Cheng10043e22007-01-19 07:51:42 +00001434 // Adjust the stack pointer for the new arguments...
1435 // These operations are automatically eliminated by the prolog/epilog pass
Stephen Lin4eedb292013-04-23 19:30:12 +00001436 if (!isSibCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00001437 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
1438 dl);
Evan Cheng10043e22007-01-19 07:51:42 +00001439
Jim Grosbach6ad4bcb2010-02-24 01:43:03 +00001440 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Cheng10043e22007-01-19 07:51:42 +00001441
Bob Wilson2e076c42009-06-22 23:27:02 +00001442 RegsToPassVector RegsToPass;
Bob Wilsona4c22902009-04-17 19:07:39 +00001443 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng10043e22007-01-19 07:51:42 +00001444
Bob Wilsona4c22902009-04-17 19:07:39 +00001445 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsonea09d4a2009-04-17 20:35:10 +00001446 // of tail call optimization, arguments are handled later.
Bob Wilsona4c22902009-04-17 19:07:39 +00001447 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1448 i != e;
1449 ++i, ++realArgIdx) {
1450 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001451 SDValue Arg = OutVals[realArgIdx];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001452 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001453 bool isByVal = Flags.isByVal();
Evan Cheng10043e22007-01-19 07:51:42 +00001454
Bob Wilsona4c22902009-04-17 19:07:39 +00001455 // Promote the value if needed.
1456 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001457 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00001458 case CCValAssign::Full: break;
1459 case CCValAssign::SExt:
1460 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1461 break;
1462 case CCValAssign::ZExt:
1463 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1464 break;
1465 case CCValAssign::AExt:
1466 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1467 break;
1468 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00001469 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00001470 break;
Evan Cheng10043e22007-01-19 07:51:42 +00001471 }
1472
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00001473 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilsona4c22902009-04-17 19:07:39 +00001474 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00001475 if (VA.getLocVT() == MVT::v2f64) {
1476 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1477 DAG.getConstant(0, MVT::i32));
1478 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1479 DAG.getConstant(1, MVT::i32));
Bob Wilsona4c22902009-04-17 19:07:39 +00001480
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001481 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001482 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1483
1484 VA = ArgLocs[++i]; // skip ahead to next loc
1485 if (VA.isRegLoc()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001486 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson2e076c42009-06-22 23:27:02 +00001487 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1488 } else {
1489 assert(VA.isMemLoc());
Bob Wilson2e076c42009-06-22 23:27:02 +00001490
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001491 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1492 dl, DAG, VA, Flags));
Bob Wilson2e076c42009-06-22 23:27:02 +00001493 }
1494 } else {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001495 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson2e076c42009-06-22 23:27:02 +00001496 StackPtr, MemOpChains, Flags);
Bob Wilsona4c22902009-04-17 19:07:39 +00001497 }
1498 } else if (VA.isRegLoc()) {
Stephen Lin8118e0b2013-04-23 19:42:25 +00001499 if (realArgIdx == 0 && Flags.isReturned() && Outs[0].VT == MVT::i32) {
1500 assert(VA.getLocVT() == MVT::i32 &&
1501 "unexpected calling convention register assignment");
1502 assert(!Ins.empty() && Ins[0].VT == MVT::i32 &&
Stephen Linb8bd2322013-04-20 05:14:40 +00001503 "unexpected use of 'returned'");
Stephen Lin4eedb292013-04-23 19:30:12 +00001504 isThisReturn = true;
Stephen Linb8bd2322013-04-20 05:14:40 +00001505 }
Bob Wilsona4c22902009-04-17 19:07:39 +00001506 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001507 } else if (isByVal) {
1508 assert(VA.isMemLoc());
1509 unsigned offset = 0;
1510
1511 // True if this byval aggregate will be split between registers
1512 // and memory.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001513 unsigned ByValArgsCount = CCInfo.getInRegsParamsCount();
1514 unsigned CurByValIdx = CCInfo.getInRegsParamsProceed();
1515
1516 if (CurByValIdx < ByValArgsCount) {
1517
1518 unsigned RegBegin, RegEnd;
1519 CCInfo.getInRegsParamInfo(CurByValIdx, RegBegin, RegEnd);
1520
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001521 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1522 unsigned int i, j;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001523 for (i = 0, j = RegBegin; j < RegEnd; i++, j++) {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001524 SDValue Const = DAG.getConstant(4*i, MVT::i32);
1525 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
1526 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
1527 MachinePointerInfo(),
Manman Ren5a787552013-10-07 19:47:53 +00001528 false, false, false,
1529 DAG.InferPtrAlignment(AddArg));
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001530 MemOpChains.push_back(Load.getValue(1));
1531 RegsToPass.push_back(std::make_pair(j, Load));
1532 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001533
1534 // If parameter size outsides register area, "offset" value
1535 // helps us to calculate stack slot for remained part properly.
1536 offset = RegEnd - RegBegin;
1537
1538 CCInfo.nextInRegsParam();
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001539 }
1540
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001541 if (Flags.getByValSize() > 4*offset) {
Manman Ren9f911162012-06-01 02:44:42 +00001542 unsigned LocMemOffset = VA.getLocMemOffset();
1543 SDValue StkPtrOff = DAG.getIntPtrConstant(LocMemOffset);
1544 SDValue Dst = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
1545 StkPtrOff);
1546 SDValue SrcOffset = DAG.getIntPtrConstant(4*offset);
1547 SDValue Src = DAG.getNode(ISD::ADD, dl, getPointerTy(), Arg, SrcOffset);
1548 SDValue SizeNode = DAG.getConstant(Flags.getByValSize() - 4*offset,
1549 MVT::i32);
Manman Rene8735522012-06-01 19:33:18 +00001550 SDValue AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001551
Manman Ren9f911162012-06-01 02:44:42 +00001552 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Manman Rene8735522012-06-01 19:33:18 +00001553 SDValue Ops[] = { Chain, Dst, Src, SizeNode, AlignNode};
Manman Ren9f911162012-06-01 02:44:42 +00001554 MemOpChains.push_back(DAG.getNode(ARMISD::COPY_STRUCT_BYVAL, dl, VTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001555 Ops));
Manman Ren9f911162012-06-01 02:44:42 +00001556 }
Stephen Lin4eedb292013-04-23 19:30:12 +00001557 } else if (!isSibCall) {
Bob Wilsona4c22902009-04-17 19:07:39 +00001558 assert(VA.isMemLoc());
Bob Wilsona4c22902009-04-17 19:07:39 +00001559
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001560 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1561 dl, DAG, VA, Flags));
Bob Wilsona4c22902009-04-17 19:07:39 +00001562 }
Evan Cheng10043e22007-01-19 07:51:42 +00001563 }
1564
1565 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00001566 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Evan Cheng10043e22007-01-19 07:51:42 +00001567
1568 // Build a sequence of copy-to-reg nodes chained together with token chain
1569 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001570 SDValue InFlag;
Dale Johannesen44f9dfc2010-06-15 22:08:33 +00001571 // Tail call byval lowering might overwrite argument registers so in case of
1572 // tail call optimization the copies to registers are lowered later.
1573 if (!isTailCall)
1574 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1575 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1576 RegsToPass[i].second, InFlag);
1577 InFlag = Chain.getValue(1);
1578 }
Evan Cheng10043e22007-01-19 07:51:42 +00001579
Dale Johannesend679ff72010-06-03 21:09:53 +00001580 // For tail calls lower the arguments to the 'real' stack slot.
1581 if (isTailCall) {
1582 // Force all the incoming stack arguments to be loaded from the stack
1583 // before any new outgoing arguments are stored to the stack, because the
1584 // outgoing stack slots may alias the incoming argument stack slots, and
1585 // the alias isn't otherwise explicit. This is slightly more conservative
1586 // than necessary, because it means that each store effectively depends
1587 // on every argument instead of just those arguments it would clobber.
1588
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001589 // Do not flag preceding copytoreg stuff together with the following stuff.
Dale Johannesend679ff72010-06-03 21:09:53 +00001590 InFlag = SDValue();
1591 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1592 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1593 RegsToPass[i].second, InFlag);
1594 InFlag = Chain.getValue(1);
1595 }
Stephen Lind36fd2c2013-04-20 00:47:48 +00001596 InFlag = SDValue();
Dale Johannesend679ff72010-06-03 21:09:53 +00001597 }
1598
Bill Wendling24c79f22008-09-16 21:48:12 +00001599 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1600 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1601 // node so that legalize doesn't hack it.
Evan Cheng10043e22007-01-19 07:51:42 +00001602 bool isDirect = false;
1603 bool isARMFunc = false;
Evan Chengc3c949b42007-06-19 21:05:09 +00001604 bool isLocalARMFunc = false;
Evan Cheng408aa562009-11-06 22:24:13 +00001605 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001606
1607 if (EnableARMLongCalls) {
1608 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1609 && "long-calls with non-static relocation model!");
1610 // Handle a global address or an external symbol. If it's not one of
1611 // those, the target's already in a register, so we don't need to do
1612 // anything extra.
1613 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson47bccf72010-04-15 03:11:28 +00001614 const GlobalValue *GV = G->getGlobal();
Jim Grosbach32bb3622010-04-14 22:28:31 +00001615 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001616 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00001617 ARMConstantPoolValue *CPV =
1618 ARMConstantPoolConstant::Create(GV, ARMPCLabelIndex, ARMCP::CPValue, 0);
1619
Jim Grosbach32bb3622010-04-14 22:28:31 +00001620 // Get the address of the callee into a register
1621 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1622 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1623 Callee = DAG.getLoad(getPointerTy(), dl,
1624 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001625 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001626 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001627 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1628 const char *Sym = S->getSymbol();
1629
1630 // Create a constant pool entry for the callee address
Evan Chengdfce83c2011-01-17 08:03:18 +00001631 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001632 ARMConstantPoolValue *CPV =
1633 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1634 ARMPCLabelIndex, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001635 // Get the address of the callee into a register
1636 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1637 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1638 Callee = DAG.getLoad(getPointerTy(), dl,
1639 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001640 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001641 false, false, false, 0);
Jim Grosbach32bb3622010-04-14 22:28:31 +00001642 }
1643 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001644 const GlobalValue *GV = G->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00001645 isDirect = true;
Chris Lattner55452c22009-07-15 04:12:33 +00001646 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Tim Northoverd6a729b2014-01-06 14:28:05 +00001647 bool isStub = (isExt && Subtarget->isTargetMachO()) &&
Evan Cheng10043e22007-01-19 07:51:42 +00001648 getTargetMachine().getRelocationModel() != Reloc::Static;
1649 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc3c949b42007-06-19 21:05:09 +00001650 // ARM call to a local ARM function is predicable.
Evan Chengf128bdc2010-06-16 07:35:02 +00001651 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Cheng83f35172007-01-30 20:37:08 +00001652 // tBX takes a register source operand.
Tim Northover72360d22013-12-02 10:35:41 +00001653 if (isStub && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Tim Northoverd6a729b2014-01-06 14:28:05 +00001654 assert(Subtarget->isTargetMachO() && "WrapperPIC use on non-MachO?");
Tim Northover72360d22013-12-02 10:35:41 +00001655 Callee = DAG.getNode(ARMISD::WrapperPIC, dl, getPointerTy(),
1656 DAG.getTargetGlobalAddress(GV, dl, getPointerTy()));
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001657 } else {
1658 // On ELF targets for PIC code, direct calls should go through the PLT
1659 unsigned OpFlags = 0;
1660 if (Subtarget->isTargetELF() &&
Chad Rosier537ff502013-02-28 19:16:42 +00001661 getTargetMachine().getRelocationModel() == Reloc::PIC_)
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001662 OpFlags = ARMII::MO_PLT;
1663 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1664 }
Bill Wendling24c79f22008-09-16 21:48:12 +00001665 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001666 isDirect = true;
Tim Northoverd6a729b2014-01-06 14:28:05 +00001667 bool isStub = Subtarget->isTargetMachO() &&
Evan Cheng10043e22007-01-19 07:51:42 +00001668 getTargetMachine().getRelocationModel() != Reloc::Static;
1669 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng83f35172007-01-30 20:37:08 +00001670 // tBX takes a register source operand.
1671 const char *Sym = S->getSymbol();
David Goodwin22c2fba2009-07-08 23:10:31 +00001672 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengdfce83c2011-01-17 08:03:18 +00001673 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendlingc214cb02011-10-01 08:58:29 +00001674 ARMConstantPoolValue *CPV =
1675 ARMConstantPoolSymbol::Create(*DAG.getContext(), Sym,
1676 ARMPCLabelIndex, 4);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00001677 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson9f944592009-08-11 20:47:22 +00001678 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen021052a2009-02-04 20:06:27 +00001679 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Chengcdbb70c2009-10-31 03:39:36 +00001680 DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00001681 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001682 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00001683 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson7117a912009-03-20 22:42:55 +00001684 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen021052a2009-02-04 20:06:27 +00001685 getPointerTy(), Callee, PICLabel);
Jim Grosbach85dcd3d2010-09-22 23:27:36 +00001686 } else {
1687 unsigned OpFlags = 0;
1688 // On ELF targets for PIC code, direct calls should go through the PLT
1689 if (Subtarget->isTargetELF() &&
1690 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1691 OpFlags = ARMII::MO_PLT;
1692 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1693 }
Evan Cheng10043e22007-01-19 07:51:42 +00001694 }
1695
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001696 // FIXME: handle tail calls differently.
1697 unsigned CallOpc;
Tim Northoverdee86042013-12-02 14:46:26 +00001698 bool HasMinSizeAttr = Subtarget->isMinSize();
Evan Cheng6ab54fd2009-08-01 00:16:10 +00001699 if (Subtarget->isThumb()) {
1700 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001701 CallOpc = ARMISD::CALL_NOLINK;
1702 else
1703 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1704 } else {
Evan Cheng21b03482012-11-10 02:09:05 +00001705 if (!isDirect && !Subtarget->hasV5TOps())
Evan Cheng65f9d192012-02-28 18:51:51 +00001706 CallOpc = ARMISD::CALL_NOLINK;
Evan Cheng21b03482012-11-10 02:09:05 +00001707 else if (doesNotRet && isDirect && Subtarget->hasRAS() &&
Quentin Colombet8e1fe842012-11-02 21:32:17 +00001708 // Emit regular call when code size is the priority
1709 !HasMinSizeAttr)
Evan Cheng65f9d192012-02-28 18:51:51 +00001710 // "mov lr, pc; b _foo" to avoid confusing the RSP
1711 CallOpc = ARMISD::CALL_NOLINK;
1712 else
1713 CallOpc = isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001714 }
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +00001715
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001716 std::vector<SDValue> Ops;
Evan Cheng10043e22007-01-19 07:51:42 +00001717 Ops.push_back(Chain);
1718 Ops.push_back(Callee);
1719
1720 // Add argument registers to the end of the list so that they are known live
1721 // into the call.
1722 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1723 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1724 RegsToPass[i].second.getValueType()));
1725
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001726 // Add a register mask operand representing the call-preserved registers.
Matthias Braunc22630e2013-10-04 16:52:54 +00001727 if (!isTailCall) {
1728 const uint32_t *Mask;
1729 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1730 const ARMBaseRegisterInfo *ARI = static_cast<const ARMBaseRegisterInfo*>(TRI);
1731 if (isThisReturn) {
1732 // For 'this' returns, use the R0-preserving mask if applicable
1733 Mask = ARI->getThisReturnPreservedMask(CallConv);
1734 if (!Mask) {
1735 // Set isThisReturn to false if the calling convention is not one that
1736 // allows 'returned' to be modeled in this way, so LowerCallResult does
1737 // not try to pass 'this' straight through
1738 isThisReturn = false;
1739 Mask = ARI->getCallPreservedMask(CallConv);
1740 }
1741 } else
Stephen Linff7fcee2013-06-26 21:42:14 +00001742 Mask = ARI->getCallPreservedMask(CallConv);
Stephen Linb8bd2322013-04-20 05:14:40 +00001743
Matthias Braunc22630e2013-10-04 16:52:54 +00001744 assert(Mask && "Missing call preserved mask for calling convention");
1745 Ops.push_back(DAG.getRegisterMask(Mask));
1746 }
Jakob Stoklund Olesenfa7a5372012-02-24 01:19:29 +00001747
Gabor Greiff304a7a2008-08-28 21:40:38 +00001748 if (InFlag.getNode())
Evan Cheng10043e22007-01-19 07:51:42 +00001749 Ops.push_back(InFlag);
Dale Johannesend679ff72010-06-03 21:09:53 +00001750
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001751 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesen81ef35b2010-06-05 00:51:39 +00001752 if (isTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00001753 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, Ops);
Dale Johannesend679ff72010-06-03 21:09:53 +00001754
Duncan Sands739a0542008-07-02 17:40:58 +00001755 // Returns a chain and a flag for retval copy to use.
Craig Topper48d114b2014-04-26 18:35:24 +00001756 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00001757 InFlag = Chain.getValue(1);
1758
Chris Lattner27539552008-10-11 22:08:30 +00001759 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001760 DAG.getIntPtrConstant(0, true), InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001761 if (!Ins.empty())
Evan Cheng10043e22007-01-19 07:51:42 +00001762 InFlag = Chain.getValue(1);
1763
Bob Wilsona4c22902009-04-17 19:07:39 +00001764 // Handle result values, copying them out of physregs into vregs that we
1765 // return.
Stephen Linb8bd2322013-04-20 05:14:40 +00001766 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl, DAG,
Stephen Lin4eedb292013-04-23 19:30:12 +00001767 InVals, isThisReturn,
1768 isThisReturn ? OutVals[0] : SDValue());
Evan Cheng10043e22007-01-19 07:51:42 +00001769}
1770
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001771/// HandleByVal - Every parameter *after* a byval parameter is passed
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001772/// on the stack. Remember the next parameter register to allocate,
1773/// and then confiscate the rest of the parameter registers to insure
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001774/// this.
1775void
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001776ARMTargetLowering::HandleByVal(
1777 CCState *State, unsigned &size, unsigned Align) const {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001778 unsigned reg = State->AllocateReg(GPRArgRegs, 4);
1779 assert((State->getCallOrPrologue() == Prologue ||
1780 State->getCallOrPrologue() == Call) &&
1781 "unhandled ParmContext");
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001782
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001783 if ((ARM::R0 <= reg) && (reg <= ARM::R3)) {
Stepan Dyatkovskiye59a9202012-10-16 07:16:47 +00001784 if (Subtarget->isAAPCS_ABI() && Align > 4) {
1785 unsigned AlignInRegs = Align / 4;
1786 unsigned Waste = (ARM::R4 - reg) % AlignInRegs;
1787 for (unsigned i = 0; i < Waste; ++i)
1788 reg = State->AllocateReg(GPRArgRegs, 4);
1789 }
1790 if (reg != 0) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001791 unsigned excess = 4 * (ARM::R4 - reg);
1792
1793 // Special case when NSAA != SP and parameter size greater than size of
1794 // all remained GPR regs. In that case we can't split parameter, we must
1795 // send it to stack. We also must set NCRN to R4, so waste all
1796 // remained registers.
Oliver Stannardd55e1152014-03-05 15:25:27 +00001797 const unsigned NSAAOffset = State->getNextStackOffset();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001798 if (Subtarget->isAAPCS_ABI() && NSAAOffset != 0 && size > excess) {
1799 while (State->AllocateReg(GPRArgRegs, 4))
1800 ;
1801 return;
1802 }
1803
1804 // First register for byval parameter is the first register that wasn't
1805 // allocated before this method call, so it would be "reg".
1806 // If parameter is small enough to be saved in range [reg, r4), then
1807 // the end (first after last) register would be reg + param-size-in-regs,
1808 // else parameter would be splitted between registers and stack,
1809 // end register would be r4 in this case.
1810 unsigned ByValRegBegin = reg;
Stepan Dyatkovskiy2703bca2013-05-08 14:51:27 +00001811 unsigned ByValRegEnd = (size < excess) ? reg + size/4 : (unsigned)ARM::R4;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00001812 State->addInRegsParamInfo(ByValRegBegin, ByValRegEnd);
1813 // Note, first register is allocated in the beginning of function already,
1814 // allocate remained amount of registers we need.
1815 for (unsigned i = reg+1; i != ByValRegEnd; ++i)
1816 State->AllocateReg(GPRArgRegs, 4);
Oliver Stannardd55e1152014-03-05 15:25:27 +00001817 // A byval parameter that is split between registers and memory needs its
1818 // size truncated here.
1819 // In the case where the entire structure fits in registers, we set the
1820 // size in memory to zero.
1821 if (size < excess)
1822 size = 0;
1823 else
1824 size -= excess;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00001825 }
1826 }
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00001827}
1828
Dale Johannesend679ff72010-06-03 21:09:53 +00001829/// MatchingStackOffset - Return true if the given stack call argument is
1830/// already available in the same position (relatively) of the caller's
1831/// incoming argument stack.
1832static
1833bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1834 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
Craig Topper07720d82012-03-25 23:49:58 +00001835 const TargetInstrInfo *TII) {
Dale Johannesend679ff72010-06-03 21:09:53 +00001836 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1837 int FI = INT_MAX;
1838 if (Arg.getOpcode() == ISD::CopyFromReg) {
1839 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001840 if (!TargetRegisterInfo::isVirtualRegister(VR))
Dale Johannesend679ff72010-06-03 21:09:53 +00001841 return false;
1842 MachineInstr *Def = MRI->getVRegDef(VR);
1843 if (!Def)
1844 return false;
1845 if (!Flags.isByVal()) {
1846 if (!TII->isLoadFromStackSlot(Def, FI))
1847 return false;
1848 } else {
Dale Johannesene2289282010-07-08 01:18:23 +00001849 return false;
Dale Johannesend679ff72010-06-03 21:09:53 +00001850 }
1851 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1852 if (Flags.isByVal())
1853 // ByVal argument is passed in as a pointer but it's now being
1854 // dereferenced. e.g.
1855 // define @foo(%struct.X* %A) {
1856 // tail call @bar(%struct.X* byval %A)
1857 // }
1858 return false;
1859 SDValue Ptr = Ld->getBasePtr();
1860 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1861 if (!FINode)
1862 return false;
1863 FI = FINode->getIndex();
1864 } else
1865 return false;
1866
1867 assert(FI != INT_MAX);
1868 if (!MFI->isFixedObjectIndex(FI))
1869 return false;
1870 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1871}
1872
1873/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1874/// for tail call optimization. Targets which want to do tail call
1875/// optimization should implement this function.
1876bool
1877ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1878 CallingConv::ID CalleeCC,
1879 bool isVarArg,
1880 bool isCalleeStructRet,
1881 bool isCallerStructRet,
1882 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001883 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +00001884 const SmallVectorImpl<ISD::InputArg> &Ins,
1885 SelectionDAG& DAG) const {
Dale Johannesend679ff72010-06-03 21:09:53 +00001886 const Function *CallerF = DAG.getMachineFunction().getFunction();
1887 CallingConv::ID CallerCC = CallerF->getCallingConv();
1888 bool CCMatch = CallerCC == CalleeCC;
1889
1890 // Look for obvious safe cases to perform tail call optimization that do not
1891 // require ABI changes. This is what gcc calls sibcall.
1892
Jim Grosbache3864cc2010-06-16 23:45:49 +00001893 // Do not sibcall optimize vararg calls unless the call site is not passing
1894 // any arguments.
Dale Johannesend679ff72010-06-03 21:09:53 +00001895 if (isVarArg && !Outs.empty())
1896 return false;
1897
Tim Northoverd8407452013-10-01 14:33:28 +00001898 // Exception-handling functions need a special set of instructions to indicate
1899 // a return to the hardware. Tail-calling another function would probably
1900 // break this.
1901 if (CallerF->hasFnAttribute("interrupt"))
1902 return false;
1903
Dale Johannesend679ff72010-06-03 21:09:53 +00001904 // Also avoid sibcall optimization if either caller or callee uses struct
1905 // return semantics.
1906 if (isCalleeStructRet || isCallerStructRet)
1907 return false;
1908
Dale Johannesend24c66b2010-06-23 18:52:34 +00001909 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Jim Grosbach3840c902011-07-08 20:18:11 +00001910 // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as
1911 // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation
1912 // support in the assembler and linker to be used. This would need to be
1913 // fixed to fully support tail calls in Thumb1.
1914 //
Dale Johannesene2289282010-07-08 01:18:23 +00001915 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1916 // LR. This means if we need to reload LR, it takes an extra instructions,
1917 // which outweighs the value of the tail call; but here we don't know yet
1918 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach535d3b42010-09-08 03:54:02 +00001919 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesene2289282010-07-08 01:18:23 +00001920 // emitEpilogue if LR is used.
Dale Johannesene2289282010-07-08 01:18:23 +00001921
1922 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1923 // but we need to make sure there are enough registers; the only valid
1924 // registers are the 4 used for parameters. We don't currently do this
1925 // case.
Evan Chengd4b08732010-11-30 23:55:39 +00001926 if (Subtarget->isThumb1Only())
1927 return false;
Dale Johannesen3ac52b32010-06-18 18:13:11 +00001928
Dale Johannesend679ff72010-06-03 21:09:53 +00001929 // If the calling conventions do not match, then we'd better make sure the
1930 // results are returned in the same way as what the caller expects.
1931 if (!CCMatch) {
1932 SmallVector<CCValAssign, 16> RVLocs1;
Cameron Zwarich89019782011-06-10 20:59:24 +00001933 ARMCCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1934 getTargetMachine(), RVLocs1, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00001935 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1936
1937 SmallVector<CCValAssign, 16> RVLocs2;
Cameron Zwarich89019782011-06-10 20:59:24 +00001938 ARMCCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1939 getTargetMachine(), RVLocs2, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00001940 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1941
1942 if (RVLocs1.size() != RVLocs2.size())
1943 return false;
1944 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1945 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1946 return false;
1947 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1948 return false;
1949 if (RVLocs1[i].isRegLoc()) {
1950 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1951 return false;
1952 } else {
1953 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1954 return false;
1955 }
1956 }
1957 }
1958
Manman Ren7e48b252012-10-12 23:39:43 +00001959 // If Caller's vararg or byval argument has been split between registers and
1960 // stack, do not perform tail call, since part of the argument is in caller's
1961 // local frame.
1962 const ARMFunctionInfo *AFI_Caller = DAG.getMachineFunction().
1963 getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00001964 if (AFI_Caller->getArgRegsSaveSize())
Manman Ren7e48b252012-10-12 23:39:43 +00001965 return false;
1966
Dale Johannesend679ff72010-06-03 21:09:53 +00001967 // If the callee takes no arguments then go on to check the results of the
1968 // call.
1969 if (!Outs.empty()) {
1970 // Check if stack adjustment is needed. For now, do not do this if any
1971 // argument is passed on the stack.
1972 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00001973 ARMCCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
1974 getTargetMachine(), ArgLocs, *DAG.getContext(), Call);
Dale Johannesend679ff72010-06-03 21:09:53 +00001975 CCInfo.AnalyzeCallOperands(Outs,
1976 CCAssignFnForNode(CalleeCC, false, isVarArg));
1977 if (CCInfo.getNextStackOffset()) {
1978 MachineFunction &MF = DAG.getMachineFunction();
1979
1980 // Check if the arguments are already laid out in the right way as
1981 // the caller's fixed stack objects.
1982 MachineFrameInfo *MFI = MF.getFrameInfo();
1983 const MachineRegisterInfo *MRI = &MF.getRegInfo();
Craig Topper07720d82012-03-25 23:49:58 +00001984 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen81ef35b2010-06-05 00:51:39 +00001985 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1986 i != e;
1987 ++i, ++realArgIdx) {
Dale Johannesend679ff72010-06-03 21:09:53 +00001988 CCValAssign &VA = ArgLocs[i];
1989 EVT RegVT = VA.getLocVT();
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001990 SDValue Arg = OutVals[realArgIdx];
Dale Johannesen81ef35b2010-06-05 00:51:39 +00001991 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesend679ff72010-06-03 21:09:53 +00001992 if (VA.getLocInfo() == CCValAssign::Indirect)
1993 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00001994 if (VA.needsCustom()) {
1995 // f64 and vector types are split into multiple registers or
1996 // register/stack-slot combinations. The types will not match
1997 // the registers; give up on memory f64 refs until we figure
1998 // out what to do about this.
1999 if (!VA.isRegLoc())
2000 return false;
2001 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach535d3b42010-09-08 03:54:02 +00002002 return false;
Dale Johannesen81ef35b2010-06-05 00:51:39 +00002003 if (RegVT == MVT::v2f64) {
2004 if (!ArgLocs[++i].isRegLoc())
2005 return false;
2006 if (!ArgLocs[++i].isRegLoc())
2007 return false;
2008 }
2009 } else if (!VA.isRegLoc()) {
Dale Johannesend679ff72010-06-03 21:09:53 +00002010 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2011 MFI, MRI, TII))
2012 return false;
2013 }
2014 }
2015 }
2016 }
2017
2018 return true;
2019}
2020
Benjamin Kramerb1996da2012-11-28 20:55:10 +00002021bool
2022ARMTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
2023 MachineFunction &MF, bool isVarArg,
2024 const SmallVectorImpl<ISD::OutputArg> &Outs,
2025 LLVMContext &Context) const {
2026 SmallVector<CCValAssign, 16> RVLocs;
2027 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), RVLocs, Context);
2028 return CCInfo.CheckReturn(Outs, CCAssignFnForNode(CallConv, /*Return=*/true,
2029 isVarArg));
2030}
2031
Tim Northoverd8407452013-10-01 14:33:28 +00002032static SDValue LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
2033 SDLoc DL, SelectionDAG &DAG) {
2034 const MachineFunction &MF = DAG.getMachineFunction();
2035 const Function *F = MF.getFunction();
2036
2037 StringRef IntKind = F->getFnAttribute("interrupt").getValueAsString();
2038
2039 // See ARM ARM v7 B1.8.3. On exception entry LR is set to a possibly offset
2040 // version of the "preferred return address". These offsets affect the return
2041 // instruction if this is a return from PL1 without hypervisor extensions.
2042 // IRQ/FIQ: +4 "subs pc, lr, #4"
2043 // SWI: 0 "subs pc, lr, #0"
2044 // ABORT: +4 "subs pc, lr, #4"
2045 // UNDEF: +4/+2 "subs pc, lr, #0"
2046 // UNDEF varies depending on where the exception came from ARM or Thumb
2047 // mode. Alongside GCC, we throw our hands up in disgust and pretend it's 0.
2048
2049 int64_t LROffset;
2050 if (IntKind == "" || IntKind == "IRQ" || IntKind == "FIQ" ||
2051 IntKind == "ABORT")
2052 LROffset = 4;
2053 else if (IntKind == "SWI" || IntKind == "UNDEF")
2054 LROffset = 0;
2055 else
2056 report_fatal_error("Unsupported interrupt attribute. If present, value "
2057 "must be one of: IRQ, FIQ, SWI, ABORT or UNDEF");
2058
2059 RetOps.insert(RetOps.begin() + 1, DAG.getConstant(LROffset, MVT::i32, false));
2060
Craig Topper48d114b2014-04-26 18:35:24 +00002061 return DAG.getNode(ARMISD::INTRET_FLAG, DL, MVT::Other, RetOps);
Tim Northoverd8407452013-10-01 14:33:28 +00002062}
2063
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002064SDValue
2065ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002066 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002067 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002068 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002069 SDLoc dl, SelectionDAG &DAG) const {
Bob Wilson7117a912009-03-20 22:42:55 +00002070
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002071 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilsona4c22902009-04-17 19:07:39 +00002072 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilsona4c22902009-04-17 19:07:39 +00002073
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002074 // CCState - Info about the registers and stack slots.
Cameron Zwarich89019782011-06-10 20:59:24 +00002075 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2076 getTargetMachine(), RVLocs, *DAG.getContext(), Call);
Bob Wilsona4c22902009-04-17 19:07:39 +00002077
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002078 // Analyze outgoing return values.
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002079 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
2080 isVarArg));
Bob Wilsona4c22902009-04-17 19:07:39 +00002081
Bob Wilsona4c22902009-04-17 19:07:39 +00002082 SDValue Flag;
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002083 SmallVector<SDValue, 4> RetOps;
2084 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
Bob Wilsona4c22902009-04-17 19:07:39 +00002085
2086 // Copy the result values into the output registers.
2087 for (unsigned i = 0, realRVLocIdx = 0;
2088 i != RVLocs.size();
2089 ++i, ++realRVLocIdx) {
2090 CCValAssign &VA = RVLocs[i];
2091 assert(VA.isRegLoc() && "Can only return in registers!");
2092
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002093 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilsona4c22902009-04-17 19:07:39 +00002094
2095 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002096 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002097 case CCValAssign::Full: break;
2098 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002099 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002100 break;
2101 }
2102
Bob Wilsona4c22902009-04-17 19:07:39 +00002103 if (VA.needsCustom()) {
Owen Anderson9f944592009-08-11 20:47:22 +00002104 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002105 // Extract the first half and return it in two registers.
Owen Anderson9f944592009-08-11 20:47:22 +00002106 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2107 DAG.getConstant(0, MVT::i32));
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002108 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002109 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson2e076c42009-06-22 23:27:02 +00002110
2111 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
2112 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002113 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002114 VA = RVLocs[++i]; // skip ahead to next loc
2115 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
2116 HalfGPRs.getValue(1), Flag);
2117 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002118 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilson2e076c42009-06-22 23:27:02 +00002119 VA = RVLocs[++i]; // skip ahead to next loc
2120
2121 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00002122 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
2123 DAG.getConstant(1, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00002124 }
2125 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
2126 // available.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002127 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002128 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilsona4c22902009-04-17 19:07:39 +00002129 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilsonf134b2d2009-04-24 17:00:36 +00002130 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002131 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002132 VA = RVLocs[++i]; // skip ahead to next loc
2133 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
2134 Flag);
2135 } else
2136 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
2137
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002138 // Guarantee that all emitted copies are
2139 // stuck together, avoiding something bad.
Bob Wilsona4c22902009-04-17 19:07:39 +00002140 Flag = Chain.getValue(1);
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002141 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bob Wilsona4c22902009-04-17 19:07:39 +00002142 }
2143
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002144 // Update chain and glue.
2145 RetOps[0] = Chain;
Bob Wilsona4c22902009-04-17 19:07:39 +00002146 if (Flag.getNode())
Jakob Stoklund Olesenf90fb6e2013-02-05 18:08:40 +00002147 RetOps.push_back(Flag);
Bob Wilsona4c22902009-04-17 19:07:39 +00002148
Tim Northoverd8407452013-10-01 14:33:28 +00002149 // CPUs which aren't M-class use a special sequence to return from
2150 // exceptions (roughly, any instruction setting pc and cpsr simultaneously,
2151 // though we use "subs pc, lr, #N").
2152 //
2153 // M-class CPUs actually use a normal return sequence with a special
2154 // (hardware-provided) value in LR, so the normal code path works.
2155 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt") &&
2156 !Subtarget->isMClass()) {
2157 if (Subtarget->isThumb1Only())
2158 report_fatal_error("interrupt attribute is not supported in Thumb1");
2159 return LowerInterruptReturn(RetOps, dl, DAG);
2160 }
2161
Craig Topper48d114b2014-04-26 18:35:24 +00002162 return DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, RetOps);
Evan Cheng10043e22007-01-19 07:51:42 +00002163}
2164
Evan Chengf8bad082012-04-10 01:51:00 +00002165bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Chengd4b08732010-11-30 23:55:39 +00002166 if (N->getNumValues() != 1)
2167 return false;
2168 if (!N->hasNUsesOfValue(1, 0))
2169 return false;
2170
Evan Chengf8bad082012-04-10 01:51:00 +00002171 SDValue TCChain = Chain;
2172 SDNode *Copy = *N->use_begin();
2173 if (Copy->getOpcode() == ISD::CopyToReg) {
2174 // If the copy has a glue operand, we conservatively assume it isn't safe to
2175 // perform a tail call.
2176 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
2177 return false;
2178 TCChain = Copy->getOperand(0);
2179 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) {
2180 SDNode *VMov = Copy;
Evan Chengd4b08732010-11-30 23:55:39 +00002181 // f64 returned in a pair of GPRs.
Evan Chengf8bad082012-04-10 01:51:00 +00002182 SmallPtrSet<SDNode*, 2> Copies;
2183 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
Evan Chengd4b08732010-11-30 23:55:39 +00002184 UI != UE; ++UI) {
2185 if (UI->getOpcode() != ISD::CopyToReg)
2186 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002187 Copies.insert(*UI);
Evan Chengd4b08732010-11-30 23:55:39 +00002188 }
Evan Chengf8bad082012-04-10 01:51:00 +00002189 if (Copies.size() > 2)
2190 return false;
2191
2192 for (SDNode::use_iterator UI = VMov->use_begin(), UE = VMov->use_end();
2193 UI != UE; ++UI) {
2194 SDValue UseChain = UI->getOperand(0);
2195 if (Copies.count(UseChain.getNode()))
2196 // Second CopyToReg
2197 Copy = *UI;
2198 else
2199 // First CopyToReg
2200 TCChain = UseChain;
2201 }
2202 } else if (Copy->getOpcode() == ISD::BITCAST) {
Evan Chengd4b08732010-11-30 23:55:39 +00002203 // f32 returned in a single GPR.
Evan Chengf8bad082012-04-10 01:51:00 +00002204 if (!Copy->hasOneUse())
Evan Chengd4b08732010-11-30 23:55:39 +00002205 return false;
Evan Chengf8bad082012-04-10 01:51:00 +00002206 Copy = *Copy->use_begin();
2207 if (Copy->getOpcode() != ISD::CopyToReg || !Copy->hasNUsesOfValue(1, 0))
Evan Chengd4b08732010-11-30 23:55:39 +00002208 return false;
Lang Hames67c09b32013-05-13 10:21:19 +00002209 TCChain = Copy->getOperand(0);
Evan Chengd4b08732010-11-30 23:55:39 +00002210 } else {
2211 return false;
2212 }
2213
Evan Cheng419ea282010-12-01 22:59:46 +00002214 bool HasRet = false;
Evan Chengf8bad082012-04-10 01:51:00 +00002215 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
2216 UI != UE; ++UI) {
Tim Northoverd8407452013-10-01 14:33:28 +00002217 if (UI->getOpcode() != ARMISD::RET_FLAG &&
2218 UI->getOpcode() != ARMISD::INTRET_FLAG)
Evan Chengf8bad082012-04-10 01:51:00 +00002219 return false;
2220 HasRet = true;
Evan Chengd4b08732010-11-30 23:55:39 +00002221 }
2222
Evan Chengf8bad082012-04-10 01:51:00 +00002223 if (!HasRet)
2224 return false;
2225
2226 Chain = TCChain;
2227 return true;
Evan Chengd4b08732010-11-30 23:55:39 +00002228}
2229
Evan Cheng0663f232011-03-21 01:19:09 +00002230bool ARMTargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Saleem Abdulrasoolb720a6b2014-03-11 15:09:49 +00002231 if (!Subtarget->supportsTailCall())
Evan Cheng0663f232011-03-21 01:19:09 +00002232 return false;
2233
Saleem Abdulrasool0d96f3d2014-03-11 15:09:54 +00002234 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng0663f232011-03-21 01:19:09 +00002235 return false;
2236
2237 return !Subtarget->isThumb1Only();
2238}
2239
Bob Wilsonb389f2a2009-11-03 00:02:05 +00002240// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
2241// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
2242// one of the above mentioned nodes. It has to be wrapped because otherwise
2243// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
2244// be used to form addressing mode. These wrapped nodes will be selected
2245// into MOVi.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002246static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002247 EVT PtrVT = Op.getValueType();
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002248 // FIXME there is no actual debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00002249 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00002250 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002251 SDValue Res;
Evan Cheng10043e22007-01-19 07:51:42 +00002252 if (CP->isMachineConstantPoolEntry())
2253 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
2254 CP->getAlignment());
2255 else
2256 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
2257 CP->getAlignment());
Owen Anderson9f944592009-08-11 20:47:22 +00002258 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Cheng10043e22007-01-19 07:51:42 +00002259}
2260
Jim Grosbach8d3ba732010-07-19 17:20:38 +00002261unsigned ARMTargetLowering::getJumpTableEncoding() const {
2262 return MachineJumpTableInfo::EK_Inline;
2263}
2264
Dan Gohman21cea8a2010-04-17 15:26:15 +00002265SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
2266 SelectionDAG &DAG) const {
Evan Cheng408aa562009-11-06 22:24:13 +00002267 MachineFunction &MF = DAG.getMachineFunction();
2268 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2269 unsigned ARMPCLabelIndex = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002270 SDLoc DL(Op);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002271 EVT PtrVT = getPointerTy();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002272 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002273 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2274 SDValue CPAddr;
2275 if (RelocM == Reloc::Static) {
2276 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
2277 } else {
2278 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chengdfce83c2011-01-17 08:03:18 +00002279 ARMPCLabelIndex = AFI->createPICLabelUId();
Bill Wendling7753d662011-10-01 08:00:54 +00002280 ARMConstantPoolValue *CPV =
2281 ARMConstantPoolConstant::Create(BA, ARMPCLabelIndex,
2282 ARMCP::CPBlockAddress, PCAdj);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002283 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
2284 }
2285 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
2286 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002287 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002288 false, false, false, 0);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002289 if (RelocM == Reloc::Static)
2290 return Result;
Evan Cheng408aa562009-11-06 22:24:13 +00002291 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson1c66e8a2009-11-02 20:59:23 +00002292 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilson1cf0b032009-10-30 05:45:42 +00002293}
2294
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002295// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002296SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002297ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002298 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002299 SDLoc dl(GA);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002300 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002301 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Cheng408aa562009-11-06 22:24:13 +00002302 MachineFunction &MF = DAG.getMachineFunction();
2303 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002304 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002305 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002306 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2307 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002308 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002309 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002310 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattner7727d052010-09-21 06:44:06 +00002311 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002312 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002313 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002314
Evan Cheng408aa562009-11-06 22:24:13 +00002315 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002316 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002317
2318 // call __tls_get_addr.
2319 ArgListTy Args;
2320 ArgListEntry Entry;
2321 Entry.Node = Argument;
Chris Lattner229907c2011-07-18 04:54:35 +00002322 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002323 Args.push_back(Entry);
Dale Johannesen555a3752009-01-30 23:10:59 +00002324 // FIXME: is there useful debug info available here?
Justin Holewinskiaa583972012-05-25 16:35:28 +00002325 TargetLowering::CallLoweringInfo CLI(Chain,
2326 (Type *) Type::getInt32Ty(*DAG.getContext()),
Evan Cheng09c070f2009-08-14 19:11:20 +00002327 false, false, false, false,
Evan Cheng65f9d192012-02-28 18:51:51 +00002328 0, CallingConv::C, /*isTailCall=*/false,
2329 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00002330 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Justin Holewinskiaa583972012-05-25 16:35:28 +00002331 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002332 return CallResult.first;
2333}
2334
2335// Lower ISD::GlobalTLSAddress using the "initial exec" or
2336// "local exec" model.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002337SDValue
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002338ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +00002339 SelectionDAG &DAG,
2340 TLSModel::Model model) const {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002341 const GlobalValue *GV = GA->getGlobal();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002342 SDLoc dl(GA);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002343 SDValue Offset;
2344 SDValue Chain = DAG.getEntryNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002345 EVT PtrVT = getPointerTy();
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002346 // Get the Thread Pointer
Dale Johannesen021052a2009-02-04 20:06:27 +00002347 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002348
Hans Wennborgaea41202012-05-04 09:40:39 +00002349 if (model == TLSModel::InitialExec) {
Evan Cheng408aa562009-11-06 22:24:13 +00002350 MachineFunction &MF = DAG.getMachineFunction();
2351 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002352 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Evan Cheng408aa562009-11-06 22:24:13 +00002353 // Initial exec model.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002354 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
2355 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002356 ARMConstantPoolConstant::Create(GA->getGlobal(), ARMPCLabelIndex,
2357 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF,
2358 true);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002359 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002360 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002361 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002362 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002363 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002364 Chain = Offset.getValue(1);
2365
Evan Cheng408aa562009-11-06 22:24:13 +00002366 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002367 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002368
Evan Chengcdbb70c2009-10-31 03:39:36 +00002369 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002370 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002371 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002372 } else {
2373 // local exec model
Hans Wennborgaea41202012-05-04 09:40:39 +00002374 assert(model == TLSModel::LocalExec);
Bill Wendling7753d662011-10-01 08:00:54 +00002375 ARMConstantPoolValue *CPV =
2376 ARMConstantPoolConstant::Create(GV, ARMCP::TPOFF);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002377 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002378 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Chengcdbb70c2009-10-31 03:39:36 +00002379 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattner7727d052010-09-21 06:44:06 +00002380 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002381 false, false, false, 0);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002382 }
2383
2384 // The address of the thread local variable is the add of the thread
2385 // pointer with the offset of the variable.
Dale Johannesen021052a2009-02-04 20:06:27 +00002386 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002387}
2388
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002389SDValue
Dan Gohman21cea8a2010-04-17 15:26:15 +00002390ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002391 // TODO: implement the "local dynamic" model
2392 assert(Subtarget->isTargetELF() &&
2393 "TLS not implemented for non-ELF targets");
2394 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Hans Wennborgaea41202012-05-04 09:40:39 +00002395
2396 TLSModel::Model model = getTargetMachine().getTLSModel(GA->getGlobal());
2397
2398 switch (model) {
2399 case TLSModel::GeneralDynamic:
2400 case TLSModel::LocalDynamic:
2401 return LowerToTLSGeneralDynamicModel(GA, DAG);
2402 case TLSModel::InitialExec:
2403 case TLSModel::LocalExec:
2404 return LowerToTLSExecModels(GA, DAG, model);
2405 }
Matt Beaumont-Gaye82ab6b2012-05-04 18:34:27 +00002406 llvm_unreachable("bogus TLS model");
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00002407}
2408
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002409SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002410 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002411 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002412 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002413 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Chad Rosier537ff502013-02-28 19:16:42 +00002414 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Rafael Espindola6de96a12009-01-15 20:18:42 +00002415 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002416 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002417 ARMConstantPoolConstant::Create(GV,
2418 UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002419 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002420 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson7117a912009-03-20 22:42:55 +00002421 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002422 CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002423 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002424 false, false, false, 0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002425 SDValue Chain = Result.getValue(1);
Dale Johannesen62fd95d2009-02-07 00:55:49 +00002426 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00002427 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002428 if (!UseGOTOFF)
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002429 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002430 MachinePointerInfo::getGOT(),
2431 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002432 return Result;
Evan Chengdfce83c2011-01-17 08:03:18 +00002433 }
2434
2435 // If we have T2 ops, we can materialize the address directly via movt/movw
James Molloydd9137a2011-10-26 08:53:19 +00002436 // pair. This is always cheaper.
2437 if (Subtarget->useMovt()) {
Evan Cheng68aec142011-01-19 02:16:49 +00002438 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002439 // FIXME: Once remat is capable of dealing with instructions with register
2440 // operands, expand this into two nodes.
2441 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
2442 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002443 } else {
Evan Chengdfce83c2011-01-17 08:03:18 +00002444 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
2445 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
2446 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
2447 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002448 false, false, false, 0);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002449 }
2450}
2451
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002452SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002453 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002454 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002455 SDLoc dl(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002456 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng10043e22007-01-19 07:51:42 +00002457 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Chengdfce83c2011-01-17 08:03:18 +00002458
Tim Northover72360d22013-12-02 10:35:41 +00002459 if (Subtarget->useMovt())
Evan Cheng68aec142011-01-19 02:16:49 +00002460 ++NumMovwMovt;
Evan Chengdfce83c2011-01-17 08:03:18 +00002461
Tim Northover72360d22013-12-02 10:35:41 +00002462 // FIXME: Once remat is capable of dealing with instructions with register
2463 // operands, expand this into multiple nodes
2464 unsigned Wrapper =
2465 RelocM == Reloc::PIC_ ? ARMISD::WrapperPIC : ARMISD::Wrapper;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00002466
Tim Northover72360d22013-12-02 10:35:41 +00002467 SDValue G = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, ARMII::MO_NONLAZY);
2468 SDValue Result = DAG.getNode(Wrapper, dl, PtrVT, G);
Evan Cheng43b9ca62009-08-28 23:18:09 +00002469
Evan Cheng1b389522009-09-03 07:04:02 +00002470 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Tim Northover72360d22013-12-02 10:35:41 +00002471 Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Result,
2472 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002473 return Result;
2474}
2475
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002476SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002477 SelectionDAG &DAG) const {
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002478 assert(Subtarget->isTargetELF() &&
2479 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Cheng408aa562009-11-06 22:24:13 +00002480 MachineFunction &MF = DAG.getMachineFunction();
2481 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002482 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002483 EVT PtrVT = getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002484 SDLoc dl(Op);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002485 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Bill Wendlingc214cb02011-10-01 08:58:29 +00002486 ARMConstantPoolValue *CPV =
2487 ARMConstantPoolSymbol::Create(*DAG.getContext(), "_GLOBAL_OFFSET_TABLE_",
2488 ARMPCLabelIndex, PCAdj);
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002489 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002490 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov75b59fb2009-10-07 00:06:35 +00002491 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002492 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002493 false, false, false, 0);
Evan Cheng408aa562009-11-06 22:24:13 +00002494 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00002495 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00002496}
2497
Jim Grosbachaeca45d2009-05-12 23:59:14 +00002498SDValue
Jim Grosbachc98892f2010-05-26 20:22:18 +00002499ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002500 SDLoc dl(Op);
Jim Grosbachfaa3abb2010-05-27 23:49:24 +00002501 SDValue Val = DAG.getConstant(0, MVT::i32);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00002502 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl,
2503 DAG.getVTList(MVT::i32, MVT::Other), Op.getOperand(0),
Jim Grosbachc98892f2010-05-26 20:22:18 +00002504 Op.getOperand(1), Val);
2505}
2506
2507SDValue
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002508ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002509 SDLoc dl(Op);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00002510 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2511 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2512}
2513
2514SDValue
Jim Grosbacha570d052010-02-08 23:22:00 +00002515ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbache3864cc2010-06-16 23:45:49 +00002516 const ARMSubtarget *Subtarget) const {
Dan Gohmaneffb8942008-09-12 16:56:44 +00002517 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002518 SDLoc dl(Op);
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002519 switch (IntNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002520 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson17f88782009-08-04 00:25:01 +00002521 case Intrinsic::arm_thread_pointer: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002522 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson17f88782009-08-04 00:25:01 +00002523 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2524 }
Jim Grosbach693e36a2009-08-11 00:09:57 +00002525 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach693e36a2009-08-11 00:09:57 +00002526 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng408aa562009-11-06 22:24:13 +00002527 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengdfce83c2011-01-17 08:03:18 +00002528 unsigned ARMPCLabelIndex = AFI->createPICLabelUId();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002529 EVT PtrVT = getPointerTy();
Jim Grosbach693e36a2009-08-11 00:09:57 +00002530 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2531 SDValue CPAddr;
2532 unsigned PCAdj = (RelocM != Reloc::PIC_)
2533 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002534 ARMConstantPoolValue *CPV =
Bill Wendling7753d662011-10-01 08:00:54 +00002535 ARMConstantPoolConstant::Create(MF.getFunction(), ARMPCLabelIndex,
2536 ARMCP::CPLSDA, PCAdj);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002537 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson9f944592009-08-11 20:47:22 +00002538 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002539 SDValue Result =
Evan Chengcdbb70c2009-10-31 03:39:36 +00002540 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattner7727d052010-09-21 06:44:06 +00002541 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002542 false, false, false, 0);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002543
2544 if (RelocM == Reloc::PIC_) {
Evan Cheng408aa562009-11-06 22:24:13 +00002545 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach693e36a2009-08-11 00:09:57 +00002546 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2547 }
2548 return Result;
2549 }
Evan Cheng18381b42011-03-29 23:06:19 +00002550 case Intrinsic::arm_neon_vmulls:
2551 case Intrinsic::arm_neon_vmullu: {
2552 unsigned NewOpc = (IntNo == Intrinsic::arm_neon_vmulls)
2553 ? ARMISD::VMULLs : ARMISD::VMULLu;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002554 return DAG.getNode(NewOpc, SDLoc(Op), Op.getValueType(),
Evan Cheng18381b42011-03-29 23:06:19 +00002555 Op.getOperand(1), Op.getOperand(2));
2556 }
Lauro Ramos Venanciof6a67bf2007-11-08 17:20:05 +00002557 }
2558}
2559
Eli Friedman30a49e92011-08-03 21:06:02 +00002560static SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG &DAG,
2561 const ARMSubtarget *Subtarget) {
2562 // FIXME: handle "fence singlethread" more efficiently.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002563 SDLoc dl(Op);
Eli Friedman26a48482011-07-27 22:21:52 +00002564 if (!Subtarget->hasDataBarrier()) {
2565 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2566 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2567 // here.
2568 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Tim Northoverc7ea8042013-10-25 09:30:24 +00002569 "Unexpected ISD::ATOMIC_FENCE encountered. Should be libcall!");
Eli Friedman30a49e92011-08-03 21:06:02 +00002570 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00002571 DAG.getConstant(0, MVT::i32));
2572 }
2573
Tim Northover36b24172013-07-03 09:20:36 +00002574 ConstantSDNode *OrdN = cast<ConstantSDNode>(Op.getOperand(1));
2575 AtomicOrdering Ord = static_cast<AtomicOrdering>(OrdN->getZExtValue());
2576 unsigned Domain = ARM_MB::ISH;
Tim Northoverf5769882013-08-28 14:39:19 +00002577 if (Subtarget->isMClass()) {
2578 // Only a full system barrier exists in the M-class architectures.
2579 Domain = ARM_MB::SY;
2580 } else if (Subtarget->isSwift() && Ord == Release) {
Tim Northover36b24172013-07-03 09:20:36 +00002581 // Swift happens to implement ISHST barriers in a way that's compatible with
2582 // Release semantics but weaker than ISH so we'd be fools not to use
2583 // it. Beware: other processors probably don't!
2584 Domain = ARM_MB::ISHST;
2585 }
2586
Joey Gouly926d3f52013-09-05 15:35:24 +00002587 return DAG.getNode(ISD::INTRINSIC_VOID, dl, MVT::Other, Op.getOperand(0),
2588 DAG.getConstant(Intrinsic::arm_dmb, MVT::i32),
Tim Northover36b24172013-07-03 09:20:36 +00002589 DAG.getConstant(Domain, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002590}
2591
Evan Cheng8740ee32010-11-03 06:34:55 +00002592static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2593 const ARMSubtarget *Subtarget) {
2594 // ARM pre v5TE and Thumb1 does not have preload instructions.
2595 if (!(Subtarget->isThumb2() ||
2596 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2597 // Just preserve the chain.
2598 return Op.getOperand(0);
2599
Andrew Trickef9de2a2013-05-25 02:42:55 +00002600 SDLoc dl(Op);
Evan Cheng21acf9f2010-11-04 05:19:35 +00002601 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2602 if (!isRead &&
2603 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2604 // ARMv7 with MP extension has PLDW.
2605 return Op.getOperand(0);
Evan Cheng8740ee32010-11-03 06:34:55 +00002606
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002607 unsigned isData = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
2608 if (Subtarget->isThumb()) {
Evan Cheng8740ee32010-11-03 06:34:55 +00002609 // Invert the bits.
Evan Cheng21acf9f2010-11-04 05:19:35 +00002610 isRead = ~isRead & 1;
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00002611 isData = ~isData & 1;
2612 }
Evan Cheng8740ee32010-11-03 06:34:55 +00002613
2614 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng21acf9f2010-11-04 05:19:35 +00002615 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2616 DAG.getConstant(isData, MVT::i32));
Evan Cheng8740ee32010-11-03 06:34:55 +00002617}
2618
Dan Gohman31ae5862010-04-17 14:41:14 +00002619static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2620 MachineFunction &MF = DAG.getMachineFunction();
2621 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2622
Evan Cheng10043e22007-01-19 07:51:42 +00002623 // vastart just stores the address of the VarArgsFrameIndex slot into the
2624 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002625 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002626 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002627 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002628 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner886250c2010-09-21 18:51:21 +00002629 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2630 MachinePointerInfo(SV), false, false, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00002631}
2632
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002633SDValue
Bob Wilson2e076c42009-06-22 23:27:02 +00002634ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2635 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002636 SDLoc dl) const {
Bob Wilson2e076c42009-06-22 23:27:02 +00002637 MachineFunction &MF = DAG.getMachineFunction();
2638 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2639
Craig Topper760b1342012-02-22 05:59:10 +00002640 const TargetRegisterClass *RC;
David Goodwin22c2fba2009-07-08 23:10:31 +00002641 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002642 RC = &ARM::tGPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002643 else
Craig Topperc7242e02012-04-20 07:30:17 +00002644 RC = &ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002645
2646 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002647 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002648 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002649
2650 SDValue ArgValue2;
2651 if (NextVA.isMemLoc()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002652 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng0664a672010-07-03 00:40:23 +00002653 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson2e076c42009-06-22 23:27:02 +00002654
2655 // Create load node to retrieve arguments from the stack.
2656 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chengcdbb70c2009-10-31 03:39:36 +00002657 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00002658 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002659 false, false, false, 0);
Bob Wilson2e076c42009-06-22 23:27:02 +00002660 } else {
Devang Patelf3292b22011-02-21 23:21:26 +00002661 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson9f944592009-08-11 20:47:22 +00002662 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00002663 }
2664
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002665 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson2e076c42009-06-22 23:27:02 +00002666}
2667
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002668void
2669ARMTargetLowering::computeRegArea(CCState &CCInfo, MachineFunction &MF,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002670 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002671 unsigned ArgSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002672 unsigned &ArgRegsSize,
2673 unsigned &ArgRegsSaveSize)
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002674 const {
2675 unsigned NumGPRs;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002676 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2677 unsigned RBegin, REnd;
2678 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2679 NumGPRs = REnd - RBegin;
2680 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002681 unsigned int firstUnalloced;
2682 firstUnalloced = CCInfo.getFirstUnallocated(GPRArgRegs,
2683 sizeof(GPRArgRegs) /
2684 sizeof(GPRArgRegs[0]));
2685 NumGPRs = (firstUnalloced <= 3) ? (4 - firstUnalloced) : 0;
2686 }
2687
2688 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002689 ArgRegsSize = NumGPRs * 4;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002690
2691 // If parameter is split between stack and GPRs...
Mark Seabornbe266aa2014-02-16 18:59:48 +00002692 if (NumGPRs && Align > 4 &&
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002693 (ArgRegsSize < ArgSize ||
2694 InRegsParamRecordIdx >= CCInfo.getInRegsParamsCount())) {
Mark Seabornbe266aa2014-02-16 18:59:48 +00002695 // Add padding for part of param recovered from GPRs. For example,
2696 // if Align == 8, its last byte must be at address K*8 - 1.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002697 // We need to do it, since remained (stack) part of parameter has
2698 // stack alignment, and we need to "attach" "GPRs head" without gaps
2699 // to it:
2700 // Stack:
2701 // |---- 8 bytes block ----| |---- 8 bytes block ----| |---- 8 bytes...
2702 // [ [padding] [GPRs head] ] [ Tail passed via stack ....
2703 //
2704 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2705 unsigned Padding =
Mark Seabornbe266aa2014-02-16 18:59:48 +00002706 OffsetToAlignment(ArgRegsSize + AFI->getArgRegsSaveSize(), Align);
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002707 ArgRegsSaveSize = ArgRegsSize + Padding;
2708 } else
2709 // We don't need to extend regs save size for byval parameters if they
2710 // are passed via GPRs only.
2711 ArgRegsSaveSize = ArgRegsSize;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002712}
2713
2714// The remaining GPRs hold either the beginning of variable-argument
David Peixotto4299cf82013-02-13 00:36:35 +00002715// data, or the beginning of an aggregate passed by value (usually
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002716// byval). Either way, we allocate stack slots adjacent to the data
2717// provided by our caller, and store the unallocated registers there.
2718// If this is a variadic function, the va_list pointer will begin with
2719// these values; otherwise, this reassembles a (byval) structure that
2720// was split between registers and memory.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002721// Return: The frame index registers were stored into.
2722int
2723ARMTargetLowering::StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002724 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002725 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002726 unsigned InRegsParamRecordIdx,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002727 unsigned OffsetFromOrigArg,
2728 unsigned ArgOffset,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002729 unsigned ArgSize,
Oliver Stannardd55e1152014-03-05 15:25:27 +00002730 bool ForceMutable,
2731 unsigned ByValStoreOffset,
2732 unsigned TotalArgRegsSaveSize) const {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002733
2734 // Currently, two use-cases possible:
Alp Tokerf907b892013-12-05 05:44:44 +00002735 // Case #1. Non-var-args function, and we meet first byval parameter.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002736 // Setup first unallocated register as first byval register;
2737 // eat all remained registers
2738 // (these two actions are performed by HandleByVal method).
2739 // Then, here, we initialize stack frame with
2740 // "store-reg" instructions.
2741 // Case #2. Var-args function, that doesn't contain byval parameters.
2742 // The same: eat all remained unallocated registers,
2743 // initialize stack frame.
2744
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002745 MachineFunction &MF = DAG.getMachineFunction();
2746 MachineFrameInfo *MFI = MF.getFrameInfo();
2747 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002748 unsigned firstRegToSaveIndex, lastRegToSaveIndex;
2749 unsigned RBegin, REnd;
2750 if (InRegsParamRecordIdx < CCInfo.getInRegsParamsCount()) {
2751 CCInfo.getInRegsParamInfo(InRegsParamRecordIdx, RBegin, REnd);
2752 firstRegToSaveIndex = RBegin - ARM::R0;
2753 lastRegToSaveIndex = REnd - ARM::R0;
2754 } else {
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002755 firstRegToSaveIndex = CCInfo.getFirstUnallocated
Craig Topper58713212013-07-15 04:27:47 +00002756 (GPRArgRegs, array_lengthof(GPRArgRegs));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002757 lastRegToSaveIndex = 4;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002758 }
2759
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002760 unsigned ArgRegsSize, ArgRegsSaveSize;
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002761 computeRegArea(CCInfo, MF, InRegsParamRecordIdx, ArgSize,
2762 ArgRegsSize, ArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002763
2764 // Store any by-val regs to their spots on the stack so that they may be
2765 // loaded by deferencing the result of formal parameter pointer or va_next.
2766 // Note: once stack area for byval/varargs registers
2767 // was initialized, it can't be initialized again.
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002768 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002769 unsigned Padding = ArgRegsSaveSize - ArgRegsSize;
2770
2771 if (Padding) {
2772 assert(AFI->getStoredByValParamsPadding() == 0 &&
2773 "The only parameter may be padded.");
2774 AFI->setStoredByValParamsPadding(Padding);
2775 }
2776
Oliver Stannardd55e1152014-03-05 15:25:27 +00002777 int FrameIndex = MFI->CreateFixedObject(ArgRegsSaveSize,
2778 Padding +
2779 ByValStoreOffset -
2780 (int64_t)TotalArgRegsSaveSize,
2781 false);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002782 SDValue FIN = DAG.getFrameIndex(FrameIndex, getPointerTy());
Oliver Stannardd55e1152014-03-05 15:25:27 +00002783 if (Padding) {
2784 MFI->CreateFixedObject(Padding,
2785 ArgOffset + ByValStoreOffset -
2786 (int64_t)ArgRegsSaveSize,
2787 false);
2788 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002789
2790 SmallVector<SDValue, 4> MemOps;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002791 for (unsigned i = 0; firstRegToSaveIndex < lastRegToSaveIndex;
2792 ++firstRegToSaveIndex, ++i) {
Craig Topper760b1342012-02-22 05:59:10 +00002793 const TargetRegisterClass *RC;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002794 if (AFI->isThumb1OnlyFunction())
Craig Topperc7242e02012-04-20 07:30:17 +00002795 RC = &ARM::tGPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002796 else
Craig Topperc7242e02012-04-20 07:30:17 +00002797 RC = &ARM::GPRRegClass;
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002798
2799 unsigned VReg = MF.addLiveIn(GPRArgRegs[firstRegToSaveIndex], RC);
2800 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
2801 SDValue Store =
2802 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002803 MachinePointerInfo(OrigArg, OffsetFromOrigArg + 4*i),
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002804 false, false, 0);
2805 MemOps.push_back(Store);
2806 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
2807 DAG.getConstant(4, getPointerTy()));
2808 }
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002809
2810 AFI->setArgRegsSaveSize(ArgRegsSaveSize + AFI->getArgRegsSaveSize());
2811
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002812 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002813 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002814 return FrameIndex;
Oliver Stannardd55e1152014-03-05 15:25:27 +00002815 } else {
2816 if (ArgSize == 0) {
2817 // We cannot allocate a zero-byte object for the first variadic argument,
2818 // so just make up a size.
2819 ArgSize = 4;
2820 }
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002821 // This will point to the next argument passed via stack.
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00002822 return MFI->CreateFixedObject(
Oliver Stannardd55e1152014-03-05 15:25:27 +00002823 ArgSize, ArgOffset, !ForceMutable);
2824 }
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002825}
2826
2827// Setup stack frame, the va_list pointer will start from.
2828void
2829ARMTargetLowering::VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002830 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002831 unsigned ArgOffset,
Oliver Stannardd55e1152014-03-05 15:25:27 +00002832 unsigned TotalArgRegsSaveSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002833 bool ForceMutable) const {
2834 MachineFunction &MF = DAG.getMachineFunction();
2835 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2836
2837 // Try to store any remaining integer argument regs
2838 // to their spots on the stack so that they may be loaded by deferencing
2839 // the result of va_next.
2840 // If there is no regs to be stored, just point address after last
2841 // argument passed via stack.
2842 int FrameIndex =
Craig Topper062a2ba2014-04-25 05:30:21 +00002843 StoreByValRegs(CCInfo, DAG, dl, Chain, nullptr,
2844 CCInfo.getInRegsParamsCount(), 0, ArgOffset, 0, ForceMutable,
2845 0, TotalArgRegsSaveSize);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00002846
2847 AFI->setVarArgsFrameIndex(FrameIndex);
Stuart Hastings45fe3c32011-04-20 16:47:52 +00002848}
2849
Bob Wilson2e076c42009-06-22 23:27:02 +00002850SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002851ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002852 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002853 const SmallVectorImpl<ISD::InputArg>
2854 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002855 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002856 SmallVectorImpl<SDValue> &InVals)
2857 const {
Bob Wilsona4c22902009-04-17 19:07:39 +00002858 MachineFunction &MF = DAG.getMachineFunction();
2859 MachineFrameInfo *MFI = MF.getFrameInfo();
2860
Bob Wilsona4c22902009-04-17 19:07:39 +00002861 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2862
2863 // Assign locations to all of the incoming arguments.
2864 SmallVector<CCValAssign, 16> ArgLocs;
Cameron Zwarich89019782011-06-10 20:59:24 +00002865 ARMCCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2866 getTargetMachine(), ArgLocs, *DAG.getContext(), Prologue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002867 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002868 CCAssignFnForNode(CallConv, /* Return*/ false,
2869 isVarArg));
Jim Grosbach54efea02013-03-02 20:16:15 +00002870
Bob Wilsona4c22902009-04-17 19:07:39 +00002871 SmallVector<SDValue, 16> ArgValues;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00002872 int lastInsIndex = -1;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00002873 SDValue ArgValue;
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002874 Function::const_arg_iterator CurOrigArg = MF.getFunction()->arg_begin();
2875 unsigned CurArgIdx = 0;
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00002876
2877 // Initially ArgRegsSaveSize is zero.
2878 // Then we increase this value each time we meet byval parameter.
2879 // We also increase this value in case of varargs function.
2880 AFI->setArgRegsSaveSize(0);
2881
Oliver Stannardd55e1152014-03-05 15:25:27 +00002882 unsigned ByValStoreOffset = 0;
2883 unsigned TotalArgRegsSaveSize = 0;
2884 unsigned ArgRegsSaveSizeMaxAlign = 4;
2885
2886 // Calculate the amount of stack space that we need to allocate to store
2887 // byval and variadic arguments that are passed in registers.
2888 // We need to know this before we allocate the first byval or variadic
2889 // argument, as they will be allocated a stack slot below the CFA (Canonical
2890 // Frame Address, the stack pointer at entry to the function).
2891 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2892 CCValAssign &VA = ArgLocs[i];
2893 if (VA.isMemLoc()) {
2894 int index = VA.getValNo();
2895 if (index != lastInsIndex) {
2896 ISD::ArgFlagsTy Flags = Ins[index].Flags;
2897 if (Flags.isByVal()) {
2898 unsigned ExtraArgRegsSize;
2899 unsigned ExtraArgRegsSaveSize;
2900 computeRegArea(CCInfo, MF, CCInfo.getInRegsParamsProceed(),
2901 Flags.getByValSize(),
2902 ExtraArgRegsSize, ExtraArgRegsSaveSize);
2903
2904 TotalArgRegsSaveSize += ExtraArgRegsSaveSize;
2905 if (Flags.getByValAlign() > ArgRegsSaveSizeMaxAlign)
2906 ArgRegsSaveSizeMaxAlign = Flags.getByValAlign();
2907 CCInfo.nextInRegsParam();
2908 }
2909 lastInsIndex = index;
2910 }
2911 }
2912 }
2913 CCInfo.rewindByValRegsInfo();
2914 lastInsIndex = -1;
2915 if (isVarArg) {
2916 unsigned ExtraArgRegsSize;
2917 unsigned ExtraArgRegsSaveSize;
2918 computeRegArea(CCInfo, MF, CCInfo.getInRegsParamsCount(), 0,
2919 ExtraArgRegsSize, ExtraArgRegsSaveSize);
2920 TotalArgRegsSaveSize += ExtraArgRegsSaveSize;
2921 }
2922 // If the arg regs save area contains N-byte aligned values, the
2923 // bottom of it must be at least N-byte aligned.
2924 TotalArgRegsSaveSize = RoundUpToAlignment(TotalArgRegsSaveSize, ArgRegsSaveSizeMaxAlign);
2925 TotalArgRegsSaveSize = std::min(TotalArgRegsSaveSize, 16U);
2926
Bob Wilsona4c22902009-04-17 19:07:39 +00002927 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2928 CCValAssign &VA = ArgLocs[i];
Stepan Dyatkovskiyf13dbb82012-10-10 11:37:36 +00002929 std::advance(CurOrigArg, Ins[VA.getValNo()].OrigArgIndex - CurArgIdx);
2930 CurArgIdx = Ins[VA.getValNo()].OrigArgIndex;
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002931 // Arguments stored in registers.
Bob Wilsona4c22902009-04-17 19:07:39 +00002932 if (VA.isRegLoc()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002933 EVT RegVT = VA.getLocVT();
Bob Wilsona4c22902009-04-17 19:07:39 +00002934
Bob Wilsona4c22902009-04-17 19:07:39 +00002935 if (VA.needsCustom()) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002936 // f64 and vector types are split up into multiple registers or
2937 // combinations of registers and stack slots.
Owen Anderson9f944592009-08-11 20:47:22 +00002938 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson2e076c42009-06-22 23:27:02 +00002939 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002940 Chain, DAG, dl);
Bob Wilson2e076c42009-06-22 23:27:02 +00002941 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson699bdf72010-04-13 22:03:22 +00002942 SDValue ArgValue2;
2943 if (VA.isMemLoc()) {
Evan Cheng0664a672010-07-03 00:40:23 +00002944 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson699bdf72010-04-13 22:03:22 +00002945 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2946 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00002947 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002948 false, false, false, 0);
Bob Wilson699bdf72010-04-13 22:03:22 +00002949 } else {
2950 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2951 Chain, DAG, dl);
2952 }
Owen Anderson9f944592009-08-11 20:47:22 +00002953 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2954 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00002955 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson9f944592009-08-11 20:47:22 +00002956 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson2e076c42009-06-22 23:27:02 +00002957 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2958 } else
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002959 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilsona4c22902009-04-17 19:07:39 +00002960
Bob Wilson2e076c42009-06-22 23:27:02 +00002961 } else {
Craig Topper760b1342012-02-22 05:59:10 +00002962 const TargetRegisterClass *RC;
Anton Korobeynikov22ef7512009-08-05 19:04:42 +00002963
Owen Anderson9f944592009-08-11 20:47:22 +00002964 if (RegVT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00002965 RC = &ARM::SPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00002966 else if (RegVT == MVT::f64)
Craig Topperc7242e02012-04-20 07:30:17 +00002967 RC = &ARM::DPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00002968 else if (RegVT == MVT::v2f64)
Craig Topperc7242e02012-04-20 07:30:17 +00002969 RC = &ARM::QPRRegClass;
Owen Anderson9f944592009-08-11 20:47:22 +00002970 else if (RegVT == MVT::i32)
Craig Topperc7242e02012-04-20 07:30:17 +00002971 RC = AFI->isThumb1OnlyFunction() ?
2972 (const TargetRegisterClass*)&ARM::tGPRRegClass :
2973 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bob Wilson2e076c42009-06-22 23:27:02 +00002974 else
Anton Korobeynikovef98dbe2009-08-05 20:15:19 +00002975 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson2e076c42009-06-22 23:27:02 +00002976
2977 // Transform the arguments in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002978 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002979 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilsona4c22902009-04-17 19:07:39 +00002980 }
2981
2982 // If this is an 8 or 16-bit value, it is really passed promoted
2983 // to 32 bits. Insert an assert[sz]ext to capture this, then
2984 // truncate to the right size.
2985 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002986 default: llvm_unreachable("Unknown loc info!");
Bob Wilsona4c22902009-04-17 19:07:39 +00002987 case CCValAssign::Full: break;
2988 case CCValAssign::BCvt:
Wesley Peck527da1b2010-11-23 03:31:01 +00002989 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00002990 break;
2991 case CCValAssign::SExt:
2992 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2993 DAG.getValueType(VA.getValVT()));
2994 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2995 break;
2996 case CCValAssign::ZExt:
2997 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2998 DAG.getValueType(VA.getValVT()));
2999 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
3000 break;
3001 }
3002
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003003 InVals.push_back(ArgValue);
Bob Wilsona4c22902009-04-17 19:07:39 +00003004
3005 } else { // VA.isRegLoc()
3006
3007 // sanity check
3008 assert(VA.isMemLoc());
Owen Anderson9f944592009-08-11 20:47:22 +00003009 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilsona4c22902009-04-17 19:07:39 +00003010
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003011 int index = ArgLocs[i].getValNo();
Owen Anderson77aa2662011-04-05 21:48:57 +00003012
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003013 // Some Ins[] entries become multiple ArgLoc[] entries.
3014 // Process them only once.
3015 if (index != lastInsIndex)
3016 {
3017 ISD::ArgFlagsTy Flags = Ins[index].Flags;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003018 // FIXME: For now, all byval parameter objects are marked mutable.
Eric Christophere02e07c2011-04-29 23:12:01 +00003019 // This can be changed with more analysis.
3020 // In case of tail call optimization mark all arguments mutable.
3021 // Since they could be overwritten by lowering of arguments in case of
3022 // a tail call.
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003023 if (Flags.isByVal()) {
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003024 unsigned CurByValIndex = CCInfo.getInRegsParamsProceed();
Oliver Stannardd55e1152014-03-05 15:25:27 +00003025
3026 ByValStoreOffset = RoundUpToAlignment(ByValStoreOffset, Flags.getByValAlign());
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003027 int FrameIndex = StoreByValRegs(
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003028 CCInfo, DAG, dl, Chain, CurOrigArg,
3029 CurByValIndex,
3030 Ins[VA.getValNo()].PartOffset,
3031 VA.getLocMemOffset(),
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003032 Flags.getByValSize(),
Oliver Stannardd55e1152014-03-05 15:25:27 +00003033 true /*force mutable frames*/,
3034 ByValStoreOffset,
3035 TotalArgRegsSaveSize);
3036 ByValStoreOffset += Flags.getByValSize();
3037 ByValStoreOffset = std::min(ByValStoreOffset, 16U);
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003038 InVals.push_back(DAG.getFrameIndex(FrameIndex, getPointerTy()));
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +00003039 CCInfo.nextInRegsParam();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003040 } else {
Oliver Stannardd55e1152014-03-05 15:25:27 +00003041 unsigned FIOffset = VA.getLocMemOffset();
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003042 int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +00003043 FIOffset, true);
Bob Wilsona4c22902009-04-17 19:07:39 +00003044
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003045 // Create load nodes to retrieve arguments from the stack.
3046 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
3047 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
3048 MachinePointerInfo::getFixedStack(FI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003049 false, false, false, 0));
Stuart Hastings67c5c3e2011-02-28 17:17:53 +00003050 }
3051 lastInsIndex = index;
3052 }
Bob Wilsona4c22902009-04-17 19:07:39 +00003053 }
3054 }
3055
3056 // varargs
Stuart Hastings45fe3c32011-04-20 16:47:52 +00003057 if (isVarArg)
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00003058 VarArgStyleRegisters(CCInfo, DAG, dl, Chain,
Oliver Stannardd55e1152014-03-05 15:25:27 +00003059 CCInfo.getNextStackOffset(),
3060 TotalArgRegsSaveSize);
Evan Cheng10043e22007-01-19 07:51:42 +00003061
Oliver Stannardb14c6252014-04-02 16:10:33 +00003062 AFI->setArgumentStackSize(CCInfo.getNextStackOffset());
3063
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003064 return Chain;
Evan Cheng10043e22007-01-19 07:51:42 +00003065}
3066
3067/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003068static bool isFloatingPointZero(SDValue Op) {
Evan Cheng10043e22007-01-19 07:51:42 +00003069 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003070 return CFP->getValueAPF().isPosZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00003071 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Cheng10043e22007-01-19 07:51:42 +00003072 // Maybe this has already been legalized into the constant pool?
3073 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003074 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003075 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003076 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00003077 return CFP->getValueAPF().isPosZero();
Evan Cheng10043e22007-01-19 07:51:42 +00003078 }
3079 }
3080 return false;
3081}
3082
Evan Cheng10043e22007-01-19 07:51:42 +00003083/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
3084/// the given operands.
Evan Cheng15b80e42009-11-12 07:13:11 +00003085SDValue
3086ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003087 SDValue &ARMcc, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003088 SDLoc dl) const {
Gabor Greiff304a7a2008-08-28 21:40:38 +00003089 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00003090 unsigned C = RHSC->getZExtValue();
Evan Cheng15b80e42009-11-12 07:13:11 +00003091 if (!isLegalICmpImmediate(C)) {
Evan Cheng10043e22007-01-19 07:51:42 +00003092 // Constant does not fit, try adjusting it by one?
3093 switch (CC) {
3094 default: break;
3095 case ISD::SETLT:
Evan Cheng10043e22007-01-19 07:51:42 +00003096 case ISD::SETGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003097 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003098 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003099 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003100 }
3101 break;
3102 case ISD::SETULT:
3103 case ISD::SETUGE:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003104 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003105 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson9f944592009-08-11 20:47:22 +00003106 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003107 }
3108 break;
3109 case ISD::SETLE:
Evan Cheng10043e22007-01-19 07:51:42 +00003110 case ISD::SETGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003111 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003112 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003113 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng48b094d2007-02-02 01:53:26 +00003114 }
3115 break;
3116 case ISD::SETULE:
3117 case ISD::SETUGT:
Daniel Dunbara54a1b02010-08-25 16:58:05 +00003118 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng48b094d2007-02-02 01:53:26 +00003119 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson9f944592009-08-11 20:47:22 +00003120 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003121 }
3122 break;
3123 }
3124 }
3125 }
3126
3127 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003128 ARMISD::NodeType CompareType;
3129 switch (CondCode) {
3130 default:
3131 CompareType = ARMISD::CMP;
3132 break;
3133 case ARMCC::EQ:
3134 case ARMCC::NE:
David Goodwindbf11ba2009-06-29 15:33:01 +00003135 // Uses only Z Flag
3136 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003137 break;
3138 }
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003139 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003140 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003141}
3142
3143/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng25f93642010-07-08 02:08:50 +00003144SDValue
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003145ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003146 SDLoc dl) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003147 SDValue Cmp;
Evan Cheng10043e22007-01-19 07:51:42 +00003148 if (!isFloatingPointZero(RHS))
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003149 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Cheng10043e22007-01-19 07:51:42 +00003150 else
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003151 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
3152 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003153}
3154
Bob Wilson45acbd02011-03-08 01:17:20 +00003155/// duplicateCmp - Glue values can have only one use, so this function
3156/// duplicates a comparison node.
3157SDValue
3158ARMTargetLowering::duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const {
3159 unsigned Opc = Cmp.getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003160 SDLoc DL(Cmp);
Bob Wilson45acbd02011-03-08 01:17:20 +00003161 if (Opc == ARMISD::CMP || Opc == ARMISD::CMPZ)
3162 return DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3163
3164 assert(Opc == ARMISD::FMSTAT && "unexpected comparison operation");
3165 Cmp = Cmp.getOperand(0);
3166 Opc = Cmp.getOpcode();
3167 if (Opc == ARMISD::CMPFP)
3168 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0),Cmp.getOperand(1));
3169 else {
3170 assert(Opc == ARMISD::CMPFPw0 && "unexpected operand of FMSTAT");
3171 Cmp = DAG.getNode(Opc, DL, MVT::Glue, Cmp.getOperand(0));
3172 }
3173 return DAG.getNode(ARMISD::FMSTAT, DL, MVT::Glue, Cmp);
3174}
3175
Bill Wendling6a981312010-08-11 08:43:16 +00003176SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
3177 SDValue Cond = Op.getOperand(0);
3178 SDValue SelectTrue = Op.getOperand(1);
3179 SDValue SelectFalse = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003180 SDLoc dl(Op);
Bill Wendling6a981312010-08-11 08:43:16 +00003181
3182 // Convert:
3183 //
3184 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
3185 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
3186 //
3187 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
3188 const ConstantSDNode *CMOVTrue =
3189 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
3190 const ConstantSDNode *CMOVFalse =
3191 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
3192
3193 if (CMOVTrue && CMOVFalse) {
3194 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
3195 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
3196
3197 SDValue True;
3198 SDValue False;
3199 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
3200 True = SelectTrue;
3201 False = SelectFalse;
3202 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
3203 True = SelectFalse;
3204 False = SelectTrue;
3205 }
3206
3207 if (True.getNode() && False.getNode()) {
Evan Cheng522fbfe2011-05-18 18:59:17 +00003208 EVT VT = Op.getValueType();
Bill Wendling6a981312010-08-11 08:43:16 +00003209 SDValue ARMcc = Cond.getOperand(2);
3210 SDValue CCR = Cond.getOperand(3);
Bob Wilson45acbd02011-03-08 01:17:20 +00003211 SDValue Cmp = duplicateCmp(Cond.getOperand(4), DAG);
Evan Cheng522fbfe2011-05-18 18:59:17 +00003212 assert(True.getValueType() == VT);
3213 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
Bill Wendling6a981312010-08-11 08:43:16 +00003214 }
3215 }
3216 }
3217
Dan Gohmand4a77c42012-02-24 00:09:36 +00003218 // ARM's BooleanContents value is UndefinedBooleanContent. Mask out the
3219 // undefined bits before doing a full-word comparison with zero.
3220 Cond = DAG.getNode(ISD::AND, dl, Cond.getValueType(), Cond,
3221 DAG.getConstant(1, Cond.getValueType()));
3222
Bill Wendling6a981312010-08-11 08:43:16 +00003223 return DAG.getSelectCC(dl, Cond,
3224 DAG.getConstant(0, Cond.getValueType()),
3225 SelectTrue, SelectFalse, ISD::SETNE);
3226}
3227
Joey Gouly881eab52013-08-22 15:29:11 +00003228static ISD::CondCode getInverseCCForVSEL(ISD::CondCode CC) {
3229 if (CC == ISD::SETNE)
3230 return ISD::SETEQ;
Weiming Zhao63871d22013-12-18 22:25:17 +00003231 return ISD::getSetCCInverse(CC, true);
Joey Gouly881eab52013-08-22 15:29:11 +00003232}
3233
3234static void checkVSELConstraints(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
3235 bool &swpCmpOps, bool &swpVselOps) {
3236 // Start by selecting the GE condition code for opcodes that return true for
3237 // 'equality'
3238 if (CC == ISD::SETUGE || CC == ISD::SETOGE || CC == ISD::SETOLE ||
3239 CC == ISD::SETULE)
3240 CondCode = ARMCC::GE;
3241
3242 // and GT for opcodes that return false for 'equality'.
3243 else if (CC == ISD::SETUGT || CC == ISD::SETOGT || CC == ISD::SETOLT ||
3244 CC == ISD::SETULT)
3245 CondCode = ARMCC::GT;
3246
3247 // Since we are constrained to GE/GT, if the opcode contains 'less', we need
3248 // to swap the compare operands.
3249 if (CC == ISD::SETOLE || CC == ISD::SETULE || CC == ISD::SETOLT ||
3250 CC == ISD::SETULT)
3251 swpCmpOps = true;
3252
3253 // Both GT and GE are ordered comparisons, and return false for 'unordered'.
3254 // If we have an unordered opcode, we need to swap the operands to the VSEL
3255 // instruction (effectively negating the condition).
3256 //
3257 // This also has the effect of swapping which one of 'less' or 'greater'
3258 // returns true, so we also swap the compare operands. It also switches
3259 // whether we return true for 'equality', so we compensate by picking the
3260 // opposite condition code to our original choice.
3261 if (CC == ISD::SETULE || CC == ISD::SETULT || CC == ISD::SETUGE ||
3262 CC == ISD::SETUGT) {
3263 swpCmpOps = !swpCmpOps;
3264 swpVselOps = !swpVselOps;
3265 CondCode = CondCode == ARMCC::GT ? ARMCC::GE : ARMCC::GT;
3266 }
3267
3268 // 'ordered' is 'anything but unordered', so use the VS condition code and
3269 // swap the VSEL operands.
3270 if (CC == ISD::SETO) {
3271 CondCode = ARMCC::VS;
3272 swpVselOps = true;
3273 }
3274
3275 // 'unordered or not equal' is 'anything but equal', so use the EQ condition
3276 // code and swap the VSEL operands.
3277 if (CC == ISD::SETUNE) {
3278 CondCode = ARMCC::EQ;
3279 swpVselOps = true;
3280 }
3281}
3282
Dan Gohman21cea8a2010-04-17 15:26:15 +00003283SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003284 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003285 SDValue LHS = Op.getOperand(0);
3286 SDValue RHS = Op.getOperand(1);
Evan Cheng10043e22007-01-19 07:51:42 +00003287 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003288 SDValue TrueVal = Op.getOperand(2);
3289 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003290 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003291
Owen Anderson9f944592009-08-11 20:47:22 +00003292 if (LHS.getValueType() == MVT::i32) {
Joey Gouly881eab52013-08-22 15:29:11 +00003293 // Try to generate VSEL on ARMv8.
3294 // The VSEL instruction can't use all the usual ARM condition
3295 // codes: it only has two bits to select the condition code, so it's
3296 // constrained to use only GE, GT, VS and EQ.
3297 //
3298 // To implement all the various ISD::SETXXX opcodes, we sometimes need to
3299 // swap the operands of the previous compare instruction (effectively
3300 // inverting the compare condition, swapping 'less' and 'greater') and
3301 // sometimes need to swap the operands to the VSEL (which inverts the
3302 // condition in the sense of firing whenever the previous condition didn't)
Joey Goulyccd04892013-09-13 13:46:57 +00003303 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003304 TrueVal.getValueType() == MVT::f64)) {
3305 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3306 if (CondCode == ARMCC::LT || CondCode == ARMCC::LE ||
3307 CondCode == ARMCC::VC || CondCode == ARMCC::NE) {
3308 CC = getInverseCCForVSEL(CC);
3309 std::swap(TrueVal, FalseVal);
3310 }
3311 }
3312
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003313 SDValue ARMcc;
Owen Anderson9f944592009-08-11 20:47:22 +00003314 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003315 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Joey Gouly881eab52013-08-22 15:29:11 +00003316 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,
3317 Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003318 }
3319
3320 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003321 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Cheng10043e22007-01-19 07:51:42 +00003322
Joey Gouly881eab52013-08-22 15:29:11 +00003323 // Try to generate VSEL on ARMv8.
Joey Goulyccd04892013-09-13 13:46:57 +00003324 if (getSubtarget()->hasFPARMv8() && (TrueVal.getValueType() == MVT::f32 ||
Joey Gouly881eab52013-08-22 15:29:11 +00003325 TrueVal.getValueType() == MVT::f64)) {
Joey Goulye3dd6842013-08-23 12:01:13 +00003326 // We can select VMAXNM/VMINNM from a compare followed by a select with the
3327 // same operands, as follows:
3328 // c = fcmp [ogt, olt, ugt, ult] a, b
3329 // select c, a, b
3330 // We only do this in unsafe-fp-math, because signed zeros and NaNs are
3331 // handled differently than the original code sequence.
3332 if (getTargetMachine().Options.UnsafeFPMath && LHS == TrueVal &&
3333 RHS == FalseVal) {
3334 if (CC == ISD::SETOGT || CC == ISD::SETUGT)
3335 return DAG.getNode(ARMISD::VMAXNM, dl, VT, TrueVal, FalseVal);
3336 if (CC == ISD::SETOLT || CC == ISD::SETULT)
3337 return DAG.getNode(ARMISD::VMINNM, dl, VT, TrueVal, FalseVal);
3338 }
3339
Joey Gouly881eab52013-08-22 15:29:11 +00003340 bool swpCmpOps = false;
3341 bool swpVselOps = false;
3342 checkVSELConstraints(CC, CondCode, swpCmpOps, swpVselOps);
3343
3344 if (CondCode == ARMCC::GT || CondCode == ARMCC::GE ||
3345 CondCode == ARMCC::VS || CondCode == ARMCC::EQ) {
3346 if (swpCmpOps)
3347 std::swap(LHS, RHS);
3348 if (swpVselOps)
3349 std::swap(TrueVal, FalseVal);
3350 }
3351 }
3352
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003353 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3354 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003355 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00003356 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003357 ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003358 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003359 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +00003360 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003361 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson7117a912009-03-20 22:42:55 +00003362 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003363 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Cheng10043e22007-01-19 07:51:42 +00003364 }
3365 return Result;
3366}
3367
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003368/// canChangeToInt - Given the fp compare operand, return true if it is suitable
3369/// to morph to an integer compare sequence.
3370static bool canChangeToInt(SDValue Op, bool &SeenZero,
3371 const ARMSubtarget *Subtarget) {
3372 SDNode *N = Op.getNode();
3373 if (!N->hasOneUse())
3374 // Otherwise it requires moving the value from fp to integer registers.
3375 return false;
3376 if (!N->getNumValues())
3377 return false;
3378 EVT VT = Op.getValueType();
3379 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
3380 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
3381 // vmrs are very slow, e.g. cortex-a8.
3382 return false;
3383
3384 if (isFloatingPointZero(Op)) {
3385 SeenZero = true;
3386 return true;
3387 }
3388 return ISD::isNormalLoad(N);
3389}
3390
3391static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
3392 if (isFloatingPointZero(Op))
3393 return DAG.getConstant(0, MVT::i32);
3394
3395 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
Andrew Trickef9de2a2013-05-25 02:42:55 +00003396 return DAG.getLoad(MVT::i32, SDLoc(Op),
Chris Lattner7727d052010-09-21 06:44:06 +00003397 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003398 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003399 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003400
3401 llvm_unreachable("Unknown VFP cmp argument!");
3402}
3403
3404static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
3405 SDValue &RetVal1, SDValue &RetVal2) {
3406 if (isFloatingPointZero(Op)) {
3407 RetVal1 = DAG.getConstant(0, MVT::i32);
3408 RetVal2 = DAG.getConstant(0, MVT::i32);
3409 return;
3410 }
3411
3412 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
3413 SDValue Ptr = Ld->getBasePtr();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003414 RetVal1 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003415 Ld->getChain(), Ptr,
Chris Lattner7727d052010-09-21 06:44:06 +00003416 Ld->getPointerInfo(),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003417 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003418 Ld->isInvariant(), Ld->getAlignment());
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003419
3420 EVT PtrType = Ptr.getValueType();
3421 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003422 SDValue NewPtr = DAG.getNode(ISD::ADD, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003423 PtrType, Ptr, DAG.getConstant(4, PtrType));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003424 RetVal2 = DAG.getLoad(MVT::i32, SDLoc(Op),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003425 Ld->getChain(), NewPtr,
Chris Lattner7727d052010-09-21 06:44:06 +00003426 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003427 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003428 Ld->isInvariant(), NewAlign);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003429 return;
3430 }
3431
3432 llvm_unreachable("Unknown VFP cmp argument!");
3433}
3434
3435/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
3436/// f32 and even f64 comparisons to integer ones.
3437SDValue
3438ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
3439 SDValue Chain = Op.getOperand(0);
Evan Cheng10043e22007-01-19 07:51:42 +00003440 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003441 SDValue LHS = Op.getOperand(2);
3442 SDValue RHS = Op.getOperand(3);
3443 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003444 SDLoc dl(Op);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003445
Evan Chengd12af5d2012-03-01 23:27:13 +00003446 bool LHSSeenZero = false;
3447 bool LHSOk = canChangeToInt(LHS, LHSSeenZero, Subtarget);
3448 bool RHSSeenZero = false;
3449 bool RHSOk = canChangeToInt(RHS, RHSSeenZero, Subtarget);
3450 if (LHSOk && RHSOk && (LHSSeenZero || RHSSeenZero)) {
Bob Wilson70bd3632011-03-08 01:17:16 +00003451 // If unsafe fp math optimization is enabled and there are no other uses of
3452 // the CMP operands, and the condition code is EQ or NE, we can optimize it
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003453 // to an integer comparison.
3454 if (CC == ISD::SETOEQ)
3455 CC = ISD::SETEQ;
3456 else if (CC == ISD::SETUNE)
3457 CC = ISD::SETNE;
3458
Evan Chengd12af5d2012-03-01 23:27:13 +00003459 SDValue Mask = DAG.getConstant(0x7fffffff, MVT::i32);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003460 SDValue ARMcc;
3461 if (LHS.getValueType() == MVT::f32) {
Evan Chengd12af5d2012-03-01 23:27:13 +00003462 LHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3463 bitcastf32Toi32(LHS, DAG), Mask);
3464 RHS = DAG.getNode(ISD::AND, dl, MVT::i32,
3465 bitcastf32Toi32(RHS, DAG), Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003466 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
3467 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3468 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
3469 Chain, Dest, ARMcc, CCR, Cmp);
3470 }
3471
3472 SDValue LHS1, LHS2;
3473 SDValue RHS1, RHS2;
3474 expandf64Toi32(LHS, DAG, LHS1, LHS2);
3475 expandf64Toi32(RHS, DAG, RHS1, RHS2);
Evan Chengd12af5d2012-03-01 23:27:13 +00003476 LHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, LHS2, Mask);
3477 RHS2 = DAG.getNode(ISD::AND, dl, MVT::i32, RHS2, Mask);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003478 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
3479 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003480 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003481 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
Craig Topper48d114b2014-04-26 18:35:24 +00003482 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003483 }
3484
3485 return SDValue();
3486}
3487
3488SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
3489 SDValue Chain = Op.getOperand(0);
3490 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
3491 SDValue LHS = Op.getOperand(2);
3492 SDValue RHS = Op.getOperand(3);
3493 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003494 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003495
Owen Anderson9f944592009-08-11 20:47:22 +00003496 if (LHS.getValueType() == MVT::i32) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003497 SDValue ARMcc;
3498 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003499 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00003500 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003501 Chain, Dest, ARMcc, CCR, Cmp);
Evan Cheng10043e22007-01-19 07:51:42 +00003502 }
3503
Owen Anderson9f944592009-08-11 20:47:22 +00003504 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003505
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003506 if (getTargetMachine().Options.UnsafeFPMath &&
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003507 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
3508 CC == ISD::SETNE || CC == ISD::SETUNE)) {
3509 SDValue Result = OptimizeVFPBrcond(Op, DAG);
3510 if (Result.getNode())
3511 return Result;
3512 }
3513
Evan Cheng10043e22007-01-19 07:51:42 +00003514 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsona2e83332009-09-09 23:14:54 +00003515 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson7117a912009-03-20 22:42:55 +00003516
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003517 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
3518 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003519 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003520 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003521 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Craig Topper48d114b2014-04-26 18:35:24 +00003522 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003523 if (CondCode2 != ARMCC::AL) {
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003524 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
3525 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Craig Topper48d114b2014-04-26 18:35:24 +00003526 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops);
Evan Cheng10043e22007-01-19 07:51:42 +00003527 }
3528 return Res;
3529}
3530
Dan Gohman21cea8a2010-04-17 15:26:15 +00003531SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003532 SDValue Chain = Op.getOperand(0);
3533 SDValue Table = Op.getOperand(1);
3534 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003535 SDLoc dl(Op);
Evan Cheng10043e22007-01-19 07:51:42 +00003536
Owen Anderson53aa7a92009-08-10 22:56:29 +00003537 EVT PTy = getPointerTy();
Evan Cheng10043e22007-01-19 07:51:42 +00003538 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
3539 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3f17aee2009-07-14 18:44:34 +00003540 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003541 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson9f944592009-08-11 20:47:22 +00003542 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chengc8bed032009-07-28 20:53:24 +00003543 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
3544 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003545 if (Subtarget->isThumb2()) {
3546 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
3547 // which does another jump to the destination. This also makes it easier
3548 // to translate it to TBB / TBH later.
3549 // FIXME: This might not work if the function is extremely large.
Owen Anderson9f944592009-08-11 20:47:22 +00003550 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Chengc6d70ae2009-07-29 02:18:14 +00003551 Addr, Op.getOperand(2), JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003552 }
Evan Chengf3a1fce2009-07-25 00:33:29 +00003553 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003554 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattner7727d052010-09-21 06:44:06 +00003555 MachinePointerInfo::getJumpTable(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003556 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003557 Chain = Addr.getValue(1);
Dale Johannesen021052a2009-02-04 20:06:27 +00003558 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson9f944592009-08-11 20:47:22 +00003559 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003560 } else {
Evan Chengcdbb70c2009-10-31 03:39:36 +00003561 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00003562 MachinePointerInfo::getJumpTable(),
3563 false, false, false, 0);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003564 Chain = Addr.getValue(1);
Owen Anderson9f944592009-08-11 20:47:22 +00003565 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Chengf3a1fce2009-07-25 00:33:29 +00003566 }
Evan Cheng10043e22007-01-19 07:51:42 +00003567}
3568
Eli Friedman2d4055b2011-11-09 23:36:02 +00003569static SDValue LowerVectorFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
James Molloy547d4c02012-02-20 09:24:05 +00003570 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003571 SDLoc dl(Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003572
James Molloy547d4c02012-02-20 09:24:05 +00003573 if (Op.getValueType().getVectorElementType() == MVT::i32) {
3574 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::f32)
3575 return Op;
3576 return DAG.UnrollVectorOp(Op.getNode());
3577 }
3578
3579 assert(Op.getOperand(0).getValueType() == MVT::v4f32 &&
3580 "Invalid type for custom lowering!");
3581 if (VT != MVT::v4i16)
3582 return DAG.UnrollVectorOp(Op.getNode());
3583
3584 Op = DAG.getNode(Op.getOpcode(), dl, MVT::v4i32, Op.getOperand(0));
3585 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
Eli Friedman2d4055b2011-11-09 23:36:02 +00003586}
3587
Bob Wilsone4191e72010-03-19 22:51:32 +00003588static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman2d4055b2011-11-09 23:36:02 +00003589 EVT VT = Op.getValueType();
3590 if (VT.isVector())
3591 return LowerVectorFP_TO_INT(Op, DAG);
3592
Andrew Trickef9de2a2013-05-25 02:42:55 +00003593 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003594 unsigned Opc;
3595
3596 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003597 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003598 case ISD::FP_TO_SINT:
3599 Opc = ARMISD::FTOSI;
3600 break;
3601 case ISD::FP_TO_UINT:
3602 Opc = ARMISD::FTOUI;
3603 break;
3604 }
3605 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peck527da1b2010-11-23 03:31:01 +00003606 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003607}
3608
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003609static SDValue LowerVectorINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3610 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003611 SDLoc dl(Op);
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003612
Eli Friedman2d4055b2011-11-09 23:36:02 +00003613 if (Op.getOperand(0).getValueType().getVectorElementType() == MVT::i32) {
3614 if (VT.getVectorElementType() == MVT::f32)
3615 return Op;
3616 return DAG.UnrollVectorOp(Op.getNode());
3617 }
3618
Duncan Sandsa41634e2011-08-12 14:54:45 +00003619 assert(Op.getOperand(0).getValueType() == MVT::v4i16 &&
3620 "Invalid type for custom lowering!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003621 if (VT != MVT::v4f32)
3622 return DAG.UnrollVectorOp(Op.getNode());
3623
3624 unsigned CastOpc;
3625 unsigned Opc;
3626 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003627 default: llvm_unreachable("Invalid opcode!");
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003628 case ISD::SINT_TO_FP:
3629 CastOpc = ISD::SIGN_EXTEND;
3630 Opc = ISD::SINT_TO_FP;
3631 break;
3632 case ISD::UINT_TO_FP:
3633 CastOpc = ISD::ZERO_EXTEND;
3634 Opc = ISD::UINT_TO_FP;
3635 break;
3636 }
3637
3638 Op = DAG.getNode(CastOpc, dl, MVT::v4i32, Op.getOperand(0));
3639 return DAG.getNode(Opc, dl, VT, Op);
3640}
3641
Bob Wilsone4191e72010-03-19 22:51:32 +00003642static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
3643 EVT VT = Op.getValueType();
Cameron Zwarich143f9ae2011-03-29 21:41:55 +00003644 if (VT.isVector())
3645 return LowerVectorINT_TO_FP(Op, DAG);
3646
Andrew Trickef9de2a2013-05-25 02:42:55 +00003647 SDLoc dl(Op);
Bob Wilsone4191e72010-03-19 22:51:32 +00003648 unsigned Opc;
3649
3650 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00003651 default: llvm_unreachable("Invalid opcode!");
Bob Wilsone4191e72010-03-19 22:51:32 +00003652 case ISD::SINT_TO_FP:
3653 Opc = ARMISD::SITOF;
3654 break;
3655 case ISD::UINT_TO_FP:
3656 Opc = ARMISD::UITOF;
3657 break;
3658 }
3659
Wesley Peck527da1b2010-11-23 03:31:01 +00003660 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilsone4191e72010-03-19 22:51:32 +00003661 return DAG.getNode(Opc, dl, VT, Op);
3662}
3663
Evan Cheng25f93642010-07-08 02:08:50 +00003664SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00003665 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003666 SDValue Tmp0 = Op.getOperand(0);
3667 SDValue Tmp1 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003668 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003669 EVT VT = Op.getValueType();
3670 EVT SrcVT = Tmp1.getValueType();
Evan Chengd6b641e2011-02-23 02:24:55 +00003671 bool InGPR = Tmp0.getOpcode() == ISD::BITCAST ||
3672 Tmp0.getOpcode() == ARMISD::VMOVDRR;
3673 bool UseNEON = !InGPR && Subtarget->hasNEON();
3674
3675 if (UseNEON) {
3676 // Use VBSL to copy the sign bit.
3677 unsigned EncodedVal = ARM_AM::createNEONModImm(0x6, 0x80);
3678 SDValue Mask = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v2i32,
3679 DAG.getTargetConstant(EncodedVal, MVT::i32));
3680 EVT OpVT = (VT == MVT::f32) ? MVT::v2i32 : MVT::v1i64;
3681 if (VT == MVT::f64)
3682 Mask = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3683 DAG.getNode(ISD::BITCAST, dl, OpVT, Mask),
3684 DAG.getConstant(32, MVT::i32));
3685 else /*if (VT == MVT::f32)*/
3686 Tmp0 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp0);
3687 if (SrcVT == MVT::f32) {
3688 Tmp1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f32, Tmp1);
3689 if (VT == MVT::f64)
3690 Tmp1 = DAG.getNode(ARMISD::VSHL, dl, OpVT,
3691 DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1),
3692 DAG.getConstant(32, MVT::i32));
Evan Cheng12bb05b2011-04-15 01:31:00 +00003693 } else if (VT == MVT::f32)
3694 Tmp1 = DAG.getNode(ARMISD::VSHRu, dl, MVT::v1i64,
3695 DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, Tmp1),
3696 DAG.getConstant(32, MVT::i32));
Evan Chengd6b641e2011-02-23 02:24:55 +00003697 Tmp0 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp0);
3698 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OpVT, Tmp1);
3699
3700 SDValue AllOnes = DAG.getTargetConstant(ARM_AM::createNEONModImm(0xe, 0xff),
3701 MVT::i32);
3702 AllOnes = DAG.getNode(ARMISD::VMOVIMM, dl, MVT::v8i8, AllOnes);
3703 SDValue MaskNot = DAG.getNode(ISD::XOR, dl, OpVT, Mask,
3704 DAG.getNode(ISD::BITCAST, dl, OpVT, AllOnes));
Owen Anderson77aa2662011-04-05 21:48:57 +00003705
Evan Chengd6b641e2011-02-23 02:24:55 +00003706 SDValue Res = DAG.getNode(ISD::OR, dl, OpVT,
3707 DAG.getNode(ISD::AND, dl, OpVT, Tmp1, Mask),
3708 DAG.getNode(ISD::AND, dl, OpVT, Tmp0, MaskNot));
Evan Cheng6e3d4432011-02-28 18:45:27 +00003709 if (VT == MVT::f32) {
Evan Chengd6b641e2011-02-23 02:24:55 +00003710 Res = DAG.getNode(ISD::BITCAST, dl, MVT::v2f32, Res);
3711 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, Res,
3712 DAG.getConstant(0, MVT::i32));
3713 } else {
3714 Res = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Res);
3715 }
3716
3717 return Res;
3718 }
Evan Cheng2da1c952011-02-11 02:28:55 +00003719
3720 // Bitcast operand 1 to i32.
3721 if (SrcVT == MVT::f64)
3722 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00003723 Tmp1).getValue(1);
Evan Cheng2da1c952011-02-11 02:28:55 +00003724 Tmp1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp1);
3725
Evan Chengd6b641e2011-02-23 02:24:55 +00003726 // Or in the signbit with integer operations.
3727 SDValue Mask1 = DAG.getConstant(0x80000000, MVT::i32);
3728 SDValue Mask2 = DAG.getConstant(0x7fffffff, MVT::i32);
3729 Tmp1 = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp1, Mask1);
3730 if (VT == MVT::f32) {
3731 Tmp0 = DAG.getNode(ISD::AND, dl, MVT::i32,
3732 DAG.getNode(ISD::BITCAST, dl, MVT::i32, Tmp0), Mask2);
3733 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3734 DAG.getNode(ISD::OR, dl, MVT::i32, Tmp0, Tmp1));
Evan Cheng2da1c952011-02-11 02:28:55 +00003735 }
3736
Evan Chengd6b641e2011-02-23 02:24:55 +00003737 // f64: Or the high part with signbit and then combine two parts.
3738 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32),
Craig Topper48d114b2014-04-26 18:35:24 +00003739 Tmp0);
Evan Chengd6b641e2011-02-23 02:24:55 +00003740 SDValue Lo = Tmp0.getValue(0);
3741 SDValue Hi = DAG.getNode(ISD::AND, dl, MVT::i32, Tmp0.getValue(1), Mask2);
3742 Hi = DAG.getNode(ISD::OR, dl, MVT::i32, Hi, Tmp1);
3743 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Cheng10043e22007-01-19 07:51:42 +00003744}
3745
Evan Cheng168ced92010-05-22 01:47:14 +00003746SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
3747 MachineFunction &MF = DAG.getMachineFunction();
3748 MachineFrameInfo *MFI = MF.getFrameInfo();
3749 MFI->setReturnAddressIsTaken(true);
3750
Bill Wendling908bf812014-01-06 00:43:20 +00003751 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00003752 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00003753
Evan Cheng168ced92010-05-22 01:47:14 +00003754 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003755 SDLoc dl(Op);
Evan Cheng168ced92010-05-22 01:47:14 +00003756 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
3757 if (Depth) {
3758 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
3759 SDValue Offset = DAG.getConstant(4, MVT::i32);
3760 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
3761 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003762 MachinePointerInfo(), false, false, false, 0);
Evan Cheng168ced92010-05-22 01:47:14 +00003763 }
3764
3765 // Return LR, which contains the return address. Mark it an implicit live-in.
Devang Patelf3292b22011-02-21 23:21:26 +00003766 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng168ced92010-05-22 01:47:14 +00003767 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
3768}
3769
Dan Gohman21cea8a2010-04-17 15:26:15 +00003770SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003771 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3772 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00003773
Owen Anderson53aa7a92009-08-10 22:56:29 +00003774 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003775 SDLoc dl(Op); // FIXME probably not meaningful
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003776 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Tim Northoverd6a729b2014-01-06 14:28:05 +00003777 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetMachO())
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003778 ? ARM::R7 : ARM::R11;
3779 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
3780 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00003781 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
3782 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003783 false, false, false, 0);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00003784 return FrameAddr;
3785}
3786
Wesley Peck527da1b2010-11-23 03:31:01 +00003787/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson59b70ea2010-04-17 05:30:19 +00003788/// expand a bit convert where either the source or destination type is i64 to
3789/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
3790/// operand type is illegal (e.g., v2f32 for a target that doesn't support
3791/// vectors), since the legalizer won't know what to do with that.
Wesley Peck527da1b2010-11-23 03:31:01 +00003792static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson59b70ea2010-04-17 05:30:19 +00003793 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003794 SDLoc dl(N);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003795 SDValue Op = N->getOperand(0);
Bob Wilsonc05b8872010-04-14 20:45:23 +00003796
Bob Wilson59b70ea2010-04-17 05:30:19 +00003797 // This function is only supposed to be called for i64 types, either as the
3798 // source or destination of the bit convert.
3799 EVT SrcVT = Op.getValueType();
3800 EVT DstVT = N->getValueType(0);
3801 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peck527da1b2010-11-23 03:31:01 +00003802 "ExpandBITCAST called for non-i64 type");
Bob Wilsonc05b8872010-04-14 20:45:23 +00003803
Bob Wilson59b70ea2010-04-17 05:30:19 +00003804 // Turn i64->f64 into VMOVDRR.
3805 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson9f944592009-08-11 20:47:22 +00003806 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3807 DAG.getConstant(0, MVT::i32));
3808 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
3809 DAG.getConstant(1, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003810 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilsonf07d33d2010-06-11 22:45:25 +00003811 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Cheng297b32a2008-11-04 19:57:48 +00003812 }
Bob Wilson7117a912009-03-20 22:42:55 +00003813
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00003814 // Turn f64->i64 into VMOVRRD.
Bob Wilson59b70ea2010-04-17 05:30:19 +00003815 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
3816 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00003817 DAG.getVTList(MVT::i32, MVT::i32), Op);
Bob Wilson59b70ea2010-04-17 05:30:19 +00003818 // Merge the pieces into a single i64 value.
3819 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
3820 }
Bob Wilson7117a912009-03-20 22:42:55 +00003821
Bob Wilson59b70ea2010-04-17 05:30:19 +00003822 return SDValue();
Chris Lattnerf81d5882007-11-24 07:07:01 +00003823}
3824
Bob Wilson2e076c42009-06-22 23:27:02 +00003825/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsona3f19012010-07-13 21:16:48 +00003826/// Zero vectors are used to represent vector negation and in those cases
3827/// will be implemented with the NEON VNEG instruction. However, VNEG does
3828/// not support i64 elements, so sometimes the zero vectors will need to be
3829/// explicitly constructed. Regardless, use a canonical VMOV to create the
3830/// zero vector.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003831static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, SDLoc dl) {
Bob Wilson2e076c42009-06-22 23:27:02 +00003832 assert(VT.isVector() && "Expected a vector type");
Bob Wilsona3f19012010-07-13 21:16:48 +00003833 // The canonical modified immediate encoding of a zero vector is....0!
3834 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
3835 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
3836 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peck527da1b2010-11-23 03:31:01 +00003837 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson2e076c42009-06-22 23:27:02 +00003838}
3839
Jim Grosbach624fcb22009-10-31 21:00:56 +00003840/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
3841/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00003842SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
3843 SelectionDAG &DAG) const {
Jim Grosbach624fcb22009-10-31 21:00:56 +00003844 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3845 EVT VT = Op.getValueType();
3846 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003847 SDLoc dl(Op);
Jim Grosbach624fcb22009-10-31 21:00:56 +00003848 SDValue ShOpLo = Op.getOperand(0);
3849 SDValue ShOpHi = Op.getOperand(1);
3850 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003851 SDValue ARMcc;
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003852 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbach624fcb22009-10-31 21:00:56 +00003853
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003854 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
3855
Jim Grosbach624fcb22009-10-31 21:00:56 +00003856 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3857 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3858 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
3859 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3860 DAG.getConstant(VTBits, MVT::i32));
3861 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
3862 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003863 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbach624fcb22009-10-31 21:00:56 +00003864
3865 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3866 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003867 ARMcc, DAG, dl);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00003868 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003869 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbach624fcb22009-10-31 21:00:56 +00003870 CCR, Cmp);
3871
3872 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00003873 return DAG.getMergeValues(Ops, dl);
Jim Grosbach624fcb22009-10-31 21:00:56 +00003874}
3875
Jim Grosbach5d994042009-10-31 19:38:01 +00003876/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
3877/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohman21cea8a2010-04-17 15:26:15 +00003878SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
3879 SelectionDAG &DAG) const {
Jim Grosbach5d994042009-10-31 19:38:01 +00003880 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
3881 EVT VT = Op.getValueType();
3882 unsigned VTBits = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003883 SDLoc dl(Op);
Jim Grosbach5d994042009-10-31 19:38:01 +00003884 SDValue ShOpLo = Op.getOperand(0);
3885 SDValue ShOpHi = Op.getOperand(1);
3886 SDValue ShAmt = Op.getOperand(2);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003887 SDValue ARMcc;
Jim Grosbach5d994042009-10-31 19:38:01 +00003888
3889 assert(Op.getOpcode() == ISD::SHL_PARTS);
3890 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
3891 DAG.getConstant(VTBits, MVT::i32), ShAmt);
3892 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
3893 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
3894 DAG.getConstant(VTBits, MVT::i32));
3895 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
3896 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
3897
3898 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
3899 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
3900 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003901 ARMcc, DAG, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00003902 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003903 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbach5d994042009-10-31 19:38:01 +00003904 CCR, Cmp);
3905
3906 SDValue Ops[2] = { Lo, Hi };
Craig Topper64941d92014-04-27 19:20:57 +00003907 return DAG.getMergeValues(Ops, dl);
Jim Grosbach5d994042009-10-31 19:38:01 +00003908}
3909
Jim Grosbach535d3b42010-09-08 03:54:02 +00003910SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemanb69b1822010-08-03 21:31:55 +00003911 SelectionDAG &DAG) const {
3912 // The rounding mode is in bits 23:22 of the FPSCR.
3913 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
3914 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
3915 // so that the shift + and get folded into a bitfield extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003916 SDLoc dl(Op);
Nate Begemanb69b1822010-08-03 21:31:55 +00003917 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
3918 DAG.getConstant(Intrinsic::arm_get_fpscr,
3919 MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00003920 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemanb69b1822010-08-03 21:31:55 +00003921 DAG.getConstant(1U << 22, MVT::i32));
3922 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
3923 DAG.getConstant(22, MVT::i32));
Jim Grosbach535d3b42010-09-08 03:54:02 +00003924 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemanb69b1822010-08-03 21:31:55 +00003925 DAG.getConstant(3, MVT::i32));
3926}
3927
Jim Grosbach8546ec92010-01-18 19:58:49 +00003928static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
3929 const ARMSubtarget *ST) {
3930 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003931 SDLoc dl(N);
Jim Grosbach8546ec92010-01-18 19:58:49 +00003932
3933 if (!ST->hasV6T2Ops())
3934 return SDValue();
3935
3936 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
3937 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
3938}
3939
Evan Chengb4eae132012-12-04 22:41:50 +00003940/// getCTPOP16BitCounts - Returns a v8i8/v16i8 vector containing the bit-count
3941/// for each 16-bit element from operand, repeated. The basic idea is to
3942/// leverage vcnt to get the 8-bit counts, gather and add the results.
3943///
3944/// Trace for v4i16:
3945/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3946/// cast: N0 = [w0 w1 w2 w3 w4 w5 w6 w7] (v0 = [w0 w1], wi 8-bit element)
3947/// vcnt: N1 = [b0 b1 b2 b3 b4 b5 b6 b7] (bi = bit-count of 8-bit element wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00003948/// vrev: N2 = [b1 b0 b3 b2 b5 b4 b7 b6]
Evan Chengb4eae132012-12-04 22:41:50 +00003949/// [b0 b1 b2 b3 b4 b5 b6 b7]
3950/// +[b1 b0 b3 b2 b5 b4 b7 b6]
3951/// N3=N1+N2 = [k0 k0 k1 k1 k2 k2 k3 k3] (k0 = b0+b1 = bit-count of 16-bit v0,
3952/// vuzp: = [k0 k1 k2 k3 k0 k1 k2 k3] each ki is 8-bits)
3953static SDValue getCTPOP16BitCounts(SDNode *N, SelectionDAG &DAG) {
3954 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003955 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00003956
3957 EVT VT8Bit = VT.is64BitVector() ? MVT::v8i8 : MVT::v16i8;
3958 SDValue N0 = DAG.getNode(ISD::BITCAST, DL, VT8Bit, N->getOperand(0));
3959 SDValue N1 = DAG.getNode(ISD::CTPOP, DL, VT8Bit, N0);
3960 SDValue N2 = DAG.getNode(ARMISD::VREV16, DL, VT8Bit, N1);
3961 SDValue N3 = DAG.getNode(ISD::ADD, DL, VT8Bit, N1, N2);
3962 return DAG.getNode(ARMISD::VUZP, DL, VT8Bit, N3, N3);
3963}
3964
3965/// lowerCTPOP16BitElements - Returns a v4i16/v8i16 vector containing the
3966/// bit-count for each 16-bit element from the operand. We need slightly
3967/// different sequencing for v4i16 and v8i16 to stay within NEON's available
3968/// 64/128-bit registers.
Jim Grosbach54efea02013-03-02 20:16:15 +00003969///
Evan Chengb4eae132012-12-04 22:41:50 +00003970/// Trace for v4i16:
3971/// input = [v0 v1 v2 v3 ] (vi 16-bit element)
3972/// v8i8: BitCounts = [k0 k1 k2 k3 k0 k1 k2 k3 ] (ki is the bit-count of vi)
3973/// v8i16:Extended = [k0 k1 k2 k3 k0 k1 k2 k3 ]
3974/// v4i16:Extracted = [k0 k1 k2 k3 ]
3975static SDValue lowerCTPOP16BitElements(SDNode *N, SelectionDAG &DAG) {
3976 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003977 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00003978
3979 SDValue BitCounts = getCTPOP16BitCounts(N, DAG);
3980 if (VT.is64BitVector()) {
3981 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, BitCounts);
3982 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, Extended,
3983 DAG.getIntPtrConstant(0));
3984 } else {
3985 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v8i8,
3986 BitCounts, DAG.getIntPtrConstant(0));
3987 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v8i16, Extracted);
3988 }
3989}
3990
3991/// lowerCTPOP32BitElements - Returns a v2i32/v4i32 vector containing the
3992/// bit-count for each 32-bit element from the operand. The idea here is
3993/// to split the vector into 16-bit elements, leverage the 16-bit count
3994/// routine, and then combine the results.
3995///
3996/// Trace for v2i32 (v4i32 similar with Extracted/Extended exchanged):
3997/// input = [v0 v1 ] (vi: 32-bit elements)
3998/// Bitcast = [w0 w1 w2 w3 ] (wi: 16-bit elements, v0 = [w0 w1])
3999/// Counts16 = [k0 k1 k2 k3 ] (ki: 16-bit elements, bit-count of wi)
Jim Grosbach54efea02013-03-02 20:16:15 +00004000/// vrev: N0 = [k1 k0 k3 k2 ]
Evan Chengb4eae132012-12-04 22:41:50 +00004001/// [k0 k1 k2 k3 ]
4002/// N1 =+[k1 k0 k3 k2 ]
4003/// [k0 k2 k1 k3 ]
4004/// N2 =+[k1 k3 k0 k2 ]
4005/// [k0 k2 k1 k3 ]
4006/// Extended =+[k1 k3 k0 k2 ]
4007/// [k0 k2 ]
4008/// Extracted=+[k1 k3 ]
4009///
4010static SDValue lowerCTPOP32BitElements(SDNode *N, SelectionDAG &DAG) {
4011 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004012 SDLoc DL(N);
Evan Chengb4eae132012-12-04 22:41:50 +00004013
4014 EVT VT16Bit = VT.is64BitVector() ? MVT::v4i16 : MVT::v8i16;
4015
4016 SDValue Bitcast = DAG.getNode(ISD::BITCAST, DL, VT16Bit, N->getOperand(0));
4017 SDValue Counts16 = lowerCTPOP16BitElements(Bitcast.getNode(), DAG);
4018 SDValue N0 = DAG.getNode(ARMISD::VREV32, DL, VT16Bit, Counts16);
4019 SDValue N1 = DAG.getNode(ISD::ADD, DL, VT16Bit, Counts16, N0);
4020 SDValue N2 = DAG.getNode(ARMISD::VUZP, DL, VT16Bit, N1, N1);
4021
4022 if (VT.is64BitVector()) {
4023 SDValue Extended = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, N2);
4024 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i32, Extended,
4025 DAG.getIntPtrConstant(0));
4026 } else {
4027 SDValue Extracted = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i16, N2,
4028 DAG.getIntPtrConstant(0));
4029 return DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::v4i32, Extracted);
4030 }
4031}
4032
4033static SDValue LowerCTPOP(SDNode *N, SelectionDAG &DAG,
4034 const ARMSubtarget *ST) {
4035 EVT VT = N->getValueType(0);
4036
4037 assert(ST->hasNEON() && "Custom ctpop lowering requires NEON.");
Matt Beaumont-Gay50f61b62012-12-04 23:54:02 +00004038 assert((VT == MVT::v2i32 || VT == MVT::v4i32 ||
4039 VT == MVT::v4i16 || VT == MVT::v8i16) &&
Evan Chengb4eae132012-12-04 22:41:50 +00004040 "Unexpected type for custom ctpop lowering");
4041
4042 if (VT.getVectorElementType() == MVT::i32)
4043 return lowerCTPOP32BitElements(N, DAG);
4044 else
4045 return lowerCTPOP16BitElements(N, DAG);
4046}
4047
Bob Wilson2e076c42009-06-22 23:27:02 +00004048static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
4049 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00004050 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004051 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004052
Bob Wilson7d471332010-11-18 21:16:28 +00004053 if (!VT.isVector())
4054 return SDValue();
4055
Bob Wilson2e076c42009-06-22 23:27:02 +00004056 // Lower vector shifts on NEON to use VSHL.
Bob Wilson7d471332010-11-18 21:16:28 +00004057 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00004058
Bob Wilson7d471332010-11-18 21:16:28 +00004059 // Left shifts translate directly to the vshiftu intrinsic.
4060 if (N->getOpcode() == ISD::SHL)
Bob Wilson2e076c42009-06-22 23:27:02 +00004061 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilson7d471332010-11-18 21:16:28 +00004062 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
4063 N->getOperand(0), N->getOperand(1));
4064
4065 assert((N->getOpcode() == ISD::SRA ||
4066 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
4067
4068 // NEON uses the same intrinsics for both left and right shifts. For
4069 // right shifts, the shift amounts are negative, so negate the vector of
4070 // shift amounts.
4071 EVT ShiftVT = N->getOperand(1).getValueType();
4072 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
4073 getZeroVector(ShiftVT, DAG, dl),
4074 N->getOperand(1));
4075 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
4076 Intrinsic::arm_neon_vshifts :
4077 Intrinsic::arm_neon_vshiftu);
4078 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
4079 DAG.getConstant(vshiftInt, MVT::i32),
4080 N->getOperand(0), NegatedCount);
4081}
4082
4083static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
4084 const ARMSubtarget *ST) {
4085 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004086 SDLoc dl(N);
Bob Wilson2e076c42009-06-22 23:27:02 +00004087
Eli Friedman682d8c12009-08-22 03:13:10 +00004088 // We can get here for a node like i32 = ISD::SHL i32, i64
4089 if (VT != MVT::i64)
4090 return SDValue();
4091
4092 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattnerf81d5882007-11-24 07:07:01 +00004093 "Unknown shift to lower!");
Duncan Sands6ed40142008-12-01 11:39:25 +00004094
Chris Lattnerf81d5882007-11-24 07:07:01 +00004095 // We only lower SRA, SRL of 1 here, all others use generic lowering.
4096 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmaneffb8942008-09-12 16:56:44 +00004097 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands6ed40142008-12-01 11:39:25 +00004098 return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004099
Chris Lattnerf81d5882007-11-24 07:07:01 +00004100 // If we are in thumb mode, we don't have RRX.
David Goodwin22c2fba2009-07-08 23:10:31 +00004101 if (ST->isThumb1Only()) return SDValue();
Bob Wilson7117a912009-03-20 22:42:55 +00004102
Chris Lattnerf81d5882007-11-24 07:07:01 +00004103 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson9f944592009-08-11 20:47:22 +00004104 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004105 DAG.getConstant(0, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00004106 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilson26fdebc2010-05-25 03:36:52 +00004107 DAG.getConstant(1, MVT::i32));
Bob Wilson7117a912009-03-20 22:42:55 +00004108
Chris Lattnerf81d5882007-11-24 07:07:01 +00004109 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
4110 // captures the result into a carry flag.
4111 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Craig Topper48d114b2014-04-26 18:35:24 +00004112 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), Hi);
Bob Wilson7117a912009-03-20 22:42:55 +00004113
Chris Lattnerf81d5882007-11-24 07:07:01 +00004114 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson9f944592009-08-11 20:47:22 +00004115 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson7117a912009-03-20 22:42:55 +00004116
Chris Lattnerf81d5882007-11-24 07:07:01 +00004117 // Merge the pieces into a single i64 value.
Owen Anderson9f944592009-08-11 20:47:22 +00004118 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattnerf81d5882007-11-24 07:07:01 +00004119}
4120
Bob Wilson2e076c42009-06-22 23:27:02 +00004121static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4122 SDValue TmpOp0, TmpOp1;
4123 bool Invert = false;
4124 bool Swap = false;
4125 unsigned Opc = 0;
4126
4127 SDValue Op0 = Op.getOperand(0);
4128 SDValue Op1 = Op.getOperand(1);
4129 SDValue CC = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004130 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004131 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004132 SDLoc dl(Op);
Bob Wilson2e076c42009-06-22 23:27:02 +00004133
4134 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
4135 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004136 default: llvm_unreachable("Illegal FP comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004137 case ISD::SETUNE:
4138 case ISD::SETNE: Invert = true; // Fallthrough
4139 case ISD::SETOEQ:
4140 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4141 case ISD::SETOLT:
4142 case ISD::SETLT: Swap = true; // Fallthrough
4143 case ISD::SETOGT:
4144 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4145 case ISD::SETOLE:
4146 case ISD::SETLE: Swap = true; // Fallthrough
4147 case ISD::SETOGE:
4148 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4149 case ISD::SETUGE: Swap = true; // Fallthrough
4150 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
4151 case ISD::SETUGT: Swap = true; // Fallthrough
4152 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
4153 case ISD::SETUEQ: Invert = true; // Fallthrough
4154 case ISD::SETONE:
4155 // Expand this to (OLT | OGT).
4156 TmpOp0 = Op0;
4157 TmpOp1 = Op1;
4158 Opc = ISD::OR;
4159 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4160 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
4161 break;
4162 case ISD::SETUO: Invert = true; // Fallthrough
4163 case ISD::SETO:
4164 // Expand this to (OLT | OGE).
4165 TmpOp0 = Op0;
4166 TmpOp1 = Op1;
4167 Opc = ISD::OR;
4168 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
4169 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
4170 break;
4171 }
4172 } else {
4173 // Integer comparisons.
4174 switch (SetCCOpcode) {
David Blaikie46a9f012012-01-20 21:51:11 +00004175 default: llvm_unreachable("Illegal integer comparison");
Bob Wilson2e076c42009-06-22 23:27:02 +00004176 case ISD::SETNE: Invert = true;
4177 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
4178 case ISD::SETLT: Swap = true;
4179 case ISD::SETGT: Opc = ARMISD::VCGT; break;
4180 case ISD::SETLE: Swap = true;
4181 case ISD::SETGE: Opc = ARMISD::VCGE; break;
4182 case ISD::SETULT: Swap = true;
4183 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
4184 case ISD::SETULE: Swap = true;
4185 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
4186 }
4187
Nick Lewyckya21d3da2009-07-08 03:04:38 +00004188 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson2e076c42009-06-22 23:27:02 +00004189 if (Opc == ARMISD::VCEQ) {
4190
4191 SDValue AndOp;
4192 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4193 AndOp = Op0;
4194 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
4195 AndOp = Op1;
4196
4197 // Ignore bitconvert.
Wesley Peck527da1b2010-11-23 03:31:01 +00004198 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00004199 AndOp = AndOp.getOperand(0);
4200
4201 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
4202 Opc = ARMISD::VTST;
Wesley Peck527da1b2010-11-23 03:31:01 +00004203 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
4204 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson2e076c42009-06-22 23:27:02 +00004205 Invert = !Invert;
4206 }
4207 }
4208 }
4209
4210 if (Swap)
4211 std::swap(Op0, Op1);
4212
Owen Andersonc7baee32010-11-08 23:21:22 +00004213 // If one of the operands is a constant vector zero, attempt to fold the
4214 // comparison to a specialized compare-against-zero form.
4215 SDValue SingleOp;
4216 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
4217 SingleOp = Op0;
4218 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
4219 if (Opc == ARMISD::VCGE)
4220 Opc = ARMISD::VCLEZ;
4221 else if (Opc == ARMISD::VCGT)
4222 Opc = ARMISD::VCLTZ;
4223 SingleOp = Op1;
4224 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004225
Owen Andersonc7baee32010-11-08 23:21:22 +00004226 SDValue Result;
4227 if (SingleOp.getNode()) {
4228 switch (Opc) {
4229 case ARMISD::VCEQ:
4230 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
4231 case ARMISD::VCGE:
4232 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
4233 case ARMISD::VCLEZ:
4234 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
4235 case ARMISD::VCGT:
4236 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
4237 case ARMISD::VCLTZ:
4238 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
4239 default:
4240 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4241 }
4242 } else {
4243 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
4244 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004245
4246 if (Invert)
4247 Result = DAG.getNOT(dl, Result, VT);
4248
4249 return Result;
4250}
4251
Bob Wilson5b2b5042010-06-14 22:19:57 +00004252/// isNEONModifiedImm - Check if the specified splat value corresponds to a
4253/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsona3f19012010-07-13 21:16:48 +00004254/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilson5b2b5042010-06-14 22:19:57 +00004255static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
4256 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Andersona4076922010-11-05 21:57:54 +00004257 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004258 unsigned OpCmode, Imm;
Bob Wilson6eae5202010-06-11 21:34:50 +00004259
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004260 // SplatBitSize is set to the smallest size that splats the vector, so a
4261 // zero vector will always have SplatBitSize == 8. However, NEON modified
4262 // immediate instructions others than VMOV do not support the 8-bit encoding
4263 // of a zero vector, and the default encoding of zero is supposed to be the
4264 // 32-bit version.
4265 if (SplatBits == 0)
4266 SplatBitSize = 32;
4267
Bob Wilson2e076c42009-06-22 23:27:02 +00004268 switch (SplatBitSize) {
4269 case 8:
Owen Andersona4076922010-11-05 21:57:54 +00004270 if (type != VMOVModImm)
Bob Wilsonbad47f62010-07-14 06:31:50 +00004271 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004272 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson2e076c42009-06-22 23:27:02 +00004273 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004274 OpCmode = 0xe;
Bob Wilson6eae5202010-06-11 21:34:50 +00004275 Imm = SplatBits;
Bob Wilsona3f19012010-07-13 21:16:48 +00004276 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004277 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00004278
4279 case 16:
4280 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004281 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004282 if ((SplatBits & ~0xff) == 0) {
4283 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004284 OpCmode = 0x8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004285 Imm = SplatBits;
4286 break;
4287 }
4288 if ((SplatBits & ~0xff00) == 0) {
4289 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004290 OpCmode = 0xa;
Bob Wilson6eae5202010-06-11 21:34:50 +00004291 Imm = SplatBits >> 8;
4292 break;
4293 }
4294 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004295
4296 case 32:
4297 // NEON's 32-bit VMOV supports splat values where:
4298 // * only one byte is nonzero, or
4299 // * the least significant byte is 0xff and the second byte is nonzero, or
4300 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsona3f19012010-07-13 21:16:48 +00004301 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson6eae5202010-06-11 21:34:50 +00004302 if ((SplatBits & ~0xff) == 0) {
4303 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004304 OpCmode = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004305 Imm = SplatBits;
4306 break;
4307 }
4308 if ((SplatBits & ~0xff00) == 0) {
4309 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004310 OpCmode = 0x2;
Bob Wilson6eae5202010-06-11 21:34:50 +00004311 Imm = SplatBits >> 8;
4312 break;
4313 }
4314 if ((SplatBits & ~0xff0000) == 0) {
4315 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004316 OpCmode = 0x4;
Bob Wilson6eae5202010-06-11 21:34:50 +00004317 Imm = SplatBits >> 16;
4318 break;
4319 }
4320 if ((SplatBits & ~0xff000000) == 0) {
4321 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004322 OpCmode = 0x6;
Bob Wilson6eae5202010-06-11 21:34:50 +00004323 Imm = SplatBits >> 24;
4324 break;
4325 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004326
Owen Andersona4076922010-11-05 21:57:54 +00004327 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
4328 if (type == OtherModImm) return SDValue();
4329
Bob Wilson2e076c42009-06-22 23:27:02 +00004330 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004331 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
4332 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004333 OpCmode = 0xc;
Bob Wilson6eae5202010-06-11 21:34:50 +00004334 Imm = SplatBits >> 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004335 break;
4336 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004337
4338 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson6eae5202010-06-11 21:34:50 +00004339 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
4340 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004341 OpCmode = 0xd;
Bob Wilson6eae5202010-06-11 21:34:50 +00004342 Imm = SplatBits >> 16;
Bob Wilson6eae5202010-06-11 21:34:50 +00004343 break;
4344 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004345
4346 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
4347 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
4348 // VMOV.I32. A (very) minor optimization would be to replicate the value
4349 // and fall through here to test for a valid 64-bit splat. But, then the
4350 // caller would also need to check and handle the change in size.
Bob Wilson6eae5202010-06-11 21:34:50 +00004351 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00004352
4353 case 64: {
Owen Andersona4076922010-11-05 21:57:54 +00004354 if (type != VMOVModImm)
Bob Wilsonf3f7a772010-06-15 19:05:35 +00004355 return SDValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004356 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson2e076c42009-06-22 23:27:02 +00004357 uint64_t BitMask = 0xff;
4358 uint64_t Val = 0;
Bob Wilson6eae5202010-06-11 21:34:50 +00004359 unsigned ImmMask = 1;
4360 Imm = 0;
Bob Wilson2e076c42009-06-22 23:27:02 +00004361 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson6eae5202010-06-11 21:34:50 +00004362 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004363 Val |= BitMask;
Bob Wilson6eae5202010-06-11 21:34:50 +00004364 Imm |= ImmMask;
4365 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson2e076c42009-06-22 23:27:02 +00004366 return SDValue();
Bob Wilson6eae5202010-06-11 21:34:50 +00004367 }
Bob Wilson2e076c42009-06-22 23:27:02 +00004368 BitMask <<= 8;
Bob Wilson6eae5202010-06-11 21:34:50 +00004369 ImmMask <<= 1;
Bob Wilson2e076c42009-06-22 23:27:02 +00004370 }
Bob Wilson6eae5202010-06-11 21:34:50 +00004371 // Op=1, Cmode=1110.
Bob Wilsonc1c6f472010-07-13 04:44:34 +00004372 OpCmode = 0x1e;
Bob Wilsona3f19012010-07-13 21:16:48 +00004373 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson2e076c42009-06-22 23:27:02 +00004374 break;
4375 }
4376
Bob Wilson6eae5202010-06-11 21:34:50 +00004377 default:
Bob Wilson0ae08932010-06-19 05:32:09 +00004378 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson6eae5202010-06-11 21:34:50 +00004379 }
4380
Bob Wilsona3f19012010-07-13 21:16:48 +00004381 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
4382 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson2e076c42009-06-22 23:27:02 +00004383}
4384
Lang Hames591cdaf2012-03-29 21:56:11 +00004385SDValue ARMTargetLowering::LowerConstantFP(SDValue Op, SelectionDAG &DAG,
4386 const ARMSubtarget *ST) const {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004387 if (!ST->hasVFP3())
Lang Hames591cdaf2012-03-29 21:56:11 +00004388 return SDValue();
4389
Tim Northoverf79c3a52013-08-20 08:57:11 +00004390 bool IsDouble = Op.getValueType() == MVT::f64;
Lang Hames591cdaf2012-03-29 21:56:11 +00004391 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004392
4393 // Try splatting with a VMOV.f32...
4394 APFloat FPVal = CFP->getValueAPF();
Tim Northoverf79c3a52013-08-20 08:57:11 +00004395 int ImmVal = IsDouble ? ARM_AM::getFP64Imm(FPVal) : ARM_AM::getFP32Imm(FPVal);
4396
Lang Hames591cdaf2012-03-29 21:56:11 +00004397 if (ImmVal != -1) {
Tim Northoverf79c3a52013-08-20 08:57:11 +00004398 if (IsDouble || !ST->useNEONForSinglePrecisionFP()) {
4399 // We have code in place to select a valid ConstantFP already, no need to
4400 // do any mangling.
4401 return Op;
4402 }
4403
4404 // It's a float and we are trying to use NEON operations where
4405 // possible. Lower it to a splat followed by an extract.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004406 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004407 SDValue NewVal = DAG.getTargetConstant(ImmVal, MVT::i32);
4408 SDValue VecConstant = DAG.getNode(ARMISD::VMOVFPIMM, DL, MVT::v2f32,
4409 NewVal);
4410 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecConstant,
4411 DAG.getConstant(0, MVT::i32));
4412 }
4413
Tim Northoverf79c3a52013-08-20 08:57:11 +00004414 // The rest of our options are NEON only, make sure that's allowed before
4415 // proceeding..
4416 if (!ST->hasNEON() || (!IsDouble && !ST->useNEONForSinglePrecisionFP()))
4417 return SDValue();
4418
Lang Hames591cdaf2012-03-29 21:56:11 +00004419 EVT VMovVT;
Tim Northoverf79c3a52013-08-20 08:57:11 +00004420 uint64_t iVal = FPVal.bitcastToAPInt().getZExtValue();
4421
4422 // It wouldn't really be worth bothering for doubles except for one very
4423 // important value, which does happen to match: 0.0. So make sure we don't do
4424 // anything stupid.
4425 if (IsDouble && (iVal & 0xffffffff) != (iVal >> 32))
4426 return SDValue();
4427
4428 // Try a VMOV.i32 (FIXME: i8, i16, or i64 could work too).
4429 SDValue NewVal = isNEONModifiedImm(iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4430 false, VMOVModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004431 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004432 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004433 SDValue VecConstant = DAG.getNode(ARMISD::VMOVIMM, DL, VMovVT,
4434 NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004435 if (IsDouble)
4436 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4437
4438 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004439 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4440 VecConstant);
4441 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4442 DAG.getConstant(0, MVT::i32));
4443 }
4444
4445 // Finally, try a VMVN.i32
Tim Northoverf79c3a52013-08-20 08:57:11 +00004446 NewVal = isNEONModifiedImm(~iVal & 0xffffffffU, 0, 32, DAG, VMovVT,
4447 false, VMVNModImm);
Lang Hames591cdaf2012-03-29 21:56:11 +00004448 if (NewVal != SDValue()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004449 SDLoc DL(Op);
Lang Hames591cdaf2012-03-29 21:56:11 +00004450 SDValue VecConstant = DAG.getNode(ARMISD::VMVNIMM, DL, VMovVT, NewVal);
Tim Northoverf79c3a52013-08-20 08:57:11 +00004451
4452 if (IsDouble)
4453 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, VecConstant);
4454
4455 // It's a float: cast and extract a vector element.
Lang Hames591cdaf2012-03-29 21:56:11 +00004456 SDValue VecFConstant = DAG.getNode(ISD::BITCAST, DL, MVT::v2f32,
4457 VecConstant);
4458 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, MVT::f32, VecFConstant,
4459 DAG.getConstant(0, MVT::i32));
4460 }
4461
4462 return SDValue();
4463}
4464
Quentin Colombet8e1fe842012-11-02 21:32:17 +00004465// check if an VEXT instruction can handle the shuffle mask when the
4466// vector sources of the shuffle are the same.
4467static bool isSingletonVEXTMask(ArrayRef<int> M, EVT VT, unsigned &Imm) {
4468 unsigned NumElts = VT.getVectorNumElements();
4469
4470 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4471 if (M[0] < 0)
4472 return false;
4473
4474 Imm = M[0];
4475
4476 // If this is a VEXT shuffle, the immediate value is the index of the first
4477 // element. The other shuffle indices must be the successive elements after
4478 // the first one.
4479 unsigned ExpectedElt = Imm;
4480 for (unsigned i = 1; i < NumElts; ++i) {
4481 // Increment the expected index. If it wraps around, just follow it
4482 // back to index zero and keep going.
4483 ++ExpectedElt;
4484 if (ExpectedElt == NumElts)
4485 ExpectedElt = 0;
4486
4487 if (M[i] < 0) continue; // ignore UNDEF indices
4488 if (ExpectedElt != static_cast<unsigned>(M[i]))
4489 return false;
4490 }
4491
4492 return true;
4493}
4494
Lang Hames591cdaf2012-03-29 21:56:11 +00004495
Benjamin Kramer339ced42012-01-15 13:16:05 +00004496static bool isVEXTMask(ArrayRef<int> M, EVT VT,
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004497 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004498 unsigned NumElts = VT.getVectorNumElements();
4499 ReverseVEXT = false;
Bob Wilson411dfad2010-08-17 05:54:34 +00004500
4501 // Assume that the first shuffle index is not UNDEF. Fail if it is.
4502 if (M[0] < 0)
4503 return false;
4504
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004505 Imm = M[0];
Bob Wilson32cd8552009-08-19 17:03:43 +00004506
4507 // If this is a VEXT shuffle, the immediate value is the index of the first
4508 // element. The other shuffle indices must be the successive elements after
4509 // the first one.
4510 unsigned ExpectedElt = Imm;
4511 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilson32cd8552009-08-19 17:03:43 +00004512 // Increment the expected index. If it wraps around, it may still be
4513 // a VEXT but the source vectors must be swapped.
4514 ExpectedElt += 1;
4515 if (ExpectedElt == NumElts * 2) {
4516 ExpectedElt = 0;
4517 ReverseVEXT = true;
4518 }
4519
Bob Wilson411dfad2010-08-17 05:54:34 +00004520 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004521 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilson32cd8552009-08-19 17:03:43 +00004522 return false;
4523 }
4524
4525 // Adjust the index value if the source operands will be swapped.
4526 if (ReverseVEXT)
4527 Imm -= NumElts;
4528
Bob Wilson32cd8552009-08-19 17:03:43 +00004529 return true;
4530}
4531
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004532/// isVREVMask - Check if a vector shuffle corresponds to a VREV
4533/// instruction with the specified blocksize. (The order of the elements
4534/// within each block of the vector is reversed.)
Benjamin Kramer339ced42012-01-15 13:16:05 +00004535static bool isVREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004536 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
4537 "Only possible block sizes for VREV are: 16, 32, 64");
4538
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004539 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson854530a2009-10-21 21:36:27 +00004540 if (EltSz == 64)
4541 return false;
4542
4543 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00004544 unsigned BlockElts = M[0] + 1;
Bob Wilson411dfad2010-08-17 05:54:34 +00004545 // If the first shuffle index is UNDEF, be optimistic.
4546 if (M[0] < 0)
4547 BlockElts = BlockSize / EltSz;
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004548
4549 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4550 return false;
4551
4552 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004553 if (M[i] < 0) continue; // ignore UNDEF indices
4554 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8a37bbe2009-07-26 00:39:34 +00004555 return false;
4556 }
4557
4558 return true;
4559}
4560
Benjamin Kramer339ced42012-01-15 13:16:05 +00004561static bool isVTBLMask(ArrayRef<int> M, EVT VT) {
Bill Wendling865f8b52011-03-15 21:15:20 +00004562 // We can handle <8 x i8> vector shuffles. If the index in the mask is out of
4563 // range, then 0 is placed into the resulting vector. So pretty much any mask
4564 // of 8 elements can work here.
4565 return VT == MVT::v8i8 && M.size() == 8;
4566}
4567
Benjamin Kramer339ced42012-01-15 13:16:05 +00004568static bool isVTRNMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004569 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4570 if (EltSz == 64)
4571 return false;
4572
Bob Wilsona7062312009-08-21 20:54:19 +00004573 unsigned NumElts = VT.getVectorNumElements();
4574 WhichResult = (M[0] == 0 ? 0 : 1);
4575 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004576 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4577 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsona7062312009-08-21 20:54:19 +00004578 return false;
4579 }
4580 return true;
4581}
4582
Bob Wilson0bbd3072009-12-03 06:40:55 +00004583/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
4584/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4585/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004586static bool isVTRN_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004587 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4588 if (EltSz == 64)
4589 return false;
4590
4591 unsigned NumElts = VT.getVectorNumElements();
4592 WhichResult = (M[0] == 0 ? 0 : 1);
4593 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004594 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
4595 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004596 return false;
4597 }
4598 return true;
4599}
4600
Benjamin Kramer339ced42012-01-15 13:16:05 +00004601static bool isVUZPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004602 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4603 if (EltSz == 64)
4604 return false;
4605
Bob Wilsona7062312009-08-21 20:54:19 +00004606 unsigned NumElts = VT.getVectorNumElements();
4607 WhichResult = (M[0] == 0 ? 0 : 1);
4608 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004609 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsona7062312009-08-21 20:54:19 +00004610 if ((unsigned) M[i] != 2 * i + WhichResult)
4611 return false;
4612 }
4613
4614 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004615 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004616 return false;
4617
4618 return true;
4619}
4620
Bob Wilson0bbd3072009-12-03 06:40:55 +00004621/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
4622/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4623/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
Benjamin Kramer339ced42012-01-15 13:16:05 +00004624static bool isVUZP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004625 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4626 if (EltSz == 64)
4627 return false;
4628
4629 unsigned Half = VT.getVectorNumElements() / 2;
4630 WhichResult = (M[0] == 0 ? 0 : 1);
4631 for (unsigned j = 0; j != 2; ++j) {
4632 unsigned Idx = WhichResult;
4633 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004634 int MIdx = M[i + j * Half];
4635 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson0bbd3072009-12-03 06:40:55 +00004636 return false;
4637 Idx += 2;
4638 }
4639 }
4640
4641 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4642 if (VT.is64BitVector() && EltSz == 32)
4643 return false;
4644
4645 return true;
4646}
4647
Benjamin Kramer339ced42012-01-15 13:16:05 +00004648static bool isVZIPMask(ArrayRef<int> M, EVT VT, unsigned &WhichResult) {
Bob Wilson854530a2009-10-21 21:36:27 +00004649 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4650 if (EltSz == 64)
4651 return false;
4652
Bob Wilsona7062312009-08-21 20:54:19 +00004653 unsigned NumElts = VT.getVectorNumElements();
4654 WhichResult = (M[0] == 0 ? 0 : 1);
4655 unsigned Idx = WhichResult * NumElts / 2;
4656 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004657 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4658 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsona7062312009-08-21 20:54:19 +00004659 return false;
4660 Idx += 1;
4661 }
4662
4663 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson854530a2009-10-21 21:36:27 +00004664 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsona7062312009-08-21 20:54:19 +00004665 return false;
4666
4667 return true;
4668}
4669
Bob Wilson0bbd3072009-12-03 06:40:55 +00004670/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
4671/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
4672/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
Benjamin Kramer339ced42012-01-15 13:16:05 +00004673static bool isVZIP_v_undef_Mask(ArrayRef<int> M, EVT VT, unsigned &WhichResult){
Bob Wilson0bbd3072009-12-03 06:40:55 +00004674 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4675 if (EltSz == 64)
4676 return false;
4677
4678 unsigned NumElts = VT.getVectorNumElements();
4679 WhichResult = (M[0] == 0 ? 0 : 1);
4680 unsigned Idx = WhichResult * NumElts / 2;
4681 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson411dfad2010-08-17 05:54:34 +00004682 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
4683 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson0bbd3072009-12-03 06:40:55 +00004684 return false;
4685 Idx += 1;
4686 }
4687
4688 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
4689 if (VT.is64BitVector() && EltSz == 32)
4690 return false;
4691
4692 return true;
4693}
4694
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00004695/// \return true if this is a reverse operation on an vector.
4696static bool isReverseMask(ArrayRef<int> M, EVT VT) {
4697 unsigned NumElts = VT.getVectorNumElements();
4698 // Make sure the mask has the right size.
4699 if (NumElts != M.size())
4700 return false;
4701
4702 // Look for <15, ..., 3, -1, 1, 0>.
4703 for (unsigned i = 0; i != NumElts; ++i)
4704 if (M[i] >= 0 && M[i] != (int) (NumElts - 1 - i))
4705 return false;
4706
4707 return true;
4708}
4709
Dale Johannesen2bff5052010-07-29 20:10:08 +00004710// If N is an integer constant that can be moved into a register in one
4711// instruction, return an SDValue of such a constant (will become a MOV
4712// instruction). Otherwise return null.
4713static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004714 const ARMSubtarget *ST, SDLoc dl) {
Dale Johannesen2bff5052010-07-29 20:10:08 +00004715 uint64_t Val;
4716 if (!isa<ConstantSDNode>(N))
4717 return SDValue();
4718 Val = cast<ConstantSDNode>(N)->getZExtValue();
4719
4720 if (ST->isThumb1Only()) {
4721 if (Val <= 255 || ~Val <= 255)
4722 return DAG.getConstant(Val, MVT::i32);
4723 } else {
4724 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
4725 return DAG.getConstant(Val, MVT::i32);
4726 }
4727 return SDValue();
4728}
4729
Bob Wilson2e076c42009-06-22 23:27:02 +00004730// If this is a case we can't handle, return null and let the default
4731// expansion code take care of it.
Bob Wilson6f2b8962011-01-07 21:37:30 +00004732SDValue ARMTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
4733 const ARMSubtarget *ST) const {
Bob Wilsonfcd63612009-08-13 01:57:47 +00004734 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004735 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00004736 EVT VT = Op.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00004737
4738 APInt SplatBits, SplatUndef;
4739 unsigned SplatBitSize;
4740 bool HasAnyUndefs;
4741 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikovece642a2009-08-29 00:08:18 +00004742 if (SplatBitSize <= 64) {
Bob Wilson5b2b5042010-06-14 22:19:57 +00004743 // Check if an immediate VMOV works.
Bob Wilsona3f19012010-07-13 21:16:48 +00004744 EVT VmovVT;
Bob Wilson5b2b5042010-06-14 22:19:57 +00004745 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsona3f19012010-07-13 21:16:48 +00004746 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00004747 DAG, VmovVT, VT.is128BitVector(),
4748 VMOVModImm);
Bob Wilsona3f19012010-07-13 21:16:48 +00004749 if (Val.getNode()) {
4750 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00004751 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsona3f19012010-07-13 21:16:48 +00004752 }
Bob Wilsonbad47f62010-07-14 06:31:50 +00004753
4754 // Try an immediate VMVN.
Eli Friedmanaa6ec392011-10-13 22:40:23 +00004755 uint64_t NegatedImm = (~SplatBits).getZExtValue();
Bob Wilsonbad47f62010-07-14 06:31:50 +00004756 Val = isNEONModifiedImm(NegatedImm,
4757 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00004758 DAG, VmovVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00004759 VMVNModImm);
Bob Wilsonbad47f62010-07-14 06:31:50 +00004760 if (Val.getNode()) {
4761 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00004762 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsonbad47f62010-07-14 06:31:50 +00004763 }
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00004764
4765 // Use vmov.f32 to materialize other v2f32 and v4f32 splats.
Eli Friedmanc9bf1b12011-12-15 22:56:53 +00004766 if ((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) {
Eli Friedman4e36a932011-12-09 23:54:42 +00004767 int ImmVal = ARM_AM::getFP32Imm(SplatBits);
Evan Cheng7ca4b6e2011-11-15 02:12:34 +00004768 if (ImmVal != -1) {
4769 SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
4770 return DAG.getNode(ARMISD::VMOVFPIMM, dl, VT, Val);
4771 }
4772 }
Anton Korobeynikovece642a2009-08-29 00:08:18 +00004773 }
Bob Wilson0dbdec82009-07-30 00:31:25 +00004774 }
4775
Bob Wilson91fdf682010-05-22 00:23:12 +00004776 // Scan through the operands to see if only one value is used.
James Molloy49bdbce2012-09-06 09:55:02 +00004777 //
4778 // As an optimisation, even if more than one value is used it may be more
4779 // profitable to splat with one value then change some lanes.
4780 //
4781 // Heuristically we decide to do this if the vector has a "dominant" value,
4782 // defined as splatted to more than half of the lanes.
Bob Wilson91fdf682010-05-22 00:23:12 +00004783 unsigned NumElts = VT.getVectorNumElements();
4784 bool isOnlyLowElement = true;
4785 bool usesOnlyOneValue = true;
James Molloy49bdbce2012-09-06 09:55:02 +00004786 bool hasDominantValue = false;
Bob Wilson91fdf682010-05-22 00:23:12 +00004787 bool isConstant = true;
James Molloy49bdbce2012-09-06 09:55:02 +00004788
4789 // Map of the number of times a particular SDValue appears in the
4790 // element list.
James Molloy9d30dc22012-09-06 10:32:08 +00004791 DenseMap<SDValue, unsigned> ValueCounts;
Bob Wilson91fdf682010-05-22 00:23:12 +00004792 SDValue Value;
4793 for (unsigned i = 0; i < NumElts; ++i) {
4794 SDValue V = Op.getOperand(i);
4795 if (V.getOpcode() == ISD::UNDEF)
4796 continue;
4797 if (i > 0)
4798 isOnlyLowElement = false;
4799 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
4800 isConstant = false;
4801
James Molloy49bdbce2012-09-06 09:55:02 +00004802 ValueCounts.insert(std::make_pair(V, 0));
James Molloy9d30dc22012-09-06 10:32:08 +00004803 unsigned &Count = ValueCounts[V];
Jim Grosbach54efea02013-03-02 20:16:15 +00004804
James Molloy49bdbce2012-09-06 09:55:02 +00004805 // Is this value dominant? (takes up more than half of the lanes)
4806 if (++Count > (NumElts / 2)) {
4807 hasDominantValue = true;
Bob Wilson91fdf682010-05-22 00:23:12 +00004808 Value = V;
James Molloy49bdbce2012-09-06 09:55:02 +00004809 }
Bob Wilson91fdf682010-05-22 00:23:12 +00004810 }
James Molloy49bdbce2012-09-06 09:55:02 +00004811 if (ValueCounts.size() != 1)
4812 usesOnlyOneValue = false;
4813 if (!Value.getNode() && ValueCounts.size() > 0)
4814 Value = ValueCounts.begin()->first;
Bob Wilson91fdf682010-05-22 00:23:12 +00004815
James Molloy49bdbce2012-09-06 09:55:02 +00004816 if (ValueCounts.size() == 0)
Bob Wilson91fdf682010-05-22 00:23:12 +00004817 return DAG.getUNDEF(VT);
4818
Quentin Colombet0f2fe742013-07-23 22:34:47 +00004819 // Loads are better lowered with insert_vector_elt/ARMISD::BUILD_VECTOR.
4820 // Keep going if we are hitting this case.
4821 if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
Bob Wilson91fdf682010-05-22 00:23:12 +00004822 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
4823
Dale Johannesen2bff5052010-07-29 20:10:08 +00004824 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4825
Dale Johannesen710a2d92010-10-19 20:00:17 +00004826 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
4827 // i32 and try again.
James Molloy49bdbce2012-09-06 09:55:02 +00004828 if (hasDominantValue && EltSize <= 32) {
4829 if (!isConstant) {
4830 SDValue N;
4831
4832 // If we are VDUPing a value that comes directly from a vector, that will
4833 // cause an unnecessary move to and from a GPR, where instead we could
Jim Grosbacha3c5c762013-03-02 20:16:24 +00004834 // just use VDUPLANE. We can only do this if the lane being extracted
4835 // is at a constant index, as the VDUP from lane instructions only have
4836 // constant-index forms.
4837 if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
4838 isa<ConstantSDNode>(Value->getOperand(1))) {
Silviu Barangab1409702012-10-15 09:41:32 +00004839 // We need to create a new undef vector to use for the VDUPLANE if the
4840 // size of the vector from which we get the value is different than the
4841 // size of the vector that we need to create. We will insert the element
4842 // such that the register coalescer will remove unnecessary copies.
4843 if (VT != Value->getOperand(0).getValueType()) {
4844 ConstantSDNode *constIndex;
4845 constIndex = dyn_cast<ConstantSDNode>(Value->getOperand(1));
4846 assert(constIndex && "The index is not a constant!");
4847 unsigned index = constIndex->getAPIntValue().getLimitedValue() %
4848 VT.getVectorNumElements();
4849 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
4850 DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, DAG.getUNDEF(VT),
4851 Value, DAG.getConstant(index, MVT::i32)),
4852 DAG.getConstant(index, MVT::i32));
Jim Grosbachc6f19142013-03-02 20:16:19 +00004853 } else
Silviu Barangab1409702012-10-15 09:41:32 +00004854 N = DAG.getNode(ARMISD::VDUPLANE, dl, VT,
James Molloy49bdbce2012-09-06 09:55:02 +00004855 Value->getOperand(0), Value->getOperand(1));
Jim Grosbachc6f19142013-03-02 20:16:19 +00004856 } else
James Molloy49bdbce2012-09-06 09:55:02 +00004857 N = DAG.getNode(ARMISD::VDUP, dl, VT, Value);
4858
4859 if (!usesOnlyOneValue) {
4860 // The dominant value was splatted as 'N', but we now have to insert
4861 // all differing elements.
4862 for (unsigned I = 0; I < NumElts; ++I) {
4863 if (Op.getOperand(I) == Value)
4864 continue;
4865 SmallVector<SDValue, 3> Ops;
4866 Ops.push_back(N);
4867 Ops.push_back(Op.getOperand(I));
4868 Ops.push_back(DAG.getConstant(I, MVT::i32));
Craig Topper48d114b2014-04-26 18:35:24 +00004869 N = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Ops);
James Molloy49bdbce2012-09-06 09:55:02 +00004870 }
4871 }
4872 return N;
4873 }
Dale Johannesen710a2d92010-10-19 20:00:17 +00004874 if (VT.getVectorElementType().isFloatingPoint()) {
4875 SmallVector<SDValue, 8> Ops;
4876 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00004877 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen710a2d92010-10-19 20:00:17 +00004878 Op.getOperand(i)));
Nate Begemanca524112010-11-10 21:35:41 +00004879 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00004880 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, Ops);
Dale Johannesenff376752010-10-20 22:03:37 +00004881 Val = LowerBUILD_VECTOR(Val, DAG, ST);
4882 if (Val.getNode())
Wesley Peck527da1b2010-11-23 03:31:01 +00004883 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesen2bff5052010-07-29 20:10:08 +00004884 }
James Molloy49bdbce2012-09-06 09:55:02 +00004885 if (usesOnlyOneValue) {
4886 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
4887 if (isConstant && Val.getNode())
Jim Grosbach54efea02013-03-02 20:16:15 +00004888 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
James Molloy49bdbce2012-09-06 09:55:02 +00004889 }
Dale Johannesen2bff5052010-07-29 20:10:08 +00004890 }
4891
4892 // If all elements are constants and the case above didn't get hit, fall back
4893 // to the default expansion, which will generate a load from the constant
4894 // pool.
Bob Wilson91fdf682010-05-22 00:23:12 +00004895 if (isConstant)
4896 return SDValue();
4897
Bob Wilson6f2b8962011-01-07 21:37:30 +00004898 // Empirical tests suggest this is rarely worth it for vectors of length <= 2.
4899 if (NumElts >= 4) {
4900 SDValue shuffle = ReconstructShuffle(Op, DAG);
4901 if (shuffle != SDValue())
4902 return shuffle;
4903 }
4904
Bob Wilson91fdf682010-05-22 00:23:12 +00004905 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilsond8a9a042010-06-04 00:04:02 +00004906 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
4907 // will be legalized.
Bob Wilson91fdf682010-05-22 00:23:12 +00004908 if (EltSize >= 32) {
4909 // Do the expansion with floating-point types, since that is what the VFP
4910 // registers are defined to use, and since i64 is not legal.
4911 EVT EltVT = EVT::getFloatingPointVT(EltSize);
4912 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilsond8a9a042010-06-04 00:04:02 +00004913 SmallVector<SDValue, 8> Ops;
4914 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peck527da1b2010-11-23 03:31:01 +00004915 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Craig Topper48d114b2014-04-26 18:35:24 +00004916 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00004917 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00004918 }
4919
Jim Grosbach24e102a2013-07-08 18:18:52 +00004920 // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
4921 // know the default expansion would otherwise fall back on something even
4922 // worse. For a vector with one or two non-undef values, that's
4923 // scalar_to_vector for the elements followed by a shuffle (provided the
4924 // shuffle is valid for the target) and materialization element by element
4925 // on the stack followed by a load for everything else.
4926 if (!isConstant && !usesOnlyOneValue) {
4927 SDValue Vec = DAG.getUNDEF(VT);
4928 for (unsigned i = 0 ; i < NumElts; ++i) {
4929 SDValue V = Op.getOperand(i);
4930 if (V.getOpcode() == ISD::UNDEF)
4931 continue;
4932 SDValue LaneIdx = DAG.getConstant(i, MVT::i32);
4933 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Vec, V, LaneIdx);
4934 }
4935 return Vec;
4936 }
4937
Bob Wilson2e076c42009-06-22 23:27:02 +00004938 return SDValue();
4939}
4940
Bob Wilson6f2b8962011-01-07 21:37:30 +00004941// Gather data to see if the operation can be modelled as a
Andrew Trick5eb0a302011-01-19 02:26:13 +00004942// shuffle in combination with VEXTs.
Eric Christopher2af95512011-01-14 23:50:53 +00004943SDValue ARMTargetLowering::ReconstructShuffle(SDValue Op,
4944 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004945 SDLoc dl(Op);
Bob Wilson6f2b8962011-01-07 21:37:30 +00004946 EVT VT = Op.getValueType();
4947 unsigned NumElts = VT.getVectorNumElements();
4948
4949 SmallVector<SDValue, 2> SourceVecs;
4950 SmallVector<unsigned, 2> MinElts;
4951 SmallVector<unsigned, 2> MaxElts;
Andrew Trick5eb0a302011-01-19 02:26:13 +00004952
Bob Wilson6f2b8962011-01-07 21:37:30 +00004953 for (unsigned i = 0; i < NumElts; ++i) {
4954 SDValue V = Op.getOperand(i);
4955 if (V.getOpcode() == ISD::UNDEF)
4956 continue;
4957 else if (V.getOpcode() != ISD::EXTRACT_VECTOR_ELT) {
4958 // A shuffle can only come from building a vector from various
4959 // elements of other vectors.
4960 return SDValue();
Eli Friedman74d1da52011-10-14 23:58:49 +00004961 } else if (V.getOperand(0).getValueType().getVectorElementType() !=
4962 VT.getVectorElementType()) {
4963 // This code doesn't know how to handle shuffles where the vector
4964 // element types do not match (this happens because type legalization
4965 // promotes the return type of EXTRACT_VECTOR_ELT).
4966 // FIXME: It might be appropriate to extend this code to handle
4967 // mismatched types.
4968 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00004969 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00004970
Bob Wilson6f2b8962011-01-07 21:37:30 +00004971 // Record this extraction against the appropriate vector if possible...
4972 SDValue SourceVec = V.getOperand(0);
Jim Grosbach6df755c2012-07-25 17:02:47 +00004973 // If the element number isn't a constant, we can't effectively
4974 // analyze what's going on.
4975 if (!isa<ConstantSDNode>(V.getOperand(1)))
4976 return SDValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00004977 unsigned EltNo = cast<ConstantSDNode>(V.getOperand(1))->getZExtValue();
4978 bool FoundSource = false;
4979 for (unsigned j = 0; j < SourceVecs.size(); ++j) {
4980 if (SourceVecs[j] == SourceVec) {
4981 if (MinElts[j] > EltNo)
4982 MinElts[j] = EltNo;
4983 if (MaxElts[j] < EltNo)
4984 MaxElts[j] = EltNo;
4985 FoundSource = true;
4986 break;
4987 }
4988 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00004989
Bob Wilson6f2b8962011-01-07 21:37:30 +00004990 // Or record a new source if not...
4991 if (!FoundSource) {
4992 SourceVecs.push_back(SourceVec);
4993 MinElts.push_back(EltNo);
4994 MaxElts.push_back(EltNo);
4995 }
4996 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00004997
Bob Wilson6f2b8962011-01-07 21:37:30 +00004998 // Currently only do something sane when at most two source vectors
4999 // involved.
5000 if (SourceVecs.size() > 2)
5001 return SDValue();
5002
5003 SDValue ShuffleSrcs[2] = {DAG.getUNDEF(VT), DAG.getUNDEF(VT) };
5004 int VEXTOffsets[2] = {0, 0};
Andrew Trick5eb0a302011-01-19 02:26:13 +00005005
Bob Wilson6f2b8962011-01-07 21:37:30 +00005006 // This loop extracts the usage patterns of the source vectors
5007 // and prepares appropriate SDValues for a shuffle if possible.
5008 for (unsigned i = 0; i < SourceVecs.size(); ++i) {
5009 if (SourceVecs[i].getValueType() == VT) {
5010 // No VEXT necessary
5011 ShuffleSrcs[i] = SourceVecs[i];
5012 VEXTOffsets[i] = 0;
5013 continue;
5014 } else if (SourceVecs[i].getValueType().getVectorNumElements() < NumElts) {
5015 // It probably isn't worth padding out a smaller vector just to
5016 // break it down again in a shuffle.
5017 return SDValue();
5018 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005019
Bob Wilson6f2b8962011-01-07 21:37:30 +00005020 // Since only 64-bit and 128-bit vectors are legal on ARM and
5021 // we've eliminated the other cases...
Bob Wilson3fa9c062011-01-07 23:40:46 +00005022 assert(SourceVecs[i].getValueType().getVectorNumElements() == 2*NumElts &&
5023 "unexpected vector sizes in ReconstructShuffle");
Andrew Trick5eb0a302011-01-19 02:26:13 +00005024
Bob Wilson6f2b8962011-01-07 21:37:30 +00005025 if (MaxElts[i] - MinElts[i] >= NumElts) {
5026 // Span too large for a VEXT to cope
5027 return SDValue();
Andrew Trick5eb0a302011-01-19 02:26:13 +00005028 }
5029
Bob Wilson6f2b8962011-01-07 21:37:30 +00005030 if (MinElts[i] >= NumElts) {
5031 // The extraction can just take the second half
5032 VEXTOffsets[i] = NumElts;
Eric Christopher2af95512011-01-14 23:50:53 +00005033 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5034 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005035 DAG.getIntPtrConstant(NumElts));
5036 } else if (MaxElts[i] < NumElts) {
5037 // The extraction can just take the first half
5038 VEXTOffsets[i] = 0;
Eric Christopher2af95512011-01-14 23:50:53 +00005039 ShuffleSrcs[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5040 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005041 DAG.getIntPtrConstant(0));
5042 } else {
5043 // An actual VEXT is needed
5044 VEXTOffsets[i] = MinElts[i];
Eric Christopher2af95512011-01-14 23:50:53 +00005045 SDValue VEXTSrc1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5046 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005047 DAG.getIntPtrConstant(0));
Eric Christopher2af95512011-01-14 23:50:53 +00005048 SDValue VEXTSrc2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT,
5049 SourceVecs[i],
Bob Wilson6f2b8962011-01-07 21:37:30 +00005050 DAG.getIntPtrConstant(NumElts));
5051 ShuffleSrcs[i] = DAG.getNode(ARMISD::VEXT, dl, VT, VEXTSrc1, VEXTSrc2,
5052 DAG.getConstant(VEXTOffsets[i], MVT::i32));
5053 }
5054 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005055
Bob Wilson6f2b8962011-01-07 21:37:30 +00005056 SmallVector<int, 8> Mask;
Andrew Trick5eb0a302011-01-19 02:26:13 +00005057
Bob Wilson6f2b8962011-01-07 21:37:30 +00005058 for (unsigned i = 0; i < NumElts; ++i) {
5059 SDValue Entry = Op.getOperand(i);
5060 if (Entry.getOpcode() == ISD::UNDEF) {
5061 Mask.push_back(-1);
5062 continue;
5063 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005064
Bob Wilson6f2b8962011-01-07 21:37:30 +00005065 SDValue ExtractVec = Entry.getOperand(0);
Eric Christopher2af95512011-01-14 23:50:53 +00005066 int ExtractElt = cast<ConstantSDNode>(Op.getOperand(i)
5067 .getOperand(1))->getSExtValue();
Bob Wilson6f2b8962011-01-07 21:37:30 +00005068 if (ExtractVec == SourceVecs[0]) {
5069 Mask.push_back(ExtractElt - VEXTOffsets[0]);
5070 } else {
5071 Mask.push_back(ExtractElt + NumElts - VEXTOffsets[1]);
5072 }
5073 }
Andrew Trick5eb0a302011-01-19 02:26:13 +00005074
Bob Wilson6f2b8962011-01-07 21:37:30 +00005075 // Final check before we try to produce nonsense...
5076 if (isShuffleMaskLegal(Mask, VT))
Eric Christopher2af95512011-01-14 23:50:53 +00005077 return DAG.getVectorShuffle(VT, dl, ShuffleSrcs[0], ShuffleSrcs[1],
5078 &Mask[0]);
Andrew Trick5eb0a302011-01-19 02:26:13 +00005079
Bob Wilson6f2b8962011-01-07 21:37:30 +00005080 return SDValue();
5081}
5082
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005083/// isShuffleMaskLegal - Targets can use this to indicate that they only
5084/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5085/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5086/// are assumed to be legal.
5087bool
5088ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
5089 EVT VT) const {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005090 if (VT.getVectorNumElements() == 4 &&
5091 (VT.is128BitVector() || VT.is64BitVector())) {
5092 unsigned PFIndexes[4];
5093 for (unsigned i = 0; i != 4; ++i) {
5094 if (M[i] < 0)
5095 PFIndexes[i] = 8;
5096 else
5097 PFIndexes[i] = M[i];
5098 }
5099
5100 // Compute the index in the perfect shuffle table.
5101 unsigned PFTableIndex =
5102 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
5103 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5104 unsigned Cost = (PFEntry >> 30);
5105
5106 if (Cost <= 4)
5107 return true;
5108 }
5109
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005110 bool ReverseVEXT;
Bob Wilsona7062312009-08-21 20:54:19 +00005111 unsigned Imm, WhichResult;
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005112
Bob Wilson846bd792010-06-07 23:53:38 +00005113 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5114 return (EltSize >= 32 ||
5115 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005116 isVREVMask(M, VT, 64) ||
5117 isVREVMask(M, VT, 32) ||
5118 isVREVMask(M, VT, 16) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005119 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
Bill Wendling865f8b52011-03-15 21:15:20 +00005120 isVTBLMask(M, VT) ||
Bob Wilsona7062312009-08-21 20:54:19 +00005121 isVTRNMask(M, VT, WhichResult) ||
5122 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson0bbd3072009-12-03 06:40:55 +00005123 isVZIPMask(M, VT, WhichResult) ||
5124 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
5125 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005126 isVZIP_v_undef_Mask(M, VT, WhichResult) ||
5127 ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(M, VT)));
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005128}
5129
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005130/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5131/// the specified operations to build the shuffle.
5132static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
5133 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005134 SDLoc dl) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005135 unsigned OpNum = (PFEntry >> 26) & 0x0F;
5136 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
5137 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
5138
5139 enum {
5140 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
5141 OP_VREV,
5142 OP_VDUP0,
5143 OP_VDUP1,
5144 OP_VDUP2,
5145 OP_VDUP3,
5146 OP_VEXT1,
5147 OP_VEXT2,
5148 OP_VEXT3,
5149 OP_VUZPL, // VUZP, left result
5150 OP_VUZPR, // VUZP, right result
5151 OP_VZIPL, // VZIP, left result
5152 OP_VZIPR, // VZIP, right result
5153 OP_VTRNL, // VTRN, left result
5154 OP_VTRNR // VTRN, right result
5155 };
5156
5157 if (OpNum == OP_COPY) {
5158 if (LHSID == (1*9+2)*9+3) return LHS;
5159 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5160 return RHS;
5161 }
5162
5163 SDValue OpLHS, OpRHS;
5164 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5165 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
5166 EVT VT = OpLHS.getValueType();
5167
5168 switch (OpNum) {
5169 default: llvm_unreachable("Unknown shuffle opcode!");
5170 case OP_VREV:
Tanya Lattner48b182c2011-05-18 06:42:21 +00005171 // VREV divides the vector in half and swaps within the half.
Tanya Lattner1d117202011-05-18 21:44:54 +00005172 if (VT.getVectorElementType() == MVT::i32 ||
5173 VT.getVectorElementType() == MVT::f32)
Tanya Lattner48b182c2011-05-18 06:42:21 +00005174 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
5175 // vrev <4 x i16> -> VREV32
5176 if (VT.getVectorElementType() == MVT::i16)
5177 return DAG.getNode(ARMISD::VREV32, dl, VT, OpLHS);
5178 // vrev <4 x i8> -> VREV16
5179 assert(VT.getVectorElementType() == MVT::i8);
5180 return DAG.getNode(ARMISD::VREV16, dl, VT, OpLHS);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005181 case OP_VDUP0:
5182 case OP_VDUP1:
5183 case OP_VDUP2:
5184 case OP_VDUP3:
5185 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005186 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005187 case OP_VEXT1:
5188 case OP_VEXT2:
5189 case OP_VEXT3:
5190 return DAG.getNode(ARMISD::VEXT, dl, VT,
5191 OpLHS, OpRHS,
5192 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
5193 case OP_VUZPL:
5194 case OP_VUZPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005195 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005196 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
5197 case OP_VZIPL:
5198 case OP_VZIPR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005199 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005200 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
5201 case OP_VTRNL:
5202 case OP_VTRNR:
Anton Korobeynikov232b19c2009-08-21 12:41:42 +00005203 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5204 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005205 }
5206}
5207
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005208static SDValue LowerVECTOR_SHUFFLEv8i8(SDValue Op,
Benjamin Kramer339ced42012-01-15 13:16:05 +00005209 ArrayRef<int> ShuffleMask,
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005210 SelectionDAG &DAG) {
5211 // Check to see if we can use the VTBL instruction.
5212 SDValue V1 = Op.getOperand(0);
5213 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005214 SDLoc DL(Op);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005215
5216 SmallVector<SDValue, 8> VTBLMask;
Benjamin Kramer339ced42012-01-15 13:16:05 +00005217 for (ArrayRef<int>::iterator
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005218 I = ShuffleMask.begin(), E = ShuffleMask.end(); I != E; ++I)
5219 VTBLMask.push_back(DAG.getConstant(*I, MVT::i32));
5220
5221 if (V2.getNode()->getOpcode() == ISD::UNDEF)
5222 return DAG.getNode(ARMISD::VTBL1, DL, MVT::v8i8, V1,
Craig Topper48d114b2014-04-26 18:35:24 +00005223 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlingebecb332011-03-15 20:47:26 +00005224
Owen Anderson77aa2662011-04-05 21:48:57 +00005225 return DAG.getNode(ARMISD::VTBL2, DL, MVT::v8i8, V1, V2,
Craig Topper48d114b2014-04-26 18:35:24 +00005226 DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v8i8, VTBLMask));
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005227}
5228
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005229static SDValue LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(SDValue Op,
5230 SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005231 SDLoc DL(Op);
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005232 SDValue OpLHS = Op.getOperand(0);
5233 EVT VT = OpLHS.getValueType();
5234
5235 assert((VT == MVT::v8i16 || VT == MVT::v16i8) &&
5236 "Expect an v8i16/v16i8 type");
5237 OpLHS = DAG.getNode(ARMISD::VREV64, DL, VT, OpLHS);
5238 // For a v16i8 type: After the VREV, we have got <8, ...15, 8, ..., 0>. Now,
5239 // extract the first 8 bytes into the top double word and the last 8 bytes
5240 // into the bottom double word. The v8i16 case is similar.
5241 unsigned ExtractNum = (VT == MVT::v16i8) ? 8 : 4;
5242 return DAG.getNode(ARMISD::VEXT, DL, VT, OpLHS, OpLHS,
5243 DAG.getConstant(ExtractNum, MVT::i32));
5244}
5245
Bob Wilson2e076c42009-06-22 23:27:02 +00005246static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005247 SDValue V1 = Op.getOperand(0);
5248 SDValue V2 = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005249 SDLoc dl(Op);
Bob Wilsonea3a4022009-08-12 22:31:50 +00005250 EVT VT = Op.getValueType();
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005251 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsonea3a4022009-08-12 22:31:50 +00005252
Bob Wilsonc6800b52009-08-13 02:13:04 +00005253 // Convert shuffles that are directly supported on NEON to target-specific
5254 // DAG nodes, instead of keeping them as shuffles and matching them again
5255 // during code selection. This is more efficient and avoids the possibility
5256 // of inconsistencies between legalization and selection.
Bob Wilson3e4c0122009-08-13 06:01:30 +00005257 // FIXME: floating-point vectors should be canonicalized to integer vectors
5258 // of the same time so that they get CSEd properly.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005259 ArrayRef<int> ShuffleMask = SVN->getMask();
Anton Korobeynikovc32e99e2009-08-21 12:40:07 +00005260
Bob Wilson846bd792010-06-07 23:53:38 +00005261 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5262 if (EltSize <= 32) {
5263 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
5264 int Lane = SVN->getSplatIndex();
5265 // If this is undef splat, generate it via "just" vdup, if possible.
5266 if (Lane == -1) Lane = 0;
Anton Korobeynikov4d237542009-11-02 00:12:06 +00005267
Dan Gohman198b7ff2011-11-03 21:49:52 +00005268 // Test if V1 is a SCALAR_TO_VECTOR.
Bob Wilson846bd792010-06-07 23:53:38 +00005269 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5270 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5271 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00005272 // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR
5273 // (and probably will turn into a SCALAR_TO_VECTOR once legalization
5274 // reaches it).
5275 if (Lane == 0 && V1.getOpcode() == ISD::BUILD_VECTOR &&
5276 !isa<ConstantSDNode>(V1.getOperand(0))) {
5277 bool IsScalarToVector = true;
5278 for (unsigned i = 1, e = V1.getNumOperands(); i != e; ++i)
5279 if (V1.getOperand(i).getOpcode() != ISD::UNDEF) {
5280 IsScalarToVector = false;
5281 break;
5282 }
5283 if (IsScalarToVector)
5284 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
5285 }
Bob Wilson846bd792010-06-07 23:53:38 +00005286 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
5287 DAG.getConstant(Lane, MVT::i32));
Bob Wilsoneb54d512009-08-14 05:13:08 +00005288 }
Bob Wilson846bd792010-06-07 23:53:38 +00005289
5290 bool ReverseVEXT;
5291 unsigned Imm;
5292 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
5293 if (ReverseVEXT)
5294 std::swap(V1, V2);
5295 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
5296 DAG.getConstant(Imm, MVT::i32));
5297 }
5298
5299 if (isVREVMask(ShuffleMask, VT, 64))
5300 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
5301 if (isVREVMask(ShuffleMask, VT, 32))
5302 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
5303 if (isVREVMask(ShuffleMask, VT, 16))
5304 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
5305
Quentin Colombet8e1fe842012-11-02 21:32:17 +00005306 if (V2->getOpcode() == ISD::UNDEF &&
5307 isSingletonVEXTMask(ShuffleMask, VT, Imm)) {
5308 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V1,
5309 DAG.getConstant(Imm, MVT::i32));
5310 }
5311
Bob Wilson846bd792010-06-07 23:53:38 +00005312 // Check for Neon shuffles that modify both input vectors in place.
5313 // If both results are used, i.e., if there are two shuffles with the same
5314 // source operands and with masks corresponding to both results of one of
5315 // these operations, DAG memoization will ensure that a single node is
5316 // used for both shuffles.
5317 unsigned WhichResult;
5318 if (isVTRNMask(ShuffleMask, VT, WhichResult))
5319 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5320 V1, V2).getValue(WhichResult);
5321 if (isVUZPMask(ShuffleMask, VT, WhichResult))
5322 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5323 V1, V2).getValue(WhichResult);
5324 if (isVZIPMask(ShuffleMask, VT, WhichResult))
5325 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5326 V1, V2).getValue(WhichResult);
5327
5328 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
5329 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
5330 V1, V1).getValue(WhichResult);
5331 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5332 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
5333 V1, V1).getValue(WhichResult);
5334 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
5335 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
5336 V1, V1).getValue(WhichResult);
Bob Wilsoncce31f62009-08-14 05:08:32 +00005337 }
Bob Wilson32cd8552009-08-19 17:03:43 +00005338
Bob Wilsona7062312009-08-21 20:54:19 +00005339 // If the shuffle is not directly supported and it has 4 elements, use
5340 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilson91fdf682010-05-22 00:23:12 +00005341 unsigned NumElts = VT.getVectorNumElements();
5342 if (NumElts == 4) {
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005343 unsigned PFIndexes[4];
5344 for (unsigned i = 0; i != 4; ++i) {
5345 if (ShuffleMask[i] < 0)
5346 PFIndexes[i] = 8;
5347 else
5348 PFIndexes[i] = ShuffleMask[i];
5349 }
5350
5351 // Compute the index in the perfect shuffle table.
5352 unsigned PFTableIndex =
5353 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov9a232f42009-08-21 12:41:24 +00005354 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5355 unsigned Cost = (PFEntry >> 30);
5356
5357 if (Cost <= 4)
5358 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
5359 }
Bob Wilsonea3a4022009-08-12 22:31:50 +00005360
Bob Wilsond8a9a042010-06-04 00:04:02 +00005361 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilson91fdf682010-05-22 00:23:12 +00005362 if (EltSize >= 32) {
5363 // Do the expansion with floating-point types, since that is what the VFP
5364 // registers are defined to use, and since i64 is not legal.
5365 EVT EltVT = EVT::getFloatingPointVT(EltSize);
5366 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peck527da1b2010-11-23 03:31:01 +00005367 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
5368 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilsond8a9a042010-06-04 00:04:02 +00005369 SmallVector<SDValue, 8> Ops;
Bob Wilson91fdf682010-05-22 00:23:12 +00005370 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson59549942010-05-20 18:39:53 +00005371 if (ShuffleMask[i] < 0)
Bob Wilsond8a9a042010-06-04 00:04:02 +00005372 Ops.push_back(DAG.getUNDEF(EltVT));
5373 else
5374 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
5375 ShuffleMask[i] < (int)NumElts ? V1 : V2,
5376 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
5377 MVT::i32)));
Bob Wilson59549942010-05-20 18:39:53 +00005378 }
Craig Topper48d114b2014-04-26 18:35:24 +00005379 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005380 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson59549942010-05-20 18:39:53 +00005381 }
5382
Arnold Schwaighofer1f3d3ca2013-02-12 01:58:32 +00005383 if ((VT == MVT::v8i16 || VT == MVT::v16i8) && isReverseMask(ShuffleMask, VT))
5384 return LowerReverse_VECTOR_SHUFFLEv16i8_v8i16(Op, DAG);
5385
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00005386 if (VT == MVT::v8i8) {
5387 SDValue NewOp = LowerVECTOR_SHUFFLEv8i8(Op, ShuffleMask, DAG);
5388 if (NewOp.getNode())
5389 return NewOp;
5390 }
5391
Bob Wilson6f34e272009-08-14 05:16:33 +00005392 return SDValue();
Bob Wilson2e076c42009-06-22 23:27:02 +00005393}
5394
Eli Friedmana5e244c2011-10-24 23:08:52 +00005395static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
5396 // INSERT_VECTOR_ELT is legal only for immediate indexes.
5397 SDValue Lane = Op.getOperand(2);
5398 if (!isa<ConstantSDNode>(Lane))
5399 return SDValue();
5400
5401 return Op;
5402}
5403
Bob Wilson2e076c42009-06-22 23:27:02 +00005404static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilsonceb49292010-11-03 16:24:50 +00005405 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson2e076c42009-06-22 23:27:02 +00005406 SDValue Lane = Op.getOperand(1);
Bob Wilsonceb49292010-11-03 16:24:50 +00005407 if (!isa<ConstantSDNode>(Lane))
5408 return SDValue();
5409
5410 SDValue Vec = Op.getOperand(0);
5411 if (Op.getValueType() == MVT::i32 &&
5412 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005413 SDLoc dl(Op);
Bob Wilsonceb49292010-11-03 16:24:50 +00005414 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
5415 }
5416
5417 return Op;
Bob Wilson2e076c42009-06-22 23:27:02 +00005418}
5419
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005420static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5421 // The only time a CONCAT_VECTORS operation can have legal types is when
5422 // two 64-bit vectors are concatenated to a 128-bit vector.
5423 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
5424 "unexpected CONCAT_VECTORS");
Andrew Trickef9de2a2013-05-25 02:42:55 +00005425 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00005426 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005427 SDValue Op0 = Op.getOperand(0);
5428 SDValue Op1 = Op.getOperand(1);
5429 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005430 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005431 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005432 DAG.getIntPtrConstant(0));
5433 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson9f944592009-08-11 20:47:22 +00005434 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peck527da1b2010-11-23 03:31:01 +00005435 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsonf307e0b2009-08-03 20:36:38 +00005436 DAG.getIntPtrConstant(1));
Wesley Peck527da1b2010-11-23 03:31:01 +00005437 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson2e076c42009-06-22 23:27:02 +00005438}
5439
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005440/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
5441/// element has been zero/sign-extended, depending on the isSigned parameter,
5442/// from an integer type half its size.
5443static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
5444 bool isSigned) {
5445 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
5446 EVT VT = N->getValueType(0);
5447 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
5448 SDNode *BVN = N->getOperand(0).getNode();
5449 if (BVN->getValueType(0) != MVT::v4i32 ||
5450 BVN->getOpcode() != ISD::BUILD_VECTOR)
5451 return false;
5452 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
5453 unsigned HiElt = 1 - LoElt;
5454 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
5455 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
5456 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
5457 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
5458 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
5459 return false;
5460 if (isSigned) {
5461 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
5462 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
5463 return true;
5464 } else {
5465 if (Hi0->isNullValue() && Hi1->isNullValue())
5466 return true;
5467 }
5468 return false;
5469 }
5470
5471 if (N->getOpcode() != ISD::BUILD_VECTOR)
5472 return false;
5473
5474 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
5475 SDNode *Elt = N->getOperand(i).getNode();
5476 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
5477 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
5478 unsigned HalfSize = EltSize / 2;
5479 if (isSigned) {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005480 if (!isIntN(HalfSize, C->getSExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005481 return false;
5482 } else {
Bob Wilson93b0f7b2011-10-18 18:46:49 +00005483 if (!isUIntN(HalfSize, C->getZExtValue()))
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005484 return false;
5485 }
5486 continue;
5487 }
5488 return false;
5489 }
5490
5491 return true;
5492}
5493
5494/// isSignExtended - Check if a node is a vector value that is sign-extended
5495/// or a constant BUILD_VECTOR with sign-extended elements.
5496static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
5497 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
5498 return true;
5499 if (isExtendedBUILD_VECTOR(N, DAG, true))
5500 return true;
5501 return false;
5502}
5503
5504/// isZeroExtended - Check if a node is a vector value that is zero-extended
5505/// or a constant BUILD_VECTOR with zero-extended elements.
5506static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
5507 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
5508 return true;
5509 if (isExtendedBUILD_VECTOR(N, DAG, false))
5510 return true;
5511 return false;
5512}
5513
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005514static EVT getExtensionTo64Bits(const EVT &OrigVT) {
5515 if (OrigVT.getSizeInBits() >= 64)
5516 return OrigVT;
5517
5518 assert(OrigVT.isSimple() && "Expecting a simple value type");
5519
5520 MVT::SimpleValueType OrigSimpleTy = OrigVT.getSimpleVT().SimpleTy;
5521 switch (OrigSimpleTy) {
5522 default: llvm_unreachable("Unexpected Vector Type");
5523 case MVT::v2i8:
5524 case MVT::v2i16:
5525 return MVT::v2i32;
5526 case MVT::v4i8:
5527 return MVT::v4i16;
5528 }
5529}
5530
Sebastian Popa204f722012-11-30 19:08:04 +00005531/// AddRequiredExtensionForVMULL - Add a sign/zero extension to extend the total
5532/// value size to 64 bits. We need a 64-bit D register as an operand to VMULL.
5533/// We insert the required extension here to get the vector to fill a D register.
5534static SDValue AddRequiredExtensionForVMULL(SDValue N, SelectionDAG &DAG,
5535 const EVT &OrigTy,
5536 const EVT &ExtTy,
5537 unsigned ExtOpcode) {
5538 // The vector originally had a size of OrigTy. It was then extended to ExtTy.
5539 // We expect the ExtTy to be 128-bits total. If the OrigTy is less than
5540 // 64-bits we need to insert a new extension so that it will be 64-bits.
5541 assert(ExtTy.is128BitVector() && "Unexpected extension size");
5542 if (OrigTy.getSizeInBits() >= 64)
5543 return N;
5544
5545 // Must extend size to at least 64 bits to be used as an operand for VMULL.
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005546 EVT NewVT = getExtensionTo64Bits(OrigTy);
5547
Andrew Trickef9de2a2013-05-25 02:42:55 +00005548 return DAG.getNode(ExtOpcode, SDLoc(N), NewVT, N);
Sebastian Popa204f722012-11-30 19:08:04 +00005549}
5550
5551/// SkipLoadExtensionForVMULL - return a load of the original vector size that
5552/// does not do any sign/zero extension. If the original vector is less
5553/// than 64 bits, an appropriate extension will be added after the load to
5554/// reach a total size of 64 bits. We have to add the extension separately
5555/// because ARM does not have a sign/zero extending load for vectors.
5556static SDValue SkipLoadExtensionForVMULL(LoadSDNode *LD, SelectionDAG& DAG) {
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005557 EVT ExtendedTy = getExtensionTo64Bits(LD->getMemoryVT());
5558
5559 // The load already has the right type.
5560 if (ExtendedTy == LD->getMemoryVT())
Andrew Trickef9de2a2013-05-25 02:42:55 +00005561 return DAG.getLoad(LD->getMemoryVT(), SDLoc(LD), LD->getChain(),
Sebastian Popa204f722012-11-30 19:08:04 +00005562 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
5563 LD->isNonTemporal(), LD->isInvariant(),
5564 LD->getAlignment());
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005565
5566 // We need to create a zextload/sextload. We cannot just create a load
5567 // followed by a zext/zext node because LowerMUL is also run during normal
5568 // operation legalization where we can't create illegal types.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005569 return DAG.getExtLoad(LD->getExtensionType(), SDLoc(LD), ExtendedTy,
Arnold Schwaighoferaf85f602013-05-14 22:33:24 +00005570 LD->getChain(), LD->getBasePtr(), LD->getPointerInfo(),
5571 LD->getMemoryVT(), LD->isVolatile(),
5572 LD->isNonTemporal(), LD->getAlignment());
Sebastian Popa204f722012-11-30 19:08:04 +00005573}
5574
5575/// SkipExtensionForVMULL - For a node that is a SIGN_EXTEND, ZERO_EXTEND,
5576/// extending load, or BUILD_VECTOR with extended elements, return the
5577/// unextended value. The unextended vector should be 64 bits so that it can
5578/// be used as an operand to a VMULL instruction. If the original vector size
5579/// before extension is less than 64 bits we add a an extension to resize
5580/// the vector to 64 bits.
5581static SDValue SkipExtensionForVMULL(SDNode *N, SelectionDAG &DAG) {
Bob Wilson38ab35a2010-09-01 23:50:19 +00005582 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
Sebastian Popa204f722012-11-30 19:08:04 +00005583 return AddRequiredExtensionForVMULL(N->getOperand(0), DAG,
5584 N->getOperand(0)->getValueType(0),
5585 N->getValueType(0),
5586 N->getOpcode());
5587
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005588 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
Sebastian Popa204f722012-11-30 19:08:04 +00005589 return SkipLoadExtensionForVMULL(LD, DAG);
5590
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005591 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
5592 // have been legalized as a BITCAST from v4i32.
5593 if (N->getOpcode() == ISD::BITCAST) {
5594 SDNode *BVN = N->getOperand(0).getNode();
5595 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
5596 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
5597 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005598 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N), MVT::v2i32,
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005599 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
5600 }
5601 // Construct a new BUILD_VECTOR with elements truncated to half the size.
5602 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
5603 EVT VT = N->getValueType(0);
5604 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
5605 unsigned NumElts = VT.getVectorNumElements();
5606 MVT TruncVT = MVT::getIntegerVT(EltSize);
5607 SmallVector<SDValue, 8> Ops;
5608 for (unsigned i = 0; i != NumElts; ++i) {
5609 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
5610 const APInt &CInt = C->getAPIntValue();
Bob Wilson9245c932012-04-30 16:53:34 +00005611 // Element types smaller than 32 bits are not legal, so use i32 elements.
5612 // The values are implicitly truncated so sext vs. zext doesn't matter.
5613 Ops.push_back(DAG.getConstant(CInt.zextOrTrunc(32), MVT::i32));
Bob Wilsond7d2cf72010-11-23 19:38:38 +00005614 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00005615 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(N),
Craig Topper48d114b2014-04-26 18:35:24 +00005616 MVT::getVectorVT(TruncVT, NumElts), Ops);
Bob Wilson38ab35a2010-09-01 23:50:19 +00005617}
5618
Evan Chenge2086e72011-03-29 01:56:09 +00005619static bool isAddSubSExt(SDNode *N, SelectionDAG &DAG) {
5620 unsigned Opcode = N->getOpcode();
5621 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5622 SDNode *N0 = N->getOperand(0).getNode();
5623 SDNode *N1 = N->getOperand(1).getNode();
5624 return N0->hasOneUse() && N1->hasOneUse() &&
5625 isSignExtended(N0, DAG) && isSignExtended(N1, DAG);
5626 }
5627 return false;
5628}
5629
5630static bool isAddSubZExt(SDNode *N, SelectionDAG &DAG) {
5631 unsigned Opcode = N->getOpcode();
5632 if (Opcode == ISD::ADD || Opcode == ISD::SUB) {
5633 SDNode *N0 = N->getOperand(0).getNode();
5634 SDNode *N1 = N->getOperand(1).getNode();
5635 return N0->hasOneUse() && N1->hasOneUse() &&
5636 isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG);
5637 }
5638 return false;
5639}
5640
Bob Wilson38ab35a2010-09-01 23:50:19 +00005641static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
5642 // Multiplications are only custom-lowered for 128-bit vectors so that
5643 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
5644 EVT VT = Op.getValueType();
Sebastian Popa204f722012-11-30 19:08:04 +00005645 assert(VT.is128BitVector() && VT.isInteger() &&
5646 "unexpected type for custom-lowering ISD::MUL");
Bob Wilson38ab35a2010-09-01 23:50:19 +00005647 SDNode *N0 = Op.getOperand(0).getNode();
5648 SDNode *N1 = Op.getOperand(1).getNode();
5649 unsigned NewOpc = 0;
Evan Chenge2086e72011-03-29 01:56:09 +00005650 bool isMLA = false;
5651 bool isN0SExt = isSignExtended(N0, DAG);
5652 bool isN1SExt = isSignExtended(N1, DAG);
5653 if (isN0SExt && isN1SExt)
Bob Wilson38ab35a2010-09-01 23:50:19 +00005654 NewOpc = ARMISD::VMULLs;
Evan Chenge2086e72011-03-29 01:56:09 +00005655 else {
5656 bool isN0ZExt = isZeroExtended(N0, DAG);
5657 bool isN1ZExt = isZeroExtended(N1, DAG);
5658 if (isN0ZExt && isN1ZExt)
5659 NewOpc = ARMISD::VMULLu;
5660 else if (isN1SExt || isN1ZExt) {
5661 // Look for (s/zext A + s/zext B) * (s/zext C). We want to turn these
5662 // into (s/zext A * s/zext C) + (s/zext B * s/zext C)
5663 if (isN1SExt && isAddSubSExt(N0, DAG)) {
5664 NewOpc = ARMISD::VMULLs;
5665 isMLA = true;
5666 } else if (isN1ZExt && isAddSubZExt(N0, DAG)) {
5667 NewOpc = ARMISD::VMULLu;
5668 isMLA = true;
5669 } else if (isN0ZExt && isAddSubZExt(N1, DAG)) {
5670 std::swap(N0, N1);
5671 NewOpc = ARMISD::VMULLu;
5672 isMLA = true;
5673 }
5674 }
5675
5676 if (!NewOpc) {
5677 if (VT == MVT::v2i64)
5678 // Fall through to expand this. It is not legal.
5679 return SDValue();
5680 else
5681 // Other vector multiplications are legal.
5682 return Op;
5683 }
5684 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00005685
5686 // Legalize to a VMULL instruction.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005687 SDLoc DL(Op);
Evan Chenge2086e72011-03-29 01:56:09 +00005688 SDValue Op0;
Sebastian Popa204f722012-11-30 19:08:04 +00005689 SDValue Op1 = SkipExtensionForVMULL(N1, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005690 if (!isMLA) {
Sebastian Popa204f722012-11-30 19:08:04 +00005691 Op0 = SkipExtensionForVMULL(N0, DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005692 assert(Op0.getValueType().is64BitVector() &&
5693 Op1.getValueType().is64BitVector() &&
5694 "unexpected types for extended operands to VMULL");
5695 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
5696 }
Bob Wilson38ab35a2010-09-01 23:50:19 +00005697
Evan Chenge2086e72011-03-29 01:56:09 +00005698 // Optimizing (zext A + zext B) * C, to (VMULL A, C) + (VMULL B, C) during
5699 // isel lowering to take advantage of no-stall back to back vmul + vmla.
5700 // vmull q0, d4, d6
5701 // vmlal q0, d5, d6
5702 // is faster than
5703 // vaddl q0, d4, d5
5704 // vmovl q1, d6
5705 // vmul q0, q0, q1
Sebastian Popa204f722012-11-30 19:08:04 +00005706 SDValue N00 = SkipExtensionForVMULL(N0->getOperand(0).getNode(), DAG);
5707 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG);
Evan Chenge2086e72011-03-29 01:56:09 +00005708 EVT Op1VT = Op1.getValueType();
5709 return DAG.getNode(N0->getOpcode(), DL, VT,
5710 DAG.getNode(NewOpc, DL, VT,
5711 DAG.getNode(ISD::BITCAST, DL, Op1VT, N00), Op1),
5712 DAG.getNode(NewOpc, DL, VT,
5713 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1));
Bob Wilson38ab35a2010-09-01 23:50:19 +00005714}
5715
Owen Anderson77aa2662011-04-05 21:48:57 +00005716static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00005717LowerSDIV_v4i8(SDValue X, SDValue Y, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00005718 // Convert to float
5719 // float4 xf = vcvt_f32_s32(vmovl_s16(a.lo));
5720 // float4 yf = vcvt_f32_s32(vmovl_s16(b.lo));
5721 X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, X);
5722 Y = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, Y);
5723 X = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, X);
5724 Y = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, Y);
5725 // Get reciprocal estimate.
5726 // float4 recip = vrecpeq_f32(yf);
Owen Anderson77aa2662011-04-05 21:48:57 +00005727 Y = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005728 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), Y);
5729 // Because char has a smaller range than uchar, we can actually get away
5730 // without any newton steps. This requires that we use a weird bias
5731 // of 0xb000, however (again, this has been exhaustively tested).
5732 // float4 result = as_float4(as_int4(xf*recip) + 0xb000);
5733 X = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, X, Y);
5734 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, X);
5735 Y = DAG.getConstant(0xb000, MVT::i32);
5736 Y = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Y, Y, Y, Y);
5737 X = DAG.getNode(ISD::ADD, dl, MVT::v4i32, X, Y);
5738 X = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, X);
5739 // Convert back to short.
5740 X = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, X);
5741 X = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, X);
5742 return X;
5743}
5744
Owen Anderson77aa2662011-04-05 21:48:57 +00005745static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00005746LowerSDIV_v4i16(SDValue N0, SDValue N1, SDLoc dl, SelectionDAG &DAG) {
Nate Begemanfa62d502011-02-11 20:53:29 +00005747 SDValue N2;
5748 // Convert to float.
5749 // float4 yf = vcvt_f32_s32(vmovl_s16(y));
5750 // float4 xf = vcvt_f32_s32(vmovl_s16(x));
5751 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N0);
5752 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i32, N1);
5753 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
5754 N1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005755
Nate Begemanfa62d502011-02-11 20:53:29 +00005756 // Use reciprocal estimate and one refinement step.
5757 // float4 recip = vrecpeq_f32(yf);
5758 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00005759 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005760 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005761 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005762 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
5763 N1, N2);
5764 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5765 // Because short has a smaller range than ushort, we can actually get away
5766 // with only a single newton step. This requires that we use a weird bias
5767 // of 89, however (again, this has been exhaustively tested).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005768 // float4 result = as_float4(as_int4(xf*recip) + 0x89);
Nate Begemanfa62d502011-02-11 20:53:29 +00005769 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5770 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005771 N1 = DAG.getConstant(0x89, MVT::i32);
Nate Begemanfa62d502011-02-11 20:53:29 +00005772 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5773 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5774 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5775 // Convert back to integer and return.
5776 // return vmovn_s32(vcvt_s32_f32(result));
5777 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5778 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5779 return N0;
5780}
5781
5782static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
5783 EVT VT = Op.getValueType();
5784 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5785 "unexpected type for custom-lowering ISD::SDIV");
5786
Andrew Trickef9de2a2013-05-25 02:42:55 +00005787 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00005788 SDValue N0 = Op.getOperand(0);
5789 SDValue N1 = Op.getOperand(1);
5790 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00005791
Nate Begemanfa62d502011-02-11 20:53:29 +00005792 if (VT == MVT::v8i8) {
5793 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N0);
5794 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005795
Nate Begemanfa62d502011-02-11 20:53:29 +00005796 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5797 DAG.getIntPtrConstant(4));
5798 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00005799 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00005800 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5801 DAG.getIntPtrConstant(0));
5802 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5803 DAG.getIntPtrConstant(0));
5804
5805 N0 = LowerSDIV_v4i8(N0, N1, dl, DAG); // v4i16
5806 N2 = LowerSDIV_v4i8(N2, N3, dl, DAG); // v4i16
5807
5808 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5809 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00005810
Nate Begemanfa62d502011-02-11 20:53:29 +00005811 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v8i8, N0);
5812 return N0;
5813 }
5814 return LowerSDIV_v4i16(N0, N1, dl, DAG);
5815}
5816
5817static SDValue LowerUDIV(SDValue Op, SelectionDAG &DAG) {
5818 EVT VT = Op.getValueType();
5819 assert((VT == MVT::v4i16 || VT == MVT::v8i8) &&
5820 "unexpected type for custom-lowering ISD::UDIV");
5821
Andrew Trickef9de2a2013-05-25 02:42:55 +00005822 SDLoc dl(Op);
Nate Begemanfa62d502011-02-11 20:53:29 +00005823 SDValue N0 = Op.getOperand(0);
5824 SDValue N1 = Op.getOperand(1);
5825 SDValue N2, N3;
Owen Anderson77aa2662011-04-05 21:48:57 +00005826
Nate Begemanfa62d502011-02-11 20:53:29 +00005827 if (VT == MVT::v8i8) {
5828 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N0);
5829 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v8i16, N1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005830
Nate Begemanfa62d502011-02-11 20:53:29 +00005831 N2 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5832 DAG.getIntPtrConstant(4));
5833 N3 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
Owen Anderson77aa2662011-04-05 21:48:57 +00005834 DAG.getIntPtrConstant(4));
Nate Begemanfa62d502011-02-11 20:53:29 +00005835 N0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N0,
5836 DAG.getIntPtrConstant(0));
5837 N1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i16, N1,
5838 DAG.getIntPtrConstant(0));
Owen Anderson77aa2662011-04-05 21:48:57 +00005839
Nate Begemanfa62d502011-02-11 20:53:29 +00005840 N0 = LowerSDIV_v4i16(N0, N1, dl, DAG); // v4i16
5841 N2 = LowerSDIV_v4i16(N2, N3, dl, DAG); // v4i16
Owen Anderson77aa2662011-04-05 21:48:57 +00005842
Nate Begemanfa62d502011-02-11 20:53:29 +00005843 N0 = DAG.getNode(ISD::CONCAT_VECTORS, dl, MVT::v8i16, N0, N2);
5844 N0 = LowerCONCAT_VECTORS(N0, DAG);
Owen Anderson77aa2662011-04-05 21:48:57 +00005845
5846 N0 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v8i8,
Nate Begemanfa62d502011-02-11 20:53:29 +00005847 DAG.getConstant(Intrinsic::arm_neon_vqmovnsu, MVT::i32),
5848 N0);
5849 return N0;
5850 }
Owen Anderson77aa2662011-04-05 21:48:57 +00005851
Nate Begemanfa62d502011-02-11 20:53:29 +00005852 // v4i16 sdiv ... Convert to float.
5853 // float4 yf = vcvt_f32_s32(vmovl_u16(y));
5854 // float4 xf = vcvt_f32_s32(vmovl_u16(x));
5855 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N0);
5856 N1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v4i32, N1);
5857 N0 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N0);
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005858 SDValue BN1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::v4f32, N1);
Nate Begemanfa62d502011-02-11 20:53:29 +00005859
5860 // Use reciprocal estimate and two refinement steps.
5861 // float4 recip = vrecpeq_f32(yf);
5862 // recip *= vrecpsq_f32(yf, recip);
5863 // recip *= vrecpsq_f32(yf, recip);
Owen Anderson77aa2662011-04-05 21:48:57 +00005864 N2 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005865 DAG.getConstant(Intrinsic::arm_neon_vrecpe, MVT::i32), BN1);
Owen Anderson77aa2662011-04-05 21:48:57 +00005866 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005867 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005868 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00005869 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
Owen Anderson77aa2662011-04-05 21:48:57 +00005870 N1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f32,
Nate Begemanfa62d502011-02-11 20:53:29 +00005871 DAG.getConstant(Intrinsic::arm_neon_vrecps, MVT::i32),
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005872 BN1, N2);
Nate Begemanfa62d502011-02-11 20:53:29 +00005873 N2 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N1, N2);
5874 // Simply multiplying by the reciprocal estimate can leave us a few ulps
5875 // too low, so we add 2 ulps (exhaustive testing shows that this is enough,
5876 // and that it will never cause us to return an answer too large).
Mon P Wang6d9e1c72011-05-19 04:15:07 +00005877 // float4 result = as_float4(as_int4(xf*recip) + 2);
Nate Begemanfa62d502011-02-11 20:53:29 +00005878 N0 = DAG.getNode(ISD::FMUL, dl, MVT::v4f32, N0, N2);
5879 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, N0);
5880 N1 = DAG.getConstant(2, MVT::i32);
5881 N1 = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, N1, N1, N1, N1);
5882 N0 = DAG.getNode(ISD::ADD, dl, MVT::v4i32, N0, N1);
5883 N0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, N0);
5884 // Convert back to integer and return.
5885 // return vmovn_u32(vcvt_s32_f32(result));
5886 N0 = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::v4i32, N0);
5887 N0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::v4i16, N0);
5888 return N0;
5889}
5890
Evan Chenge8916542011-08-30 01:34:54 +00005891static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
5892 EVT VT = Op.getNode()->getValueType(0);
5893 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
5894
5895 unsigned Opc;
5896 bool ExtraOp = false;
5897 switch (Op.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00005898 default: llvm_unreachable("Invalid code");
Evan Chenge8916542011-08-30 01:34:54 +00005899 case ISD::ADDC: Opc = ARMISD::ADDC; break;
5900 case ISD::ADDE: Opc = ARMISD::ADDE; ExtraOp = true; break;
5901 case ISD::SUBC: Opc = ARMISD::SUBC; break;
5902 case ISD::SUBE: Opc = ARMISD::SUBE; ExtraOp = true; break;
5903 }
5904
5905 if (!ExtraOp)
Andrew Trickef9de2a2013-05-25 02:42:55 +00005906 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00005907 Op.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005908 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Evan Chenge8916542011-08-30 01:34:54 +00005909 Op.getOperand(1), Op.getOperand(2));
5910}
5911
Bob Wilsone7dde0c2013-11-03 06:14:38 +00005912SDValue ARMTargetLowering::LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const {
5913 assert(Subtarget->isTargetDarwin());
5914
5915 // For iOS, we want to call an alternative entry point: __sincos_stret,
5916 // return values are passed via sret.
5917 SDLoc dl(Op);
5918 SDValue Arg = Op.getOperand(0);
5919 EVT ArgVT = Arg.getValueType();
5920 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
5921
5922 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
5923 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5924
5925 // Pair of floats / doubles used to pass the result.
5926 StructType *RetTy = StructType::get(ArgTy, ArgTy, NULL);
5927
5928 // Create stack object for sret.
5929 const uint64_t ByteSize = TLI.getDataLayout()->getTypeAllocSize(RetTy);
5930 const unsigned StackAlign = TLI.getDataLayout()->getPrefTypeAlignment(RetTy);
5931 int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign, false);
5932 SDValue SRet = DAG.getFrameIndex(FrameIdx, TLI.getPointerTy());
5933
5934 ArgListTy Args;
5935 ArgListEntry Entry;
5936
5937 Entry.Node = SRet;
5938 Entry.Ty = RetTy->getPointerTo();
5939 Entry.isSExt = false;
5940 Entry.isZExt = false;
5941 Entry.isSRet = true;
5942 Args.push_back(Entry);
5943
5944 Entry.Node = Arg;
5945 Entry.Ty = ArgTy;
5946 Entry.isSExt = false;
5947 Entry.isZExt = false;
5948 Args.push_back(Entry);
5949
5950 const char *LibcallName = (ArgVT == MVT::f64)
5951 ? "__sincos_stret" : "__sincosf_stret";
5952 SDValue Callee = DAG.getExternalSymbol(LibcallName, getPointerTy());
5953
5954 TargetLowering::
5955 CallLoweringInfo CLI(DAG.getEntryNode(), Type::getVoidTy(*DAG.getContext()),
5956 false, false, false, false, 0,
5957 CallingConv::C, /*isTaillCall=*/false,
5958 /*doesNotRet=*/false, /*isReturnValueUsed*/false,
5959 Callee, Args, DAG, dl);
5960 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
5961
5962 SDValue LoadSin = DAG.getLoad(ArgVT, dl, CallResult.second, SRet,
5963 MachinePointerInfo(), false, false, false, 0);
5964
5965 // Address of cos field.
5966 SDValue Add = DAG.getNode(ISD::ADD, dl, getPointerTy(), SRet,
5967 DAG.getIntPtrConstant(ArgVT.getStoreSize()));
5968 SDValue LoadCos = DAG.getLoad(ArgVT, dl, LoadSin.getValue(1), Add,
5969 MachinePointerInfo(), false, false, false, 0);
5970
5971 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
5972 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys,
5973 LoadSin.getValue(0), LoadCos.getValue(0));
5974}
5975
Eli Friedman10f9ce22011-09-15 22:26:18 +00005976static SDValue LowerAtomicLoadStore(SDValue Op, SelectionDAG &DAG) {
Eli Friedmanba912e02011-09-15 22:18:49 +00005977 // Monotonic load/store is legal for all targets
5978 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
5979 return Op;
5980
Alp Tokercb402912014-01-24 17:20:08 +00005981 // Acquire/Release load/store is not legal for targets without a
Eli Friedmanba912e02011-09-15 22:18:49 +00005982 // dmb or equivalent available.
5983 return SDValue();
5984}
5985
Tim Northoverbc933082013-05-23 19:11:20 +00005986static void ReplaceREADCYCLECOUNTER(SDNode *N,
5987 SmallVectorImpl<SDValue> &Results,
5988 SelectionDAG &DAG,
5989 const ARMSubtarget *Subtarget) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005990 SDLoc DL(N);
Tim Northoverbc933082013-05-23 19:11:20 +00005991 SDValue Cycles32, OutChain;
5992
5993 if (Subtarget->hasPerfMon()) {
5994 // Under Power Management extensions, the cycle-count is:
5995 // mrc p15, #0, <Rt>, c9, c13, #0
5996 SDValue Ops[] = { N->getOperand(0), // Chain
5997 DAG.getConstant(Intrinsic::arm_mrc, MVT::i32),
5998 DAG.getConstant(15, MVT::i32),
5999 DAG.getConstant(0, MVT::i32),
6000 DAG.getConstant(9, MVT::i32),
6001 DAG.getConstant(13, MVT::i32),
6002 DAG.getConstant(0, MVT::i32)
6003 };
6004
6005 Cycles32 = DAG.getNode(ISD::INTRINSIC_W_CHAIN, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006006 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Tim Northoverbc933082013-05-23 19:11:20 +00006007 OutChain = Cycles32.getValue(1);
6008 } else {
6009 // Intrinsic is defined to return 0 on unsupported platforms. Technically
6010 // there are older ARM CPUs that have implementation-specific ways of
6011 // obtaining this information (FIXME!).
6012 Cycles32 = DAG.getConstant(0, MVT::i32);
6013 OutChain = DAG.getEntryNode();
6014 }
6015
6016
6017 SDValue Cycles64 = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64,
6018 Cycles32, DAG.getConstant(0, MVT::i32));
6019 Results.push_back(Cycles64);
6020 Results.push_back(OutChain);
6021}
6022
Dan Gohman21cea8a2010-04-17 15:26:15 +00006023SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006024 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006025 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Cheng10043e22007-01-19 07:51:42 +00006026 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson1cf0b032009-10-30 05:45:42 +00006027 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006028 case ISD::GlobalAddress:
Tim Northoverd6a729b2014-01-06 14:28:05 +00006029 return Subtarget->isTargetMachO() ? LowerGlobalAddressDarwin(Op, DAG) :
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006030 LowerGlobalAddressELF(Op, DAG);
Bill Wendlinge1fd78f2011-03-14 23:02:38 +00006031 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling6a981312010-08-11 08:43:16 +00006032 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng15b80e42009-11-12 07:13:11 +00006033 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
6034 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006035 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman31ae5862010-04-17 14:41:14 +00006036 case ISD::VASTART: return LowerVASTART(Op, DAG);
Eli Friedman26a48482011-07-27 22:21:52 +00006037 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG, Subtarget);
Evan Cheng8740ee32010-11-03 06:34:55 +00006038 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilsone4191e72010-03-19 22:51:32 +00006039 case ISD::SINT_TO_FP:
6040 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
6041 case ISD::FP_TO_SINT:
6042 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006043 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng168ced92010-05-22 01:47:14 +00006044 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbachaeca45d2009-05-12 23:59:14 +00006045 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancioee2d1642007-04-22 00:04:12 +00006046 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbachc98892f2010-05-26 20:22:18 +00006047 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbachbd9485d2010-05-22 01:06:18 +00006048 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha570d052010-02-08 23:22:00 +00006049 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
6050 Subtarget);
Evan Cheng383ecd82011-03-14 18:02:30 +00006051 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006052 case ISD::SHL:
Chris Lattnerf81d5882007-11-24 07:07:01 +00006053 case ISD::SRL:
Bob Wilson2e076c42009-06-22 23:27:02 +00006054 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng15b80e42009-11-12 07:13:11 +00006055 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbach8fe6fd72009-10-31 21:42:19 +00006056 case ISD::SRL_PARTS:
Evan Cheng15b80e42009-11-12 07:13:11 +00006057 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach8546ec92010-01-18 19:58:49 +00006058 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Evan Chengb4eae132012-12-04 22:41:50 +00006059 case ISD::CTPOP: return LowerCTPOP(Op.getNode(), DAG, Subtarget);
Duncan Sandsf2641e12011-09-06 19:07:46 +00006060 case ISD::SETCC: return LowerVSETCC(Op, DAG);
Lang Hamesc35ee8b2012-03-15 18:49:02 +00006061 case ISD::ConstantFP: return LowerConstantFP(Op, DAG, Subtarget);
Dale Johannesen2bff5052010-07-29 20:10:08 +00006062 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00006063 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Eli Friedmana5e244c2011-10-24 23:08:52 +00006064 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00006065 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsonf307e0b2009-08-03 20:36:38 +00006066 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilson9a511c02010-08-20 04:54:02 +00006067 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilson38ab35a2010-09-01 23:50:19 +00006068 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanfa62d502011-02-11 20:53:29 +00006069 case ISD::SDIV: return LowerSDIV(Op, DAG);
6070 case ISD::UDIV: return LowerUDIV(Op, DAG);
Evan Chenge8916542011-08-30 01:34:54 +00006071 case ISD::ADDC:
6072 case ISD::ADDE:
6073 case ISD::SUBC:
6074 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Eli Friedmanba912e02011-09-15 22:18:49 +00006075 case ISD::ATOMIC_LOAD:
Eli Friedman10f9ce22011-09-15 22:26:18 +00006076 case ISD::ATOMIC_STORE: return LowerAtomicLoadStore(Op, DAG);
Bob Wilsone7dde0c2013-11-03 06:14:38 +00006077 case ISD::FSINCOS: return LowerFSINCOS(Op, DAG);
Renato Golin87610692013-07-16 09:32:17 +00006078 case ISD::SDIVREM:
6079 case ISD::UDIVREM: return LowerDivRem(Op, DAG);
Evan Cheng10043e22007-01-19 07:51:42 +00006080 }
Evan Cheng10043e22007-01-19 07:51:42 +00006081}
6082
Duncan Sands6ed40142008-12-01 11:39:25 +00006083/// ReplaceNodeResults - Replace the results of node with an illegal result
6084/// type with new values built out of custom code.
Duncan Sands6ed40142008-12-01 11:39:25 +00006085void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
6086 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006087 SelectionDAG &DAG) const {
Bob Wilsonc05b8872010-04-14 20:45:23 +00006088 SDValue Res;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006089 switch (N->getOpcode()) {
Duncan Sands6ed40142008-12-01 11:39:25 +00006090 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00006091 llvm_unreachable("Don't know how to custom expand this!");
Wesley Peck527da1b2010-11-23 03:31:01 +00006092 case ISD::BITCAST:
6093 Res = ExpandBITCAST(N, DAG);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006094 break;
Chris Lattnerf81d5882007-11-24 07:07:01 +00006095 case ISD::SRL:
Bob Wilsonc05b8872010-04-14 20:45:23 +00006096 case ISD::SRA:
Bob Wilson7d471332010-11-18 21:16:28 +00006097 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilsonc05b8872010-04-14 20:45:23 +00006098 break;
Tim Northoverbc933082013-05-23 19:11:20 +00006099 case ISD::READCYCLECOUNTER:
6100 ReplaceREADCYCLECOUNTER(N, Results, DAG, Subtarget);
6101 return;
Duncan Sands6ed40142008-12-01 11:39:25 +00006102 }
Bob Wilsonc05b8872010-04-14 20:45:23 +00006103 if (Res.getNode())
6104 Results.push_back(Res);
Chris Lattnerf81d5882007-11-24 07:07:01 +00006105}
Chris Lattnerf81d5882007-11-24 07:07:01 +00006106
Evan Cheng10043e22007-01-19 07:51:42 +00006107//===----------------------------------------------------------------------===//
6108// ARM Scheduler Hooks
6109//===----------------------------------------------------------------------===//
6110
Bill Wendling030b58e2011-10-06 22:18:16 +00006111/// SetupEntryBlockForSjLj - Insert code into the entry block that creates and
6112/// registers the function context.
6113void ARMTargetLowering::
6114SetupEntryBlockForSjLj(MachineInstr *MI, MachineBasicBlock *MBB,
6115 MachineBasicBlock *DispatchBB, int FI) const {
Bill Wendling374ee192011-10-03 21:25:38 +00006116 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6117 DebugLoc dl = MI->getDebugLoc();
6118 MachineFunction *MF = MBB->getParent();
6119 MachineRegisterInfo *MRI = &MF->getRegInfo();
6120 MachineConstantPool *MCP = MF->getConstantPool();
6121 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6122 const Function *F = MF->getFunction();
Bill Wendling374ee192011-10-03 21:25:38 +00006123
Bill Wendling374ee192011-10-03 21:25:38 +00006124 bool isThumb = Subtarget->isThumb();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006125 bool isThumb2 = Subtarget->isThumb2();
Bill Wendling030b58e2011-10-06 22:18:16 +00006126
Bill Wendling374ee192011-10-03 21:25:38 +00006127 unsigned PCLabelId = AFI->createPICLabelUId();
Bill Wendling1eab54f2011-10-03 22:44:15 +00006128 unsigned PCAdj = (isThumb || isThumb2) ? 4 : 8;
Bill Wendling374ee192011-10-03 21:25:38 +00006129 ARMConstantPoolValue *CPV =
6130 ARMConstantPoolMBB::Create(F->getContext(), DispatchBB, PCLabelId, PCAdj);
6131 unsigned CPI = MCP->getConstantPoolIndex(CPV, 4);
6132
Craig Topperc7242e02012-04-20 07:30:17 +00006133 const TargetRegisterClass *TRC = isThumb ?
6134 (const TargetRegisterClass*)&ARM::tGPRRegClass :
6135 (const TargetRegisterClass*)&ARM::GPRRegClass;
Bill Wendling374ee192011-10-03 21:25:38 +00006136
Bill Wendling030b58e2011-10-06 22:18:16 +00006137 // Grab constant pool and fixed stack memory operands.
6138 MachineMemOperand *CPMMO =
6139 MF->getMachineMemOperand(MachinePointerInfo::getConstantPool(),
6140 MachineMemOperand::MOLoad, 4, 4);
6141
6142 MachineMemOperand *FIMMOSt =
6143 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
6144 MachineMemOperand::MOStore, 4, 4);
6145
6146 // Load the address of the dispatch MBB into the jump buffer.
6147 if (isThumb2) {
6148 // Incoming value: jbuf
6149 // ldr.n r5, LCPI1_1
6150 // orr r5, r5, #1
6151 // add r5, pc
6152 // str r5, [$jbuf, #+4] ; &jbuf[1]
6153 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6154 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2LDRpci), NewVReg1)
6155 .addConstantPoolIndex(CPI)
6156 .addMemOperand(CPMMO));
6157 // Set the low bit because of thumb mode.
6158 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6159 AddDefaultCC(
6160 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2ORRri), NewVReg2)
6161 .addReg(NewVReg1, RegState::Kill)
6162 .addImm(0x01)));
6163 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6164 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg3)
6165 .addReg(NewVReg2, RegState::Kill)
6166 .addImm(PCLabelId);
6167 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::t2STRi12))
6168 .addReg(NewVReg3, RegState::Kill)
6169 .addFrameIndex(FI)
6170 .addImm(36) // &jbuf[1] :: pc
6171 .addMemOperand(FIMMOSt));
6172 } else if (isThumb) {
6173 // Incoming value: jbuf
6174 // ldr.n r1, LCPI1_4
6175 // add r1, pc
6176 // mov r2, #1
6177 // orrs r1, r2
6178 // add r2, $jbuf, #+4 ; &jbuf[1]
6179 // str r1, [r2]
6180 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6181 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tLDRpci), NewVReg1)
6182 .addConstantPoolIndex(CPI)
6183 .addMemOperand(CPMMO));
6184 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6185 BuildMI(*MBB, MI, dl, TII->get(ARM::tPICADD), NewVReg2)
6186 .addReg(NewVReg1, RegState::Kill)
6187 .addImm(PCLabelId);
6188 // Set the low bit because of thumb mode.
6189 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6190 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tMOVi8), NewVReg3)
6191 .addReg(ARM::CPSR, RegState::Define)
6192 .addImm(1));
6193 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6194 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tORR), NewVReg4)
6195 .addReg(ARM::CPSR, RegState::Define)
6196 .addReg(NewVReg2, RegState::Kill)
6197 .addReg(NewVReg3, RegState::Kill));
6198 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6199 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tADDrSPi), NewVReg5)
6200 .addFrameIndex(FI)
6201 .addImm(36)); // &jbuf[1] :: pc
6202 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::tSTRi))
6203 .addReg(NewVReg4, RegState::Kill)
6204 .addReg(NewVReg5, RegState::Kill)
6205 .addImm(0)
6206 .addMemOperand(FIMMOSt));
6207 } else {
6208 // Incoming value: jbuf
6209 // ldr r1, LCPI1_1
6210 // add r1, pc, r1
6211 // str r1, [$jbuf, #+4] ; &jbuf[1]
6212 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6213 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::LDRi12), NewVReg1)
6214 .addConstantPoolIndex(CPI)
6215 .addImm(0)
6216 .addMemOperand(CPMMO));
6217 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6218 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::PICADD), NewVReg2)
6219 .addReg(NewVReg1, RegState::Kill)
6220 .addImm(PCLabelId));
6221 AddDefaultPred(BuildMI(*MBB, MI, dl, TII->get(ARM::STRi12))
6222 .addReg(NewVReg2, RegState::Kill)
6223 .addFrameIndex(FI)
6224 .addImm(36) // &jbuf[1] :: pc
6225 .addMemOperand(FIMMOSt));
6226 }
6227}
6228
6229MachineBasicBlock *ARMTargetLowering::
6230EmitSjLjDispatchBlock(MachineInstr *MI, MachineBasicBlock *MBB) const {
6231 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6232 DebugLoc dl = MI->getDebugLoc();
6233 MachineFunction *MF = MBB->getParent();
6234 MachineRegisterInfo *MRI = &MF->getRegInfo();
6235 ARMFunctionInfo *AFI = MF->getInfo<ARMFunctionInfo>();
6236 MachineFrameInfo *MFI = MF->getFrameInfo();
6237 int FI = MFI->getFunctionContextIndex();
6238
Craig Topperc7242e02012-04-20 07:30:17 +00006239 const TargetRegisterClass *TRC = Subtarget->isThumb() ?
6240 (const TargetRegisterClass*)&ARM::tGPRRegClass :
Jakob Stoklund Olesen691ae332012-05-20 06:38:47 +00006241 (const TargetRegisterClass*)&ARM::GPRnopcRegClass;
Bill Wendling030b58e2011-10-06 22:18:16 +00006242
Bill Wendling362c1b02011-10-06 21:29:56 +00006243 // Get a mapping of the call site numbers to all of the landing pads they're
6244 // associated with.
Bill Wendling202803e2011-10-05 00:02:33 +00006245 DenseMap<unsigned, SmallVector<MachineBasicBlock*, 2> > CallSiteNumToLPad;
6246 unsigned MaxCSNum = 0;
6247 MachineModuleInfo &MMI = MF->getMMI();
Jim Grosbach0c509fa2012-04-06 23:43:50 +00006248 for (MachineFunction::iterator BB = MF->begin(), E = MF->end(); BB != E;
6249 ++BB) {
Bill Wendling202803e2011-10-05 00:02:33 +00006250 if (!BB->isLandingPad()) continue;
6251
6252 // FIXME: We should assert that the EH_LABEL is the first MI in the landing
6253 // pad.
6254 for (MachineBasicBlock::iterator
6255 II = BB->begin(), IE = BB->end(); II != IE; ++II) {
6256 if (!II->isEHLabel()) continue;
6257
6258 MCSymbol *Sym = II->getOperand(0).getMCSymbol();
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006259 if (!MMI.hasCallSiteLandingPad(Sym)) continue;
Bill Wendling202803e2011-10-05 00:02:33 +00006260
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006261 SmallVectorImpl<unsigned> &CallSiteIdxs = MMI.getCallSiteLandingPad(Sym);
6262 for (SmallVectorImpl<unsigned>::iterator
6263 CSI = CallSiteIdxs.begin(), CSE = CallSiteIdxs.end();
6264 CSI != CSE; ++CSI) {
6265 CallSiteNumToLPad[*CSI].push_back(BB);
6266 MaxCSNum = std::max(MaxCSNum, *CSI);
6267 }
Bill Wendling202803e2011-10-05 00:02:33 +00006268 break;
6269 }
6270 }
6271
6272 // Get an ordered list of the machine basic blocks for the jump table.
6273 std::vector<MachineBasicBlock*> LPadList;
Bill Wendling883ec972011-10-07 23:18:02 +00006274 SmallPtrSet<MachineBasicBlock*, 64> InvokeBBs;
Bill Wendling202803e2011-10-05 00:02:33 +00006275 LPadList.reserve(CallSiteNumToLPad.size());
6276 for (unsigned I = 1; I <= MaxCSNum; ++I) {
6277 SmallVectorImpl<MachineBasicBlock*> &MBBList = CallSiteNumToLPad[I];
6278 for (SmallVectorImpl<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006279 II = MBBList.begin(), IE = MBBList.end(); II != IE; ++II) {
Bill Wendling202803e2011-10-05 00:02:33 +00006280 LPadList.push_back(*II);
Bill Wendling883ec972011-10-07 23:18:02 +00006281 InvokeBBs.insert((*II)->pred_begin(), (*II)->pred_end());
6282 }
Bill Wendling202803e2011-10-05 00:02:33 +00006283 }
6284
Bill Wendlingf793e7e2011-10-05 23:28:57 +00006285 assert(!LPadList.empty() &&
6286 "No landing pad destinations for the dispatch jump table!");
6287
Bill Wendling362c1b02011-10-06 21:29:56 +00006288 // Create the jump table and associated information.
Bill Wendling202803e2011-10-05 00:02:33 +00006289 MachineJumpTableInfo *JTI =
6290 MF->getOrCreateJumpTableInfo(MachineJumpTableInfo::EK_Inline);
6291 unsigned MJTI = JTI->createJumpTableIndex(LPadList);
6292 unsigned UId = AFI->createJumpTableUId();
Chad Rosier96603432013-03-01 18:30:38 +00006293 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Bill Wendling202803e2011-10-05 00:02:33 +00006294
Bill Wendling362c1b02011-10-06 21:29:56 +00006295 // Create the MBBs for the dispatch code.
Bill Wendling030b58e2011-10-06 22:18:16 +00006296
6297 // Shove the dispatch's address into the return slot in the function context.
6298 MachineBasicBlock *DispatchBB = MF->CreateMachineBasicBlock();
6299 DispatchBB->setIsLandingPad();
Bill Wendling030b58e2011-10-06 22:18:16 +00006300
Bill Wendling324be982011-10-05 00:39:32 +00006301 MachineBasicBlock *TrapBB = MF->CreateMachineBasicBlock();
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006302 unsigned trap_opcode;
Chad Rosier11a98282013-02-28 18:54:27 +00006303 if (Subtarget->isThumb())
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006304 trap_opcode = ARM::tTRAP;
Chad Rosier11a98282013-02-28 18:54:27 +00006305 else
6306 trap_opcode = Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP;
6307
Eli Bendersky2e2ce492013-01-30 16:30:19 +00006308 BuildMI(TrapBB, dl, TII->get(trap_opcode));
Bill Wendling324be982011-10-05 00:39:32 +00006309 DispatchBB->addSuccessor(TrapBB);
6310
6311 MachineBasicBlock *DispContBB = MF->CreateMachineBasicBlock();
6312 DispatchBB->addSuccessor(DispContBB);
Bill Wendling202803e2011-10-05 00:02:33 +00006313
Bill Wendling510fbcd2011-10-17 21:32:56 +00006314 // Insert and MBBs.
Bill Wendling61346552011-10-06 00:53:33 +00006315 MF->insert(MF->end(), DispatchBB);
6316 MF->insert(MF->end(), DispContBB);
6317 MF->insert(MF->end(), TrapBB);
Bill Wendling61346552011-10-06 00:53:33 +00006318
Bill Wendling030b58e2011-10-06 22:18:16 +00006319 // Insert code into the entry block that creates and registers the function
6320 // context.
6321 SetupEntryBlockForSjLj(MI, MBB, DispatchBB, FI);
6322
Bill Wendling030b58e2011-10-06 22:18:16 +00006323 MachineMemOperand *FIMMOLd =
Bill Wendling362c1b02011-10-06 21:29:56 +00006324 MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Bill Wendlingb3d46782011-10-06 23:37:36 +00006325 MachineMemOperand::MOLoad |
6326 MachineMemOperand::MOVolatile, 4, 4);
Bill Wendling61346552011-10-06 00:53:33 +00006327
Chad Rosier1ec8e402012-11-06 23:05:24 +00006328 MachineInstrBuilder MIB;
6329 MIB = BuildMI(DispatchBB, dl, TII->get(ARM::Int_eh_sjlj_dispatchsetup));
6330
6331 const ARMBaseInstrInfo *AII = static_cast<const ARMBaseInstrInfo*>(TII);
6332 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
6333
6334 // Add a register mask with no preserved registers. This results in all
6335 // registers being marked as clobbered.
6336 MIB.addRegMask(RI.getNoPreservedMask());
Bob Wilsonf6d17282011-11-16 07:11:57 +00006337
Bill Wendling85833f72011-10-18 22:49:07 +00006338 unsigned NumLPads = LPadList.size();
Bill Wendling5626c662011-10-06 22:53:00 +00006339 if (Subtarget->isThumb2()) {
6340 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6341 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2LDRi12), NewVReg1)
6342 .addFrameIndex(FI)
6343 .addImm(4)
6344 .addMemOperand(FIMMOLd));
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006345
Bill Wendling85833f72011-10-18 22:49:07 +00006346 if (NumLPads < 256) {
6347 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPri))
6348 .addReg(NewVReg1)
6349 .addImm(LPadList.size()));
6350 } else {
6351 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6352 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006353 .addImm(NumLPads & 0xFFFF));
6354
6355 unsigned VReg2 = VReg1;
6356 if ((NumLPads & 0xFFFF0000) != 0) {
6357 VReg2 = MRI->createVirtualRegister(TRC);
6358 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2MOVTi16), VReg2)
6359 .addReg(VReg1)
6360 .addImm(NumLPads >> 16));
6361 }
6362
Bill Wendling85833f72011-10-18 22:49:07 +00006363 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::t2CMPrr))
6364 .addReg(NewVReg1)
6365 .addReg(VReg2));
6366 }
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006367
Bill Wendling5626c662011-10-06 22:53:00 +00006368 BuildMI(DispatchBB, dl, TII->get(ARM::t2Bcc))
6369 .addMBB(TrapBB)
6370 .addImm(ARMCC::HI)
6371 .addReg(ARM::CPSR);
Bill Wendling324be982011-10-05 00:39:32 +00006372
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006373 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
6374 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::t2LEApcrelJT),NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00006375 .addJumpTableIndex(MJTI)
6376 .addImm(UId));
Bill Wendling202803e2011-10-05 00:02:33 +00006377
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006378 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006379 AddDefaultCC(
6380 AddDefaultPred(
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006381 BuildMI(DispContBB, dl, TII->get(ARM::t2ADDrs), NewVReg4)
6382 .addReg(NewVReg3, RegState::Kill)
Bill Wendling5626c662011-10-06 22:53:00 +00006383 .addReg(NewVReg1)
6384 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
6385
6386 BuildMI(DispContBB, dl, TII->get(ARM::t2BR_JT))
Bill Wendlingb2a703d2011-10-18 21:55:58 +00006387 .addReg(NewVReg4, RegState::Kill)
Bill Wendling202803e2011-10-05 00:02:33 +00006388 .addReg(NewVReg1)
Bill Wendling5626c662011-10-06 22:53:00 +00006389 .addJumpTableIndex(MJTI)
6390 .addImm(UId);
6391 } else if (Subtarget->isThumb()) {
Bill Wendlingb3d46782011-10-06 23:37:36 +00006392 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6393 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRspi), NewVReg1)
6394 .addFrameIndex(FI)
6395 .addImm(1)
6396 .addMemOperand(FIMMOLd));
Bill Wendlingf9f5e452011-10-07 22:08:37 +00006397
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006398 if (NumLPads < 256) {
6399 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPi8))
6400 .addReg(NewVReg1)
6401 .addImm(NumLPads));
6402 } else {
6403 MachineConstantPool *ConstantPool = MF->getConstantPool();
Bill Wendling2977a152011-10-19 09:24:02 +00006404 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6405 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6406
6407 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006408 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00006409 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006410 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00006411 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
Bill Wendling64e6bfc2011-10-18 23:11:05 +00006412
6413 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6414 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tLDRpci))
6415 .addReg(VReg1, RegState::Define)
6416 .addConstantPoolIndex(Idx));
6417 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::tCMPr))
6418 .addReg(NewVReg1)
6419 .addReg(VReg1));
6420 }
6421
Bill Wendlingb3d46782011-10-06 23:37:36 +00006422 BuildMI(DispatchBB, dl, TII->get(ARM::tBcc))
6423 .addMBB(TrapBB)
6424 .addImm(ARMCC::HI)
6425 .addReg(ARM::CPSR);
6426
6427 unsigned NewVReg2 = MRI->createVirtualRegister(TRC);
6428 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLSLri), NewVReg2)
6429 .addReg(ARM::CPSR, RegState::Define)
6430 .addReg(NewVReg1)
6431 .addImm(2));
6432
6433 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling8d50ea02011-10-06 23:41:14 +00006434 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLEApcrelJT), NewVReg3)
Bill Wendlingb3d46782011-10-06 23:37:36 +00006435 .addJumpTableIndex(MJTI)
6436 .addImm(UId));
6437
6438 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6439 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg4)
6440 .addReg(ARM::CPSR, RegState::Define)
6441 .addReg(NewVReg2, RegState::Kill)
6442 .addReg(NewVReg3));
6443
6444 MachineMemOperand *JTMMOLd =
6445 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6446 MachineMemOperand::MOLoad, 4, 4);
6447
6448 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
6449 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tLDRi), NewVReg5)
6450 .addReg(NewVReg4, RegState::Kill)
6451 .addImm(0)
6452 .addMemOperand(JTMMOLd));
6453
Chad Rosier96603432013-03-01 18:30:38 +00006454 unsigned NewVReg6 = NewVReg5;
6455 if (RelocM == Reloc::PIC_) {
6456 NewVReg6 = MRI->createVirtualRegister(TRC);
6457 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::tADDrr), NewVReg6)
6458 .addReg(ARM::CPSR, RegState::Define)
6459 .addReg(NewVReg5, RegState::Kill)
6460 .addReg(NewVReg3));
6461 }
Bill Wendlingb3d46782011-10-06 23:37:36 +00006462
6463 BuildMI(DispContBB, dl, TII->get(ARM::tBR_JTr))
6464 .addReg(NewVReg6, RegState::Kill)
6465 .addJumpTableIndex(MJTI)
6466 .addImm(UId);
Bill Wendling5626c662011-10-06 22:53:00 +00006467 } else {
6468 unsigned NewVReg1 = MRI->createVirtualRegister(TRC);
6469 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRi12), NewVReg1)
6470 .addFrameIndex(FI)
6471 .addImm(4)
6472 .addMemOperand(FIMMOLd));
Bill Wendling973c8172011-10-18 22:11:18 +00006473
Bill Wendling4969dcd2011-10-18 22:52:20 +00006474 if (NumLPads < 256) {
6475 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPri))
6476 .addReg(NewVReg1)
6477 .addImm(NumLPads));
Bill Wendling2977a152011-10-19 09:24:02 +00006478 } else if (Subtarget->hasV6T2Ops() && isUInt<16>(NumLPads)) {
Bill Wendling4969dcd2011-10-18 22:52:20 +00006479 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6480 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVi16), VReg1)
Bill Wendling94f60012011-10-18 23:19:55 +00006481 .addImm(NumLPads & 0xFFFF));
6482
6483 unsigned VReg2 = VReg1;
6484 if ((NumLPads & 0xFFFF0000) != 0) {
6485 VReg2 = MRI->createVirtualRegister(TRC);
6486 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::MOVTi16), VReg2)
6487 .addReg(VReg1)
6488 .addImm(NumLPads >> 16));
6489 }
6490
Bill Wendling4969dcd2011-10-18 22:52:20 +00006491 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6492 .addReg(NewVReg1)
6493 .addReg(VReg2));
Bill Wendling2977a152011-10-19 09:24:02 +00006494 } else {
6495 MachineConstantPool *ConstantPool = MF->getConstantPool();
6496 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6497 const Constant *C = ConstantInt::get(Int32Ty, NumLPads);
6498
6499 // MachineConstantPool wants an explicit alignment.
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006500 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
Bill Wendling2977a152011-10-19 09:24:02 +00006501 if (Align == 0)
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006502 Align = getDataLayout()->getTypeAllocSize(C->getType());
Bill Wendling2977a152011-10-19 09:24:02 +00006503 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6504
6505 unsigned VReg1 = MRI->createVirtualRegister(TRC);
6506 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::LDRcp))
6507 .addReg(VReg1, RegState::Define)
Bill Wendlingcf7bdf42011-10-20 20:37:11 +00006508 .addConstantPoolIndex(Idx)
6509 .addImm(0));
Bill Wendling2977a152011-10-19 09:24:02 +00006510 AddDefaultPred(BuildMI(DispatchBB, dl, TII->get(ARM::CMPrr))
6511 .addReg(NewVReg1)
6512 .addReg(VReg1, RegState::Kill));
Bill Wendling4969dcd2011-10-18 22:52:20 +00006513 }
6514
Bill Wendling5626c662011-10-06 22:53:00 +00006515 BuildMI(DispatchBB, dl, TII->get(ARM::Bcc))
6516 .addMBB(TrapBB)
6517 .addImm(ARMCC::HI)
6518 .addReg(ARM::CPSR);
Bill Wendling202803e2011-10-05 00:02:33 +00006519
Bill Wendling973c8172011-10-18 22:11:18 +00006520 unsigned NewVReg3 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006521 AddDefaultCC(
Bill Wendling973c8172011-10-18 22:11:18 +00006522 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::MOVsi), NewVReg3)
Bill Wendling5626c662011-10-06 22:53:00 +00006523 .addReg(NewVReg1)
6524 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, 2))));
Bill Wendling973c8172011-10-18 22:11:18 +00006525 unsigned NewVReg4 = MRI->createVirtualRegister(TRC);
6526 AddDefaultPred(BuildMI(DispContBB, dl, TII->get(ARM::LEApcrelJT), NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00006527 .addJumpTableIndex(MJTI)
6528 .addImm(UId));
6529
6530 MachineMemOperand *JTMMOLd =
6531 MF->getMachineMemOperand(MachinePointerInfo::getJumpTable(),
6532 MachineMemOperand::MOLoad, 4, 4);
Bill Wendling973c8172011-10-18 22:11:18 +00006533 unsigned NewVReg5 = MRI->createVirtualRegister(TRC);
Bill Wendling5626c662011-10-06 22:53:00 +00006534 AddDefaultPred(
Bill Wendling973c8172011-10-18 22:11:18 +00006535 BuildMI(DispContBB, dl, TII->get(ARM::LDRrs), NewVReg5)
6536 .addReg(NewVReg3, RegState::Kill)
6537 .addReg(NewVReg4)
Bill Wendling5626c662011-10-06 22:53:00 +00006538 .addImm(0)
6539 .addMemOperand(JTMMOLd));
6540
Chad Rosier96603432013-03-01 18:30:38 +00006541 if (RelocM == Reloc::PIC_) {
6542 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTadd))
6543 .addReg(NewVReg5, RegState::Kill)
6544 .addReg(NewVReg4)
6545 .addJumpTableIndex(MJTI)
6546 .addImm(UId);
6547 } else {
6548 BuildMI(DispContBB, dl, TII->get(ARM::BR_JTr))
6549 .addReg(NewVReg5, RegState::Kill)
6550 .addJumpTableIndex(MJTI)
6551 .addImm(UId);
6552 }
Bill Wendling5626c662011-10-06 22:53:00 +00006553 }
Bill Wendling202803e2011-10-05 00:02:33 +00006554
Bill Wendling324be982011-10-05 00:39:32 +00006555 // Add the jump table entries as successors to the MBB.
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00006556 SmallPtrSet<MachineBasicBlock*, 8> SeenMBBs;
Bill Wendling324be982011-10-05 00:39:32 +00006557 for (std::vector<MachineBasicBlock*>::iterator
Bill Wendling883ec972011-10-07 23:18:02 +00006558 I = LPadList.begin(), E = LPadList.end(); I != E; ++I) {
6559 MachineBasicBlock *CurMBB = *I;
Jakob Stoklund Olesen710093e2012-08-20 20:52:03 +00006560 if (SeenMBBs.insert(CurMBB))
Bill Wendling883ec972011-10-07 23:18:02 +00006561 DispContBB->addSuccessor(CurMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00006562 }
6563
Bill Wendling26d27802011-10-17 05:25:09 +00006564 // N.B. the order the invoke BBs are processed in doesn't matter here.
Craig Topper840beec2014-04-04 05:16:06 +00006565 const MCPhysReg *SavedRegs = RI.getCalleeSavedRegs(MF);
Bill Wendling617075f2011-10-18 18:30:49 +00006566 SmallVector<MachineBasicBlock*, 64> MBBLPads;
Bill Wendling883ec972011-10-07 23:18:02 +00006567 for (SmallPtrSet<MachineBasicBlock*, 64>::iterator
6568 I = InvokeBBs.begin(), E = InvokeBBs.end(); I != E; ++I) {
6569 MachineBasicBlock *BB = *I;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006570
6571 // Remove the landing pad successor from the invoke block and replace it
6572 // with the new dispatch block.
Bill Wendling1414bc52011-10-26 07:16:18 +00006573 SmallVector<MachineBasicBlock*, 4> Successors(BB->succ_begin(),
6574 BB->succ_end());
6575 while (!Successors.empty()) {
6576 MachineBasicBlock *SMBB = Successors.pop_back_val();
Bill Wendling883ec972011-10-07 23:18:02 +00006577 if (SMBB->isLandingPad()) {
6578 BB->removeSuccessor(SMBB);
Bill Wendling617075f2011-10-18 18:30:49 +00006579 MBBLPads.push_back(SMBB);
Bill Wendling883ec972011-10-07 23:18:02 +00006580 }
6581 }
6582
6583 BB->addSuccessor(DispatchBB);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006584
6585 // Find the invoke call and mark all of the callee-saved registers as
6586 // 'implicit defined' so that they're spilled. This prevents code from
6587 // moving instructions to before the EH block, where they will never be
6588 // executed.
6589 for (MachineBasicBlock::reverse_iterator
6590 II = BB->rbegin(), IE = BB->rend(); II != IE; ++II) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00006591 if (!II->isCall()) continue;
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006592
6593 DenseMap<unsigned, bool> DefRegs;
6594 for (MachineInstr::mop_iterator
6595 OI = II->operands_begin(), OE = II->operands_end();
6596 OI != OE; ++OI) {
6597 if (!OI->isReg()) continue;
6598 DefRegs[OI->getReg()] = true;
6599 }
6600
Jakob Stoklund Olesenb159b5f2012-12-19 21:31:56 +00006601 MachineInstrBuilder MIB(*MF, &*II);
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006602
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00006603 for (unsigned i = 0; SavedRegs[i] != 0; ++i) {
Bill Wendling94e66432011-10-22 00:29:28 +00006604 unsigned Reg = SavedRegs[i];
6605 if (Subtarget->isThumb2() &&
Craig Topperc7242e02012-04-20 07:30:17 +00006606 !ARM::tGPRRegClass.contains(Reg) &&
6607 !ARM::hGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006608 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00006609 if (Subtarget->isThumb1Only() && !ARM::tGPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006610 continue;
Craig Topperc7242e02012-04-20 07:30:17 +00006611 if (!Subtarget->isThumb() && !ARM::GPRRegClass.contains(Reg))
Bill Wendling94e66432011-10-22 00:29:28 +00006612 continue;
6613 if (!DefRegs[Reg])
6614 MIB.addReg(Reg, RegState::ImplicitDefine | RegState::Dead);
Bill Wendling9e0cd1e2011-10-14 23:55:44 +00006615 }
Bill Wendling6f3f9a32011-10-14 23:34:37 +00006616
6617 break;
6618 }
Bill Wendling883ec972011-10-07 23:18:02 +00006619 }
Bill Wendling324be982011-10-05 00:39:32 +00006620
Bill Wendling617075f2011-10-18 18:30:49 +00006621 // Mark all former landing pads as non-landing pads. The dispatch is the only
6622 // landing pad now.
6623 for (SmallVectorImpl<MachineBasicBlock*>::iterator
6624 I = MBBLPads.begin(), E = MBBLPads.end(); I != E; ++I)
6625 (*I)->setIsLandingPad(false);
6626
Bill Wendling324be982011-10-05 00:39:32 +00006627 // The instruction is gone now.
6628 MI->eraseFromParent();
6629
Bill Wendling374ee192011-10-03 21:25:38 +00006630 return MBB;
6631}
6632
Evan Cheng0cc4ad92010-07-13 19:27:42 +00006633static
6634MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
6635 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
6636 E = MBB->succ_end(); I != E; ++I)
6637 if (*I != Succ)
6638 return *I;
6639 llvm_unreachable("Expecting a BB with two successors!");
6640}
6641
Manman Renb504f492013-10-29 22:27:32 +00006642/// Return the load opcode for a given load size. If load size >= 8,
6643/// neon opcode will be returned.
6644static unsigned getLdOpcode(unsigned LdSize, bool IsThumb1, bool IsThumb2) {
6645 if (LdSize >= 8)
6646 return LdSize == 16 ? ARM::VLD1q32wb_fixed
6647 : LdSize == 8 ? ARM::VLD1d32wb_fixed : 0;
6648 if (IsThumb1)
6649 return LdSize == 4 ? ARM::tLDRi
6650 : LdSize == 2 ? ARM::tLDRHi
6651 : LdSize == 1 ? ARM::tLDRBi : 0;
6652 if (IsThumb2)
6653 return LdSize == 4 ? ARM::t2LDR_POST
6654 : LdSize == 2 ? ARM::t2LDRH_POST
6655 : LdSize == 1 ? ARM::t2LDRB_POST : 0;
6656 return LdSize == 4 ? ARM::LDR_POST_IMM
6657 : LdSize == 2 ? ARM::LDRH_POST
6658 : LdSize == 1 ? ARM::LDRB_POST_IMM : 0;
6659}
6660
6661/// Return the store opcode for a given store size. If store size >= 8,
6662/// neon opcode will be returned.
6663static unsigned getStOpcode(unsigned StSize, bool IsThumb1, bool IsThumb2) {
6664 if (StSize >= 8)
6665 return StSize == 16 ? ARM::VST1q32wb_fixed
6666 : StSize == 8 ? ARM::VST1d32wb_fixed : 0;
6667 if (IsThumb1)
6668 return StSize == 4 ? ARM::tSTRi
6669 : StSize == 2 ? ARM::tSTRHi
6670 : StSize == 1 ? ARM::tSTRBi : 0;
6671 if (IsThumb2)
6672 return StSize == 4 ? ARM::t2STR_POST
6673 : StSize == 2 ? ARM::t2STRH_POST
6674 : StSize == 1 ? ARM::t2STRB_POST : 0;
6675 return StSize == 4 ? ARM::STR_POST_IMM
6676 : StSize == 2 ? ARM::STRH_POST
6677 : StSize == 1 ? ARM::STRB_POST_IMM : 0;
6678}
6679
6680/// Emit a post-increment load operation with given size. The instructions
6681/// will be added to BB at Pos.
6682static void emitPostLd(MachineBasicBlock *BB, MachineInstr *Pos,
6683 const TargetInstrInfo *TII, DebugLoc dl,
6684 unsigned LdSize, unsigned Data, unsigned AddrIn,
6685 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
6686 unsigned LdOpc = getLdOpcode(LdSize, IsThumb1, IsThumb2);
6687 assert(LdOpc != 0 && "Should have a load opcode");
6688 if (LdSize >= 8) {
6689 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
6690 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
6691 .addImm(0));
6692 } else if (IsThumb1) {
6693 // load + update AddrIn
6694 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
6695 .addReg(AddrIn).addImm(0));
6696 MachineInstrBuilder MIB =
6697 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
6698 MIB = AddDefaultT1CC(MIB);
6699 MIB.addReg(AddrIn).addImm(LdSize);
6700 AddDefaultPred(MIB);
6701 } else if (IsThumb2) {
6702 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
6703 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
6704 .addImm(LdSize));
6705 } else { // arm
6706 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(LdOpc), Data)
6707 .addReg(AddrOut, RegState::Define).addReg(AddrIn)
6708 .addReg(0).addImm(LdSize));
6709 }
6710}
6711
6712/// Emit a post-increment store operation with given size. The instructions
6713/// will be added to BB at Pos.
6714static void emitPostSt(MachineBasicBlock *BB, MachineInstr *Pos,
6715 const TargetInstrInfo *TII, DebugLoc dl,
6716 unsigned StSize, unsigned Data, unsigned AddrIn,
6717 unsigned AddrOut, bool IsThumb1, bool IsThumb2) {
6718 unsigned StOpc = getStOpcode(StSize, IsThumb1, IsThumb2);
6719 assert(StOpc != 0 && "Should have a store opcode");
6720 if (StSize >= 8) {
6721 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
6722 .addReg(AddrIn).addImm(0).addReg(Data));
6723 } else if (IsThumb1) {
6724 // store + update AddrIn
6725 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc)).addReg(Data)
6726 .addReg(AddrIn).addImm(0));
6727 MachineInstrBuilder MIB =
6728 BuildMI(*BB, Pos, dl, TII->get(ARM::tADDi8), AddrOut);
6729 MIB = AddDefaultT1CC(MIB);
6730 MIB.addReg(AddrIn).addImm(StSize);
6731 AddDefaultPred(MIB);
6732 } else if (IsThumb2) {
6733 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
6734 .addReg(Data).addReg(AddrIn).addImm(StSize));
6735 } else { // arm
6736 AddDefaultPred(BuildMI(*BB, Pos, dl, TII->get(StOpc), AddrOut)
6737 .addReg(Data).addReg(AddrIn).addReg(0)
6738 .addImm(StSize));
6739 }
6740}
6741
David Peixottoc32e24a2013-10-17 19:49:22 +00006742MachineBasicBlock *
6743ARMTargetLowering::EmitStructByval(MachineInstr *MI,
6744 MachineBasicBlock *BB) const {
Manman Rene8735522012-06-01 19:33:18 +00006745 // This pseudo instruction has 3 operands: dst, src, size
6746 // We expand it to a loop if size > Subtarget->getMaxInlineSizeThreshold().
6747 // Otherwise, we will generate unrolled scalar copies.
6748 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6749 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6750 MachineFunction::iterator It = BB;
6751 ++It;
6752
6753 unsigned dest = MI->getOperand(0).getReg();
6754 unsigned src = MI->getOperand(1).getReg();
6755 unsigned SizeVal = MI->getOperand(2).getImm();
6756 unsigned Align = MI->getOperand(3).getImm();
6757 DebugLoc dl = MI->getDebugLoc();
6758
Manman Rene8735522012-06-01 19:33:18 +00006759 MachineFunction *MF = BB->getParent();
6760 MachineRegisterInfo &MRI = MF->getRegInfo();
David Peixottoc32e24a2013-10-17 19:49:22 +00006761 unsigned UnitSize = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00006762 const TargetRegisterClass *TRC = nullptr;
6763 const TargetRegisterClass *VecTRC = nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00006764
6765 bool IsThumb1 = Subtarget->isThumb1Only();
6766 bool IsThumb2 = Subtarget->isThumb2();
Manman Rene8735522012-06-01 19:33:18 +00006767
6768 if (Align & 1) {
Manman Rene8735522012-06-01 19:33:18 +00006769 UnitSize = 1;
6770 } else if (Align & 2) {
Manman Rene8735522012-06-01 19:33:18 +00006771 UnitSize = 2;
6772 } else {
Manman Ren6e1fd462012-06-18 22:23:48 +00006773 // Check whether we can use NEON instructions.
Bill Wendling698e84f2012-12-30 10:32:01 +00006774 if (!MF->getFunction()->getAttributes().
6775 hasAttribute(AttributeSet::FunctionIndex,
6776 Attribute::NoImplicitFloat) &&
Manman Ren6e1fd462012-06-18 22:23:48 +00006777 Subtarget->hasNEON()) {
David Peixottoc32e24a2013-10-17 19:49:22 +00006778 if ((Align % 16 == 0) && SizeVal >= 16)
Manman Ren6e1fd462012-06-18 22:23:48 +00006779 UnitSize = 16;
David Peixottoc32e24a2013-10-17 19:49:22 +00006780 else if ((Align % 8 == 0) && SizeVal >= 8)
Manman Ren6e1fd462012-06-18 22:23:48 +00006781 UnitSize = 8;
Manman Ren6e1fd462012-06-18 22:23:48 +00006782 }
6783 // Can't use NEON instructions.
David Peixottoc32e24a2013-10-17 19:49:22 +00006784 if (UnitSize == 0)
Manman Ren6e1fd462012-06-18 22:23:48 +00006785 UnitSize = 4;
Manman Rene8735522012-06-01 19:33:18 +00006786 }
Manman Ren6e1fd462012-06-18 22:23:48 +00006787
David Peixottob0653e532013-10-24 16:39:36 +00006788 // Select the correct opcode and register class for unit size load/store
6789 bool IsNeon = UnitSize >= 8;
6790 TRC = (IsThumb1 || IsThumb2) ? (const TargetRegisterClass *)&ARM::tGPRRegClass
6791 : (const TargetRegisterClass *)&ARM::GPRRegClass;
Manman Renb504f492013-10-29 22:27:32 +00006792 if (IsNeon)
David Peixottob0653e532013-10-24 16:39:36 +00006793 VecTRC = UnitSize == 16
6794 ? (const TargetRegisterClass *)&ARM::DPairRegClass
6795 : UnitSize == 8
6796 ? (const TargetRegisterClass *)&ARM::DPRRegClass
Craig Topper062a2ba2014-04-25 05:30:21 +00006797 : nullptr;
David Peixottob0653e532013-10-24 16:39:36 +00006798
Manman Rene8735522012-06-01 19:33:18 +00006799 unsigned BytesLeft = SizeVal % UnitSize;
6800 unsigned LoopSize = SizeVal - BytesLeft;
6801
6802 if (SizeVal <= Subtarget->getMaxInlineSizeThreshold()) {
6803 // Use LDR and STR to copy.
6804 // [scratch, srcOut] = LDR_POST(srcIn, UnitSize)
6805 // [destOut] = STR_POST(scratch, destIn, UnitSize)
6806 unsigned srcIn = src;
6807 unsigned destIn = dest;
6808 for (unsigned i = 0; i < LoopSize; i+=UnitSize) {
David Peixottob0653e532013-10-24 16:39:36 +00006809 unsigned srcOut = MRI.createVirtualRegister(TRC);
6810 unsigned destOut = MRI.createVirtualRegister(TRC);
6811 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00006812 emitPostLd(BB, MI, TII, dl, UnitSize, scratch, srcIn, srcOut,
6813 IsThumb1, IsThumb2);
6814 emitPostSt(BB, MI, TII, dl, UnitSize, scratch, destIn, destOut,
6815 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00006816 srcIn = srcOut;
6817 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00006818 }
6819
6820 // Handle the leftover bytes with LDRB and STRB.
6821 // [scratch, srcOut] = LDRB_POST(srcIn, 1)
6822 // [destOut] = STRB_POST(scratch, destIn, 1)
Manman Rene8735522012-06-01 19:33:18 +00006823 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00006824 unsigned srcOut = MRI.createVirtualRegister(TRC);
6825 unsigned destOut = MRI.createVirtualRegister(TRC);
6826 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00006827 emitPostLd(BB, MI, TII, dl, 1, scratch, srcIn, srcOut,
6828 IsThumb1, IsThumb2);
6829 emitPostSt(BB, MI, TII, dl, 1, scratch, destIn, destOut,
6830 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00006831 srcIn = srcOut;
6832 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00006833 }
6834 MI->eraseFromParent(); // The instruction is gone now.
6835 return BB;
6836 }
6837
6838 // Expand the pseudo op to a loop.
6839 // thisMBB:
6840 // ...
6841 // movw varEnd, # --> with thumb2
6842 // movt varEnd, #
6843 // ldrcp varEnd, idx --> without thumb2
6844 // fallthrough --> loopMBB
6845 // loopMBB:
6846 // PHI varPhi, varEnd, varLoop
6847 // PHI srcPhi, src, srcLoop
6848 // PHI destPhi, dst, destLoop
6849 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
6850 // [destLoop] = STR_POST(scratch, destPhi, UnitSize)
6851 // subs varLoop, varPhi, #UnitSize
6852 // bne loopMBB
6853 // fallthrough --> exitMBB
6854 // exitMBB:
6855 // epilogue to handle left-over bytes
6856 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
6857 // [destOut] = STRB_POST(scratch, destLoop, 1)
6858 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6859 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
6860 MF->insert(It, loopMBB);
6861 MF->insert(It, exitMBB);
6862
6863 // Transfer the remainder of BB and its successor edges to exitMBB.
6864 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006865 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Manman Rene8735522012-06-01 19:33:18 +00006866 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6867
6868 // Load an immediate to varEnd.
David Peixottob0653e532013-10-24 16:39:36 +00006869 unsigned varEnd = MRI.createVirtualRegister(TRC);
6870 if (IsThumb2) {
6871 unsigned Vtmp = varEnd;
6872 if ((LoopSize & 0xFFFF0000) != 0)
6873 Vtmp = MRI.createVirtualRegister(TRC);
6874 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVi16), Vtmp)
6875 .addImm(LoopSize & 0xFFFF));
6876
6877 if ((LoopSize & 0xFFFF0000) != 0)
6878 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2MOVTi16), varEnd)
6879 .addReg(Vtmp).addImm(LoopSize >> 16));
6880 } else {
6881 MachineConstantPool *ConstantPool = MF->getConstantPool();
6882 Type *Int32Ty = Type::getInt32Ty(MF->getFunction()->getContext());
6883 const Constant *C = ConstantInt::get(Int32Ty, LoopSize);
6884
6885 // MachineConstantPool wants an explicit alignment.
6886 unsigned Align = getDataLayout()->getPrefTypeAlignment(Int32Ty);
6887 if (Align == 0)
6888 Align = getDataLayout()->getTypeAllocSize(C->getType());
6889 unsigned Idx = ConstantPool->getConstantPoolIndex(C, Align);
6890
6891 if (IsThumb1)
6892 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::tLDRpci)).addReg(
6893 varEnd, RegState::Define).addConstantPoolIndex(Idx));
6894 else
6895 AddDefaultPred(BuildMI(*BB, MI, dl, TII->get(ARM::LDRcp)).addReg(
6896 varEnd, RegState::Define).addConstantPoolIndex(Idx).addImm(0));
6897 }
Manman Rene8735522012-06-01 19:33:18 +00006898 BB->addSuccessor(loopMBB);
6899
6900 // Generate the loop body:
6901 // varPhi = PHI(varLoop, varEnd)
6902 // srcPhi = PHI(srcLoop, src)
6903 // destPhi = PHI(destLoop, dst)
6904 MachineBasicBlock *entryBB = BB;
6905 BB = loopMBB;
David Peixottob0653e532013-10-24 16:39:36 +00006906 unsigned varLoop = MRI.createVirtualRegister(TRC);
6907 unsigned varPhi = MRI.createVirtualRegister(TRC);
6908 unsigned srcLoop = MRI.createVirtualRegister(TRC);
6909 unsigned srcPhi = MRI.createVirtualRegister(TRC);
6910 unsigned destLoop = MRI.createVirtualRegister(TRC);
6911 unsigned destPhi = MRI.createVirtualRegister(TRC);
Manman Rene8735522012-06-01 19:33:18 +00006912
6913 BuildMI(*BB, BB->begin(), dl, TII->get(ARM::PHI), varPhi)
6914 .addReg(varLoop).addMBB(loopMBB)
6915 .addReg(varEnd).addMBB(entryBB);
6916 BuildMI(BB, dl, TII->get(ARM::PHI), srcPhi)
6917 .addReg(srcLoop).addMBB(loopMBB)
6918 .addReg(src).addMBB(entryBB);
6919 BuildMI(BB, dl, TII->get(ARM::PHI), destPhi)
6920 .addReg(destLoop).addMBB(loopMBB)
6921 .addReg(dest).addMBB(entryBB);
6922
6923 // [scratch, srcLoop] = LDR_POST(srcPhi, UnitSize)
6924 // [destLoop] = STR_POST(scratch, destPhi, UnitSiz)
David Peixottob0653e532013-10-24 16:39:36 +00006925 unsigned scratch = MRI.createVirtualRegister(IsNeon ? VecTRC : TRC);
Manman Renb504f492013-10-29 22:27:32 +00006926 emitPostLd(BB, BB->end(), TII, dl, UnitSize, scratch, srcPhi, srcLoop,
6927 IsThumb1, IsThumb2);
6928 emitPostSt(BB, BB->end(), TII, dl, UnitSize, scratch, destPhi, destLoop,
6929 IsThumb1, IsThumb2);
Manman Rene8735522012-06-01 19:33:18 +00006930
6931 // Decrement loop variable by UnitSize.
David Peixottob0653e532013-10-24 16:39:36 +00006932 if (IsThumb1) {
6933 MachineInstrBuilder MIB =
6934 BuildMI(*BB, BB->end(), dl, TII->get(ARM::tSUBi8), varLoop);
6935 MIB = AddDefaultT1CC(MIB);
6936 MIB.addReg(varPhi).addImm(UnitSize);
6937 AddDefaultPred(MIB);
6938 } else {
6939 MachineInstrBuilder MIB =
6940 BuildMI(*BB, BB->end(), dl,
6941 TII->get(IsThumb2 ? ARM::t2SUBri : ARM::SUBri), varLoop);
6942 AddDefaultCC(AddDefaultPred(MIB.addReg(varPhi).addImm(UnitSize)));
6943 MIB->getOperand(5).setReg(ARM::CPSR);
6944 MIB->getOperand(5).setIsDef(true);
6945 }
6946 BuildMI(*BB, BB->end(), dl,
6947 TII->get(IsThumb1 ? ARM::tBcc : IsThumb2 ? ARM::t2Bcc : ARM::Bcc))
6948 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Manman Rene8735522012-06-01 19:33:18 +00006949
6950 // loopMBB can loop back to loopMBB or fall through to exitMBB.
6951 BB->addSuccessor(loopMBB);
6952 BB->addSuccessor(exitMBB);
6953
6954 // Add epilogue to handle BytesLeft.
6955 BB = exitMBB;
6956 MachineInstr *StartOfExit = exitMBB->begin();
Manman Rene8735522012-06-01 19:33:18 +00006957
6958 // [scratch, srcOut] = LDRB_POST(srcLoop, 1)
6959 // [destOut] = STRB_POST(scratch, destLoop, 1)
6960 unsigned srcIn = srcLoop;
6961 unsigned destIn = destLoop;
6962 for (unsigned i = 0; i < BytesLeft; i++) {
David Peixottob0653e532013-10-24 16:39:36 +00006963 unsigned srcOut = MRI.createVirtualRegister(TRC);
6964 unsigned destOut = MRI.createVirtualRegister(TRC);
6965 unsigned scratch = MRI.createVirtualRegister(TRC);
Manman Renb504f492013-10-29 22:27:32 +00006966 emitPostLd(BB, StartOfExit, TII, dl, 1, scratch, srcIn, srcOut,
6967 IsThumb1, IsThumb2);
6968 emitPostSt(BB, StartOfExit, TII, dl, 1, scratch, destIn, destOut,
6969 IsThumb1, IsThumb2);
David Peixottob0653e532013-10-24 16:39:36 +00006970 srcIn = srcOut;
6971 destIn = destOut;
Manman Rene8735522012-06-01 19:33:18 +00006972 }
6973
6974 MI->eraseFromParent(); // The instruction is gone now.
6975 return BB;
6976}
6977
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00006978MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006979ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006980 MachineBasicBlock *BB) const {
Evan Cheng10043e22007-01-19 07:51:42 +00006981 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen7647da62009-02-13 02:25:56 +00006982 DebugLoc dl = MI->getDebugLoc();
Jim Grosbach57ccc192009-12-14 20:14:59 +00006983 bool isThumb2 = Subtarget->isThumb2();
Evan Cheng10043e22007-01-19 07:51:42 +00006984 switch (MI->getOpcode()) {
Andrew Trick0ed57782011-04-23 03:55:32 +00006985 default: {
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00006986 MI->dump();
Evan Chengb972e562009-08-07 00:34:42 +00006987 llvm_unreachable("Unexpected instr type to insert");
Andrew Trick0ed57782011-04-23 03:55:32 +00006988 }
Jim Grosbach9c0b86a2011-09-16 21:55:56 +00006989 // The Thumb2 pre-indexed stores have the same MI operands, they just
6990 // define them differently in the .td files from the isel patterns, so
6991 // they need pseudos.
6992 case ARM::t2STR_preidx:
6993 MI->setDesc(TII->get(ARM::t2STR_PRE));
6994 return BB;
6995 case ARM::t2STRB_preidx:
6996 MI->setDesc(TII->get(ARM::t2STRB_PRE));
6997 return BB;
6998 case ARM::t2STRH_preidx:
6999 MI->setDesc(TII->get(ARM::t2STRH_PRE));
7000 return BB;
7001
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007002 case ARM::STRi_preidx:
7003 case ARM::STRBi_preidx: {
Jim Grosbach5e80abb2011-08-09 21:22:41 +00007004 unsigned NewOpc = MI->getOpcode() == ARM::STRi_preidx ?
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007005 ARM::STR_PRE_IMM : ARM::STRB_PRE_IMM;
7006 // Decode the offset.
7007 unsigned Offset = MI->getOperand(4).getImm();
7008 bool isSub = ARM_AM::getAM2Op(Offset) == ARM_AM::sub;
7009 Offset = ARM_AM::getAM2Offset(Offset);
7010 if (isSub)
7011 Offset = -Offset;
7012
Jim Grosbachf402f692011-08-12 21:02:34 +00007013 MachineMemOperand *MMO = *MI->memoperands_begin();
Benjamin Kramer61a1ff52011-08-27 17:36:14 +00007014 BuildMI(*BB, MI, dl, TII->get(NewOpc))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007015 .addOperand(MI->getOperand(0)) // Rn_wb
7016 .addOperand(MI->getOperand(1)) // Rt
7017 .addOperand(MI->getOperand(2)) // Rn
7018 .addImm(Offset) // offset (skip GPR==zero_reg)
7019 .addOperand(MI->getOperand(5)) // pred
Jim Grosbachf402f692011-08-12 21:02:34 +00007020 .addOperand(MI->getOperand(6))
7021 .addMemOperand(MMO);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007022 MI->eraseFromParent();
7023 return BB;
7024 }
7025 case ARM::STRr_preidx:
Jim Grosbachd886f8c2011-08-11 21:17:22 +00007026 case ARM::STRBr_preidx:
7027 case ARM::STRH_preidx: {
7028 unsigned NewOpc;
7029 switch (MI->getOpcode()) {
7030 default: llvm_unreachable("unexpected opcode!");
7031 case ARM::STRr_preidx: NewOpc = ARM::STR_PRE_REG; break;
7032 case ARM::STRBr_preidx: NewOpc = ARM::STRB_PRE_REG; break;
7033 case ARM::STRH_preidx: NewOpc = ARM::STRH_PRE; break;
7034 }
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00007035 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(NewOpc));
7036 for (unsigned i = 0; i < MI->getNumOperands(); ++i)
7037 MIB.addOperand(MI->getOperand(i));
7038 MI->eraseFromParent();
7039 return BB;
7040 }
Eli Friedmanc3f9c4a2011-08-31 00:31:29 +00007041
Evan Chengbb2af352009-08-12 05:17:19 +00007042 case ARM::tMOVCCr_pseudo: {
Evan Cheng10043e22007-01-19 07:51:42 +00007043 // To "insert" a SELECT_CC instruction, we actually have to insert the
7044 // diamond control-flow pattern. The incoming instruction knows the
7045 // destination vreg to set, the condition code register to branch on, the
7046 // true/false values to select between, and a branch opcode to use.
7047 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007048 MachineFunction::iterator It = BB;
Evan Cheng10043e22007-01-19 07:51:42 +00007049 ++It;
7050
7051 // thisMBB:
7052 // ...
7053 // TrueVal = ...
7054 // cmpTY ccX, r1, r2
7055 // bCC copy1MBB
7056 // fallthrough --> copy0MBB
7057 MachineBasicBlock *thisMBB = BB;
Dan Gohman3b460302008-07-07 23:14:23 +00007058 MachineFunction *F = BB->getParent();
7059 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7060 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf4f04102010-07-06 15:49:48 +00007061 F->insert(It, copy0MBB);
7062 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007063
7064 // Transfer the remainder of BB and its successor edges to sinkMBB.
7065 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007066 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007067 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7068
Dan Gohmanf4f04102010-07-06 15:49:48 +00007069 BB->addSuccessor(copy0MBB);
7070 BB->addSuccessor(sinkMBB);
Dan Gohman12205642010-07-06 15:18:19 +00007071
Dan Gohman34396292010-07-06 20:24:04 +00007072 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
7073 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
7074
Evan Cheng10043e22007-01-19 07:51:42 +00007075 // copy0MBB:
7076 // %FalseValue = ...
7077 // # fallthrough to sinkMBB
7078 BB = copy0MBB;
7079
7080 // Update machine-CFG edges
7081 BB->addSuccessor(sinkMBB);
7082
7083 // sinkMBB:
7084 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7085 // ...
7086 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007087 BuildMI(*BB, BB->begin(), dl,
7088 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Cheng10043e22007-01-19 07:51:42 +00007089 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7090 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7091
Dan Gohman34396292010-07-06 20:24:04 +00007092 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng10043e22007-01-19 07:51:42 +00007093 return BB;
7094 }
Evan Chengb972e562009-08-07 00:34:42 +00007095
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007096 case ARM::BCCi64:
7097 case ARM::BCCZi64: {
Bob Wilson36be00c2010-12-23 22:45:49 +00007098 // If there is an unconditional branch to the other successor, remove it.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007099 BB->erase(std::next(MachineBasicBlock::iterator(MI)), BB->end());
Andrew Trick5eb0a302011-01-19 02:26:13 +00007100
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007101 // Compare both parts that make up the double comparison separately for
7102 // equality.
7103 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
7104
7105 unsigned LHS1 = MI->getOperand(1).getReg();
7106 unsigned LHS2 = MI->getOperand(2).getReg();
7107 if (RHSisZero) {
7108 AddDefaultPred(BuildMI(BB, dl,
7109 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7110 .addReg(LHS1).addImm(0));
7111 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7112 .addReg(LHS2).addImm(0)
7113 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7114 } else {
7115 unsigned RHS1 = MI->getOperand(3).getReg();
7116 unsigned RHS2 = MI->getOperand(4).getReg();
7117 AddDefaultPred(BuildMI(BB, dl,
7118 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7119 .addReg(LHS1).addReg(RHS1));
7120 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
7121 .addReg(LHS2).addReg(RHS2)
7122 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
7123 }
7124
7125 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
7126 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
7127 if (MI->getOperand(0).getImm() == ARMCC::NE)
7128 std::swap(destMBB, exitMBB);
7129
7130 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
7131 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007132 if (isThumb2)
7133 AddDefaultPred(BuildMI(BB, dl, TII->get(ARM::t2B)).addMBB(exitMBB));
7134 else
7135 BuildMI(BB, dl, TII->get(ARM::B)) .addMBB(exitMBB);
Evan Cheng0cc4ad92010-07-13 19:27:42 +00007136
7137 MI->eraseFromParent(); // The pseudo instruction is gone now.
7138 return BB;
7139 }
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007140
Bill Wendlingf7f223f2011-10-17 20:37:20 +00007141 case ARM::Int_eh_sjlj_setjmp:
7142 case ARM::Int_eh_sjlj_setjmp_nofp:
7143 case ARM::tInt_eh_sjlj_setjmp:
7144 case ARM::t2Int_eh_sjlj_setjmp:
7145 case ARM::t2Int_eh_sjlj_setjmp_nofp:
7146 EmitSjLjDispatchBlock(MI, BB);
7147 return BB;
7148
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007149 case ARM::ABS:
7150 case ARM::t2ABS: {
7151 // To insert an ABS instruction, we have to insert the
7152 // diamond control-flow pattern. The incoming instruction knows the
7153 // source vreg to test against 0, the destination vreg to set,
7154 // the condition code register to branch on, the
Andrew Trick3f07c422011-10-18 18:40:53 +00007155 // true/false values to select between, and a branch opcode to use.
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007156 // It transforms
7157 // V1 = ABS V0
7158 // into
7159 // V2 = MOVS V0
7160 // BCC (branch to SinkBB if V0 >= 0)
7161 // RSBBB: V3 = RSBri V2, 0 (compute ABS if V2 < 0)
Andrew Trick3f07c422011-10-18 18:40:53 +00007162 // SinkBB: V1 = PHI(V2, V3)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007163 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7164 MachineFunction::iterator BBI = BB;
7165 ++BBI;
7166 MachineFunction *Fn = BB->getParent();
7167 MachineBasicBlock *RSBBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7168 MachineBasicBlock *SinkBB = Fn->CreateMachineBasicBlock(LLVM_BB);
7169 Fn->insert(BBI, RSBBB);
7170 Fn->insert(BBI, SinkBB);
7171
7172 unsigned int ABSSrcReg = MI->getOperand(1).getReg();
7173 unsigned int ABSDstReg = MI->getOperand(0).getReg();
7174 bool isThumb2 = Subtarget->isThumb2();
7175 MachineRegisterInfo &MRI = Fn->getRegInfo();
7176 // In Thumb mode S must not be specified if source register is the SP or
7177 // PC and if destination register is the SP, so restrict register class
Craig Topperc7242e02012-04-20 07:30:17 +00007178 unsigned NewRsbDstReg = MRI.createVirtualRegister(isThumb2 ?
7179 (const TargetRegisterClass*)&ARM::rGPRRegClass :
7180 (const TargetRegisterClass*)&ARM::GPRRegClass);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007181
7182 // Transfer the remainder of BB and its successor edges to sinkMBB.
7183 SinkBB->splice(SinkBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007184 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007185 SinkBB->transferSuccessorsAndUpdatePHIs(BB);
7186
7187 BB->addSuccessor(RSBBB);
7188 BB->addSuccessor(SinkBB);
7189
7190 // fall through to SinkMBB
7191 RSBBB->addSuccessor(SinkBB);
7192
Manman Rene0763c72012-06-15 21:32:12 +00007193 // insert a cmp at the end of BB
Andrew Trickbc325162012-07-18 18:34:24 +00007194 AddDefaultPred(BuildMI(BB, dl,
Manman Rene0763c72012-06-15 21:32:12 +00007195 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
7196 .addReg(ABSSrcReg).addImm(0));
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007197
7198 // insert a bcc with opposite CC to ARMCC::MI at the end of BB
Andrew Trick3f07c422011-10-18 18:40:53 +00007199 BuildMI(BB, dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007200 TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc)).addMBB(SinkBB)
7201 .addImm(ARMCC::getOppositeCondition(ARMCC::MI)).addReg(ARM::CPSR);
7202
7203 // insert rsbri in RSBBB
7204 // Note: BCC and rsbri will be converted into predicated rsbmi
7205 // by if-conversion pass
Andrew Trick3f07c422011-10-18 18:40:53 +00007206 BuildMI(*RSBBB, RSBBB->begin(), dl,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007207 TII->get(isThumb2 ? ARM::t2RSBri : ARM::RSBri), NewRsbDstReg)
Manman Rene0763c72012-06-15 21:32:12 +00007208 .addReg(ABSSrcReg, RegState::Kill)
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007209 .addImm(0).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
7210
Andrew Trick3f07c422011-10-18 18:40:53 +00007211 // insert PHI in SinkBB,
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007212 // reuse ABSDstReg to not change uses of ABS instruction
7213 BuildMI(*SinkBB, SinkBB->begin(), dl,
7214 TII->get(ARM::PHI), ABSDstReg)
7215 .addReg(NewRsbDstReg).addMBB(RSBBB)
Manman Rene0763c72012-06-15 21:32:12 +00007216 .addReg(ABSSrcReg).addMBB(BB);
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007217
7218 // remove ABS instruction
Andrew Trick3f07c422011-10-18 18:40:53 +00007219 MI->eraseFromParent();
Bill Wendlinga7d697e2011-10-10 22:59:55 +00007220
7221 // return last added BB
7222 return SinkBB;
7223 }
Manman Rene8735522012-06-01 19:33:18 +00007224 case ARM::COPY_STRUCT_BYVAL_I32:
Manman Ren9f911162012-06-01 02:44:42 +00007225 ++NumLoopByVals;
Manman Rene8735522012-06-01 19:33:18 +00007226 return EmitStructByval(MI, BB);
Evan Cheng10043e22007-01-19 07:51:42 +00007227 }
7228}
7229
Evan Chenge6fba772011-08-30 19:09:48 +00007230void ARMTargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
7231 SDNode *Node) const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00007232 if (!MI->hasPostISelHook()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007233 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
7234 "Pseudo flag-setting opcodes must be marked with 'hasPostISelHook'");
7235 return;
7236 }
7237
Evan Cheng7f8e5632011-12-07 07:15:52 +00007238 const MCInstrDesc *MCID = &MI->getDesc();
Andrew Trick8586e622011-09-20 03:17:40 +00007239 // Adjust potentially 's' setting instructions after isel, i.e. ADC, SBC, RSB,
7240 // RSC. Coming out of isel, they have an implicit CPSR def, but the optional
7241 // operand is still set to noreg. If needed, set the optional operand's
7242 // register to CPSR, and remove the redundant implicit def.
Andrew Trick924123a2011-09-21 02:20:46 +00007243 //
Andrew Trick88b24502011-10-18 19:18:52 +00007244 // e.g. ADCS (..., CPSR<imp-def>) -> ADC (... opt:CPSR<def>).
Andrew Trick8586e622011-09-20 03:17:40 +00007245
Andrew Trick924123a2011-09-21 02:20:46 +00007246 // Rename pseudo opcodes.
7247 unsigned NewOpc = convertAddSubFlagsOpcode(MI->getOpcode());
7248 if (NewOpc) {
7249 const ARMBaseInstrInfo *TII =
7250 static_cast<const ARMBaseInstrInfo*>(getTargetMachine().getInstrInfo());
Andrew Trick88b24502011-10-18 19:18:52 +00007251 MCID = &TII->get(NewOpc);
7252
7253 assert(MCID->getNumOperands() == MI->getDesc().getNumOperands() + 1 &&
7254 "converted opcode should be the same except for cc_out");
7255
7256 MI->setDesc(*MCID);
7257
7258 // Add the optional cc_out operand
7259 MI->addOperand(MachineOperand::CreateReg(0, /*isDef=*/true));
Andrew Trick924123a2011-09-21 02:20:46 +00007260 }
Andrew Trick88b24502011-10-18 19:18:52 +00007261 unsigned ccOutIdx = MCID->getNumOperands() - 1;
Andrew Trick8586e622011-09-20 03:17:40 +00007262
7263 // Any ARM instruction that sets the 's' bit should specify an optional
7264 // "cc_out" operand in the last operand position.
Evan Cheng7f8e5632011-12-07 07:15:52 +00007265 if (!MI->hasOptionalDef() || !MCID->OpInfo[ccOutIdx].isOptionalDef()) {
Andrew Trick924123a2011-09-21 02:20:46 +00007266 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007267 return;
7268 }
Andrew Trick924123a2011-09-21 02:20:46 +00007269 // Look for an implicit def of CPSR added by MachineInstr ctor. Remove it
7270 // since we already have an optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007271 bool definesCPSR = false;
7272 bool deadCPSR = false;
Andrew Trick88b24502011-10-18 19:18:52 +00007273 for (unsigned i = MCID->getNumOperands(), e = MI->getNumOperands();
Andrew Trick8586e622011-09-20 03:17:40 +00007274 i != e; ++i) {
7275 const MachineOperand &MO = MI->getOperand(i);
7276 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) {
7277 definesCPSR = true;
7278 if (MO.isDead())
7279 deadCPSR = true;
7280 MI->RemoveOperand(i);
7281 break;
Evan Chenge6fba772011-08-30 19:09:48 +00007282 }
7283 }
Andrew Trick8586e622011-09-20 03:17:40 +00007284 if (!definesCPSR) {
Andrew Trick924123a2011-09-21 02:20:46 +00007285 assert(!NewOpc && "Optional cc_out operand required");
Andrew Trick8586e622011-09-20 03:17:40 +00007286 return;
7287 }
7288 assert(deadCPSR == !Node->hasAnyUseOfValue(1) && "inconsistent dead flag");
Andrew Trick924123a2011-09-21 02:20:46 +00007289 if (deadCPSR) {
7290 assert(!MI->getOperand(ccOutIdx).getReg() &&
7291 "expect uninitialized optional cc_out operand");
Andrew Trick8586e622011-09-20 03:17:40 +00007292 return;
Andrew Trick924123a2011-09-21 02:20:46 +00007293 }
Andrew Trick8586e622011-09-20 03:17:40 +00007294
Andrew Trick924123a2011-09-21 02:20:46 +00007295 // If this instruction was defined with an optional CPSR def and its dag node
7296 // had a live implicit CPSR def, then activate the optional CPSR def.
Andrew Trick8586e622011-09-20 03:17:40 +00007297 MachineOperand &MO = MI->getOperand(ccOutIdx);
7298 MO.setReg(ARM::CPSR);
7299 MO.setIsDef(true);
Evan Chenge6fba772011-08-30 19:09:48 +00007300}
7301
Evan Cheng10043e22007-01-19 07:51:42 +00007302//===----------------------------------------------------------------------===//
7303// ARM Optimization Hooks
7304//===----------------------------------------------------------------------===//
7305
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007306// Helper function that checks if N is a null or all ones constant.
7307static inline bool isZeroOrAllOnes(SDValue N, bool AllOnes) {
7308 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
7309 if (!C)
7310 return false;
7311 return AllOnes ? C->isAllOnesValue() : C->isNullValue();
7312}
7313
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007314// Return true if N is conditionally 0 or all ones.
7315// Detects these expressions where cc is an i1 value:
7316//
7317// (select cc 0, y) [AllOnes=0]
7318// (select cc y, 0) [AllOnes=0]
7319// (zext cc) [AllOnes=0]
7320// (sext cc) [AllOnes=0/1]
7321// (select cc -1, y) [AllOnes=1]
7322// (select cc y, -1) [AllOnes=1]
7323//
7324// Invert is set when N is the null/all ones constant when CC is false.
7325// OtherOp is set to the alternative value of N.
7326static bool isConditionalZeroOrAllOnes(SDNode *N, bool AllOnes,
7327 SDValue &CC, bool &Invert,
7328 SDValue &OtherOp,
7329 SelectionDAG &DAG) {
7330 switch (N->getOpcode()) {
7331 default: return false;
7332 case ISD::SELECT: {
7333 CC = N->getOperand(0);
7334 SDValue N1 = N->getOperand(1);
7335 SDValue N2 = N->getOperand(2);
7336 if (isZeroOrAllOnes(N1, AllOnes)) {
7337 Invert = false;
7338 OtherOp = N2;
7339 return true;
7340 }
7341 if (isZeroOrAllOnes(N2, AllOnes)) {
7342 Invert = true;
7343 OtherOp = N1;
7344 return true;
7345 }
7346 return false;
7347 }
7348 case ISD::ZERO_EXTEND:
7349 // (zext cc) can never be the all ones value.
7350 if (AllOnes)
7351 return false;
7352 // Fall through.
7353 case ISD::SIGN_EXTEND: {
7354 EVT VT = N->getValueType(0);
7355 CC = N->getOperand(0);
7356 if (CC.getValueType() != MVT::i1)
7357 return false;
7358 Invert = !AllOnes;
7359 if (AllOnes)
7360 // When looking for an AllOnes constant, N is an sext, and the 'other'
7361 // value is 0.
7362 OtherOp = DAG.getConstant(0, VT);
7363 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7364 // When looking for a 0 constant, N can be zext or sext.
7365 OtherOp = DAG.getConstant(1, VT);
7366 else
7367 OtherOp = DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT);
7368 return true;
7369 }
7370 }
7371}
7372
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007373// Combine a constant select operand into its use:
7374//
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007375// (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
7376// (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
7377// (and (select cc, -1, c), x) -> (select cc, x, (and, x, c)) [AllOnes=1]
7378// (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7379// (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007380//
7381// The transform is rejected if the select doesn't have a constant operand that
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007382// is null, or all ones when AllOnes is set.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007383//
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007384// Also recognize sext/zext from i1:
7385//
7386// (add (zext cc), x) -> (select cc (add x, 1), x)
7387// (add (sext cc), x) -> (select cc (add x, -1), x)
7388//
7389// These transformations eventually create predicated instructions.
7390//
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007391// @param N The node to transform.
7392// @param Slct The N operand that is a select.
7393// @param OtherOp The other N operand (x above).
7394// @param DCI Context.
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007395// @param AllOnes Require the select constant to be all ones instead of null.
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007396// @returns The new node, or SDValue() on failure.
Chris Lattner4147f082009-03-12 06:52:53 +00007397static
7398SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007399 TargetLowering::DAGCombinerInfo &DCI,
7400 bool AllOnes = false) {
Chris Lattner4147f082009-03-12 06:52:53 +00007401 SelectionDAG &DAG = DCI.DAG;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007402 EVT VT = N->getValueType(0);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007403 SDValue NonConstantVal;
7404 SDValue CCOp;
7405 bool SwapSelectOps;
7406 if (!isConditionalZeroOrAllOnes(Slct.getNode(), AllOnes, CCOp, SwapSelectOps,
7407 NonConstantVal, DAG))
Jakob Stoklund Olesenc1dee482012-08-17 16:59:09 +00007408 return SDValue();
7409
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007410 // Slct is now know to be the desired identity constant when CC is true.
7411 SDValue TrueVal = OtherOp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007412 SDValue FalseVal = DAG.getNode(N->getOpcode(), SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007413 OtherOp, NonConstantVal);
7414 // Unless SwapSelectOps says CC should be false.
7415 if (SwapSelectOps)
7416 std::swap(TrueVal, FalseVal);
7417
Andrew Trickef9de2a2013-05-25 02:42:55 +00007418 return DAG.getNode(ISD::SELECT, SDLoc(N), VT,
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007419 CCOp, TrueVal, FalseVal);
Chris Lattner4147f082009-03-12 06:52:53 +00007420}
7421
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007422// Attempt combineSelectAndUse on each operand of a commutative operator N.
7423static
7424SDValue combineSelectAndUseCommutative(SDNode *N, bool AllOnes,
7425 TargetLowering::DAGCombinerInfo &DCI) {
7426 SDValue N0 = N->getOperand(0);
7427 SDValue N1 = N->getOperand(1);
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007428 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007429 SDValue Result = combineSelectAndUse(N, N0, N1, DCI, AllOnes);
7430 if (Result.getNode())
7431 return Result;
7432 }
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007433 if (N1.getNode()->hasOneUse()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007434 SDValue Result = combineSelectAndUse(N, N1, N0, DCI, AllOnes);
7435 if (Result.getNode())
7436 return Result;
7437 }
7438 return SDValue();
7439}
7440
Eric Christopher1b8b94192011-06-29 21:10:36 +00007441// AddCombineToVPADDL- For pair-wise add on neon, use the vpaddl instruction
Tanya Lattnere9e67052011-06-14 23:48:48 +00007442// (only after legalization).
7443static SDValue AddCombineToVPADDL(SDNode *N, SDValue N0, SDValue N1,
7444 TargetLowering::DAGCombinerInfo &DCI,
7445 const ARMSubtarget *Subtarget) {
7446
7447 // Only perform optimization if after legalize, and if NEON is available. We
7448 // also expected both operands to be BUILD_VECTORs.
7449 if (DCI.isBeforeLegalize() || !Subtarget->hasNEON()
7450 || N0.getOpcode() != ISD::BUILD_VECTOR
7451 || N1.getOpcode() != ISD::BUILD_VECTOR)
7452 return SDValue();
7453
7454 // Check output type since VPADDL operand elements can only be 8, 16, or 32.
7455 EVT VT = N->getValueType(0);
7456 if (!VT.isInteger() || VT.getVectorElementType() == MVT::i64)
7457 return SDValue();
7458
7459 // Check that the vector operands are of the right form.
7460 // N0 and N1 are BUILD_VECTOR nodes with N number of EXTRACT_VECTOR
7461 // operands, where N is the size of the formed vector.
7462 // Each EXTRACT_VECTOR should have the same input vector and odd or even
7463 // index such that we have a pair wise add pattern.
Tanya Lattnere9e67052011-06-14 23:48:48 +00007464
7465 // Grab the vector that all EXTRACT_VECTOR nodes should be referencing.
Bob Wilson4b12a112011-06-15 06:04:34 +00007466 if (N0->getOperand(0)->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
Tanya Lattnere9e67052011-06-14 23:48:48 +00007467 return SDValue();
Bob Wilson4b12a112011-06-15 06:04:34 +00007468 SDValue Vec = N0->getOperand(0)->getOperand(0);
7469 SDNode *V = Vec.getNode();
7470 unsigned nextIndex = 0;
Tanya Lattnere9e67052011-06-14 23:48:48 +00007471
Eric Christopher1b8b94192011-06-29 21:10:36 +00007472 // For each operands to the ADD which are BUILD_VECTORs,
Tanya Lattnere9e67052011-06-14 23:48:48 +00007473 // check to see if each of their operands are an EXTRACT_VECTOR with
7474 // the same vector and appropriate index.
7475 for (unsigned i = 0, e = N0->getNumOperands(); i != e; ++i) {
7476 if (N0->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT
7477 && N1->getOperand(i)->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
Eric Christopher1b8b94192011-06-29 21:10:36 +00007478
Tanya Lattnere9e67052011-06-14 23:48:48 +00007479 SDValue ExtVec0 = N0->getOperand(i);
7480 SDValue ExtVec1 = N1->getOperand(i);
Eric Christopher1b8b94192011-06-29 21:10:36 +00007481
Tanya Lattnere9e67052011-06-14 23:48:48 +00007482 // First operand is the vector, verify its the same.
7483 if (V != ExtVec0->getOperand(0).getNode() ||
7484 V != ExtVec1->getOperand(0).getNode())
7485 return SDValue();
Eric Christopher1b8b94192011-06-29 21:10:36 +00007486
Tanya Lattnere9e67052011-06-14 23:48:48 +00007487 // Second is the constant, verify its correct.
7488 ConstantSDNode *C0 = dyn_cast<ConstantSDNode>(ExtVec0->getOperand(1));
7489 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(ExtVec1->getOperand(1));
Eric Christopher1b8b94192011-06-29 21:10:36 +00007490
Tanya Lattnere9e67052011-06-14 23:48:48 +00007491 // For the constant, we want to see all the even or all the odd.
7492 if (!C0 || !C1 || C0->getZExtValue() != nextIndex
7493 || C1->getZExtValue() != nextIndex+1)
7494 return SDValue();
7495
7496 // Increment index.
7497 nextIndex+=2;
Eric Christopher1b8b94192011-06-29 21:10:36 +00007498 } else
Tanya Lattnere9e67052011-06-14 23:48:48 +00007499 return SDValue();
7500 }
7501
7502 // Create VPADDL node.
7503 SelectionDAG &DAG = DCI.DAG;
7504 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Tanya Lattnere9e67052011-06-14 23:48:48 +00007505
7506 // Build operand list.
7507 SmallVector<SDValue, 8> Ops;
7508 Ops.push_back(DAG.getConstant(Intrinsic::arm_neon_vpaddls,
7509 TLI.getPointerTy()));
7510
7511 // Input is the vector.
7512 Ops.push_back(Vec);
Eric Christopher1b8b94192011-06-29 21:10:36 +00007513
Tanya Lattnere9e67052011-06-14 23:48:48 +00007514 // Get widened type and narrowed type.
7515 MVT widenType;
7516 unsigned numElem = VT.getVectorNumElements();
Silviu Barangaa3106e62014-04-03 10:44:27 +00007517
7518 EVT inputLaneType = Vec.getValueType().getVectorElementType();
7519 switch (inputLaneType.getSimpleVT().SimpleTy) {
Tanya Lattnere9e67052011-06-14 23:48:48 +00007520 case MVT::i8: widenType = MVT::getVectorVT(MVT::i16, numElem); break;
7521 case MVT::i16: widenType = MVT::getVectorVT(MVT::i32, numElem); break;
7522 case MVT::i32: widenType = MVT::getVectorVT(MVT::i64, numElem); break;
7523 default:
Craig Toppere55c5562012-02-07 02:50:20 +00007524 llvm_unreachable("Invalid vector element type for padd optimization.");
Tanya Lattnere9e67052011-06-14 23:48:48 +00007525 }
7526
Craig Topper48d114b2014-04-26 18:35:24 +00007527 SDValue tmp = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N), widenType, Ops);
Silviu Barangaa3106e62014-04-03 10:44:27 +00007528 unsigned ExtOp = VT.bitsGT(tmp.getValueType()) ? ISD::ANY_EXTEND : ISD::TRUNCATE;
7529 return DAG.getNode(ExtOp, SDLoc(N), VT, tmp);
Tanya Lattnere9e67052011-06-14 23:48:48 +00007530}
7531
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007532static SDValue findMUL_LOHI(SDValue V) {
7533 if (V->getOpcode() == ISD::UMUL_LOHI ||
7534 V->getOpcode() == ISD::SMUL_LOHI)
7535 return V;
7536 return SDValue();
7537}
7538
7539static SDValue AddCombineTo64bitMLAL(SDNode *AddcNode,
7540 TargetLowering::DAGCombinerInfo &DCI,
7541 const ARMSubtarget *Subtarget) {
7542
7543 if (Subtarget->isThumb1Only()) return SDValue();
7544
7545 // Only perform the checks after legalize when the pattern is available.
7546 if (DCI.isBeforeLegalize()) return SDValue();
7547
7548 // Look for multiply add opportunities.
7549 // The pattern is a ISD::UMUL_LOHI followed by two add nodes, where
7550 // each add nodes consumes a value from ISD::UMUL_LOHI and there is
7551 // a glue link from the first add to the second add.
7552 // If we find this pattern, we can replace the U/SMUL_LOHI, ADDC, and ADDE by
7553 // a S/UMLAL instruction.
7554 // loAdd UMUL_LOHI
7555 // \ / :lo \ :hi
7556 // \ / \ [no multiline comment]
7557 // ADDC | hiAdd
7558 // \ :glue / /
7559 // \ / /
7560 // ADDE
7561 //
7562 assert(AddcNode->getOpcode() == ISD::ADDC && "Expect an ADDC");
7563 SDValue AddcOp0 = AddcNode->getOperand(0);
7564 SDValue AddcOp1 = AddcNode->getOperand(1);
7565
7566 // Check if the two operands are from the same mul_lohi node.
7567 if (AddcOp0.getNode() == AddcOp1.getNode())
7568 return SDValue();
7569
7570 assert(AddcNode->getNumValues() == 2 &&
7571 AddcNode->getValueType(0) == MVT::i32 &&
Michael Gottesmanb2a70562013-06-18 20:49:40 +00007572 "Expect ADDC with two result values. First: i32");
7573
7574 // Check that we have a glued ADDC node.
7575 if (AddcNode->getValueType(1) != MVT::Glue)
7576 return SDValue();
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007577
7578 // Check that the ADDC adds the low result of the S/UMUL_LOHI.
7579 if (AddcOp0->getOpcode() != ISD::UMUL_LOHI &&
7580 AddcOp0->getOpcode() != ISD::SMUL_LOHI &&
7581 AddcOp1->getOpcode() != ISD::UMUL_LOHI &&
7582 AddcOp1->getOpcode() != ISD::SMUL_LOHI)
7583 return SDValue();
7584
7585 // Look for the glued ADDE.
7586 SDNode* AddeNode = AddcNode->getGluedUser();
Craig Topper062a2ba2014-04-25 05:30:21 +00007587 if (!AddeNode)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007588 return SDValue();
7589
7590 // Make sure it is really an ADDE.
7591 if (AddeNode->getOpcode() != ISD::ADDE)
7592 return SDValue();
7593
7594 assert(AddeNode->getNumOperands() == 3 &&
7595 AddeNode->getOperand(2).getValueType() == MVT::Glue &&
7596 "ADDE node has the wrong inputs");
7597
7598 // Check for the triangle shape.
7599 SDValue AddeOp0 = AddeNode->getOperand(0);
7600 SDValue AddeOp1 = AddeNode->getOperand(1);
7601
7602 // Make sure that the ADDE operands are not coming from the same node.
7603 if (AddeOp0.getNode() == AddeOp1.getNode())
7604 return SDValue();
7605
7606 // Find the MUL_LOHI node walking up ADDE's operands.
7607 bool IsLeftOperandMUL = false;
7608 SDValue MULOp = findMUL_LOHI(AddeOp0);
7609 if (MULOp == SDValue())
7610 MULOp = findMUL_LOHI(AddeOp1);
7611 else
7612 IsLeftOperandMUL = true;
7613 if (MULOp == SDValue())
7614 return SDValue();
7615
7616 // Figure out the right opcode.
7617 unsigned Opc = MULOp->getOpcode();
7618 unsigned FinalOpc = (Opc == ISD::SMUL_LOHI) ? ARMISD::SMLAL : ARMISD::UMLAL;
7619
7620 // Figure out the high and low input values to the MLAL node.
7621 SDValue* HiMul = &MULOp;
Craig Topper062a2ba2014-04-25 05:30:21 +00007622 SDValue* HiAdd = nullptr;
7623 SDValue* LoMul = nullptr;
7624 SDValue* LowAdd = nullptr;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007625
7626 if (IsLeftOperandMUL)
7627 HiAdd = &AddeOp1;
7628 else
7629 HiAdd = &AddeOp0;
7630
7631
7632 if (AddcOp0->getOpcode() == Opc) {
7633 LoMul = &AddcOp0;
7634 LowAdd = &AddcOp1;
7635 }
7636 if (AddcOp1->getOpcode() == Opc) {
7637 LoMul = &AddcOp1;
7638 LowAdd = &AddcOp0;
7639 }
7640
Craig Topper062a2ba2014-04-25 05:30:21 +00007641 if (!LoMul)
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007642 return SDValue();
7643
7644 if (LoMul->getNode() != HiMul->getNode())
7645 return SDValue();
7646
7647 // Create the merged node.
7648 SelectionDAG &DAG = DCI.DAG;
7649
7650 // Build operand list.
7651 SmallVector<SDValue, 8> Ops;
7652 Ops.push_back(LoMul->getOperand(0));
7653 Ops.push_back(LoMul->getOperand(1));
7654 Ops.push_back(*LowAdd);
7655 Ops.push_back(*HiAdd);
7656
Andrew Trickef9de2a2013-05-25 02:42:55 +00007657 SDValue MLALNode = DAG.getNode(FinalOpc, SDLoc(AddcNode),
Craig Topper48d114b2014-04-26 18:35:24 +00007658 DAG.getVTList(MVT::i32, MVT::i32), Ops);
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00007659
7660 // Replace the ADDs' nodes uses by the MLA node's values.
7661 SDValue HiMLALResult(MLALNode.getNode(), 1);
7662 DAG.ReplaceAllUsesOfValueWith(SDValue(AddeNode, 0), HiMLALResult);
7663
7664 SDValue LoMLALResult(MLALNode.getNode(), 0);
7665 DAG.ReplaceAllUsesOfValueWith(SDValue(AddcNode, 0), LoMLALResult);
7666
7667 // Return original node to notify the driver to stop replacing.
7668 SDValue resNode(AddcNode, 0);
7669 return resNode;
7670}
7671
7672/// PerformADDCCombine - Target-specific dag combine transform from
7673/// ISD::ADDC, ISD::ADDE, and ISD::MUL_LOHI to MLAL.
7674static SDValue PerformADDCCombine(SDNode *N,
7675 TargetLowering::DAGCombinerInfo &DCI,
7676 const ARMSubtarget *Subtarget) {
7677
7678 return AddCombineTo64bitMLAL(N, DCI, Subtarget);
7679
7680}
7681
Bob Wilson728eb292010-07-29 20:34:14 +00007682/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
7683/// operands N0 and N1. This is a helper for PerformADDCombine that is
7684/// called with the default operands, and if that fails, with commuted
7685/// operands.
7686static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
Tanya Lattnere9e67052011-06-14 23:48:48 +00007687 TargetLowering::DAGCombinerInfo &DCI,
7688 const ARMSubtarget *Subtarget){
7689
7690 // Attempt to create vpaddl for this add.
7691 SDValue Result = AddCombineToVPADDL(N, N0, N1, DCI, Subtarget);
7692 if (Result.getNode())
7693 return Result;
Eric Christopher1b8b94192011-06-29 21:10:36 +00007694
Chris Lattner4147f082009-03-12 06:52:53 +00007695 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007696 if (N0.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00007697 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
7698 if (Result.getNode()) return Result;
7699 }
Chris Lattner4147f082009-03-12 06:52:53 +00007700 return SDValue();
7701}
7702
Bob Wilson728eb292010-07-29 20:34:14 +00007703/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
7704///
7705static SDValue PerformADDCombine(SDNode *N,
Tanya Lattnere9e67052011-06-14 23:48:48 +00007706 TargetLowering::DAGCombinerInfo &DCI,
7707 const ARMSubtarget *Subtarget) {
Bob Wilson728eb292010-07-29 20:34:14 +00007708 SDValue N0 = N->getOperand(0);
7709 SDValue N1 = N->getOperand(1);
7710
7711 // First try with the default operand order.
Tanya Lattnere9e67052011-06-14 23:48:48 +00007712 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00007713 if (Result.getNode())
7714 return Result;
7715
7716 // If that didn't work, try again with the operands commuted.
Tanya Lattnere9e67052011-06-14 23:48:48 +00007717 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget);
Bob Wilson728eb292010-07-29 20:34:14 +00007718}
7719
Chris Lattner4147f082009-03-12 06:52:53 +00007720/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson728eb292010-07-29 20:34:14 +00007721///
Chris Lattner4147f082009-03-12 06:52:53 +00007722static SDValue PerformSUBCombine(SDNode *N,
7723 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson728eb292010-07-29 20:34:14 +00007724 SDValue N0 = N->getOperand(0);
7725 SDValue N1 = N->getOperand(1);
Bob Wilson7117a912009-03-20 22:42:55 +00007726
Chris Lattner4147f082009-03-12 06:52:53 +00007727 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
Jakob Stoklund Olesendded0612012-08-18 21:25:22 +00007728 if (N1.getNode()->hasOneUse()) {
Chris Lattner4147f082009-03-12 06:52:53 +00007729 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
7730 if (Result.getNode()) return Result;
7731 }
Bob Wilson7117a912009-03-20 22:42:55 +00007732
Chris Lattner4147f082009-03-12 06:52:53 +00007733 return SDValue();
7734}
7735
Evan Cheng38bf5ad2011-03-31 19:38:48 +00007736/// PerformVMULCombine
7737/// Distribute (A + B) * C to (A * C) + (B * C) to take advantage of the
7738/// special multiplier accumulator forwarding.
7739/// vmul d3, d0, d2
7740/// vmla d3, d1, d2
7741/// is faster than
7742/// vadd d3, d0, d1
7743/// vmul d3, d3, d2
Weiming Zhao2052f482013-09-25 23:12:06 +00007744// However, for (A + B) * (A + B),
7745// vadd d2, d0, d1
7746// vmul d3, d0, d2
7747// vmla d3, d1, d2
7748// is slower than
7749// vadd d2, d0, d1
7750// vmul d3, d2, d2
Evan Cheng38bf5ad2011-03-31 19:38:48 +00007751static SDValue PerformVMULCombine(SDNode *N,
7752 TargetLowering::DAGCombinerInfo &DCI,
7753 const ARMSubtarget *Subtarget) {
7754 if (!Subtarget->hasVMLxForwarding())
7755 return SDValue();
7756
7757 SelectionDAG &DAG = DCI.DAG;
7758 SDValue N0 = N->getOperand(0);
7759 SDValue N1 = N->getOperand(1);
7760 unsigned Opcode = N0.getOpcode();
7761 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
7762 Opcode != ISD::FADD && Opcode != ISD::FSUB) {
Chad Rosier27301622011-06-16 01:21:54 +00007763 Opcode = N1.getOpcode();
Evan Cheng38bf5ad2011-03-31 19:38:48 +00007764 if (Opcode != ISD::ADD && Opcode != ISD::SUB &&
7765 Opcode != ISD::FADD && Opcode != ISD::FSUB)
7766 return SDValue();
7767 std::swap(N0, N1);
7768 }
7769
Weiming Zhao2052f482013-09-25 23:12:06 +00007770 if (N0 == N1)
7771 return SDValue();
7772
Evan Cheng38bf5ad2011-03-31 19:38:48 +00007773 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00007774 SDLoc DL(N);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00007775 SDValue N00 = N0->getOperand(0);
7776 SDValue N01 = N0->getOperand(1);
7777 return DAG.getNode(Opcode, DL, VT,
7778 DAG.getNode(ISD::MUL, DL, VT, N00, N1),
7779 DAG.getNode(ISD::MUL, DL, VT, N01, N1));
7780}
7781
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00007782static SDValue PerformMULCombine(SDNode *N,
7783 TargetLowering::DAGCombinerInfo &DCI,
7784 const ARMSubtarget *Subtarget) {
7785 SelectionDAG &DAG = DCI.DAG;
7786
7787 if (Subtarget->isThumb1Only())
7788 return SDValue();
7789
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00007790 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
7791 return SDValue();
7792
7793 EVT VT = N->getValueType(0);
Evan Cheng38bf5ad2011-03-31 19:38:48 +00007794 if (VT.is64BitVector() || VT.is128BitVector())
7795 return PerformVMULCombine(N, DCI, Subtarget);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00007796 if (VT != MVT::i32)
7797 return SDValue();
7798
7799 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
7800 if (!C)
7801 return SDValue();
7802
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00007803 int64_t MulAmt = C->getSExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007804 unsigned ShiftAmt = countTrailingZeros<uint64_t>(MulAmt);
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00007805
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00007806 ShiftAmt = ShiftAmt & (32 - 1);
7807 SDValue V = N->getOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00007808 SDLoc DL(N);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00007809
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00007810 SDValue Res;
7811 MulAmt >>= ShiftAmt;
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00007812
7813 if (MulAmt >= 0) {
7814 if (isPowerOf2_32(MulAmt - 1)) {
7815 // (mul x, 2^N + 1) => (add (shl x, N), x)
7816 Res = DAG.getNode(ISD::ADD, DL, VT,
7817 V,
7818 DAG.getNode(ISD::SHL, DL, VT,
7819 V,
7820 DAG.getConstant(Log2_32(MulAmt - 1),
7821 MVT::i32)));
7822 } else if (isPowerOf2_32(MulAmt + 1)) {
7823 // (mul x, 2^N - 1) => (sub (shl x, N), x)
7824 Res = DAG.getNode(ISD::SUB, DL, VT,
7825 DAG.getNode(ISD::SHL, DL, VT,
7826 V,
7827 DAG.getConstant(Log2_32(MulAmt + 1),
7828 MVT::i32)),
7829 V);
7830 } else
7831 return SDValue();
7832 } else {
7833 uint64_t MulAmtAbs = -MulAmt;
7834 if (isPowerOf2_32(MulAmtAbs + 1)) {
7835 // (mul x, -(2^N - 1)) => (sub x, (shl x, N))
7836 Res = DAG.getNode(ISD::SUB, DL, VT,
7837 V,
7838 DAG.getNode(ISD::SHL, DL, VT,
7839 V,
7840 DAG.getConstant(Log2_32(MulAmtAbs + 1),
7841 MVT::i32)));
7842 } else if (isPowerOf2_32(MulAmtAbs - 1)) {
7843 // (mul x, -(2^N + 1)) => - (add (shl x, N), x)
7844 Res = DAG.getNode(ISD::ADD, DL, VT,
7845 V,
7846 DAG.getNode(ISD::SHL, DL, VT,
7847 V,
7848 DAG.getConstant(Log2_32(MulAmtAbs-1),
7849 MVT::i32)));
7850 Res = DAG.getNode(ISD::SUB, DL, VT,
7851 DAG.getConstant(0, MVT::i32),Res);
7852
7853 } else
7854 return SDValue();
7855 }
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00007856
7857 if (ShiftAmt != 0)
Anton Korobeynikov3edd854d2012-03-19 19:19:50 +00007858 Res = DAG.getNode(ISD::SHL, DL, VT,
7859 Res, DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00007860
7861 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4c719c42010-05-16 08:54:20 +00007862 DCI.CombineTo(N, Res, false);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00007863 return SDValue();
7864}
7865
Owen Anderson30c48922010-11-05 19:27:46 +00007866static SDValue PerformANDCombine(SDNode *N,
Evan Chenge87681c2012-02-23 01:19:06 +00007867 TargetLowering::DAGCombinerInfo &DCI,
7868 const ARMSubtarget *Subtarget) {
Owen Anderson77aa2662011-04-05 21:48:57 +00007869
Owen Anderson30c48922010-11-05 19:27:46 +00007870 // Attempt to use immediate-form VBIC
7871 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00007872 SDLoc dl(N);
Owen Anderson30c48922010-11-05 19:27:46 +00007873 EVT VT = N->getValueType(0);
7874 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00007875
Tanya Lattner266792a2011-04-07 15:24:20 +00007876 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
7877 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00007878
Owen Anderson30c48922010-11-05 19:27:46 +00007879 APInt SplatBits, SplatUndef;
7880 unsigned SplatBitSize;
7881 bool HasAnyUndefs;
7882 if (BVN &&
7883 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
7884 if (SplatBitSize <= 64) {
7885 EVT VbicVT;
7886 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
7887 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peck527da1b2010-11-23 03:31:01 +00007888 DAG, VbicVT, VT.is128BitVector(),
Owen Andersona4076922010-11-05 21:57:54 +00007889 OtherModImm);
Owen Anderson30c48922010-11-05 19:27:46 +00007890 if (Val.getNode()) {
7891 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00007892 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson30c48922010-11-05 19:27:46 +00007893 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00007894 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson30c48922010-11-05 19:27:46 +00007895 }
7896 }
7897 }
Wesley Peck527da1b2010-11-23 03:31:01 +00007898
Evan Chenge87681c2012-02-23 01:19:06 +00007899 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007900 // fold (and (select cc, -1, c), x) -> (select cc, x, (and, x, c))
7901 SDValue Result = combineSelectAndUseCommutative(N, true, DCI);
7902 if (Result.getNode())
7903 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00007904 }
7905
Owen Anderson30c48922010-11-05 19:27:46 +00007906 return SDValue();
7907}
7908
Jim Grosbach11013ed2010-07-16 23:05:05 +00007909/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
7910static SDValue PerformORCombine(SDNode *N,
7911 TargetLowering::DAGCombinerInfo &DCI,
7912 const ARMSubtarget *Subtarget) {
Owen Andersonbc9b31c2010-11-03 23:15:26 +00007913 // Attempt to use immediate-form VORR
7914 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00007915 SDLoc dl(N);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00007916 EVT VT = N->getValueType(0);
7917 SelectionDAG &DAG = DCI.DAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00007918
Tanya Lattner266792a2011-04-07 15:24:20 +00007919 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
7920 return SDValue();
Andrew Trick0ed57782011-04-23 03:55:32 +00007921
Owen Andersonbc9b31c2010-11-03 23:15:26 +00007922 APInt SplatBits, SplatUndef;
7923 unsigned SplatBitSize;
7924 bool HasAnyUndefs;
7925 if (BVN && Subtarget->hasNEON() &&
7926 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
7927 if (SplatBitSize <= 64) {
7928 EVT VorrVT;
7929 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
7930 SplatUndef.getZExtValue(), SplatBitSize,
Owen Andersona4076922010-11-05 21:57:54 +00007931 DAG, VorrVT, VT.is128BitVector(),
7932 OtherModImm);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00007933 if (Val.getNode()) {
7934 SDValue Input =
Wesley Peck527da1b2010-11-23 03:31:01 +00007935 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Andersonbc9b31c2010-11-03 23:15:26 +00007936 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peck527da1b2010-11-23 03:31:01 +00007937 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Andersonbc9b31c2010-11-03 23:15:26 +00007938 }
7939 }
7940 }
7941
Evan Chenge87681c2012-02-23 01:19:06 +00007942 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00007943 // fold (or (select cc, 0, c), x) -> (select cc, x, (or, x, c))
7944 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
7945 if (Result.getNode())
7946 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00007947 }
7948
Nadav Rotem3a94c542012-08-13 18:52:44 +00007949 // The code below optimizes (or (and X, Y), Z).
7950 // The AND operand needs to have a single user to make these optimizations
7951 // profitable.
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00007952 SDValue N0 = N->getOperand(0);
Nadav Rotem3a94c542012-08-13 18:52:44 +00007953 if (N0.getOpcode() != ISD::AND || !N0.hasOneUse())
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00007954 return SDValue();
7955 SDValue N1 = N->getOperand(1);
7956
7957 // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
7958 if (Subtarget->hasNEON() && N1.getOpcode() == ISD::AND && VT.isVector() &&
7959 DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
7960 APInt SplatUndef;
7961 unsigned SplatBitSize;
7962 bool HasAnyUndefs;
7963
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00007964 APInt SplatBits0, SplatBits1;
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00007965 BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00007966 BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
7967 // Ensure that the second operand of both ands are constants
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00007968 if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
Saleem Abdulrasool0c2ee5a2013-07-30 04:43:08 +00007969 HasAnyUndefs) && !HasAnyUndefs) {
7970 if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
7971 HasAnyUndefs) && !HasAnyUndefs) {
7972 // Ensure that the bit width of the constants are the same and that
7973 // the splat arguments are logical inverses as per the pattern we
7974 // are trying to simplify.
7975 if (SplatBits0.getBitWidth() == SplatBits1.getBitWidth() &&
7976 SplatBits0 == ~SplatBits1) {
7977 // Canonicalize the vector type to make instruction selection
7978 // simpler.
7979 EVT CanonicalVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
7980 SDValue Result = DAG.getNode(ARMISD::VBSL, dl, CanonicalVT,
7981 N0->getOperand(1),
7982 N0->getOperand(0),
7983 N1->getOperand(0));
7984 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
7985 }
7986 }
Cameron Zwarich53dd03d2011-03-30 23:01:21 +00007987 }
7988 }
7989
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00007990 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
7991 // reasonable.
7992
Jim Grosbach11013ed2010-07-16 23:05:05 +00007993 // BFI is only available on V6T2+
7994 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
7995 return SDValue();
7996
Andrew Trickef9de2a2013-05-25 02:42:55 +00007997 SDLoc DL(N);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00007998 // 1) or (and A, mask), val => ARMbfi A, val, mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007999 // iff (val & mask) == val
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008000 //
8001 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008002 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008003 // && mask == ~mask2
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008004 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
Eric Christopherd5530962011-03-26 01:21:03 +00008005 // && ~mask == mask2
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008006 // (i.e., copy a bitfield value into another bitfield of the same width)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008007
Jim Grosbach11013ed2010-07-16 23:05:05 +00008008 if (VT != MVT::i32)
8009 return SDValue();
8010
Evan Cheng2e51bb42010-12-13 20:32:54 +00008011 SDValue N00 = N0.getOperand(0);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008012
Jim Grosbach11013ed2010-07-16 23:05:05 +00008013 // The value and the mask need to be constants so we can verify this is
8014 // actually a bitfield set. If the mask is 0xffff, we can do better
8015 // via a movt instruction, so don't use BFI in that case.
Evan Cheng2e51bb42010-12-13 20:32:54 +00008016 SDValue MaskOp = N0.getOperand(1);
8017 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
8018 if (!MaskC)
Jim Grosbach11013ed2010-07-16 23:05:05 +00008019 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008020 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008021 if (Mask == 0xffff)
8022 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008023 SDValue Res;
8024 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008025 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8026 if (N1C) {
8027 unsigned Val = N1C->getZExtValue();
Evan Cheng34345752010-12-11 04:11:38 +00008028 if ((Val & ~Mask) != Val)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008029 return SDValue();
Jim Grosbach11013ed2010-07-16 23:05:05 +00008030
Evan Cheng34345752010-12-11 04:11:38 +00008031 if (ARM::isBitFieldInvertedMask(Mask)) {
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008032 Val >>= countTrailingZeros(~Mask);
Jim Grosbach11013ed2010-07-16 23:05:05 +00008033
Evan Cheng2e51bb42010-12-13 20:32:54 +00008034 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Cheng34345752010-12-11 04:11:38 +00008035 DAG.getConstant(Val, MVT::i32),
8036 DAG.getConstant(Mask, MVT::i32));
8037
8038 // Do not add new nodes to DAG combiner worklist.
8039 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008040 return SDValue();
Evan Cheng34345752010-12-11 04:11:38 +00008041 }
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008042 } else if (N1.getOpcode() == ISD::AND) {
8043 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng2e51bb42010-12-13 20:32:54 +00008044 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8045 if (!N11C)
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008046 return SDValue();
Evan Cheng2e51bb42010-12-13 20:32:54 +00008047 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008048
Eric Christopherd5530962011-03-26 01:21:03 +00008049 // Mask and ~Mask2 (or reverse) must be equivalent for the BFI pattern
8050 // as is to match.
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008051 if (ARM::isBitFieldInvertedMask(Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008052 (Mask == ~Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008053 // The pack halfword instruction works better for masks that fit it,
8054 // so use that when it's available.
8055 if (Subtarget->hasT2ExtractPack() &&
8056 (Mask == 0xffff || Mask == 0xffff0000))
8057 return SDValue();
8058 // 2a
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008059 unsigned amt = countTrailingZeros(Mask2);
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008060 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
Eric Christopherd5530962011-03-26 01:21:03 +00008061 DAG.getConstant(amt, MVT::i32));
Evan Cheng2e51bb42010-12-13 20:32:54 +00008062 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008063 DAG.getConstant(Mask, MVT::i32));
8064 // Do not add new nodes to DAG combiner worklist.
8065 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008066 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008067 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
Eric Christopherd5530962011-03-26 01:21:03 +00008068 (~Mask == Mask2)) {
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008069 // The pack halfword instruction works better for masks that fit it,
8070 // so use that when it's available.
8071 if (Subtarget->hasT2ExtractPack() &&
8072 (Mask2 == 0xffff || Mask2 == 0xffff0000))
8073 return SDValue();
8074 // 2b
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008075 unsigned lsb = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008076 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008077 DAG.getConstant(lsb, MVT::i32));
8078 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
Eric Christopherd5530962011-03-26 01:21:03 +00008079 DAG.getConstant(Mask2, MVT::i32));
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008080 // Do not add new nodes to DAG combiner worklist.
8081 DCI.CombineTo(N, Res, false);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008082 return SDValue();
Jim Grosbachb97e2bb2010-07-17 03:30:54 +00008083 }
8084 }
Wesley Peck527da1b2010-11-23 03:31:01 +00008085
Evan Cheng2e51bb42010-12-13 20:32:54 +00008086 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
8087 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
8088 ARM::isBitFieldInvertedMask(~Mask)) {
8089 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
8090 // where lsb(mask) == #shamt and masked bits of B are known zero.
8091 SDValue ShAmt = N00.getOperand(1);
8092 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008093 unsigned LSB = countTrailingZeros(Mask);
Evan Cheng2e51bb42010-12-13 20:32:54 +00008094 if (ShAmtC != LSB)
8095 return SDValue();
8096
8097 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
8098 DAG.getConstant(~Mask, MVT::i32));
8099
8100 // Do not add new nodes to DAG combiner worklist.
8101 DCI.CombineTo(N, Res, false);
8102 }
8103
Jim Grosbach11013ed2010-07-16 23:05:05 +00008104 return SDValue();
8105}
8106
Evan Chenge87681c2012-02-23 01:19:06 +00008107static SDValue PerformXORCombine(SDNode *N,
8108 TargetLowering::DAGCombinerInfo &DCI,
8109 const ARMSubtarget *Subtarget) {
8110 EVT VT = N->getValueType(0);
8111 SelectionDAG &DAG = DCI.DAG;
8112
8113 if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
8114 return SDValue();
8115
8116 if (!Subtarget->isThumb1Only()) {
Jakob Stoklund Olesenaab43db2012-08-18 21:25:16 +00008117 // fold (xor (select cc, 0, c), x) -> (select cc, x, (xor, x, c))
8118 SDValue Result = combineSelectAndUseCommutative(N, false, DCI);
8119 if (Result.getNode())
8120 return Result;
Evan Chenge87681c2012-02-23 01:19:06 +00008121 }
8122
8123 return SDValue();
8124}
8125
Evan Cheng6d02d902011-06-15 01:12:31 +00008126/// PerformBFICombine - (bfi A, (and B, Mask1), Mask2) -> (bfi A, B, Mask2) iff
8127/// the bits being cleared by the AND are not demanded by the BFI.
Evan Chengc1778132010-12-14 03:22:07 +00008128static SDValue PerformBFICombine(SDNode *N,
8129 TargetLowering::DAGCombinerInfo &DCI) {
8130 SDValue N1 = N->getOperand(1);
8131 if (N1.getOpcode() == ISD::AND) {
8132 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
8133 if (!N11C)
8134 return SDValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008135 unsigned InvMask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008136 unsigned LSB = countTrailingZeros(~InvMask);
8137 unsigned Width = (32 - countLeadingZeros(~InvMask)) - LSB;
Evan Cheng6d02d902011-06-15 01:12:31 +00008138 unsigned Mask = (1 << Width)-1;
Evan Chengc1778132010-12-14 03:22:07 +00008139 unsigned Mask2 = N11C->getZExtValue();
Evan Cheng6d02d902011-06-15 01:12:31 +00008140 if ((Mask & (~Mask2)) == 0)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008141 return DCI.DAG.getNode(ARMISD::BFI, SDLoc(N), N->getValueType(0),
Evan Chengc1778132010-12-14 03:22:07 +00008142 N->getOperand(0), N1.getOperand(0),
8143 N->getOperand(2));
8144 }
8145 return SDValue();
8146}
8147
Bob Wilson22806742010-09-22 22:09:21 +00008148/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
8149/// ARMISD::VMOVRRD.
8150static SDValue PerformVMOVRRDCombine(SDNode *N,
8151 TargetLowering::DAGCombinerInfo &DCI) {
8152 // vmovrrd(vmovdrr x, y) -> x,y
8153 SDValue InDouble = N->getOperand(0);
8154 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
8155 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008156
8157 // vmovrrd(load f64) -> (load i32), (load i32)
8158 SDNode *InNode = InDouble.getNode();
8159 if (ISD::isNormalLoad(InNode) && InNode->hasOneUse() &&
8160 InNode->getValueType(0) == MVT::f64 &&
8161 InNode->getOperand(1).getOpcode() == ISD::FrameIndex &&
8162 !cast<LoadSDNode>(InNode)->isVolatile()) {
8163 // TODO: Should this be done for non-FrameIndex operands?
8164 LoadSDNode *LD = cast<LoadSDNode>(InNode);
8165
8166 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008167 SDLoc DL(LD);
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008168 SDValue BasePtr = LD->getBasePtr();
8169 SDValue NewLD1 = DAG.getLoad(MVT::i32, DL, LD->getChain(), BasePtr,
8170 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008171 LD->isNonTemporal(), LD->isInvariant(),
8172 LD->getAlignment());
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008173
8174 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8175 DAG.getConstant(4, MVT::i32));
8176 SDValue NewLD2 = DAG.getLoad(MVT::i32, DL, NewLD1.getValue(1), OffsetPtr,
8177 LD->getPointerInfo(), LD->isVolatile(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008178 LD->isNonTemporal(), LD->isInvariant(),
Cameron Zwarich6fe5c292011-04-02 02:40:43 +00008179 std::min(4U, LD->getAlignment() / 2));
8180
8181 DAG.ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLD2.getValue(1));
8182 SDValue Result = DCI.CombineTo(N, NewLD1, NewLD2);
8183 DCI.RemoveFromWorklist(LD);
8184 DAG.DeleteNode(LD);
8185 return Result;
8186 }
8187
Bob Wilson22806742010-09-22 22:09:21 +00008188 return SDValue();
8189}
8190
8191/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
8192/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
8193static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
8194 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
8195 SDValue Op0 = N->getOperand(0);
8196 SDValue Op1 = N->getOperand(1);
Wesley Peck527da1b2010-11-23 03:31:01 +00008197 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008198 Op0 = Op0.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00008199 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson22806742010-09-22 22:09:21 +00008200 Op1 = Op1.getOperand(0);
8201 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
8202 Op0.getNode() == Op1.getNode() &&
8203 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Andrew Trickef9de2a2013-05-25 02:42:55 +00008204 return DAG.getNode(ISD::BITCAST, SDLoc(N),
Bob Wilson22806742010-09-22 22:09:21 +00008205 N->getValueType(0), Op0.getOperand(0));
8206 return SDValue();
8207}
8208
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008209/// PerformSTORECombine - Target-specific dag combine xforms for
8210/// ISD::STORE.
8211static SDValue PerformSTORECombine(SDNode *N,
8212 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008213 StoreSDNode *St = cast<StoreSDNode>(N);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008214 if (St->isVolatile())
8215 return SDValue();
8216
Andrew Trickbc325162012-07-18 18:34:24 +00008217 // Optimize trunc store (of multiple scalars) to shuffle and store. First,
Chad Rosiere0e38f62012-04-09 20:32:02 +00008218 // pack all of the elements in one place. Next, store to memory in fewer
8219 // chunks.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008220 SDValue StVal = St->getValue();
Chad Rosiere0e38f62012-04-09 20:32:02 +00008221 EVT VT = StVal.getValueType();
8222 if (St->isTruncatingStore() && VT.isVector()) {
8223 SelectionDAG &DAG = DCI.DAG;
8224 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8225 EVT StVT = St->getMemoryVT();
8226 unsigned NumElems = VT.getVectorNumElements();
8227 assert(StVT != VT && "Cannot truncate to the same type");
8228 unsigned FromEltSz = VT.getVectorElementType().getSizeInBits();
8229 unsigned ToEltSz = StVT.getVectorElementType().getSizeInBits();
8230
8231 // From, To sizes and ElemCount must be pow of two
8232 if (!isPowerOf2_32(NumElems * FromEltSz * ToEltSz)) return SDValue();
8233
8234 // We are going to use the original vector elt for storing.
8235 // Accumulated smaller vector elements must be a multiple of the store size.
8236 if (0 != (NumElems * FromEltSz) % ToEltSz) return SDValue();
8237
8238 unsigned SizeRatio = FromEltSz / ToEltSz;
8239 assert(SizeRatio * NumElems * ToEltSz == VT.getSizeInBits());
8240
8241 // Create a type on which we perform the shuffle.
8242 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), StVT.getScalarType(),
8243 NumElems*SizeRatio);
8244 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
8245
Andrew Trickef9de2a2013-05-25 02:42:55 +00008246 SDLoc DL(St);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008247 SDValue WideVec = DAG.getNode(ISD::BITCAST, DL, WideVecVT, StVal);
8248 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
8249 for (unsigned i = 0; i < NumElems; ++i) ShuffleVec[i] = i * SizeRatio;
8250
8251 // Can't shuffle using an illegal type.
8252 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
8253
8254 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, DL, WideVec,
8255 DAG.getUNDEF(WideVec.getValueType()),
8256 ShuffleVec.data());
8257 // At this point all of the data is stored at the bottom of the
8258 // register. We now need to save it to mem.
8259
8260 // Find the largest store unit
8261 MVT StoreType = MVT::i8;
8262 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
8263 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
8264 MVT Tp = (MVT::SimpleValueType)tp;
8265 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToEltSz)
8266 StoreType = Tp;
8267 }
8268 // Didn't find a legal store type.
8269 if (!TLI.isTypeLegal(StoreType))
8270 return SDValue();
8271
8272 // Bitcast the original vector into a vector of store-size units
8273 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
8274 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
8275 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
8276 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, DL, StoreVecVT, Shuff);
8277 SmallVector<SDValue, 8> Chains;
8278 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
8279 TLI.getPointerTy());
8280 SDValue BasePtr = St->getBasePtr();
8281
8282 // Perform one or more big stores into memory.
8283 unsigned E = (ToEltSz*NumElems)/StoreType.getSizeInBits();
8284 for (unsigned I = 0; I < E; I++) {
8285 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
8286 StoreType, ShuffWide,
8287 DAG.getIntPtrConstant(I));
8288 SDValue Ch = DAG.getStore(St->getChain(), DL, SubVec, BasePtr,
8289 St->getPointerInfo(), St->isVolatile(),
8290 St->isNonTemporal(), St->getAlignment());
8291 BasePtr = DAG.getNode(ISD::ADD, DL, BasePtr.getValueType(), BasePtr,
8292 Increment);
8293 Chains.push_back(Ch);
8294 }
Craig Topper48d114b2014-04-26 18:35:24 +00008295 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Chad Rosiere0e38f62012-04-09 20:32:02 +00008296 }
8297
8298 if (!ISD::isNormalStore(St))
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008299 return SDValue();
8300
Chad Rosier99cbde92012-04-09 19:38:15 +00008301 // Split a store of a VMOVDRR into two integer stores to avoid mixing NEON and
8302 // ARM stores of arguments in the same cache line.
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008303 if (StVal.getNode()->getOpcode() == ARMISD::VMOVDRR &&
Chad Rosier99cbde92012-04-09 19:38:15 +00008304 StVal.getNode()->hasOneUse()) {
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008305 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008306 SDLoc DL(St);
Cameron Zwarichfbcd69b2011-04-12 02:24:17 +00008307 SDValue BasePtr = St->getBasePtr();
8308 SDValue NewST1 = DAG.getStore(St->getChain(), DL,
8309 StVal.getNode()->getOperand(0), BasePtr,
8310 St->getPointerInfo(), St->isVolatile(),
8311 St->isNonTemporal(), St->getAlignment());
8312
8313 SDValue OffsetPtr = DAG.getNode(ISD::ADD, DL, MVT::i32, BasePtr,
8314 DAG.getConstant(4, MVT::i32));
8315 return DAG.getStore(NewST1.getValue(0), DL, StVal.getNode()->getOperand(1),
8316 OffsetPtr, St->getPointerInfo(), St->isVolatile(),
8317 St->isNonTemporal(),
8318 std::min(4U, St->getAlignment() / 2));
8319 }
8320
8321 if (StVal.getValueType() != MVT::i64 ||
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008322 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8323 return SDValue();
8324
Chad Rosier99cbde92012-04-09 19:38:15 +00008325 // Bitcast an i64 store extracted from a vector to f64.
8326 // Otherwise, the i64 value will be legalized to a pair of i32 values.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008327 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008328 SDLoc dl(StVal);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008329 SDValue IntVec = StVal.getOperand(0);
8330 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8331 IntVec.getValueType().getVectorNumElements());
8332 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
8333 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
8334 Vec, StVal.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00008335 dl = SDLoc(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008336 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
8337 // Make the DAGCombiner fold the bitcasts.
8338 DCI.AddToWorklist(Vec.getNode());
8339 DCI.AddToWorklist(ExtElt.getNode());
8340 DCI.AddToWorklist(V.getNode());
8341 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
8342 St->getPointerInfo(), St->isVolatile(),
8343 St->isNonTemporal(), St->getAlignment(),
8344 St->getTBAAInfo());
8345}
8346
8347/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
8348/// are normal, non-volatile loads. If so, it is profitable to bitcast an
8349/// i64 vector to have f64 elements, since the value can then be loaded
8350/// directly into a VFP register.
8351static bool hasNormalLoadOperand(SDNode *N) {
8352 unsigned NumElts = N->getValueType(0).getVectorNumElements();
8353 for (unsigned i = 0; i < NumElts; ++i) {
8354 SDNode *Elt = N->getOperand(i).getNode();
8355 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
8356 return true;
8357 }
8358 return false;
8359}
8360
Bob Wilsoncb6db982010-09-17 22:59:05 +00008361/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
8362/// ISD::BUILD_VECTOR.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008363static SDValue PerformBUILD_VECTORCombine(SDNode *N,
8364 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilsoncb6db982010-09-17 22:59:05 +00008365 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
8366 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
8367 // into a pair of GPRs, which is fine when the value is used as a scalar,
8368 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008369 SelectionDAG &DAG = DCI.DAG;
8370 if (N->getNumOperands() == 2) {
8371 SDValue RV = PerformVMOVDRRCombine(N, DAG);
8372 if (RV.getNode())
8373 return RV;
8374 }
Bob Wilsoncb6db982010-09-17 22:59:05 +00008375
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008376 // Load i64 elements as f64 values so that type legalization does not split
8377 // them up into i32 values.
8378 EVT VT = N->getValueType(0);
8379 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
8380 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00008381 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008382 SmallVector<SDValue, 8> Ops;
8383 unsigned NumElts = VT.getVectorNumElements();
8384 for (unsigned i = 0; i < NumElts; ++i) {
8385 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
8386 Ops.push_back(V);
8387 // Make the DAGCombiner fold the bitcast.
8388 DCI.AddToWorklist(V.getNode());
8389 }
8390 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
Craig Topper48d114b2014-04-26 18:35:24 +00008391 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008392 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
8393}
8394
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00008395/// \brief Target-specific dag combine xforms for ARMISD::BUILD_VECTOR.
8396static SDValue
8397PerformARMBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8398 // ARMISD::BUILD_VECTOR is introduced when legalizing ISD::BUILD_VECTOR.
8399 // At that time, we may have inserted bitcasts from integer to float.
8400 // If these bitcasts have survived DAGCombine, change the lowering of this
8401 // BUILD_VECTOR in something more vector friendly, i.e., that does not
8402 // force to use floating point types.
8403
8404 // Make sure we can change the type of the vector.
8405 // This is possible iff:
8406 // 1. The vector is only used in a bitcast to a integer type. I.e.,
8407 // 1.1. Vector is used only once.
8408 // 1.2. Use is a bit convert to an integer type.
8409 // 2. The size of its operands are 32-bits (64-bits are not legal).
8410 EVT VT = N->getValueType(0);
8411 EVT EltVT = VT.getVectorElementType();
8412
8413 // Check 1.1. and 2.
8414 if (EltVT.getSizeInBits() != 32 || !N->hasOneUse())
8415 return SDValue();
8416
8417 // By construction, the input type must be float.
8418 assert(EltVT == MVT::f32 && "Unexpected type!");
8419
8420 // Check 1.2.
8421 SDNode *Use = *N->use_begin();
8422 if (Use->getOpcode() != ISD::BITCAST ||
8423 Use->getValueType(0).isFloatingPoint())
8424 return SDValue();
8425
8426 // Check profitability.
8427 // Model is, if more than half of the relevant operands are bitcast from
8428 // i32, turn the build_vector into a sequence of insert_vector_elt.
8429 // Relevant operands are everything that is not statically
8430 // (i.e., at compile time) bitcasted.
8431 unsigned NumOfBitCastedElts = 0;
8432 unsigned NumElts = VT.getVectorNumElements();
8433 unsigned NumOfRelevantElts = NumElts;
8434 for (unsigned Idx = 0; Idx < NumElts; ++Idx) {
8435 SDValue Elt = N->getOperand(Idx);
8436 if (Elt->getOpcode() == ISD::BITCAST) {
8437 // Assume only bit cast to i32 will go away.
8438 if (Elt->getOperand(0).getValueType() == MVT::i32)
8439 ++NumOfBitCastedElts;
8440 } else if (Elt.getOpcode() == ISD::UNDEF || isa<ConstantSDNode>(Elt))
8441 // Constants are statically casted, thus do not count them as
8442 // relevant operands.
8443 --NumOfRelevantElts;
8444 }
8445
8446 // Check if more than half of the elements require a non-free bitcast.
8447 if (NumOfBitCastedElts <= NumOfRelevantElts / 2)
8448 return SDValue();
8449
8450 SelectionDAG &DAG = DCI.DAG;
8451 // Create the new vector type.
8452 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
8453 // Check if the type is legal.
8454 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8455 if (!TLI.isTypeLegal(VecVT))
8456 return SDValue();
8457
8458 // Combine:
8459 // ARMISD::BUILD_VECTOR E1, E2, ..., EN.
8460 // => BITCAST INSERT_VECTOR_ELT
8461 // (INSERT_VECTOR_ELT (...), (BITCAST EN-1), N-1),
8462 // (BITCAST EN), N.
8463 SDValue Vec = DAG.getUNDEF(VecVT);
8464 SDLoc dl(N);
8465 for (unsigned Idx = 0 ; Idx < NumElts; ++Idx) {
8466 SDValue V = N->getOperand(Idx);
8467 if (V.getOpcode() == ISD::UNDEF)
8468 continue;
8469 if (V.getOpcode() == ISD::BITCAST &&
8470 V->getOperand(0).getValueType() == MVT::i32)
8471 // Fold obvious case.
8472 V = V.getOperand(0);
8473 else {
Jim Grosbach1a597112014-04-03 23:43:18 +00008474 V = DAG.getNode(ISD::BITCAST, SDLoc(V), MVT::i32, V);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00008475 // Make the DAGCombiner fold the bitcasts.
8476 DCI.AddToWorklist(V.getNode());
8477 }
8478 SDValue LaneIdx = DAG.getConstant(Idx, MVT::i32);
8479 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VecVT, Vec, V, LaneIdx);
8480 }
8481 Vec = DAG.getNode(ISD::BITCAST, dl, VT, Vec);
8482 // Make the DAGCombiner fold the bitcasts.
8483 DCI.AddToWorklist(Vec.getNode());
8484 return Vec;
8485}
8486
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008487/// PerformInsertEltCombine - Target-specific dag combine xforms for
8488/// ISD::INSERT_VECTOR_ELT.
8489static SDValue PerformInsertEltCombine(SDNode *N,
8490 TargetLowering::DAGCombinerInfo &DCI) {
8491 // Bitcast an i64 load inserted into a vector to f64.
8492 // Otherwise, the i64 value will be legalized to a pair of i32 values.
8493 EVT VT = N->getValueType(0);
8494 SDNode *Elt = N->getOperand(1).getNode();
8495 if (VT.getVectorElementType() != MVT::i64 ||
8496 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
8497 return SDValue();
8498
8499 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008500 SDLoc dl(N);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00008501 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
8502 VT.getVectorNumElements());
8503 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
8504 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
8505 // Make the DAGCombiner fold the bitcasts.
8506 DCI.AddToWorklist(Vec.getNode());
8507 DCI.AddToWorklist(V.getNode());
8508 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
8509 Vec, V, N->getOperand(2));
8510 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilsoncb6db982010-09-17 22:59:05 +00008511}
8512
Bob Wilsonc7334a12010-10-27 20:38:28 +00008513/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
8514/// ISD::VECTOR_SHUFFLE.
8515static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
8516 // The LLVM shufflevector instruction does not require the shuffle mask
8517 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
8518 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
8519 // operands do not match the mask length, they are extended by concatenating
8520 // them with undef vectors. That is probably the right thing for other
8521 // targets, but for NEON it is better to concatenate two double-register
8522 // size vector operands into a single quad-register size vector. Do that
8523 // transformation here:
8524 // shuffle(concat(v1, undef), concat(v2, undef)) ->
8525 // shuffle(concat(v1, v2), undef)
8526 SDValue Op0 = N->getOperand(0);
8527 SDValue Op1 = N->getOperand(1);
8528 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
8529 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
8530 Op0.getNumOperands() != 2 ||
8531 Op1.getNumOperands() != 2)
8532 return SDValue();
8533 SDValue Concat0Op1 = Op0.getOperand(1);
8534 SDValue Concat1Op1 = Op1.getOperand(1);
8535 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
8536 Concat1Op1.getOpcode() != ISD::UNDEF)
8537 return SDValue();
8538 // Skip the transformation if any of the types are illegal.
8539 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8540 EVT VT = N->getValueType(0);
8541 if (!TLI.isTypeLegal(VT) ||
8542 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
8543 !TLI.isTypeLegal(Concat1Op1.getValueType()))
8544 return SDValue();
8545
Andrew Trickef9de2a2013-05-25 02:42:55 +00008546 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, SDLoc(N), VT,
Bob Wilsonc7334a12010-10-27 20:38:28 +00008547 Op0.getOperand(0), Op1.getOperand(0));
8548 // Translate the shuffle mask.
8549 SmallVector<int, 16> NewMask;
8550 unsigned NumElts = VT.getVectorNumElements();
8551 unsigned HalfElts = NumElts/2;
8552 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8553 for (unsigned n = 0; n < NumElts; ++n) {
8554 int MaskElt = SVN->getMaskElt(n);
8555 int NewElt = -1;
Bob Wilson6c550072010-10-27 23:49:00 +00008556 if (MaskElt < (int)HalfElts)
Bob Wilsonc7334a12010-10-27 20:38:28 +00008557 NewElt = MaskElt;
Bob Wilson6c550072010-10-27 23:49:00 +00008558 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonc7334a12010-10-27 20:38:28 +00008559 NewElt = HalfElts + MaskElt - NumElts;
8560 NewMask.push_back(NewElt);
8561 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00008562 return DAG.getVectorShuffle(VT, SDLoc(N), NewConcat,
Bob Wilsonc7334a12010-10-27 20:38:28 +00008563 DAG.getUNDEF(VT), NewMask.data());
8564}
8565
Bob Wilson06fce872011-02-07 17:43:21 +00008566/// CombineBaseUpdate - Target-specific DAG combine function for VLDDUP and
8567/// NEON load/store intrinsics to merge base address updates.
8568static SDValue CombineBaseUpdate(SDNode *N,
8569 TargetLowering::DAGCombinerInfo &DCI) {
8570 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8571 return SDValue();
8572
8573 SelectionDAG &DAG = DCI.DAG;
8574 bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
8575 N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
8576 unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
8577 SDValue Addr = N->getOperand(AddrOpIdx);
8578
8579 // Search for a use of the address operand that is an increment.
8580 for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
8581 UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
8582 SDNode *User = *UI;
8583 if (User->getOpcode() != ISD::ADD ||
8584 UI.getUse().getResNo() != Addr.getResNo())
8585 continue;
8586
8587 // Check that the add is independent of the load/store. Otherwise, folding
8588 // it would create a cycle.
8589 if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
8590 continue;
8591
8592 // Find the new opcode for the updating load/store.
8593 bool isLoad = true;
8594 bool isLaneOp = false;
8595 unsigned NewOpc = 0;
8596 unsigned NumVecs = 0;
8597 if (isIntrinsic) {
8598 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
8599 switch (IntNo) {
Craig Toppere55c5562012-02-07 02:50:20 +00008600 default: llvm_unreachable("unexpected intrinsic for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00008601 case Intrinsic::arm_neon_vld1: NewOpc = ARMISD::VLD1_UPD;
8602 NumVecs = 1; break;
8603 case Intrinsic::arm_neon_vld2: NewOpc = ARMISD::VLD2_UPD;
8604 NumVecs = 2; break;
8605 case Intrinsic::arm_neon_vld3: NewOpc = ARMISD::VLD3_UPD;
8606 NumVecs = 3; break;
8607 case Intrinsic::arm_neon_vld4: NewOpc = ARMISD::VLD4_UPD;
8608 NumVecs = 4; break;
8609 case Intrinsic::arm_neon_vld2lane: NewOpc = ARMISD::VLD2LN_UPD;
8610 NumVecs = 2; isLaneOp = true; break;
8611 case Intrinsic::arm_neon_vld3lane: NewOpc = ARMISD::VLD3LN_UPD;
8612 NumVecs = 3; isLaneOp = true; break;
8613 case Intrinsic::arm_neon_vld4lane: NewOpc = ARMISD::VLD4LN_UPD;
8614 NumVecs = 4; isLaneOp = true; break;
8615 case Intrinsic::arm_neon_vst1: NewOpc = ARMISD::VST1_UPD;
8616 NumVecs = 1; isLoad = false; break;
8617 case Intrinsic::arm_neon_vst2: NewOpc = ARMISD::VST2_UPD;
8618 NumVecs = 2; isLoad = false; break;
8619 case Intrinsic::arm_neon_vst3: NewOpc = ARMISD::VST3_UPD;
8620 NumVecs = 3; isLoad = false; break;
8621 case Intrinsic::arm_neon_vst4: NewOpc = ARMISD::VST4_UPD;
8622 NumVecs = 4; isLoad = false; break;
8623 case Intrinsic::arm_neon_vst2lane: NewOpc = ARMISD::VST2LN_UPD;
8624 NumVecs = 2; isLoad = false; isLaneOp = true; break;
8625 case Intrinsic::arm_neon_vst3lane: NewOpc = ARMISD::VST3LN_UPD;
8626 NumVecs = 3; isLoad = false; isLaneOp = true; break;
8627 case Intrinsic::arm_neon_vst4lane: NewOpc = ARMISD::VST4LN_UPD;
8628 NumVecs = 4; isLoad = false; isLaneOp = true; break;
8629 }
8630 } else {
8631 isLaneOp = true;
8632 switch (N->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008633 default: llvm_unreachable("unexpected opcode for Neon base update");
Bob Wilson06fce872011-02-07 17:43:21 +00008634 case ARMISD::VLD2DUP: NewOpc = ARMISD::VLD2DUP_UPD; NumVecs = 2; break;
8635 case ARMISD::VLD3DUP: NewOpc = ARMISD::VLD3DUP_UPD; NumVecs = 3; break;
8636 case ARMISD::VLD4DUP: NewOpc = ARMISD::VLD4DUP_UPD; NumVecs = 4; break;
8637 }
8638 }
8639
8640 // Find the size of memory referenced by the load/store.
8641 EVT VecTy;
8642 if (isLoad)
8643 VecTy = N->getValueType(0);
Owen Anderson77aa2662011-04-05 21:48:57 +00008644 else
Bob Wilson06fce872011-02-07 17:43:21 +00008645 VecTy = N->getOperand(AddrOpIdx+1).getValueType();
8646 unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
8647 if (isLaneOp)
8648 NumBytes /= VecTy.getVectorNumElements();
8649
8650 // If the increment is a constant, it must match the memory ref size.
8651 SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
8652 if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
8653 uint64_t IncVal = CInc->getZExtValue();
8654 if (IncVal != NumBytes)
8655 continue;
8656 } else if (NumBytes >= 3 * 16) {
8657 // VLD3/4 and VST3/4 for 128-bit vectors are implemented with two
8658 // separate instructions that make it harder to use a non-constant update.
8659 continue;
8660 }
8661
8662 // Create the new updating load/store node.
8663 EVT Tys[6];
8664 unsigned NumResultVecs = (isLoad ? NumVecs : 0);
8665 unsigned n;
8666 for (n = 0; n < NumResultVecs; ++n)
8667 Tys[n] = VecTy;
8668 Tys[n++] = MVT::i32;
8669 Tys[n] = MVT::Other;
Craig Topperabb4ac72014-04-16 06:10:51 +00008670 SDVTList SDTys = DAG.getVTList(ArrayRef<EVT>(Tys, NumResultVecs+2));
Bob Wilson06fce872011-02-07 17:43:21 +00008671 SmallVector<SDValue, 8> Ops;
8672 Ops.push_back(N->getOperand(0)); // incoming chain
8673 Ops.push_back(N->getOperand(AddrOpIdx));
8674 Ops.push_back(Inc);
8675 for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
8676 Ops.push_back(N->getOperand(i));
8677 }
8678 MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008679 SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, SDLoc(N), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00008680 Ops, MemInt->getMemoryVT(),
Bob Wilson06fce872011-02-07 17:43:21 +00008681 MemInt->getMemOperand());
8682
8683 // Update the uses.
8684 std::vector<SDValue> NewResults;
8685 for (unsigned i = 0; i < NumResultVecs; ++i) {
8686 NewResults.push_back(SDValue(UpdN.getNode(), i));
8687 }
8688 NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs+1)); // chain
8689 DCI.CombineTo(N, NewResults);
8690 DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
8691
8692 break;
Owen Anderson77aa2662011-04-05 21:48:57 +00008693 }
Bob Wilson06fce872011-02-07 17:43:21 +00008694 return SDValue();
8695}
8696
Bob Wilson2d790df2010-11-28 06:51:26 +00008697/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
8698/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
8699/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
8700/// return true.
8701static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
8702 SelectionDAG &DAG = DCI.DAG;
8703 EVT VT = N->getValueType(0);
8704 // vldN-dup instructions only support 64-bit vectors for N > 1.
8705 if (!VT.is64BitVector())
8706 return false;
8707
8708 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
8709 SDNode *VLD = N->getOperand(0).getNode();
8710 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
8711 return false;
8712 unsigned NumVecs = 0;
8713 unsigned NewOpc = 0;
8714 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
8715 if (IntNo == Intrinsic::arm_neon_vld2lane) {
8716 NumVecs = 2;
8717 NewOpc = ARMISD::VLD2DUP;
8718 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
8719 NumVecs = 3;
8720 NewOpc = ARMISD::VLD3DUP;
8721 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
8722 NumVecs = 4;
8723 NewOpc = ARMISD::VLD4DUP;
8724 } else {
8725 return false;
8726 }
8727
8728 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
8729 // numbers match the load.
8730 unsigned VLDLaneNo =
8731 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
8732 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8733 UI != UE; ++UI) {
8734 // Ignore uses of the chain result.
8735 if (UI.getUse().getResNo() == NumVecs)
8736 continue;
8737 SDNode *User = *UI;
8738 if (User->getOpcode() != ARMISD::VDUPLANE ||
8739 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
8740 return false;
8741 }
8742
8743 // Create the vldN-dup node.
8744 EVT Tys[5];
8745 unsigned n;
8746 for (n = 0; n < NumVecs; ++n)
8747 Tys[n] = VT;
8748 Tys[n] = MVT::Other;
Craig Topperabb4ac72014-04-16 06:10:51 +00008749 SDVTList SDTys = DAG.getVTList(ArrayRef<EVT>(Tys, NumVecs+1));
Bob Wilson2d790df2010-11-28 06:51:26 +00008750 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
8751 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
Andrew Trickef9de2a2013-05-25 02:42:55 +00008752 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys,
Craig Topper206fcd42014-04-26 19:29:41 +00008753 Ops, VLDMemInt->getMemoryVT(),
Bob Wilson2d790df2010-11-28 06:51:26 +00008754 VLDMemInt->getMemOperand());
8755
8756 // Update the uses.
8757 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
8758 UI != UE; ++UI) {
8759 unsigned ResNo = UI.getUse().getResNo();
8760 // Ignore uses of the chain result.
8761 if (ResNo == NumVecs)
8762 continue;
8763 SDNode *User = *UI;
8764 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
8765 }
8766
8767 // Now the vldN-lane intrinsic is dead except for its chain result.
8768 // Update uses of the chain.
8769 std::vector<SDValue> VLDDupResults;
8770 for (unsigned n = 0; n < NumVecs; ++n)
8771 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
8772 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
8773 DCI.CombineTo(VLD, VLDDupResults);
8774
8775 return true;
8776}
8777
Bob Wilson103a0dc2010-07-14 01:22:12 +00008778/// PerformVDUPLANECombine - Target-specific dag combine xforms for
8779/// ARMISD::VDUPLANE.
Bob Wilson2d790df2010-11-28 06:51:26 +00008780static SDValue PerformVDUPLANECombine(SDNode *N,
8781 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson103a0dc2010-07-14 01:22:12 +00008782 SDValue Op = N->getOperand(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00008783
Bob Wilson2d790df2010-11-28 06:51:26 +00008784 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
8785 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
8786 if (CombineVLDDUP(N, DCI))
8787 return SDValue(N, 0);
8788
8789 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
8790 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peck527da1b2010-11-23 03:31:01 +00008791 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson103a0dc2010-07-14 01:22:12 +00008792 Op = Op.getOperand(0);
Bob Wilsonbad47f62010-07-14 06:31:50 +00008793 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson103a0dc2010-07-14 01:22:12 +00008794 return SDValue();
8795
8796 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
8797 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
8798 // The canonical VMOV for a zero vector uses a 32-bit element size.
8799 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
8800 unsigned EltBits;
8801 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
8802 EltSize = 8;
Bob Wilson2d790df2010-11-28 06:51:26 +00008803 EVT VT = N->getValueType(0);
Bob Wilson103a0dc2010-07-14 01:22:12 +00008804 if (EltSize > VT.getVectorElementType().getSizeInBits())
8805 return SDValue();
8806
Andrew Trickef9de2a2013-05-25 02:42:55 +00008807 return DCI.DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Bob Wilson103a0dc2010-07-14 01:22:12 +00008808}
8809
Eric Christopher1b8b94192011-06-29 21:10:36 +00008810// isConstVecPow2 - Return true if each vector element is a power of 2, all
Chad Rosierfa8d8932011-06-24 19:23:04 +00008811// elements are the same constant, C, and Log2(C) ranges from 1 to 32.
8812static bool isConstVecPow2(SDValue ConstVec, bool isSigned, uint64_t &C)
8813{
Chad Rosier6b610b32011-06-28 17:26:57 +00008814 integerPart cN;
8815 integerPart c0 = 0;
Chad Rosierfa8d8932011-06-24 19:23:04 +00008816 for (unsigned I = 0, E = ConstVec.getValueType().getVectorNumElements();
8817 I != E; I++) {
8818 ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(ConstVec.getOperand(I));
8819 if (!C)
8820 return false;
8821
Eric Christopher1b8b94192011-06-29 21:10:36 +00008822 bool isExact;
Chad Rosierfa8d8932011-06-24 19:23:04 +00008823 APFloat APF = C->getValueAPF();
8824 if (APF.convertToInteger(&cN, 64, isSigned, APFloat::rmTowardZero, &isExact)
8825 != APFloat::opOK || !isExact)
8826 return false;
8827
8828 c0 = (I == 0) ? cN : c0;
8829 if (!isPowerOf2_64(cN) || c0 != cN || Log2_64(c0) < 1 || Log2_64(c0) > 32)
8830 return false;
8831 }
8832 C = c0;
8833 return true;
8834}
8835
8836/// PerformVCVTCombine - VCVT (floating-point to fixed-point, Advanced SIMD)
8837/// can replace combinations of VMUL and VCVT (floating-point to integer)
8838/// when the VMUL has a constant operand that is a power of 2.
8839///
8840/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
8841/// vmul.f32 d16, d17, d16
8842/// vcvt.s32.f32 d16, d16
8843/// becomes:
8844/// vcvt.s32.f32 d16, d16, #3
8845static SDValue PerformVCVTCombine(SDNode *N,
8846 TargetLowering::DAGCombinerInfo &DCI,
8847 const ARMSubtarget *Subtarget) {
8848 SelectionDAG &DAG = DCI.DAG;
8849 SDValue Op = N->getOperand(0);
8850
8851 if (!Subtarget->hasNEON() || !Op.getValueType().isVector() ||
8852 Op.getOpcode() != ISD::FMUL)
8853 return SDValue();
8854
8855 uint64_t C;
8856 SDValue N0 = Op->getOperand(0);
8857 SDValue ConstVec = Op->getOperand(1);
8858 bool isSigned = N->getOpcode() == ISD::FP_TO_SINT;
8859
Eric Christopher1b8b94192011-06-29 21:10:36 +00008860 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
Chad Rosierfa8d8932011-06-24 19:23:04 +00008861 !isConstVecPow2(ConstVec, isSigned, C))
8862 return SDValue();
8863
Tim Northover7cbc2152013-06-28 15:29:25 +00008864 MVT FloatTy = Op.getSimpleValueType().getVectorElementType();
8865 MVT IntTy = N->getSimpleValueType(0).getVectorElementType();
8866 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
8867 // These instructions only exist converting from f32 to i32. We can handle
8868 // smaller integers by generating an extra truncate, but larger ones would
8869 // be lossy.
8870 return SDValue();
8871 }
8872
Chad Rosierfa8d8932011-06-24 19:23:04 +00008873 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfp2fxs :
8874 Intrinsic::arm_neon_vcvtfp2fxu;
Tim Northover7cbc2152013-06-28 15:29:25 +00008875 unsigned NumLanes = Op.getValueType().getVectorNumElements();
8876 SDValue FixConv = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
8877 NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
8878 DAG.getConstant(IntrinsicOpcode, MVT::i32), N0,
8879 DAG.getConstant(Log2_64(C), MVT::i32));
8880
8881 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
8882 FixConv = DAG.getNode(ISD::TRUNCATE, SDLoc(N), N->getValueType(0), FixConv);
8883
8884 return FixConv;
Chad Rosierfa8d8932011-06-24 19:23:04 +00008885}
8886
8887/// PerformVDIVCombine - VCVT (fixed-point to floating-point, Advanced SIMD)
8888/// can replace combinations of VCVT (integer to floating-point) and VDIV
8889/// when the VDIV has a constant operand that is a power of 2.
8890///
8891/// Example (assume d17 = <float 8.000000e+00, float 8.000000e+00>):
8892/// vcvt.f32.s32 d16, d16
8893/// vdiv.f32 d16, d17, d16
8894/// becomes:
8895/// vcvt.f32.s32 d16, d16, #3
8896static SDValue PerformVDIVCombine(SDNode *N,
8897 TargetLowering::DAGCombinerInfo &DCI,
8898 const ARMSubtarget *Subtarget) {
8899 SelectionDAG &DAG = DCI.DAG;
8900 SDValue Op = N->getOperand(0);
8901 unsigned OpOpcode = Op.getNode()->getOpcode();
8902
8903 if (!Subtarget->hasNEON() || !N->getValueType(0).isVector() ||
8904 (OpOpcode != ISD::SINT_TO_FP && OpOpcode != ISD::UINT_TO_FP))
8905 return SDValue();
8906
8907 uint64_t C;
8908 SDValue ConstVec = N->getOperand(1);
8909 bool isSigned = OpOpcode == ISD::SINT_TO_FP;
8910
8911 if (ConstVec.getOpcode() != ISD::BUILD_VECTOR ||
8912 !isConstVecPow2(ConstVec, isSigned, C))
8913 return SDValue();
8914
Tim Northover7cbc2152013-06-28 15:29:25 +00008915 MVT FloatTy = N->getSimpleValueType(0).getVectorElementType();
8916 MVT IntTy = Op.getOperand(0).getSimpleValueType().getVectorElementType();
8917 if (FloatTy.getSizeInBits() != 32 || IntTy.getSizeInBits() > 32) {
8918 // These instructions only exist converting from i32 to f32. We can handle
8919 // smaller integers by generating an extra extend, but larger ones would
8920 // be lossy.
8921 return SDValue();
8922 }
8923
8924 SDValue ConvInput = Op.getOperand(0);
8925 unsigned NumLanes = Op.getValueType().getVectorNumElements();
8926 if (IntTy.getSizeInBits() < FloatTy.getSizeInBits())
8927 ConvInput = DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
8928 SDLoc(N), NumLanes == 2 ? MVT::v2i32 : MVT::v4i32,
8929 ConvInput);
8930
Eric Christopher1b8b94192011-06-29 21:10:36 +00008931 unsigned IntrinsicOpcode = isSigned ? Intrinsic::arm_neon_vcvtfxs2fp :
Chad Rosierfa8d8932011-06-24 19:23:04 +00008932 Intrinsic::arm_neon_vcvtfxu2fp;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008933 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, SDLoc(N),
Chad Rosierfa8d8932011-06-24 19:23:04 +00008934 Op.getValueType(),
Eric Christopher1b8b94192011-06-29 21:10:36 +00008935 DAG.getConstant(IntrinsicOpcode, MVT::i32),
Tim Northover7cbc2152013-06-28 15:29:25 +00008936 ConvInput, DAG.getConstant(Log2_64(C), MVT::i32));
Chad Rosierfa8d8932011-06-24 19:23:04 +00008937}
8938
8939/// Getvshiftimm - Check if this is a valid build_vector for the immediate
Bob Wilson2e076c42009-06-22 23:27:02 +00008940/// operand of a vector shift operation, where all the elements of the
8941/// build_vector must have the same constant integer value.
8942static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
8943 // Ignore bit_converts.
Wesley Peck527da1b2010-11-23 03:31:01 +00008944 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson2e076c42009-06-22 23:27:02 +00008945 Op = Op.getOperand(0);
8946 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
8947 APInt SplatBits, SplatUndef;
8948 unsigned SplatBitSize;
8949 bool HasAnyUndefs;
8950 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
8951 HasAnyUndefs, ElementBits) ||
8952 SplatBitSize > ElementBits)
8953 return false;
8954 Cnt = SplatBits.getSExtValue();
8955 return true;
8956}
8957
8958/// isVShiftLImm - Check if this is a valid build_vector for the immediate
8959/// operand of a vector shift left operation. That value must be in the range:
8960/// 0 <= Value < ElementBits for a left shift; or
8961/// 0 <= Value <= ElementBits for a long left shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00008962static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson2e076c42009-06-22 23:27:02 +00008963 assert(VT.isVector() && "vector shift count is not a vector type");
8964 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
8965 if (! getVShiftImm(Op, ElementBits, Cnt))
8966 return false;
8967 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
8968}
8969
8970/// isVShiftRImm - Check if this is a valid build_vector for the immediate
8971/// operand of a vector shift right operation. For a shift opcode, the value
8972/// is positive, but for an intrinsic the value count must be negative. The
8973/// absolute value must be in the range:
8974/// 1 <= |Value| <= ElementBits for a right shift; or
8975/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Anderson53aa7a92009-08-10 22:56:29 +00008976static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson2e076c42009-06-22 23:27:02 +00008977 int64_t &Cnt) {
8978 assert(VT.isVector() && "vector shift count is not a vector type");
8979 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
8980 if (! getVShiftImm(Op, ElementBits, Cnt))
8981 return false;
8982 if (isIntrinsic)
8983 Cnt = -Cnt;
8984 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
8985}
8986
8987/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
8988static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
8989 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
8990 switch (IntNo) {
8991 default:
8992 // Don't do anything for most intrinsics.
8993 break;
8994
8995 // Vector shifts: check for immediate versions and lower them.
8996 // Note: This is done during DAG combining instead of DAG legalizing because
8997 // the build_vectors for 64-bit vector element shift counts are generally
8998 // not legal, and it is hard to see their values after they get legalized to
8999 // loads from a constant pool.
9000 case Intrinsic::arm_neon_vshifts:
9001 case Intrinsic::arm_neon_vshiftu:
Bob Wilson2e076c42009-06-22 23:27:02 +00009002 case Intrinsic::arm_neon_vrshifts:
9003 case Intrinsic::arm_neon_vrshiftu:
9004 case Intrinsic::arm_neon_vrshiftn:
9005 case Intrinsic::arm_neon_vqshifts:
9006 case Intrinsic::arm_neon_vqshiftu:
9007 case Intrinsic::arm_neon_vqshiftsu:
9008 case Intrinsic::arm_neon_vqshiftns:
9009 case Intrinsic::arm_neon_vqshiftnu:
9010 case Intrinsic::arm_neon_vqshiftnsu:
9011 case Intrinsic::arm_neon_vqrshiftns:
9012 case Intrinsic::arm_neon_vqrshiftnu:
9013 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009014 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009015 int64_t Cnt;
9016 unsigned VShiftOpc = 0;
9017
9018 switch (IntNo) {
9019 case Intrinsic::arm_neon_vshifts:
9020 case Intrinsic::arm_neon_vshiftu:
9021 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
9022 VShiftOpc = ARMISD::VSHL;
9023 break;
9024 }
9025 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
9026 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
9027 ARMISD::VSHRs : ARMISD::VSHRu);
9028 break;
9029 }
9030 return SDValue();
9031
Bob Wilson2e076c42009-06-22 23:27:02 +00009032 case Intrinsic::arm_neon_vrshifts:
9033 case Intrinsic::arm_neon_vrshiftu:
9034 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
9035 break;
9036 return SDValue();
9037
9038 case Intrinsic::arm_neon_vqshifts:
9039 case Intrinsic::arm_neon_vqshiftu:
9040 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9041 break;
9042 return SDValue();
9043
9044 case Intrinsic::arm_neon_vqshiftsu:
9045 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
9046 break;
Torok Edwinfbcc6632009-07-14 16:55:14 +00009047 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009048
Bob Wilson2e076c42009-06-22 23:27:02 +00009049 case Intrinsic::arm_neon_vrshiftn:
9050 case Intrinsic::arm_neon_vqshiftns:
9051 case Intrinsic::arm_neon_vqshiftnu:
9052 case Intrinsic::arm_neon_vqshiftnsu:
9053 case Intrinsic::arm_neon_vqrshiftns:
9054 case Intrinsic::arm_neon_vqrshiftnu:
9055 case Intrinsic::arm_neon_vqrshiftnsu:
9056 // Narrowing shifts require an immediate right shift.
9057 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
9058 break;
Jim Grosbach84511e12010-06-02 21:53:11 +00009059 llvm_unreachable("invalid shift count for narrowing vector shift "
9060 "intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009061
9062 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +00009063 llvm_unreachable("unhandled vector shift");
Bob Wilson2e076c42009-06-22 23:27:02 +00009064 }
9065
9066 switch (IntNo) {
9067 case Intrinsic::arm_neon_vshifts:
9068 case Intrinsic::arm_neon_vshiftu:
9069 // Opcode already set above.
9070 break;
Bob Wilson2e076c42009-06-22 23:27:02 +00009071 case Intrinsic::arm_neon_vrshifts:
9072 VShiftOpc = ARMISD::VRSHRs; break;
9073 case Intrinsic::arm_neon_vrshiftu:
9074 VShiftOpc = ARMISD::VRSHRu; break;
9075 case Intrinsic::arm_neon_vrshiftn:
9076 VShiftOpc = ARMISD::VRSHRN; break;
9077 case Intrinsic::arm_neon_vqshifts:
9078 VShiftOpc = ARMISD::VQSHLs; break;
9079 case Intrinsic::arm_neon_vqshiftu:
9080 VShiftOpc = ARMISD::VQSHLu; break;
9081 case Intrinsic::arm_neon_vqshiftsu:
9082 VShiftOpc = ARMISD::VQSHLsu; break;
9083 case Intrinsic::arm_neon_vqshiftns:
9084 VShiftOpc = ARMISD::VQSHRNs; break;
9085 case Intrinsic::arm_neon_vqshiftnu:
9086 VShiftOpc = ARMISD::VQSHRNu; break;
9087 case Intrinsic::arm_neon_vqshiftnsu:
9088 VShiftOpc = ARMISD::VQSHRNsu; break;
9089 case Intrinsic::arm_neon_vqrshiftns:
9090 VShiftOpc = ARMISD::VQRSHRNs; break;
9091 case Intrinsic::arm_neon_vqrshiftnu:
9092 VShiftOpc = ARMISD::VQRSHRNu; break;
9093 case Intrinsic::arm_neon_vqrshiftnsu:
9094 VShiftOpc = ARMISD::VQRSHRNsu; break;
9095 }
9096
Andrew Trickef9de2a2013-05-25 02:42:55 +00009097 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009098 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009099 }
9100
9101 case Intrinsic::arm_neon_vshiftins: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009102 EVT VT = N->getOperand(1).getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009103 int64_t Cnt;
9104 unsigned VShiftOpc = 0;
9105
9106 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
9107 VShiftOpc = ARMISD::VSLI;
9108 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
9109 VShiftOpc = ARMISD::VSRI;
9110 else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009111 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson2e076c42009-06-22 23:27:02 +00009112 }
9113
Andrew Trickef9de2a2013-05-25 02:42:55 +00009114 return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
Bob Wilson2e076c42009-06-22 23:27:02 +00009115 N->getOperand(1), N->getOperand(2),
Owen Anderson9f944592009-08-11 20:47:22 +00009116 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009117 }
9118
9119 case Intrinsic::arm_neon_vqrshifts:
9120 case Intrinsic::arm_neon_vqrshiftu:
9121 // No immediate versions of these to check for.
9122 break;
9123 }
9124
9125 return SDValue();
9126}
9127
9128/// PerformShiftCombine - Checks for immediate versions of vector shifts and
9129/// lowers them. As with the vector shift intrinsics, this is done during DAG
9130/// combining instead of DAG legalizing because the build_vectors for 64-bit
9131/// vector element shift counts are generally not legal, and it is hard to see
9132/// their values after they get legalized to loads from a constant pool.
9133static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
9134 const ARMSubtarget *ST) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009135 EVT VT = N->getValueType(0);
Evan Chengf258a152012-02-23 02:58:19 +00009136 if (N->getOpcode() == ISD::SRL && VT == MVT::i32 && ST->hasV6Ops()) {
9137 // Canonicalize (srl (bswap x), 16) to (rotr (bswap x), 16) if the high
9138 // 16-bits of x is zero. This optimizes rev + lsr 16 to rev16.
9139 SDValue N1 = N->getOperand(1);
9140 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N1)) {
9141 SDValue N0 = N->getOperand(0);
9142 if (C->getZExtValue() == 16 && N0.getOpcode() == ISD::BSWAP &&
9143 DAG.MaskedValueIsZero(N0.getOperand(0),
9144 APInt::getHighBitsSet(32, 16)))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009145 return DAG.getNode(ISD::ROTR, SDLoc(N), VT, N0, N1);
Evan Chengf258a152012-02-23 02:58:19 +00009146 }
9147 }
Bob Wilson2e076c42009-06-22 23:27:02 +00009148
9149 // Nothing to be done for scalar shifts.
Tanya Lattnercd680952010-11-18 22:06:46 +00009150 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9151 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson2e076c42009-06-22 23:27:02 +00009152 return SDValue();
9153
9154 assert(ST->hasNEON() && "unexpected vector shift");
9155 int64_t Cnt;
9156
9157 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009158 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009159
9160 case ISD::SHL:
9161 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
Andrew Trickef9de2a2013-05-25 02:42:55 +00009162 return DAG.getNode(ARMISD::VSHL, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009163 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009164 break;
9165
9166 case ISD::SRA:
9167 case ISD::SRL:
9168 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
9169 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
9170 ARMISD::VSHRs : ARMISD::VSHRu);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009171 return DAG.getNode(VShiftOpc, SDLoc(N), VT, N->getOperand(0),
Owen Anderson9f944592009-08-11 20:47:22 +00009172 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson2e076c42009-06-22 23:27:02 +00009173 }
9174 }
9175 return SDValue();
9176}
9177
9178/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
9179/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
9180static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
9181 const ARMSubtarget *ST) {
9182 SDValue N0 = N->getOperand(0);
9183
9184 // Check for sign- and zero-extensions of vector extract operations of 8-
9185 // and 16-bit vector elements. NEON supports these directly. They are
9186 // handled during DAG combining because type legalization will promote them
9187 // to 32-bit types and it is messy to recognize the operations after that.
9188 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
9189 SDValue Vec = N0.getOperand(0);
9190 SDValue Lane = N0.getOperand(1);
Owen Anderson53aa7a92009-08-10 22:56:29 +00009191 EVT VT = N->getValueType(0);
9192 EVT EltVT = N0.getValueType();
Bob Wilson2e076c42009-06-22 23:27:02 +00009193 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9194
Owen Anderson9f944592009-08-11 20:47:22 +00009195 if (VT == MVT::i32 &&
9196 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilsonceb49292010-11-03 16:24:50 +00009197 TLI.isTypeLegal(Vec.getValueType()) &&
9198 isa<ConstantSDNode>(Lane)) {
Bob Wilson2e076c42009-06-22 23:27:02 +00009199
9200 unsigned Opc = 0;
9201 switch (N->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009202 default: llvm_unreachable("unexpected opcode");
Bob Wilson2e076c42009-06-22 23:27:02 +00009203 case ISD::SIGN_EXTEND:
9204 Opc = ARMISD::VGETLANEs;
9205 break;
9206 case ISD::ZERO_EXTEND:
9207 case ISD::ANY_EXTEND:
9208 Opc = ARMISD::VGETLANEu;
9209 break;
9210 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00009211 return DAG.getNode(Opc, SDLoc(N), VT, Vec, Lane);
Bob Wilson2e076c42009-06-22 23:27:02 +00009212 }
9213 }
9214
9215 return SDValue();
9216}
9217
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009218/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
9219/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
9220static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
9221 const ARMSubtarget *ST) {
9222 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng55f0c6b2010-07-15 22:07:12 +00009223 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009224 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
9225 // a NaN; only do the transformation when it matches that behavior.
9226
9227 // For now only do this when using NEON for FP operations; if using VFP, it
9228 // is not obvious that the benefit outweighs the cost of switching to the
9229 // NEON pipeline.
9230 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
9231 N->getValueType(0) != MVT::f32)
9232 return SDValue();
9233
9234 SDValue CondLHS = N->getOperand(0);
9235 SDValue CondRHS = N->getOperand(1);
9236 SDValue LHS = N->getOperand(2);
9237 SDValue RHS = N->getOperand(3);
9238 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
9239
9240 unsigned Opcode = 0;
9241 bool IsReversed;
Bob Wilsonba8ac742010-02-24 22:15:53 +00009242 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009243 IsReversed = false; // x CC y ? x : y
Bob Wilsonba8ac742010-02-24 22:15:53 +00009244 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009245 IsReversed = true ; // x CC y ? y : x
9246 } else {
9247 return SDValue();
9248 }
9249
Bob Wilsonba8ac742010-02-24 22:15:53 +00009250 bool IsUnordered;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009251 switch (CC) {
9252 default: break;
9253 case ISD::SETOLT:
9254 case ISD::SETOLE:
9255 case ISD::SETLT:
9256 case ISD::SETLE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009257 case ISD::SETULT:
9258 case ISD::SETULE:
Bob Wilsonba8ac742010-02-24 22:15:53 +00009259 // If LHS is NaN, an ordered comparison will be false and the result will
9260 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
9261 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9262 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
9263 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9264 break;
9265 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
9266 // will return -0, so vmin can only be used for unsafe math or if one of
9267 // the operands is known to be nonzero.
9268 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00009269 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +00009270 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9271 break;
9272 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009273 break;
9274
9275 case ISD::SETOGT:
9276 case ISD::SETOGE:
9277 case ISD::SETGT:
9278 case ISD::SETGE:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009279 case ISD::SETUGT:
9280 case ISD::SETUGE:
Bob Wilsonba8ac742010-02-24 22:15:53 +00009281 // If LHS is NaN, an ordered comparison will be false and the result will
9282 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
9283 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
9284 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
9285 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
9286 break;
9287 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
9288 // will return +0, so vmax can only be used for unsafe math or if one of
9289 // the operands is known to be nonzero.
9290 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
Nick Lewycky50f02cb2011-12-02 22:16:29 +00009291 !DAG.getTarget().Options.UnsafeFPMath &&
Bob Wilsonba8ac742010-02-24 22:15:53 +00009292 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9293 break;
9294 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009295 break;
9296 }
9297
9298 if (!Opcode)
9299 return SDValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00009300 return DAG.getNode(Opcode, SDLoc(N), N->getValueType(0), LHS, RHS);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009301}
9302
Evan Chengf863e3f2011-07-13 00:42:17 +00009303/// PerformCMOVCombine - Target-specific DAG combining for ARMISD::CMOV.
9304SDValue
9305ARMTargetLowering::PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const {
9306 SDValue Cmp = N->getOperand(4);
9307 if (Cmp.getOpcode() != ARMISD::CMPZ)
9308 // Only looking at EQ and NE cases.
9309 return SDValue();
9310
9311 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00009312 SDLoc dl(N);
Evan Chengf863e3f2011-07-13 00:42:17 +00009313 SDValue LHS = Cmp.getOperand(0);
9314 SDValue RHS = Cmp.getOperand(1);
9315 SDValue FalseVal = N->getOperand(0);
9316 SDValue TrueVal = N->getOperand(1);
9317 SDValue ARMcc = N->getOperand(2);
Jim Grosbache7e2aca2011-09-13 20:30:37 +00009318 ARMCC::CondCodes CC =
9319 (ARMCC::CondCodes)cast<ConstantSDNode>(ARMcc)->getZExtValue();
Evan Chengf863e3f2011-07-13 00:42:17 +00009320
9321 // Simplify
9322 // mov r1, r0
9323 // cmp r1, x
9324 // mov r0, y
9325 // moveq r0, x
9326 // to
9327 // cmp r0, x
9328 // movne r0, y
9329 //
9330 // mov r1, r0
9331 // cmp r1, x
9332 // mov r0, x
9333 // movne r0, y
9334 // to
9335 // cmp r0, x
9336 // movne r0, y
9337 /// FIXME: Turn this into a target neutral optimization?
9338 SDValue Res;
Evan Cheng81563762011-09-28 23:16:31 +00009339 if (CC == ARMCC::NE && FalseVal == RHS && FalseVal != LHS) {
Evan Chengf863e3f2011-07-13 00:42:17 +00009340 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, TrueVal, ARMcc,
9341 N->getOperand(3), Cmp);
9342 } else if (CC == ARMCC::EQ && TrueVal == RHS) {
9343 SDValue ARMcc;
9344 SDValue NewCmp = getARMCmp(LHS, RHS, ISD::SETNE, ARMcc, DAG, dl);
9345 Res = DAG.getNode(ARMISD::CMOV, dl, VT, LHS, FalseVal, ARMcc,
9346 N->getOperand(3), NewCmp);
9347 }
9348
9349 if (Res.getNode()) {
9350 APInt KnownZero, KnownOne;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009351 DAG.ComputeMaskedBits(SDValue(N,0), KnownZero, KnownOne);
Evan Chengf863e3f2011-07-13 00:42:17 +00009352 // Capture demanded bits information that would be otherwise lost.
9353 if (KnownZero == 0xfffffffe)
9354 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9355 DAG.getValueType(MVT::i1));
9356 else if (KnownZero == 0xffffff00)
9357 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9358 DAG.getValueType(MVT::i8));
9359 else if (KnownZero == 0xffff0000)
9360 Res = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Res,
9361 DAG.getValueType(MVT::i16));
9362 }
9363
9364 return Res;
9365}
9366
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009367SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson7117a912009-03-20 22:42:55 +00009368 DAGCombinerInfo &DCI) const {
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009369 switch (N->getOpcode()) {
9370 default: break;
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +00009371 case ISD::ADDC: return PerformADDCCombine(N, DCI, Subtarget);
Tanya Lattnere9e67052011-06-14 23:48:48 +00009372 case ISD::ADD: return PerformADDCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009373 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikov1bf28a12010-05-15 18:16:59 +00009374 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach11013ed2010-07-16 23:05:05 +00009375 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Evan Chenge87681c2012-02-23 01:19:06 +00009376 case ISD::XOR: return PerformXORCombine(N, DCI, Subtarget);
9377 case ISD::AND: return PerformANDCombine(N, DCI, Subtarget);
Evan Chengc1778132010-12-14 03:22:07 +00009378 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00009379 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson22806742010-09-22 22:09:21 +00009380 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson1a20c2a2010-12-21 06:43:19 +00009381 case ISD::STORE: return PerformSTORECombine(N, DCI);
9382 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
9383 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonc7334a12010-10-27 20:38:28 +00009384 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilson2d790df2010-11-28 06:51:26 +00009385 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Chad Rosierfa8d8932011-06-24 19:23:04 +00009386 case ISD::FP_TO_SINT:
9387 case ISD::FP_TO_UINT: return PerformVCVTCombine(N, DCI, Subtarget);
9388 case ISD::FDIV: return PerformVDIVCombine(N, DCI, Subtarget);
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009389 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson2e076c42009-06-22 23:27:02 +00009390 case ISD::SHL:
9391 case ISD::SRA:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009392 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson2e076c42009-06-22 23:27:02 +00009393 case ISD::SIGN_EXTEND:
9394 case ISD::ZERO_EXTEND:
Bob Wilsonc6c13a32010-02-18 06:05:53 +00009395 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
9396 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Evan Chengf863e3f2011-07-13 00:42:17 +00009397 case ARMISD::CMOV: return PerformCMOVCombine(N, DCI.DAG);
Bob Wilson06fce872011-02-07 17:43:21 +00009398 case ARMISD::VLD2DUP:
9399 case ARMISD::VLD3DUP:
9400 case ARMISD::VLD4DUP:
9401 return CombineBaseUpdate(N, DCI);
Quentin Colombet04b3a0f2013-07-03 21:42:57 +00009402 case ARMISD::BUILD_VECTOR:
9403 return PerformARMBUILD_VECTORCombine(N, DCI);
Bob Wilson06fce872011-02-07 17:43:21 +00009404 case ISD::INTRINSIC_VOID:
9405 case ISD::INTRINSIC_W_CHAIN:
9406 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9407 case Intrinsic::arm_neon_vld1:
9408 case Intrinsic::arm_neon_vld2:
9409 case Intrinsic::arm_neon_vld3:
9410 case Intrinsic::arm_neon_vld4:
9411 case Intrinsic::arm_neon_vld2lane:
9412 case Intrinsic::arm_neon_vld3lane:
9413 case Intrinsic::arm_neon_vld4lane:
9414 case Intrinsic::arm_neon_vst1:
9415 case Intrinsic::arm_neon_vst2:
9416 case Intrinsic::arm_neon_vst3:
9417 case Intrinsic::arm_neon_vst4:
9418 case Intrinsic::arm_neon_vst2lane:
9419 case Intrinsic::arm_neon_vst3lane:
9420 case Intrinsic::arm_neon_vst4lane:
9421 return CombineBaseUpdate(N, DCI);
9422 default: break;
9423 }
9424 break;
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009425 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009426 return SDValue();
Chris Lattnerf3f4ad92007-11-27 22:36:16 +00009427}
9428
Evan Chengd42641c2011-02-02 01:06:55 +00009429bool ARMTargetLowering::isDesirableToTransformToIntegerOp(unsigned Opc,
9430 EVT VT) const {
9431 return (VT == MVT::f32) && (Opc == ISD::LOAD || Opc == ISD::STORE);
9432}
9433
Matt Arsenault25793a32014-02-05 23:15:53 +00009434bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, unsigned,
9435 bool *Fast) const {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009436 // The AllowsUnaliged flag models the SCTLR.A setting in ARM cpus
Chad Rosier66bb1782012-11-09 18:25:27 +00009437 bool AllowsUnaligned = Subtarget->allowsUnalignedMem();
Bill Wendlingbae6b2c2009-08-15 21:21:19 +00009438
9439 switch (VT.getSimpleVT().SimpleTy) {
9440 default:
9441 return false;
9442 case MVT::i8:
9443 case MVT::i16:
Evan Cheng79e2ca92012-12-10 23:21:26 +00009444 case MVT::i32: {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009445 // Unaligned access can use (for example) LRDB, LRDH, LDR
Evan Cheng79e2ca92012-12-10 23:21:26 +00009446 if (AllowsUnaligned) {
9447 if (Fast)
9448 *Fast = Subtarget->hasV7Ops();
9449 return true;
9450 }
9451 return false;
9452 }
Evan Chengeec6bc62012-08-15 17:44:53 +00009453 case MVT::f64:
Evan Cheng79e2ca92012-12-10 23:21:26 +00009454 case MVT::v2f64: {
Evan Cheng90ae8f82012-09-18 01:42:45 +00009455 // For any little-endian targets with neon, we can support unaligned ld/st
9456 // of D and Q (e.g. {D0,D1}) registers by using vld1.i8/vst1.i8.
Alp Tokercb402912014-01-24 17:20:08 +00009457 // A big-endian target may also explicitly support unaligned accesses
Evan Cheng79e2ca92012-12-10 23:21:26 +00009458 if (Subtarget->hasNEON() && (AllowsUnaligned || isLittleEndian())) {
9459 if (Fast)
9460 *Fast = true;
9461 return true;
9462 }
9463 return false;
9464 }
Bill Wendlingbae6b2c2009-08-15 21:21:19 +00009465 }
9466}
9467
Lang Hames9929c422011-11-02 22:52:45 +00009468static bool memOpAlign(unsigned DstAlign, unsigned SrcAlign,
9469 unsigned AlignCheck) {
9470 return ((SrcAlign == 0 || SrcAlign % AlignCheck == 0) &&
9471 (DstAlign == 0 || DstAlign % AlignCheck == 0));
9472}
9473
9474EVT ARMTargetLowering::getOptimalMemOpType(uint64_t Size,
9475 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009476 bool IsMemset, bool ZeroMemset,
Lang Hames9929c422011-11-02 22:52:45 +00009477 bool MemcpyStrSrc,
9478 MachineFunction &MF) const {
9479 const Function *F = MF.getFunction();
9480
9481 // See if we can use NEON instructions for this...
Evan Cheng962711e2012-12-12 02:34:41 +00009482 if ((!IsMemset || ZeroMemset) &&
Evan Cheng79e2ca92012-12-10 23:21:26 +00009483 Subtarget->hasNEON() &&
Bill Wendling698e84f2012-12-30 10:32:01 +00009484 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
9485 Attribute::NoImplicitFloat)) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009486 bool Fast;
Evan Chengc2bd6202012-12-11 02:31:57 +00009487 if (Size >= 16 &&
9488 (memOpAlign(SrcAlign, DstAlign, 16) ||
Matt Arsenault25793a32014-02-05 23:15:53 +00009489 (allowsUnalignedMemoryAccesses(MVT::v2f64, 0, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009490 return MVT::v2f64;
Evan Chengc2bd6202012-12-11 02:31:57 +00009491 } else if (Size >= 8 &&
9492 (memOpAlign(SrcAlign, DstAlign, 8) ||
Matt Arsenault25793a32014-02-05 23:15:53 +00009493 (allowsUnalignedMemoryAccesses(MVT::f64, 0, &Fast) && Fast))) {
Evan Cheng79e2ca92012-12-10 23:21:26 +00009494 return MVT::f64;
Lang Hames9929c422011-11-02 22:52:45 +00009495 }
9496 }
9497
Lang Hamesb85fcd02011-11-08 18:56:23 +00009498 // Lowering to i32/i16 if the size permits.
Evan Chengc2bd6202012-12-11 02:31:57 +00009499 if (Size >= 4)
Lang Hamesb85fcd02011-11-08 18:56:23 +00009500 return MVT::i32;
Evan Chengc2bd6202012-12-11 02:31:57 +00009501 else if (Size >= 2)
Lang Hamesb85fcd02011-11-08 18:56:23 +00009502 return MVT::i16;
Lang Hamesb85fcd02011-11-08 18:56:23 +00009503
Lang Hames9929c422011-11-02 22:52:45 +00009504 // Let the target-independent logic figure it out.
9505 return MVT::Other;
9506}
9507
Evan Cheng9ec512d2012-12-06 19:13:27 +00009508bool ARMTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9509 if (Val.getOpcode() != ISD::LOAD)
9510 return false;
9511
9512 EVT VT1 = Val.getValueType();
9513 if (!VT1.isSimple() || !VT1.isInteger() ||
9514 !VT2.isSimple() || !VT2.isInteger())
9515 return false;
9516
9517 switch (VT1.getSimpleVT().SimpleTy) {
9518 default: break;
9519 case MVT::i1:
9520 case MVT::i8:
9521 case MVT::i16:
9522 // 8-bit and 16-bit loads implicitly zero-extend to 32-bits.
9523 return true;
9524 }
9525
9526 return false;
9527}
9528
Tim Northovercc2e9032013-08-06 13:58:03 +00009529bool ARMTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
9530 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9531 return false;
9532
9533 if (!isTypeLegal(EVT::getEVT(Ty1)))
9534 return false;
9535
9536 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
9537
9538 // Assuming the caller doesn't have a zeroext or signext return parameter,
9539 // truncation all the way down to i1 is valid.
9540 return true;
9541}
9542
9543
Evan Chengdc49a8d2009-08-14 20:09:37 +00009544static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
9545 if (V < 0)
9546 return false;
9547
9548 unsigned Scale = 1;
9549 switch (VT.getSimpleVT().SimpleTy) {
9550 default: return false;
9551 case MVT::i1:
9552 case MVT::i8:
9553 // Scale == 1;
9554 break;
9555 case MVT::i16:
9556 // Scale == 2;
9557 Scale = 2;
9558 break;
9559 case MVT::i32:
9560 // Scale == 4;
9561 Scale = 4;
9562 break;
9563 }
9564
9565 if ((V & (Scale - 1)) != 0)
9566 return false;
9567 V /= Scale;
9568 return V == (V & ((1LL << 5) - 1));
9569}
9570
9571static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
9572 const ARMSubtarget *Subtarget) {
9573 bool isNeg = false;
9574 if (V < 0) {
9575 isNeg = true;
9576 V = - V;
9577 }
9578
9579 switch (VT.getSimpleVT().SimpleTy) {
9580 default: return false;
9581 case MVT::i1:
9582 case MVT::i8:
9583 case MVT::i16:
9584 case MVT::i32:
9585 // + imm12 or - imm8
9586 if (isNeg)
9587 return V == (V & ((1LL << 8) - 1));
9588 return V == (V & ((1LL << 12) - 1));
9589 case MVT::f32:
9590 case MVT::f64:
9591 // Same as ARM mode. FIXME: NEON?
9592 if (!Subtarget->hasVFP2())
9593 return false;
9594 if ((V & 3) != 0)
9595 return false;
9596 V >>= 2;
9597 return V == (V & ((1LL << 8) - 1));
9598 }
9599}
9600
Evan Cheng2150b922007-03-12 23:30:29 +00009601/// isLegalAddressImmediate - Return true if the integer value can be used
9602/// as the offset of the target addressing mode for load / store of the
9603/// given type.
Owen Anderson53aa7a92009-08-10 22:56:29 +00009604static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009605 const ARMSubtarget *Subtarget) {
Evan Cheng507eefa2007-03-13 20:37:59 +00009606 if (V == 0)
9607 return true;
9608
Evan Chengce5dfb62009-03-09 19:15:00 +00009609 if (!VT.isSimple())
9610 return false;
9611
Evan Chengdc49a8d2009-08-14 20:09:37 +00009612 if (Subtarget->isThumb1Only())
9613 return isLegalT1AddressImmediate(V, VT);
9614 else if (Subtarget->isThumb2())
9615 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Cheng2150b922007-03-12 23:30:29 +00009616
Evan Chengdc49a8d2009-08-14 20:09:37 +00009617 // ARM mode.
Evan Cheng2150b922007-03-12 23:30:29 +00009618 if (V < 0)
9619 V = - V;
Owen Anderson9f944592009-08-11 20:47:22 +00009620 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng2150b922007-03-12 23:30:29 +00009621 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +00009622 case MVT::i1:
9623 case MVT::i8:
9624 case MVT::i32:
Evan Cheng2150b922007-03-12 23:30:29 +00009625 // +- imm12
Anton Korobeynikov40d67c52008-02-20 11:22:39 +00009626 return V == (V & ((1LL << 12) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +00009627 case MVT::i16:
Evan Cheng2150b922007-03-12 23:30:29 +00009628 // +- imm8
Anton Korobeynikov40d67c52008-02-20 11:22:39 +00009629 return V == (V & ((1LL << 8) - 1));
Owen Anderson9f944592009-08-11 20:47:22 +00009630 case MVT::f32:
9631 case MVT::f64:
Evan Chengdc49a8d2009-08-14 20:09:37 +00009632 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Cheng2150b922007-03-12 23:30:29 +00009633 return false;
Evan Chengbef131de2007-05-03 02:00:18 +00009634 if ((V & 3) != 0)
Evan Cheng2150b922007-03-12 23:30:29 +00009635 return false;
9636 V >>= 2;
Anton Korobeynikov40d67c52008-02-20 11:22:39 +00009637 return V == (V & ((1LL << 8) - 1));
Evan Cheng2150b922007-03-12 23:30:29 +00009638 }
Evan Cheng10043e22007-01-19 07:51:42 +00009639}
9640
Evan Chengdc49a8d2009-08-14 20:09:37 +00009641bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
9642 EVT VT) const {
9643 int Scale = AM.Scale;
9644 if (Scale < 0)
9645 return false;
9646
9647 switch (VT.getSimpleVT().SimpleTy) {
9648 default: return false;
9649 case MVT::i1:
9650 case MVT::i8:
9651 case MVT::i16:
9652 case MVT::i32:
9653 if (Scale == 1)
9654 return true;
9655 // r + r << imm
9656 Scale = Scale & ~1;
9657 return Scale == 2 || Scale == 4 || Scale == 8;
9658 case MVT::i64:
9659 // r + r
9660 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
9661 return true;
9662 return false;
9663 case MVT::isVoid:
9664 // Note, we allow "void" uses (basically, uses that aren't loads or
9665 // stores), because arm allows folding a scale into many arithmetic
9666 // operations. This should be made more precise and revisited later.
9667
9668 // Allow r << imm, but the imm has to be a multiple of two.
9669 if (Scale & 1) return false;
9670 return isPowerOf2_32(Scale);
9671 }
9672}
9673
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009674/// isLegalAddressingMode - Return true if the addressing mode represented
9675/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson7117a912009-03-20 22:42:55 +00009676bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009677 Type *Ty) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00009678 EVT VT = getValueType(Ty, true);
Bob Wilson866c1742009-04-08 17:55:28 +00009679 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Cheng2150b922007-03-12 23:30:29 +00009680 return false;
Bob Wilson7117a912009-03-20 22:42:55 +00009681
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009682 // Can never fold addr of global into load/store.
Bob Wilson7117a912009-03-20 22:42:55 +00009683 if (AM.BaseGV)
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009684 return false;
Bob Wilson7117a912009-03-20 22:42:55 +00009685
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009686 switch (AM.Scale) {
9687 case 0: // no scale reg, must be "r+i" or "r", or "i".
9688 break;
9689 case 1:
Evan Chengdc49a8d2009-08-14 20:09:37 +00009690 if (Subtarget->isThumb1Only())
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009691 return false;
Chris Lattner502c3f42007-04-13 06:50:55 +00009692 // FALL THROUGH.
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009693 default:
Chris Lattner502c3f42007-04-13 06:50:55 +00009694 // ARM doesn't support any R+R*scale+imm addr modes.
9695 if (AM.BaseOffs)
9696 return false;
Bob Wilson7117a912009-03-20 22:42:55 +00009697
Bob Wilson866c1742009-04-08 17:55:28 +00009698 if (!VT.isSimple())
9699 return false;
9700
Evan Chengdc49a8d2009-08-14 20:09:37 +00009701 if (Subtarget->isThumb2())
9702 return isLegalT2ScaledAddressingMode(AM, VT);
9703
Chris Lattner9b6d69e2007-04-10 03:48:29 +00009704 int Scale = AM.Scale;
Owen Anderson9f944592009-08-11 20:47:22 +00009705 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009706 default: return false;
Owen Anderson9f944592009-08-11 20:47:22 +00009707 case MVT::i1:
9708 case MVT::i8:
9709 case MVT::i32:
Chris Lattner9b6d69e2007-04-10 03:48:29 +00009710 if (Scale < 0) Scale = -Scale;
9711 if (Scale == 1)
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009712 return true;
9713 // r + r << imm
Chris Lattnerfe926e22007-04-11 16:17:12 +00009714 return isPowerOf2_32(Scale & ~1);
Owen Anderson9f944592009-08-11 20:47:22 +00009715 case MVT::i16:
Evan Chengdc49a8d2009-08-14 20:09:37 +00009716 case MVT::i64:
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009717 // r + r
Chris Lattner9b6d69e2007-04-10 03:48:29 +00009718 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009719 return true;
Chris Lattnerfe926e22007-04-11 16:17:12 +00009720 return false;
Bob Wilson7117a912009-03-20 22:42:55 +00009721
Owen Anderson9f944592009-08-11 20:47:22 +00009722 case MVT::isVoid:
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009723 // Note, we allow "void" uses (basically, uses that aren't loads or
9724 // stores), because arm allows folding a scale into many arithmetic
9725 // operations. This should be made more precise and revisited later.
Bob Wilson7117a912009-03-20 22:42:55 +00009726
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009727 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chengdc49a8d2009-08-14 20:09:37 +00009728 if (Scale & 1) return false;
9729 return isPowerOf2_32(Scale);
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009730 }
Evan Cheng2150b922007-03-12 23:30:29 +00009731 }
Chris Lattnerd44e24c2007-04-09 23:33:39 +00009732 return true;
Evan Cheng2150b922007-03-12 23:30:29 +00009733}
9734
Evan Cheng3d3c24a2009-11-11 19:05:52 +00009735/// isLegalICmpImmediate - Return true if the specified immediate is legal
9736/// icmp immediate, that is the target has icmp instructions which can compare
9737/// a register against the immediate without having to materialize the
9738/// immediate into a register.
Evan Cheng15b80e42009-11-12 07:13:11 +00009739bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +00009740 // Thumb2 and ARM modes can use cmn for negative immediates.
Evan Cheng3d3c24a2009-11-11 19:05:52 +00009741 if (!Subtarget->isThumb())
Chandler Carruth8a102c22012-04-06 20:10:52 +00009742 return ARM_AM::getSOImmVal(llvm::abs64(Imm)) != -1;
Evan Cheng3d3c24a2009-11-11 19:05:52 +00009743 if (Subtarget->isThumb2())
Chandler Carruth8a102c22012-04-06 20:10:52 +00009744 return ARM_AM::getT2SOImmVal(llvm::abs64(Imm)) != -1;
Jakob Stoklund Olesen967b86a2012-04-06 17:45:04 +00009745 // Thumb1 doesn't have cmn, and only 8-bit immediates.
Evan Cheng15b80e42009-11-12 07:13:11 +00009746 return Imm >= 0 && Imm <= 255;
Evan Cheng3d3c24a2009-11-11 19:05:52 +00009747}
9748
Andrew Tricka22cdb72012-07-18 18:34:27 +00009749/// isLegalAddImmediate - Return true if the specified immediate is a legal add
9750/// *or sub* immediate, that is the target has add or sub instructions which can
9751/// add a register with the immediate without having to materialize the
Dan Gohman6136e942011-05-03 00:46:49 +00009752/// immediate into a register.
9753bool ARMTargetLowering::isLegalAddImmediate(int64_t Imm) const {
Andrew Tricka22cdb72012-07-18 18:34:27 +00009754 // Same encoding for add/sub, just flip the sign.
9755 int64_t AbsImm = llvm::abs64(Imm);
9756 if (!Subtarget->isThumb())
9757 return ARM_AM::getSOImmVal(AbsImm) != -1;
9758 if (Subtarget->isThumb2())
9759 return ARM_AM::getT2SOImmVal(AbsImm) != -1;
9760 // Thumb1 only has 8-bit unsigned immediate.
9761 return AbsImm >= 0 && AbsImm <= 255;
Dan Gohman6136e942011-05-03 00:46:49 +00009762}
9763
Owen Anderson53aa7a92009-08-10 22:56:29 +00009764static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +00009765 bool isSEXTLoad, SDValue &Base,
9766 SDValue &Offset, bool &isInc,
9767 SelectionDAG &DAG) {
Evan Cheng10043e22007-01-19 07:51:42 +00009768 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9769 return false;
9770
Owen Anderson9f944592009-08-11 20:47:22 +00009771 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Cheng10043e22007-01-19 07:51:42 +00009772 // AddressingMode 3
9773 Base = Ptr->getOperand(0);
9774 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009775 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +00009776 if (RHSC < 0 && RHSC > -256) {
Evan Cheng84c6cda2009-07-02 07:28:31 +00009777 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +00009778 isInc = false;
9779 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9780 return true;
9781 }
9782 }
9783 isInc = (Ptr->getOpcode() == ISD::ADD);
9784 Offset = Ptr->getOperand(1);
9785 return true;
Owen Anderson9f944592009-08-11 20:47:22 +00009786 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Cheng10043e22007-01-19 07:51:42 +00009787 // AddressingMode 2
9788 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009789 int RHSC = (int)RHS->getZExtValue();
Evan Cheng10043e22007-01-19 07:51:42 +00009790 if (RHSC < 0 && RHSC > -0x1000) {
Evan Cheng84c6cda2009-07-02 07:28:31 +00009791 assert(Ptr->getOpcode() == ISD::ADD);
Evan Cheng10043e22007-01-19 07:51:42 +00009792 isInc = false;
9793 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9794 Base = Ptr->getOperand(0);
9795 return true;
9796 }
9797 }
9798
9799 if (Ptr->getOpcode() == ISD::ADD) {
9800 isInc = true;
Evan Chenga20cde32011-07-20 23:34:39 +00009801 ARM_AM::ShiftOpc ShOpcVal=
9802 ARM_AM::getShiftOpcForNode(Ptr->getOperand(0).getOpcode());
Evan Cheng10043e22007-01-19 07:51:42 +00009803 if (ShOpcVal != ARM_AM::no_shift) {
9804 Base = Ptr->getOperand(1);
9805 Offset = Ptr->getOperand(0);
9806 } else {
9807 Base = Ptr->getOperand(0);
9808 Offset = Ptr->getOperand(1);
9809 }
9810 return true;
9811 }
9812
9813 isInc = (Ptr->getOpcode() == ISD::ADD);
9814 Base = Ptr->getOperand(0);
9815 Offset = Ptr->getOperand(1);
9816 return true;
9817 }
9818
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00009819 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Cheng10043e22007-01-19 07:51:42 +00009820 return false;
9821}
9822
Owen Anderson53aa7a92009-08-10 22:56:29 +00009823static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Cheng84c6cda2009-07-02 07:28:31 +00009824 bool isSEXTLoad, SDValue &Base,
9825 SDValue &Offset, bool &isInc,
9826 SelectionDAG &DAG) {
9827 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
9828 return false;
9829
9830 Base = Ptr->getOperand(0);
9831 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
9832 int RHSC = (int)RHS->getZExtValue();
9833 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
9834 assert(Ptr->getOpcode() == ISD::ADD);
9835 isInc = false;
9836 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
9837 return true;
9838 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
9839 isInc = Ptr->getOpcode() == ISD::ADD;
9840 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
9841 return true;
9842 }
9843 }
9844
9845 return false;
9846}
9847
Evan Cheng10043e22007-01-19 07:51:42 +00009848/// getPreIndexedAddressParts - returns true by value, base pointer and
9849/// offset pointer and addressing mode by reference if the node's address
9850/// can be legally represented as pre-indexed load / store address.
9851bool
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009852ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
9853 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +00009854 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00009855 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +00009856 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +00009857 return false;
9858
Owen Anderson53aa7a92009-08-10 22:56:29 +00009859 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009860 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +00009861 bool isSEXTLoad = false;
9862 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
9863 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00009864 VT = LD->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +00009865 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
9866 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
9867 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00009868 VT = ST->getMemoryVT();
Evan Cheng10043e22007-01-19 07:51:42 +00009869 } else
9870 return false;
9871
9872 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +00009873 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +00009874 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +00009875 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
9876 Offset, isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +00009877 else
Evan Cheng84c6cda2009-07-02 07:28:31 +00009878 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng844f0b42009-07-02 06:44:30 +00009879 Offset, isInc, DAG);
Evan Cheng84c6cda2009-07-02 07:28:31 +00009880 if (!isLegal)
9881 return false;
9882
9883 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
9884 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00009885}
9886
9887/// getPostIndexedAddressParts - returns true by value, base pointer and
9888/// offset pointer and addressing mode by reference if this node can be
9889/// combined with a load / store to form a post-indexed load / store.
9890bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009891 SDValue &Base,
9892 SDValue &Offset,
Evan Cheng10043e22007-01-19 07:51:42 +00009893 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00009894 SelectionDAG &DAG) const {
Evan Cheng84c6cda2009-07-02 07:28:31 +00009895 if (Subtarget->isThumb1Only())
Evan Cheng10043e22007-01-19 07:51:42 +00009896 return false;
9897
Owen Anderson53aa7a92009-08-10 22:56:29 +00009898 EVT VT;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009899 SDValue Ptr;
Evan Cheng10043e22007-01-19 07:51:42 +00009900 bool isSEXTLoad = false;
9901 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +00009902 VT = LD->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +00009903 Ptr = LD->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +00009904 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
9905 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohman47a7d6f2008-01-30 00:15:11 +00009906 VT = ST->getMemoryVT();
Evan Chengf19384d2010-05-18 21:31:17 +00009907 Ptr = ST->getBasePtr();
Evan Cheng10043e22007-01-19 07:51:42 +00009908 } else
9909 return false;
9910
9911 bool isInc;
Evan Cheng84c6cda2009-07-02 07:28:31 +00009912 bool isLegal = false;
Evan Chengdc49a8d2009-08-14 20:09:37 +00009913 if (Subtarget->isThumb2())
Evan Cheng84c6cda2009-07-02 07:28:31 +00009914 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chengf19384d2010-05-18 21:31:17 +00009915 isInc, DAG);
Jim Grosbachf24f9d92009-08-11 15:33:49 +00009916 else
Evan Cheng84c6cda2009-07-02 07:28:31 +00009917 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
9918 isInc, DAG);
9919 if (!isLegal)
9920 return false;
9921
Evan Chengf19384d2010-05-18 21:31:17 +00009922 if (Ptr != Base) {
9923 // Swap base ptr and offset to catch more post-index load / store when
9924 // it's legal. In Thumb2 mode, offset must be an immediate.
9925 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
9926 !Subtarget->isThumb2())
9927 std::swap(Base, Offset);
9928
9929 // Post-indexed load / store update the base pointer.
9930 if (Ptr != Base)
9931 return false;
9932 }
9933
Evan Cheng84c6cda2009-07-02 07:28:31 +00009934 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
9935 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00009936}
9937
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009938void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Bob Wilson7117a912009-03-20 22:42:55 +00009939 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +00009940 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00009941 const SelectionDAG &DAG,
Evan Cheng10043e22007-01-19 07:51:42 +00009942 unsigned Depth) const {
Michael Gottesman696e44e2013-06-18 20:49:45 +00009943 unsigned BitWidth = KnownOne.getBitWidth();
9944 KnownZero = KnownOne = APInt(BitWidth, 0);
Evan Cheng10043e22007-01-19 07:51:42 +00009945 switch (Op.getOpcode()) {
9946 default: break;
Michael Gottesman696e44e2013-06-18 20:49:45 +00009947 case ARMISD::ADDC:
9948 case ARMISD::ADDE:
9949 case ARMISD::SUBC:
9950 case ARMISD::SUBE:
9951 // These nodes' second result is a boolean
9952 if (Op.getResNo() == 0)
9953 break;
9954 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
9955 break;
Evan Cheng10043e22007-01-19 07:51:42 +00009956 case ARMISD::CMOV: {
9957 // Bits are known zero/one if known on the LHS and RHS.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009958 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero, KnownOne, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +00009959 if (KnownZero == 0 && KnownOne == 0) return;
9960
Dan Gohmanf990faf2008-02-13 00:35:47 +00009961 APInt KnownZeroRHS, KnownOneRHS;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009962 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Cheng10043e22007-01-19 07:51:42 +00009963 KnownZero &= KnownZeroRHS;
9964 KnownOne &= KnownOneRHS;
9965 return;
9966 }
Tim Northover01b4aa92014-04-03 15:10:35 +00009967 case ISD::INTRINSIC_W_CHAIN: {
9968 ConstantSDNode *CN = cast<ConstantSDNode>(Op->getOperand(1));
9969 Intrinsic::ID IntID = static_cast<Intrinsic::ID>(CN->getZExtValue());
9970 switch (IntID) {
9971 default: return;
9972 case Intrinsic::arm_ldaex:
9973 case Intrinsic::arm_ldrex: {
9974 EVT VT = cast<MemIntrinsicSDNode>(Op)->getMemoryVT();
9975 unsigned MemBits = VT.getScalarType().getSizeInBits();
9976 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - MemBits);
9977 return;
9978 }
9979 }
9980 }
Evan Cheng10043e22007-01-19 07:51:42 +00009981 }
9982}
9983
9984//===----------------------------------------------------------------------===//
9985// ARM Inline Assembly Support
9986//===----------------------------------------------------------------------===//
9987
Evan Cheng078b0b02011-01-08 01:24:27 +00009988bool ARMTargetLowering::ExpandInlineAsm(CallInst *CI) const {
9989 // Looking for "rev" which is V6+.
9990 if (!Subtarget->hasV6Ops())
9991 return false;
9992
9993 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9994 std::string AsmStr = IA->getAsmString();
9995 SmallVector<StringRef, 4> AsmPieces;
9996 SplitString(AsmStr, AsmPieces, ";\n");
9997
9998 switch (AsmPieces.size()) {
9999 default: return false;
10000 case 1:
10001 AsmStr = AsmPieces[0];
10002 AsmPieces.clear();
10003 SplitString(AsmStr, AsmPieces, " \t,");
10004
10005 // rev $0, $1
10006 if (AsmPieces.size() == 3 &&
10007 AsmPieces[0] == "rev" && AsmPieces[1] == "$0" && AsmPieces[2] == "$1" &&
10008 IA->getConstraintString().compare(0, 4, "=l,l") == 0) {
Chris Lattner229907c2011-07-18 04:54:35 +000010009 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng078b0b02011-01-08 01:24:27 +000010010 if (Ty && Ty->getBitWidth() == 32)
10011 return IntrinsicLowering::LowerToByteSwap(CI);
10012 }
10013 break;
10014 }
10015
10016 return false;
10017}
10018
Evan Cheng10043e22007-01-19 07:51:42 +000010019/// getConstraintType - Given a constraint letter, return the type of
10020/// constraint it is for this target.
10021ARMTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +000010022ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
10023 if (Constraint.size() == 1) {
10024 switch (Constraint[0]) {
10025 default: break;
10026 case 'l': return C_RegisterClass;
Chris Lattner6223e832007-04-02 17:24:08 +000010027 case 'w': return C_RegisterClass;
Eric Christopherf45daac2011-06-30 23:23:01 +000010028 case 'h': return C_RegisterClass;
Eric Christopherf1c74592011-07-01 00:14:47 +000010029 case 'x': return C_RegisterClass;
Eric Christopherc011d312011-07-01 00:30:46 +000010030 case 't': return C_RegisterClass;
Eric Christopher29f1db82011-07-01 01:00:07 +000010031 case 'j': return C_Other; // Constant for movw.
Eric Christopheraa503002011-07-29 21:18:58 +000010032 // An address with a single base register. Due to the way we
10033 // currently handle addresses it is the same as an 'r' memory constraint.
10034 case 'Q': return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010035 }
Eric Christophere256cd02011-06-21 22:10:57 +000010036 } else if (Constraint.size() == 2) {
10037 switch (Constraint[0]) {
10038 default: break;
10039 // All 'U+' constraints are addresses.
10040 case 'U': return C_Memory;
10041 }
Evan Cheng10043e22007-01-19 07:51:42 +000010042 }
Chris Lattnerd6855142007-03-25 02:14:49 +000010043 return TargetLowering::getConstraintType(Constraint);
Evan Cheng10043e22007-01-19 07:51:42 +000010044}
10045
John Thompsone8360b72010-10-29 17:29:13 +000010046/// Examine constraint type and operand type and determine a weight value.
10047/// This object must already have been set up with the operand type
10048/// and the current alternative constraint selected.
10049TargetLowering::ConstraintWeight
10050ARMTargetLowering::getSingleConstraintMatchWeight(
10051 AsmOperandInfo &info, const char *constraint) const {
10052 ConstraintWeight weight = CW_Invalid;
10053 Value *CallOperandVal = info.CallOperandVal;
10054 // If we don't have a value, we can't do a match,
10055 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000010056 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000010057 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010058 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +000010059 // Look at the constraint type.
10060 switch (*constraint) {
10061 default:
10062 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10063 break;
10064 case 'l':
10065 if (type->isIntegerTy()) {
10066 if (Subtarget->isThumb())
10067 weight = CW_SpecificReg;
10068 else
10069 weight = CW_Register;
10070 }
10071 break;
10072 case 'w':
10073 if (type->isFloatingPointTy())
10074 weight = CW_Register;
10075 break;
10076 }
10077 return weight;
10078}
10079
Eric Christophercf2007c2011-06-30 23:50:52 +000010080typedef std::pair<unsigned, const TargetRegisterClass*> RCPair;
10081RCPair
Evan Cheng10043e22007-01-19 07:51:42 +000010082ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +000010083 MVT VT) const {
Evan Cheng10043e22007-01-19 07:51:42 +000010084 if (Constraint.size() == 1) {
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010085 // GCC ARM Constraint Letters
Evan Cheng10043e22007-01-19 07:51:42 +000010086 switch (Constraint[0]) {
Eric Christopherf45daac2011-06-30 23:23:01 +000010087 case 'l': // Low regs or general regs.
Jakob Stoklund Olesen0ca14e42010-01-14 18:19:56 +000010088 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010089 return RCPair(0U, &ARM::tGPRRegClass);
10090 return RCPair(0U, &ARM::GPRRegClass);
Eric Christopherf45daac2011-06-30 23:23:01 +000010091 case 'h': // High regs or no regs.
10092 if (Subtarget->isThumb())
Craig Topperc7242e02012-04-20 07:30:17 +000010093 return RCPair(0U, &ARM::hGPRRegClass);
Eric Christopherf09b0f12011-07-01 00:19:27 +000010094 break;
Chris Lattner6223e832007-04-02 17:24:08 +000010095 case 'r':
Craig Topperc7242e02012-04-20 07:30:17 +000010096 return RCPair(0U, &ARM::GPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010097 case 'w':
Tim Northover28adfbb2013-11-14 17:15:39 +000010098 if (VT == MVT::Other)
10099 break;
Owen Anderson9f944592009-08-11 20:47:22 +000010100 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010101 return RCPair(0U, &ARM::SPRRegClass);
Bob Wilson3152b0472009-12-18 01:03:29 +000010102 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010103 return RCPair(0U, &ARM::DPRRegClass);
Evan Cheng0c2544f2009-12-08 23:06:22 +000010104 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010105 return RCPair(0U, &ARM::QPRRegClass);
Chris Lattner6223e832007-04-02 17:24:08 +000010106 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010107 case 'x':
Tim Northover28adfbb2013-11-14 17:15:39 +000010108 if (VT == MVT::Other)
10109 break;
Eric Christopherf1c74592011-07-01 00:14:47 +000010110 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010111 return RCPair(0U, &ARM::SPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010112 if (VT.getSizeInBits() == 64)
Craig Topperc7242e02012-04-20 07:30:17 +000010113 return RCPair(0U, &ARM::DPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010114 if (VT.getSizeInBits() == 128)
Craig Topperc7242e02012-04-20 07:30:17 +000010115 return RCPair(0U, &ARM::QPR_8RegClass);
Eric Christopherf1c74592011-07-01 00:14:47 +000010116 break;
Eric Christopherc011d312011-07-01 00:30:46 +000010117 case 't':
10118 if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +000010119 return RCPair(0U, &ARM::SPRRegClass);
Eric Christopherc011d312011-07-01 00:30:46 +000010120 break;
Evan Cheng10043e22007-01-19 07:51:42 +000010121 }
10122 }
Bob Wilson3f2293b2010-03-15 23:09:18 +000010123 if (StringRef("{cc}").equals_lower(Constraint))
Craig Topperc7242e02012-04-20 07:30:17 +000010124 return std::make_pair(unsigned(ARM::CPSR), &ARM::CCRRegClass);
Bob Wilson3f2293b2010-03-15 23:09:18 +000010125
Evan Cheng10043e22007-01-19 07:51:42 +000010126 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
10127}
10128
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010129/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10130/// vector. If it is invalid, don't add anything to Ops.
10131void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010132 std::string &Constraint,
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010133 std::vector<SDValue>&Ops,
10134 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000010135 SDValue Result;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010136
Eric Christopherde9399b2011-06-02 23:16:42 +000010137 // Currently only support length 1 constraints.
10138 if (Constraint.length() != 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010139
Eric Christopherde9399b2011-06-02 23:16:42 +000010140 char ConstraintLetter = Constraint[0];
10141 switch (ConstraintLetter) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010142 default: break;
Eric Christopher29f1db82011-07-01 01:00:07 +000010143 case 'j':
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010144 case 'I': case 'J': case 'K': case 'L':
10145 case 'M': case 'N': case 'O':
10146 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
10147 if (!C)
10148 return;
10149
10150 int64_t CVal64 = C->getSExtValue();
10151 int CVal = (int) CVal64;
10152 // None of these constraints allow values larger than 32 bits. Check
10153 // that the value fits in an int.
10154 if (CVal != CVal64)
10155 return;
10156
Eric Christopherde9399b2011-06-02 23:16:42 +000010157 switch (ConstraintLetter) {
Eric Christopher29f1db82011-07-01 01:00:07 +000010158 case 'j':
Andrew Trick53df4b62011-09-20 03:06:13 +000010159 // Constant suitable for movw, must be between 0 and
10160 // 65535.
10161 if (Subtarget->hasV6T2Ops())
10162 if (CVal >= 0 && CVal <= 65535)
10163 break;
10164 return;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010165 case 'I':
David Goodwin22c2fba2009-07-08 23:10:31 +000010166 if (Subtarget->isThumb1Only()) {
10167 // This must be a constant between 0 and 255, for ADD
10168 // immediates.
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010169 if (CVal >= 0 && CVal <= 255)
10170 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010171 } else if (Subtarget->isThumb2()) {
10172 // A constant that can be used as an immediate value in a
10173 // data-processing instruction.
10174 if (ARM_AM::getT2SOImmVal(CVal) != -1)
10175 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010176 } else {
10177 // A constant that can be used as an immediate value in a
10178 // data-processing instruction.
10179 if (ARM_AM::getSOImmVal(CVal) != -1)
10180 break;
10181 }
10182 return;
10183
10184 case 'J':
David Goodwin22c2fba2009-07-08 23:10:31 +000010185 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010186 // This must be a constant between -255 and -1, for negated ADD
10187 // immediates. This can be used in GCC with an "n" modifier that
10188 // prints the negated value, for use with SUB instructions. It is
10189 // not useful otherwise but is implemented for compatibility.
10190 if (CVal >= -255 && CVal <= -1)
10191 break;
10192 } else {
10193 // This must be a constant between -4095 and 4095. It is not clear
10194 // what this constraint is intended for. Implemented for
10195 // compatibility with GCC.
10196 if (CVal >= -4095 && CVal <= 4095)
10197 break;
10198 }
10199 return;
10200
10201 case 'K':
David Goodwin22c2fba2009-07-08 23:10:31 +000010202 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010203 // A 32-bit value where only one byte has a nonzero value. Exclude
10204 // zero to match GCC. This constraint is used by GCC internally for
10205 // constants that can be loaded with a move/shift combination.
10206 // It is not useful otherwise but is implemented for compatibility.
10207 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
10208 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010209 } else if (Subtarget->isThumb2()) {
10210 // A constant whose bitwise inverse can be used as an immediate
10211 // value in a data-processing instruction. This can be used in GCC
10212 // with a "B" modifier that prints the inverted value, for use with
10213 // BIC and MVN instructions. It is not useful otherwise but is
10214 // implemented for compatibility.
10215 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
10216 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010217 } else {
10218 // A constant whose bitwise inverse can be used as an immediate
10219 // value in a data-processing instruction. This can be used in GCC
10220 // with a "B" modifier that prints the inverted value, for use with
10221 // BIC and MVN instructions. It is not useful otherwise but is
10222 // implemented for compatibility.
10223 if (ARM_AM::getSOImmVal(~CVal) != -1)
10224 break;
10225 }
10226 return;
10227
10228 case 'L':
David Goodwin22c2fba2009-07-08 23:10:31 +000010229 if (Subtarget->isThumb1Only()) {
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010230 // This must be a constant between -7 and 7,
10231 // for 3-operand ADD/SUB immediate instructions.
10232 if (CVal >= -7 && CVal < 7)
10233 break;
David Goodwin22c2fba2009-07-08 23:10:31 +000010234 } else if (Subtarget->isThumb2()) {
10235 // A constant whose negation can be used as an immediate value in a
10236 // data-processing instruction. This can be used in GCC with an "n"
10237 // modifier that prints the negated value, for use with SUB
10238 // instructions. It is not useful otherwise but is implemented for
10239 // compatibility.
10240 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
10241 break;
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010242 } else {
10243 // A constant whose negation can be used as an immediate value in a
10244 // data-processing instruction. This can be used in GCC with an "n"
10245 // modifier that prints the negated value, for use with SUB
10246 // instructions. It is not useful otherwise but is implemented for
10247 // compatibility.
10248 if (ARM_AM::getSOImmVal(-CVal) != -1)
10249 break;
10250 }
10251 return;
10252
10253 case 'M':
David Goodwin22c2fba2009-07-08 23:10:31 +000010254 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010255 // This must be a multiple of 4 between 0 and 1020, for
10256 // ADD sp + immediate.
10257 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
10258 break;
10259 } else {
10260 // A power of two or a constant between 0 and 32. This is used in
10261 // GCC for the shift amount on shifted register operands, but it is
10262 // useful in general for any shift amounts.
10263 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
10264 break;
10265 }
10266 return;
10267
10268 case 'N':
David Goodwin22c2fba2009-07-08 23:10:31 +000010269 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010270 // This must be a constant between 0 and 31, for shift amounts.
10271 if (CVal >= 0 && CVal <= 31)
10272 break;
10273 }
10274 return;
10275
10276 case 'O':
David Goodwin22c2fba2009-07-08 23:10:31 +000010277 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010278 // This must be a multiple of 4 between -508 and 508, for
10279 // ADD/SUB sp = sp + immediate.
10280 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
10281 break;
10282 }
10283 return;
10284 }
10285 Result = DAG.getTargetConstant(CVal, Op.getValueType());
10286 break;
10287 }
10288
10289 if (Result.getNode()) {
10290 Ops.push_back(Result);
10291 return;
10292 }
Dale Johannesence97d552010-06-25 21:55:36 +000010293 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +000010294}
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000010295
Renato Golin87610692013-07-16 09:32:17 +000010296SDValue ARMTargetLowering::LowerDivRem(SDValue Op, SelectionDAG &DAG) const {
10297 assert(Subtarget->isTargetAEABI() && "Register-based DivRem lowering only");
10298 unsigned Opcode = Op->getOpcode();
10299 assert((Opcode == ISD::SDIVREM || Opcode == ISD::UDIVREM) &&
10300 "Invalid opcode for Div/Rem lowering");
10301 bool isSigned = (Opcode == ISD::SDIVREM);
10302 EVT VT = Op->getValueType(0);
10303 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
10304
10305 RTLIB::Libcall LC;
10306 switch (VT.getSimpleVT().SimpleTy) {
10307 default: llvm_unreachable("Unexpected request for libcall!");
10308 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
10309 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
10310 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
10311 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
10312 }
10313
10314 SDValue InChain = DAG.getEntryNode();
10315
10316 TargetLowering::ArgListTy Args;
10317 TargetLowering::ArgListEntry Entry;
10318 for (unsigned i = 0, e = Op->getNumOperands(); i != e; ++i) {
10319 EVT ArgVT = Op->getOperand(i).getValueType();
10320 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
10321 Entry.Node = Op->getOperand(i);
10322 Entry.Ty = ArgTy;
10323 Entry.isSExt = isSigned;
10324 Entry.isZExt = !isSigned;
10325 Args.push_back(Entry);
10326 }
10327
10328 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
10329 getPointerTy());
10330
10331 Type *RetTy = (Type*)StructType::get(Ty, Ty, NULL);
10332
10333 SDLoc dl(Op);
10334 TargetLowering::
10335 CallLoweringInfo CLI(InChain, RetTy, isSigned, !isSigned, false, true,
10336 0, getLibcallCallingConv(LC), /*isTailCall=*/false,
10337 /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
10338 Callee, Args, DAG, dl);
10339 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
10340
10341 return CallInfo.first;
10342}
10343
Anton Korobeynikov29a44df2009-09-23 19:04:09 +000010344bool
10345ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
10346 // The ARM target isn't yet aware of offsets.
10347 return false;
10348}
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010349
Jim Grosbach11013ed2010-07-16 23:05:05 +000010350bool ARM::isBitFieldInvertedMask(unsigned v) {
10351 if (v == 0xffffffff)
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000010352 return false;
10353
Jim Grosbach11013ed2010-07-16 23:05:05 +000010354 // there can be 1's on either or both "outsides", all the "inside"
10355 // bits must be 0's
Benjamin Kramer8bad66e2013-05-19 22:01:57 +000010356 unsigned TO = CountTrailingOnes_32(v);
10357 unsigned LO = CountLeadingOnes_32(v);
10358 v = (v >> TO) << TO;
10359 v = (v << LO) >> LO;
10360 return v == 0;
Jim Grosbach11013ed2010-07-16 23:05:05 +000010361}
10362
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010363/// isFPImmLegal - Returns true if the target can instruction select the
10364/// specified FP immediate natively. If false, the legalizer will
10365/// materialize the FP immediate as a load from a constant pool.
10366bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
10367 if (!Subtarget->hasVFP3())
10368 return false;
10369 if (VT == MVT::f32)
Jim Grosbachefc761a2011-09-30 00:50:06 +000010370 return ARM_AM::getFP32Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010371 if (VT == MVT::f64)
Jim Grosbachefc761a2011-09-30 00:50:06 +000010372 return ARM_AM::getFP64Imm(Imm) != -1;
Evan Cheng4a609f3c2009-10-28 01:44:26 +000010373 return false;
10374}
Bob Wilson5549d492010-09-21 17:56:22 +000010375
Wesley Peck527da1b2010-11-23 03:31:01 +000010376/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson5549d492010-09-21 17:56:22 +000010377/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
10378/// specified in the intrinsic calls.
10379bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
10380 const CallInst &I,
10381 unsigned Intrinsic) const {
10382 switch (Intrinsic) {
10383 case Intrinsic::arm_neon_vld1:
10384 case Intrinsic::arm_neon_vld2:
10385 case Intrinsic::arm_neon_vld3:
10386 case Intrinsic::arm_neon_vld4:
10387 case Intrinsic::arm_neon_vld2lane:
10388 case Intrinsic::arm_neon_vld3lane:
10389 case Intrinsic::arm_neon_vld4lane: {
10390 Info.opc = ISD::INTRINSIC_W_CHAIN;
10391 // Conservatively set memVT to the entire set of vectors loaded.
Micah Villmowcdfe20b2012-10-08 16:38:25 +000010392 uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000010393 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10394 Info.ptrVal = I.getArgOperand(0);
10395 Info.offset = 0;
10396 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10397 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10398 Info.vol = false; // volatile loads with NEON intrinsics not supported
10399 Info.readMem = true;
10400 Info.writeMem = false;
10401 return true;
10402 }
10403 case Intrinsic::arm_neon_vst1:
10404 case Intrinsic::arm_neon_vst2:
10405 case Intrinsic::arm_neon_vst3:
10406 case Intrinsic::arm_neon_vst4:
10407 case Intrinsic::arm_neon_vst2lane:
10408 case Intrinsic::arm_neon_vst3lane:
10409 case Intrinsic::arm_neon_vst4lane: {
10410 Info.opc = ISD::INTRINSIC_VOID;
10411 // Conservatively set memVT to the entire set of vectors stored.
10412 unsigned NumElts = 0;
10413 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
Chris Lattner229907c2011-07-18 04:54:35 +000010414 Type *ArgTy = I.getArgOperand(ArgI)->getType();
Bob Wilson5549d492010-09-21 17:56:22 +000010415 if (!ArgTy->isVectorTy())
10416 break;
Micah Villmowcdfe20b2012-10-08 16:38:25 +000010417 NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
Bob Wilson5549d492010-09-21 17:56:22 +000010418 }
10419 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
10420 Info.ptrVal = I.getArgOperand(0);
10421 Info.offset = 0;
10422 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
10423 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
10424 Info.vol = false; // volatile stores with NEON intrinsics not supported
10425 Info.readMem = false;
10426 Info.writeMem = true;
10427 return true;
10428 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010429 case Intrinsic::arm_ldaex:
Tim Northovera7ecd242013-07-16 09:46:55 +000010430 case Intrinsic::arm_ldrex: {
10431 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(0)->getType());
10432 Info.opc = ISD::INTRINSIC_W_CHAIN;
10433 Info.memVT = MVT::getVT(PtrTy->getElementType());
10434 Info.ptrVal = I.getArgOperand(0);
10435 Info.offset = 0;
10436 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
10437 Info.vol = true;
10438 Info.readMem = true;
10439 Info.writeMem = false;
10440 return true;
10441 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010442 case Intrinsic::arm_stlex:
Tim Northovera7ecd242013-07-16 09:46:55 +000010443 case Intrinsic::arm_strex: {
10444 PointerType *PtrTy = cast<PointerType>(I.getArgOperand(1)->getType());
10445 Info.opc = ISD::INTRINSIC_W_CHAIN;
10446 Info.memVT = MVT::getVT(PtrTy->getElementType());
10447 Info.ptrVal = I.getArgOperand(1);
10448 Info.offset = 0;
10449 Info.align = getDataLayout()->getABITypeAlignment(PtrTy->getElementType());
10450 Info.vol = true;
10451 Info.readMem = false;
10452 Info.writeMem = true;
10453 return true;
10454 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010455 case Intrinsic::arm_stlexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010456 case Intrinsic::arm_strexd: {
10457 Info.opc = ISD::INTRINSIC_W_CHAIN;
10458 Info.memVT = MVT::i64;
10459 Info.ptrVal = I.getArgOperand(2);
10460 Info.offset = 0;
10461 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000010462 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010463 Info.readMem = false;
10464 Info.writeMem = true;
10465 return true;
10466 }
Tim Northover1ff5f292014-03-26 14:39:31 +000010467 case Intrinsic::arm_ldaexd:
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010468 case Intrinsic::arm_ldrexd: {
10469 Info.opc = ISD::INTRINSIC_W_CHAIN;
10470 Info.memVT = MVT::i64;
10471 Info.ptrVal = I.getArgOperand(0);
10472 Info.offset = 0;
10473 Info.align = 8;
Bruno Cardoso Lopesd66ab9e2011-06-16 18:11:32 +000010474 Info.vol = true;
Bruno Cardoso Lopes325110f2011-05-28 04:07:29 +000010475 Info.readMem = true;
10476 Info.writeMem = false;
10477 return true;
10478 }
Bob Wilson5549d492010-09-21 17:56:22 +000010479 default:
10480 break;
10481 }
10482
10483 return false;
10484}
Juergen Ributzka659ce002014-01-28 01:20:14 +000010485
10486/// \brief Returns true if it is beneficial to convert a load of a constant
10487/// to just the constant itself.
10488bool ARMTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
10489 Type *Ty) const {
10490 assert(Ty->isIntegerTy());
10491
10492 unsigned Bits = Ty->getPrimitiveSizeInBits();
10493 if (Bits == 0 || Bits > 32)
10494 return false;
10495 return true;
10496}
Tim Northover037f26f22014-04-17 18:22:47 +000010497
10498bool ARMTargetLowering::shouldExpandAtomicInIR(Instruction *Inst) const {
10499 // Loads and stores less than 64-bits are already atomic; ones above that
10500 // are doomed anyway, so defer to the default libcall and blame the OS when
10501 // things go wrong:
10502 if (StoreInst *SI = dyn_cast<StoreInst>(Inst))
10503 return SI->getValueOperand()->getType()->getPrimitiveSizeInBits() == 64;
10504 else if (LoadInst *LI = dyn_cast<LoadInst>(Inst))
10505 return LI->getType()->getPrimitiveSizeInBits() == 64;
10506
10507 // For the real atomic operations, we have ldrex/strex up to 64 bits.
10508 return Inst->getType()->getPrimitiveSizeInBits() <= 64;
10509}
10510
10511Value *ARMTargetLowering::emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
10512 AtomicOrdering Ord) const {
10513 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
10514 Type *ValTy = cast<PointerType>(Addr->getType())->getElementType();
10515 bool IsAcquire =
10516 Ord == Acquire || Ord == AcquireRelease || Ord == SequentiallyConsistent;
10517
10518 // Since i64 isn't legal and intrinsics don't get type-lowered, the ldrexd
10519 // intrinsic must return {i32, i32} and we have to recombine them into a
10520 // single i64 here.
10521 if (ValTy->getPrimitiveSizeInBits() == 64) {
10522 Intrinsic::ID Int =
10523 IsAcquire ? Intrinsic::arm_ldaexd : Intrinsic::arm_ldrexd;
10524 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int);
10525
10526 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
10527 Value *LoHi = Builder.CreateCall(Ldrex, Addr, "lohi");
10528
10529 Value *Lo = Builder.CreateExtractValue(LoHi, 0, "lo");
10530 Value *Hi = Builder.CreateExtractValue(LoHi, 1, "hi");
10531 Lo = Builder.CreateZExt(Lo, ValTy, "lo64");
10532 Hi = Builder.CreateZExt(Hi, ValTy, "hi64");
10533 return Builder.CreateOr(
10534 Lo, Builder.CreateShl(Hi, ConstantInt::get(ValTy, 32)), "val64");
10535 }
10536
10537 Type *Tys[] = { Addr->getType() };
10538 Intrinsic::ID Int = IsAcquire ? Intrinsic::arm_ldaex : Intrinsic::arm_ldrex;
10539 Function *Ldrex = llvm::Intrinsic::getDeclaration(M, Int, Tys);
10540
10541 return Builder.CreateTruncOrBitCast(
10542 Builder.CreateCall(Ldrex, Addr),
10543 cast<PointerType>(Addr->getType())->getElementType());
10544}
10545
10546Value *ARMTargetLowering::emitStoreConditional(IRBuilder<> &Builder, Value *Val,
10547 Value *Addr,
10548 AtomicOrdering Ord) const {
10549 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
10550 bool IsRelease =
10551 Ord == Release || Ord == AcquireRelease || Ord == SequentiallyConsistent;
10552
10553 // Since the intrinsics must have legal type, the i64 intrinsics take two
10554 // parameters: "i32, i32". We must marshal Val into the appropriate form
10555 // before the call.
10556 if (Val->getType()->getPrimitiveSizeInBits() == 64) {
10557 Intrinsic::ID Int =
10558 IsRelease ? Intrinsic::arm_stlexd : Intrinsic::arm_strexd;
10559 Function *Strex = Intrinsic::getDeclaration(M, Int);
10560 Type *Int32Ty = Type::getInt32Ty(M->getContext());
10561
10562 Value *Lo = Builder.CreateTrunc(Val, Int32Ty, "lo");
10563 Value *Hi = Builder.CreateTrunc(Builder.CreateLShr(Val, 32), Int32Ty, "hi");
10564 Addr = Builder.CreateBitCast(Addr, Type::getInt8PtrTy(M->getContext()));
10565 return Builder.CreateCall3(Strex, Lo, Hi, Addr);
10566 }
10567
10568 Intrinsic::ID Int = IsRelease ? Intrinsic::arm_stlex : Intrinsic::arm_strex;
10569 Type *Tys[] = { Addr->getType() };
10570 Function *Strex = Intrinsic::getDeclaration(M, Int, Tys);
10571
10572 return Builder.CreateCall2(
10573 Strex, Builder.CreateZExtOrBitCast(
10574 Val, Strex->getFunctionType()->getParamType(0)),
10575 Addr);
10576}