blob: 2de1430a395fd84719d2ae2298b2e5ff5636dbf1 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===//
Jia Liudd6c1cd2012-02-17 01:23:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This is the Conditional Moves implementation.
11//
12//===----------------------------------------------------------------------===//
13
Akira Hatanaka975bfc92011-10-17 18:43:19 +000014// Conditional moves:
15// These instructions are expanded in
16// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
17// conditional move instructions.
18// cond:int, data:int
Vladimir Medic64828a12013-07-16 10:07:14 +000019class CMov_I_I_FT<string opstr, RegisterOperand CRC, RegisterOperand DRC,
Akira Hatanakaa7a9fa12013-01-04 19:16:38 +000020 InstrItinClass Itin> :
21 InstSE<(outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F),
Vladimir Medice0fbb442013-09-06 12:41:17 +000022 !strconcat(opstr, "\t$rd, $rs, $rt"), [], Itin, FrmFR, opstr> {
Akira Hatanaka975bfc92011-10-17 18:43:19 +000023 let Constraints = "$F = $rd";
24}
25
26// cond:int, data:float
Vladimir Medic64828a12013-07-16 10:07:14 +000027class CMov_I_F_FT<string opstr, RegisterOperand CRC, RegisterOperand DRC,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000028 InstrItinClass Itin> :
29 InstSE<(outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F),
30 !strconcat(opstr, "\t$fd, $fs, $rt"), [], Itin, FrmFR> {
31 let Constraints = "$F = $fd";
32}
33
Akira Hatanakab2cc8a72012-12-13 02:05:02 +000034// cond:float, data:int
Vladimir Medic64828a12013-07-16 10:07:14 +000035class CMov_F_I_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000036 SDPatternOperator OpNode = null_frag> :
Vladimir Medic643b3982013-07-30 10:12:14 +000037 InstSE<(outs RC:$rd), (ins RC:$rs, FCCRegsOpnd:$fcc, RC:$F),
Akira Hatanaka8bce21c2013-07-26 20:51:20 +000038 !strconcat(opstr, "\t$rd, $rs, $fcc"),
Vladimir Medic643b3982013-07-30 10:12:14 +000039 [(set RC:$rd, (OpNode RC:$rs, FCCRegsOpnd:$fcc, RC:$F))],
Vladimir Medice0fbb442013-09-06 12:41:17 +000040 Itin, FrmFR, opstr> {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000041 let Constraints = "$F = $rd";
42}
43
Akira Hatanakab2cc8a72012-12-13 02:05:02 +000044// cond:float, data:float
Vladimir Medic643b3982013-07-30 10:12:14 +000045class CMov_F_F_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000046 SDPatternOperator OpNode = null_frag> :
Vladimir Medic643b3982013-07-30 10:12:14 +000047 InstSE<(outs RC:$fd), (ins RC:$fs, FCCRegsOpnd:$fcc, RC:$F),
Akira Hatanaka8bce21c2013-07-26 20:51:20 +000048 !strconcat(opstr, "\t$fd, $fs, $fcc"),
Vladimir Medic643b3982013-07-30 10:12:14 +000049 [(set RC:$fd, (OpNode RC:$fs, FCCRegsOpnd:$fcc, RC:$F))],
50 Itin, FrmFR> {
Akira Hatanaka6262bbf2012-12-13 01:41:15 +000051 let Constraints = "$F = $fd";
52}
53
Akira Hatanaka975bfc92011-10-17 18:43:19 +000054// select patterns
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000055multiclass MovzPats0<RegisterClass CRC, RegisterClass DRC,
56 Instruction MOVZInst, Instruction SLTOp,
57 Instruction SLTuOp, Instruction SLTiOp,
58 Instruction SLTiuOp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000059 def : MipsPat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
60 (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
Akira Hatanakaa4c03412013-03-01 21:22:21 +000061 def : MipsPat<(select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
62 (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
63 def : MipsPat<(select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F),
64 (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>;
65 def : MipsPat<(select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F),
66 (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>;
67 def : MipsPat<(select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
68 (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
69 def : MipsPat<(select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
70 (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
Akira Hatanakaece459b2013-03-01 21:52:08 +000071 def : MipsPat<(select (i32 (setgt CRC:$lhs, immSExt16Plus1:$rhs)),
72 DRC:$T, DRC:$F),
73 (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, (Plus1 imm:$rhs)), DRC:$F)>;
74 def : MipsPat<(select (i32 (setugt CRC:$lhs, immSExt16Plus1:$rhs)),
75 DRC:$T, DRC:$F),
76 (MOVZInst DRC:$T, (SLTiuOp CRC:$lhs, (Plus1 imm:$rhs)),
77 DRC:$F)>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +000078}
79
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000080multiclass MovzPats1<RegisterClass CRC, RegisterClass DRC,
81 Instruction MOVZInst, Instruction XOROp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000082 def : MipsPat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
83 (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
84 def : MipsPat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F),
85 (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000086}
87
Akira Hatanakaca41d132012-05-09 02:29:29 +000088multiclass MovzPats2<RegisterClass CRC, RegisterClass DRC,
89 Instruction MOVZInst, Instruction XORiOp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000090 def : MipsPat<
91 (select (i32 (seteq CRC:$lhs, immZExt16:$uimm16)), DRC:$T, DRC:$F),
Akira Hatanakaca41d132012-05-09 02:29:29 +000092 (MOVZInst DRC:$T, (XORiOp CRC:$lhs, immZExt16:$uimm16), DRC:$F)>;
93}
94
Akira Hatanakaa7e0b902011-10-17 18:53:29 +000095multiclass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst,
96 Instruction XOROp> {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000097 def : MipsPat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
98 (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
99 def : MipsPat<(select CRC:$cond, DRC:$T, DRC:$F),
100 (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>;
101 def : MipsPat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F),
102 (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000103}
104
105// Instantiation of instructions.
Akira Hatanakadffc5422013-09-06 23:28:24 +0000106def MOVZ_I_I : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd, IIArith>,
Akira Hatanakaa7a9fa12013-01-04 19:16:38 +0000107 ADD_FM<0, 0xa>;
Akira Hatanakac7e39982013-08-06 23:01:10 +0000108
109let Predicates = [HasStdEnc], isCodeGenOnly = 1 in {
Akira Hatanakadffc5422013-09-06 23:28:24 +0000110 def MOVZ_I_I64 : CMov_I_I_FT<"movz", GPR32Opnd, GPR64Opnd, IIArith>,
111 ADD_FM<0, 0xa>;
112 def MOVZ_I64_I : CMov_I_I_FT<"movz", GPR64Opnd, GPR32Opnd, IIArith>,
113 ADD_FM<0, 0xa>;
114 def MOVZ_I64_I64 : CMov_I_I_FT<"movz", GPR64Opnd, GPR64Opnd, IIArith>,
115 ADD_FM<0, 0xa>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000116}
117
Akira Hatanakadffc5422013-09-06 23:28:24 +0000118def MOVN_I_I : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd, IIArith>,
119 ADD_FM<0, 0xb>;
Akira Hatanakac7e39982013-08-06 23:01:10 +0000120
121let Predicates = [HasStdEnc], isCodeGenOnly = 1 in {
Akira Hatanakadffc5422013-09-06 23:28:24 +0000122 def MOVN_I_I64 : CMov_I_I_FT<"movn", GPR32Opnd, GPR64Opnd, IIArith>,
123 ADD_FM<0, 0xb>;
124 def MOVN_I64_I : CMov_I_I_FT<"movn", GPR64Opnd, GPR32Opnd, IIArith>,
125 ADD_FM<0, 0xb>;
126 def MOVN_I64_I64 : CMov_I_I_FT<"movn", GPR64Opnd, GPR64Opnd, IIArith>,
127 ADD_FM<0, 0xb>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000128}
129
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000130def MOVZ_I_S : CMov_I_F_FT<"movz.s", GPR32Opnd, FGR32Opnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000131 CMov_I_F_FM<18, 16>;
Akira Hatanakac7e39982013-08-06 23:01:10 +0000132
133let isCodeGenOnly = 1 in
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000134def MOVZ_I64_S : CMov_I_F_FT<"movz.s", GPR64Opnd, FGR32Opnd, IIFmove>,
Akira Hatanakac7e39982013-08-06 23:01:10 +0000135 CMov_I_F_FM<18, 16>, Requires<[HasMips64, HasStdEnc]>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000136
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000137def MOVN_I_S : CMov_I_F_FT<"movn.s", GPR32Opnd, FGR32Opnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000138 CMov_I_F_FM<19, 16>;
Akira Hatanakac7e39982013-08-06 23:01:10 +0000139
140let isCodeGenOnly = 1 in
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000141def MOVN_I64_S : CMov_I_F_FT<"movn.s", GPR64Opnd, FGR32Opnd, IIFmove>,
Akira Hatanakac7e39982013-08-06 23:01:10 +0000142 CMov_I_F_FM<19, 16>, Requires<[HasMips64, HasStdEnc]>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000143
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000144let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000145 def MOVZ_I_D32 : CMov_I_F_FT<"movz.d", GPR32Opnd, AFGR64Opnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000146 CMov_I_F_FM<18, 17>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000147 def MOVN_I_D32 : CMov_I_F_FT<"movn.d", GPR32Opnd, AFGR64Opnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000148 CMov_I_F_FM<19, 17>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000149}
Akira Hatanakac7e39982013-08-06 23:01:10 +0000150
Akira Hatanakaff7beb12013-08-19 19:08:03 +0000151let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000152 def MOVZ_I_D64 : CMov_I_F_FT<"movz.d", GPR32Opnd, FGR64Opnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000153 CMov_I_F_FM<18, 17>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000154 def MOVN_I_D64 : CMov_I_F_FT<"movn.d", GPR32Opnd, FGR64Opnd, IIFmove>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000155 CMov_I_F_FM<19, 17>;
Akira Hatanakaff7beb12013-08-19 19:08:03 +0000156 let isCodeGenOnly = 1 in {
157 def MOVZ_I64_D64 : CMov_I_F_FT<"movz.d", GPR64Opnd, FGR64Opnd,
158 IIFmove>, CMov_I_F_FM<18, 17>;
159 def MOVN_I64_D64 : CMov_I_F_FT<"movn.d", GPR64Opnd, FGR64Opnd,
160 IIFmove>, CMov_I_F_FM<19, 17>;
161 }
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000162}
163
Vladimir Medice0fbb442013-09-06 12:41:17 +0000164def MOVT_I : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, IIArith, MipsCMovFP_T>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000165 CMov_F_I_FM<1>;
Akira Hatanakac7e39982013-08-06 23:01:10 +0000166
167let isCodeGenOnly = 1 in
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000168def MOVT_I64 : CMov_F_I_FT<"movt", GPR64Opnd, IIArith, MipsCMovFP_T>,
Akira Hatanakac7e39982013-08-06 23:01:10 +0000169 CMov_F_I_FM<1>, Requires<[HasMips64, HasStdEnc]>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000170
Vladimir Medice0fbb442013-09-06 12:41:17 +0000171def MOVF_I : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, IIArith, MipsCMovFP_F>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000172 CMov_F_I_FM<0>;
Akira Hatanakac7e39982013-08-06 23:01:10 +0000173
174let isCodeGenOnly = 1 in
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000175def MOVF_I64 : CMov_F_I_FT<"movf", GPR64Opnd, IIArith, MipsCMovFP_F>,
Akira Hatanakac7e39982013-08-06 23:01:10 +0000176 CMov_F_I_FM<0>, Requires<[HasMips64, HasStdEnc]>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000177
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000178def MOVT_S : CMov_F_F_FT<"movt.s", FGR32Opnd, IIFmove, MipsCMovFP_T>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000179 CMov_F_F_FM<16, 1>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000180def MOVF_S : CMov_F_F_FT<"movf.s", FGR32Opnd, IIFmove, MipsCMovFP_F>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000181 CMov_F_F_FM<16, 0>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000182
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000183let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000184 def MOVT_D32 : CMov_F_F_FT<"movt.d", AFGR64Opnd, IIFmove, MipsCMovFP_T>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000185 CMov_F_F_FM<17, 1>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000186 def MOVF_D32 : CMov_F_F_FT<"movf.d", AFGR64Opnd, IIFmove, MipsCMovFP_F>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000187 CMov_F_F_FM<17, 0>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000188}
Akira Hatanakaff7beb12013-08-19 19:08:03 +0000189
190let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000191 def MOVT_D64 : CMov_F_F_FT<"movt.d", FGR64Opnd, IIFmove, MipsCMovFP_T>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000192 CMov_F_F_FM<17, 1>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000193 def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64Opnd, IIFmove, MipsCMovFP_F>,
Akira Hatanaka6262bbf2012-12-13 01:41:15 +0000194 CMov_F_F_FM<17, 0>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000195}
196
197// Instantiation of conditional move patterns.
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000198defm : MovzPats0<GPR32, GPR32, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>;
199defm : MovzPats1<GPR32, GPR32, MOVZ_I_I, XOR>;
200defm : MovzPats2<GPR32, GPR32, MOVZ_I_I, XORi>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000201let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000202 defm : MovzPats0<GPR32, GPR64, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>;
203 defm : MovzPats0<GPR64, GPR32, MOVZ_I_I, SLT64, SLTu64, SLTi64,
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000204 SLTiu64>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000205 defm : MovzPats0<GPR64, GPR64, MOVZ_I_I64, SLT64, SLTu64, SLTi64,
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000206 SLTiu64>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000207 defm : MovzPats1<GPR32, GPR64, MOVZ_I_I64, XOR>;
208 defm : MovzPats1<GPR64, GPR32, MOVZ_I64_I, XOR64>;
209 defm : MovzPats1<GPR64, GPR64, MOVZ_I64_I64, XOR64>;
210 defm : MovzPats2<GPR32, GPR64, MOVZ_I_I64, XORi>;
211 defm : MovzPats2<GPR64, GPR32, MOVZ_I64_I, XORi64>;
212 defm : MovzPats2<GPR64, GPR64, MOVZ_I64_I64, XORi64>;
Akira Hatanaka975bfc92011-10-17 18:43:19 +0000213}
214
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000215defm : MovnPats<GPR32, GPR32, MOVN_I_I, XOR>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000216let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000217 defm : MovnPats<GPR32, GPR64, MOVN_I_I64, XOR>;
218 defm : MovnPats<GPR64, GPR32, MOVN_I64_I, XOR64>;
219 defm : MovnPats<GPR64, GPR64, MOVN_I64_I64, XOR64>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000220}
221
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000222defm : MovzPats0<GPR32, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>;
223defm : MovzPats1<GPR32, FGR32, MOVZ_I_S, XOR>;
224defm : MovnPats<GPR32, FGR32, MOVN_I_S, XOR>;
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000225let Predicates = [HasMips64, HasStdEnc] in {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000226 defm : MovzPats0<GPR64, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64,
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000227 SLTiu64>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000228 defm : MovzPats1<GPR64, FGR32, MOVZ_I64_S, XOR64>;
229 defm : MovnPats<GPR64, FGR32, MOVN_I64_S, XOR64>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000230}
231
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000232let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000233 defm : MovzPats0<GPR32, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>;
234 defm : MovzPats1<GPR32, AFGR64, MOVZ_I_D32, XOR>;
235 defm : MovnPats<GPR32, AFGR64, MOVN_I_D32, XOR>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000236}
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000237let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000238 defm : MovzPats0<GPR32, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>;
239 defm : MovzPats0<GPR64, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64,
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000240 SLTiu64>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000241 defm : MovzPats1<GPR32, FGR64, MOVZ_I_D64, XOR>;
242 defm : MovzPats1<GPR64, FGR64, MOVZ_I64_D64, XOR64>;
243 defm : MovnPats<GPR32, FGR64, MOVN_I_D64, XOR>;
244 defm : MovnPats<GPR64, FGR64, MOVN_I64_D64, XOR64>;
Akira Hatanakaa7e0b902011-10-17 18:53:29 +0000245}