blob: c3b6eb19828bcf7e9b8861e360a0a8a9e9cc58ac [file] [log] [blame]
Colin LeMahieu2c769202014-11-06 17:05:51 +00001//===-- HexagonAsmBackend.cpp - Hexagon Assembler Backend -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Colin LeMahieu86f218e2015-05-30 18:55:47 +000010#include "Hexagon.h"
11#include "HexagonFixupKinds.h"
Colin LeMahieu86f218e2015-05-30 18:55:47 +000012#include "MCTargetDesc/HexagonBaseInfo.h"
Colin LeMahieua3782da2016-04-27 21:37:44 +000013#include "MCTargetDesc/HexagonMCChecker.h"
14#include "MCTargetDesc/HexagonMCCodeEmitter.h"
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +000015#include "MCTargetDesc/HexagonMCTargetDesc.h"
Colin LeMahieu86f218e2015-05-30 18:55:47 +000016#include "MCTargetDesc/HexagonMCInstrInfo.h"
Colin LeMahieua3782da2016-04-27 21:37:44 +000017#include "MCTargetDesc/HexagonMCShuffler.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000018#include "llvm/MC/MCAsmBackend.h"
Colin LeMahieue6241792015-11-30 17:32:34 +000019#include "llvm/MC/MCAsmLayout.h"
Colin LeMahieu86f218e2015-05-30 18:55:47 +000020#include "llvm/MC/MCAssembler.h"
Colin LeMahieu65548942015-11-13 21:45:50 +000021#include "llvm/MC/MCContext.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000022#include "llvm/MC/MCELFObjectWriter.h"
Colin LeMahieua6750772015-06-03 17:34:16 +000023#include "llvm/MC/MCFixupKindInfo.h"
Colin LeMahieube8c4532015-06-05 16:00:11 +000024#include "llvm/MC/MCInstrInfo.h"
Reid Kleckner858239d2016-06-22 23:23:08 +000025#include "llvm/MC/MCObjectWriter.h"
Colin LeMahieu1e9d1d72015-06-10 16:52:32 +000026#include "llvm/Support/Debug.h"
Colin LeMahieua6750772015-06-03 17:34:16 +000027#include "llvm/Support/TargetRegistry.h"
Colin LeMahieu2c769202014-11-06 17:05:51 +000028
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +000029#include <sstream>
30
Colin LeMahieu2c769202014-11-06 17:05:51 +000031using namespace llvm;
Colin LeMahieu86f218e2015-05-30 18:55:47 +000032using namespace Hexagon;
Colin LeMahieu2c769202014-11-06 17:05:51 +000033
Colin LeMahieu1e9d1d72015-06-10 16:52:32 +000034#define DEBUG_TYPE "hexagon-asm-backend"
35
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +000036static cl::opt<bool> DisableFixup
37 ("mno-fixup", cl::desc("Disable fixing up resolved relocations for Hexagon"));
38
Colin LeMahieu2c769202014-11-06 17:05:51 +000039namespace {
40
41class HexagonAsmBackend : public MCAsmBackend {
Colin LeMahieua6750772015-06-03 17:34:16 +000042 uint8_t OSABI;
43 StringRef CPU;
Colin LeMahieu86f218e2015-05-30 18:55:47 +000044 mutable uint64_t relaxedCnt;
45 std::unique_ptr <MCInstrInfo> MCII;
46 std::unique_ptr <MCInst *> RelaxTarget;
Colin LeMahieu65548942015-11-13 21:45:50 +000047 MCInst * Extender;
Colin LeMahieua3782da2016-04-27 21:37:44 +000048
49 void ReplaceInstruction(MCCodeEmitter &E, MCRelaxableFragment &RF,
50 MCInst &HMB) const {
51 SmallVector<MCFixup, 4> Fixups;
52 SmallString<256> Code;
53 raw_svector_ostream VecOS(Code);
54 E.encodeInstruction(HMB, VecOS, Fixups, RF.getSubtargetInfo());
55
56 // Update the fragment.
57 RF.setInst(HMB);
58 RF.getContents() = Code;
59 RF.getFixups() = Fixups;
60 }
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +000061
Colin LeMahieu2c769202014-11-06 17:05:51 +000062public:
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +000063 HexagonAsmBackend(const Target &T, const Triple &TT, uint8_t OSABI,
64 StringRef CPU) :
65 OSABI(OSABI), CPU(CPU), MCII(T.createMCInstrInfo()),
66 RelaxTarget(new MCInst *), Extender(nullptr) {}
Colin LeMahieu2c769202014-11-06 17:05:51 +000067
Colin LeMahieua6750772015-06-03 17:34:16 +000068 MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override {
69 return createHexagonELFObjectWriter(OS, OSABI, CPU);
70 }
71
Colin LeMahieu65548942015-11-13 21:45:50 +000072 void setExtender(MCContext &Context) const {
73 if (Extender == nullptr)
74 const_cast<HexagonAsmBackend *>(this)->Extender = new (Context) MCInst;
75 }
76
77 MCInst *takeExtender() const {
78 assert(Extender != nullptr);
79 MCInst * Result = Extender;
80 const_cast<HexagonAsmBackend *>(this)->Extender = nullptr;
81 return Result;
82 }
83
Colin LeMahieua6750772015-06-03 17:34:16 +000084 unsigned getNumFixupKinds() const override {
85 return Hexagon::NumTargetFixupKinds;
86 }
87
88 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override {
89 const static MCFixupKindInfo Infos[Hexagon::NumTargetFixupKinds] = {
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +000090 // This table *must* be in same the order of fixup_* kinds in
91 // HexagonFixupKinds.h.
92 //
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +000093 // namei offset bits flags
94 { "fixup_Hexagon_B22_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
95 { "fixup_Hexagon_B15_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
96 { "fixup_Hexagon_B7_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
97 { "fixup_Hexagon_LO16", 0, 32, 0 },
98 { "fixup_Hexagon_HI16", 0, 32, 0 },
99 { "fixup_Hexagon_32", 0, 32, 0 },
100 { "fixup_Hexagon_16", 0, 32, 0 },
101 { "fixup_Hexagon_8", 0, 32, 0 },
102 { "fixup_Hexagon_GPREL16_0", 0, 32, 0 },
103 { "fixup_Hexagon_GPREL16_1", 0, 32, 0 },
104 { "fixup_Hexagon_GPREL16_2", 0, 32, 0 },
105 { "fixup_Hexagon_GPREL16_3", 0, 32, 0 },
106 { "fixup_Hexagon_HL16", 0, 32, 0 },
107 { "fixup_Hexagon_B13_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
108 { "fixup_Hexagon_B9_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
109 { "fixup_Hexagon_B32_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
110 { "fixup_Hexagon_32_6_X", 0, 32, 0 },
111 { "fixup_Hexagon_B22_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
112 { "fixup_Hexagon_B15_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
113 { "fixup_Hexagon_B13_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
114 { "fixup_Hexagon_B9_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
115 { "fixup_Hexagon_B7_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
116 { "fixup_Hexagon_16_X", 0, 32, 0 },
117 { "fixup_Hexagon_12_X", 0, 32, 0 },
118 { "fixup_Hexagon_11_X", 0, 32, 0 },
119 { "fixup_Hexagon_10_X", 0, 32, 0 },
120 { "fixup_Hexagon_9_X", 0, 32, 0 },
121 { "fixup_Hexagon_8_X", 0, 32, 0 },
122 { "fixup_Hexagon_7_X", 0, 32, 0 },
123 { "fixup_Hexagon_6_X", 0, 32, 0 },
124 { "fixup_Hexagon_32_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
125 { "fixup_Hexagon_COPY", 0, 32, 0 },
126 { "fixup_Hexagon_GLOB_DAT", 0, 32, 0 },
127 { "fixup_Hexagon_JMP_SLOT", 0, 32, 0 },
128 { "fixup_Hexagon_RELATIVE", 0, 32, 0 },
129 { "fixup_Hexagon_PLT_B22_PCREL", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
130 { "fixup_Hexagon_GOTREL_LO16", 0, 32, 0 },
131 { "fixup_Hexagon_GOTREL_HI16", 0, 32, 0 },
132 { "fixup_Hexagon_GOTREL_32", 0, 32, 0 },
133 { "fixup_Hexagon_GOT_LO16", 0, 32, 0 },
134 { "fixup_Hexagon_GOT_HI16", 0, 32, 0 },
135 { "fixup_Hexagon_GOT_32", 0, 32, 0 },
136 { "fixup_Hexagon_GOT_16", 0, 32, 0 },
137 { "fixup_Hexagon_DTPMOD_32", 0, 32, 0 },
138 { "fixup_Hexagon_DTPREL_LO16", 0, 32, 0 },
139 { "fixup_Hexagon_DTPREL_HI16", 0, 32, 0 },
140 { "fixup_Hexagon_DTPREL_32", 0, 32, 0 },
141 { "fixup_Hexagon_DTPREL_16", 0, 32, 0 },
142 { "fixup_Hexagon_GD_PLT_B22_PCREL",0, 32, MCFixupKindInfo::FKF_IsPCRel },
143 { "fixup_Hexagon_LD_PLT_B22_PCREL",0, 32, MCFixupKindInfo::FKF_IsPCRel },
144 { "fixup_Hexagon_GD_GOT_LO16", 0, 32, 0 },
145 { "fixup_Hexagon_GD_GOT_HI16", 0, 32, 0 },
146 { "fixup_Hexagon_GD_GOT_32", 0, 32, 0 },
147 { "fixup_Hexagon_GD_GOT_16", 0, 32, 0 },
148 { "fixup_Hexagon_LD_GOT_LO16", 0, 32, 0 },
149 { "fixup_Hexagon_LD_GOT_HI16", 0, 32, 0 },
150 { "fixup_Hexagon_LD_GOT_32", 0, 32, 0 },
151 { "fixup_Hexagon_LD_GOT_16", 0, 32, 0 },
152 { "fixup_Hexagon_IE_LO16", 0, 32, 0 },
153 { "fixup_Hexagon_IE_HI16", 0, 32, 0 },
154 { "fixup_Hexagon_IE_32", 0, 32, 0 },
155 { "fixup_Hexagon_IE_16", 0, 32, 0 },
156 { "fixup_Hexagon_IE_GOT_LO16", 0, 32, 0 },
157 { "fixup_Hexagon_IE_GOT_HI16", 0, 32, 0 },
158 { "fixup_Hexagon_IE_GOT_32", 0, 32, 0 },
159 { "fixup_Hexagon_IE_GOT_16", 0, 32, 0 },
160 { "fixup_Hexagon_TPREL_LO16", 0, 32, 0 },
161 { "fixup_Hexagon_TPREL_HI16", 0, 32, 0 },
162 { "fixup_Hexagon_TPREL_32", 0, 32, 0 },
163 { "fixup_Hexagon_TPREL_16", 0, 32, 0 },
164 { "fixup_Hexagon_6_PCREL_X", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
165 { "fixup_Hexagon_GOTREL_32_6_X", 0, 32, 0 },
166 { "fixup_Hexagon_GOTREL_16_X", 0, 32, 0 },
167 { "fixup_Hexagon_GOTREL_11_X", 0, 32, 0 },
168 { "fixup_Hexagon_GOT_32_6_X", 0, 32, 0 },
169 { "fixup_Hexagon_GOT_16_X", 0, 32, 0 },
170 { "fixup_Hexagon_GOT_11_X", 0, 32, 0 },
171 { "fixup_Hexagon_DTPREL_32_6_X", 0, 32, 0 },
172 { "fixup_Hexagon_DTPREL_16_X", 0, 32, 0 },
173 { "fixup_Hexagon_DTPREL_11_X", 0, 32, 0 },
174 { "fixup_Hexagon_GD_GOT_32_6_X", 0, 32, 0 },
175 { "fixup_Hexagon_GD_GOT_16_X", 0, 32, 0 },
176 { "fixup_Hexagon_GD_GOT_11_X", 0, 32, 0 },
177 { "fixup_Hexagon_LD_GOT_32_6_X", 0, 32, 0 },
178 { "fixup_Hexagon_LD_GOT_16_X", 0, 32, 0 },
179 { "fixup_Hexagon_LD_GOT_11_X", 0, 32, 0 },
180 { "fixup_Hexagon_IE_32_6_X", 0, 32, 0 },
181 { "fixup_Hexagon_IE_16_X", 0, 32, 0 },
182 { "fixup_Hexagon_IE_GOT_32_6_X", 0, 32, 0 },
183 { "fixup_Hexagon_IE_GOT_16_X", 0, 32, 0 },
184 { "fixup_Hexagon_IE_GOT_11_X", 0, 32, 0 },
185 { "fixup_Hexagon_TPREL_32_6_X", 0, 32, 0 },
186 { "fixup_Hexagon_TPREL_16_X", 0, 32, 0 },
187 { "fixup_Hexagon_TPREL_11_X", 0, 32, 0 }
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000188 };
Colin LeMahieua6750772015-06-03 17:34:16 +0000189
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000190 if (Kind < FirstTargetFixupKind)
Colin LeMahieua6750772015-06-03 17:34:16 +0000191 return MCAsmBackend::getFixupKindInfo(Kind);
Colin LeMahieua6750772015-06-03 17:34:16 +0000192
193 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
194 "Invalid kind!");
195 return Infos[Kind - FirstTargetFixupKind];
196 }
Colin LeMahieu2c769202014-11-06 17:05:51 +0000197
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000198 /// processFixupValue - Target hook to adjust the literal value of a fixup
199 /// if necessary. IsResolved signals whether the caller believes a relocation
200 /// is needed; the target can modify the value. The default does nothing.
201 void processFixupValue(const MCAssembler &Asm, const MCAsmLayout &Layout,
202 const MCFixup &Fixup, const MCFragment *DF,
203 const MCValue &Target, uint64_t &Value,
204 bool &IsResolved) override {
205 MCFixupKind Kind = Fixup.getKind();
206
207 switch((unsigned)Kind) {
208 default:
209 llvm_unreachable("Unknown Fixup Kind!");
210
211 case fixup_Hexagon_LO16:
212 case fixup_Hexagon_HI16:
213 case fixup_Hexagon_16:
214 case fixup_Hexagon_8:
215 case fixup_Hexagon_GPREL16_0:
216 case fixup_Hexagon_GPREL16_1:
217 case fixup_Hexagon_GPREL16_2:
218 case fixup_Hexagon_GPREL16_3:
219 case fixup_Hexagon_HL16:
220 case fixup_Hexagon_32_6_X:
221 case fixup_Hexagon_16_X:
222 case fixup_Hexagon_12_X:
223 case fixup_Hexagon_11_X:
224 case fixup_Hexagon_10_X:
225 case fixup_Hexagon_9_X:
226 case fixup_Hexagon_8_X:
227 case fixup_Hexagon_7_X:
228 case fixup_Hexagon_6_X:
229 case fixup_Hexagon_COPY:
230 case fixup_Hexagon_GLOB_DAT:
231 case fixup_Hexagon_JMP_SLOT:
232 case fixup_Hexagon_RELATIVE:
233 case fixup_Hexagon_PLT_B22_PCREL:
234 case fixup_Hexagon_GOTREL_LO16:
235 case fixup_Hexagon_GOTREL_HI16:
236 case fixup_Hexagon_GOTREL_32:
237 case fixup_Hexagon_GOT_LO16:
238 case fixup_Hexagon_GOT_HI16:
239 case fixup_Hexagon_GOT_32:
240 case fixup_Hexagon_GOT_16:
241 case fixup_Hexagon_DTPMOD_32:
242 case fixup_Hexagon_DTPREL_LO16:
243 case fixup_Hexagon_DTPREL_HI16:
244 case fixup_Hexagon_DTPREL_32:
245 case fixup_Hexagon_DTPREL_16:
246 case fixup_Hexagon_GD_PLT_B22_PCREL:
247 case fixup_Hexagon_LD_PLT_B22_PCREL:
248 case fixup_Hexagon_GD_GOT_LO16:
249 case fixup_Hexagon_GD_GOT_HI16:
250 case fixup_Hexagon_GD_GOT_32:
251 case fixup_Hexagon_GD_GOT_16:
252 case fixup_Hexagon_LD_GOT_LO16:
253 case fixup_Hexagon_LD_GOT_HI16:
254 case fixup_Hexagon_LD_GOT_32:
255 case fixup_Hexagon_LD_GOT_16:
256 case fixup_Hexagon_IE_LO16:
257 case fixup_Hexagon_IE_HI16:
258 case fixup_Hexagon_IE_32:
259 case fixup_Hexagon_IE_16:
260 case fixup_Hexagon_IE_GOT_LO16:
261 case fixup_Hexagon_IE_GOT_HI16:
262 case fixup_Hexagon_IE_GOT_32:
263 case fixup_Hexagon_IE_GOT_16:
264 case fixup_Hexagon_TPREL_LO16:
265 case fixup_Hexagon_TPREL_HI16:
266 case fixup_Hexagon_TPREL_32:
267 case fixup_Hexagon_TPREL_16:
268 case fixup_Hexagon_GOTREL_32_6_X:
269 case fixup_Hexagon_GOTREL_16_X:
270 case fixup_Hexagon_GOTREL_11_X:
271 case fixup_Hexagon_GOT_32_6_X:
272 case fixup_Hexagon_GOT_16_X:
273 case fixup_Hexagon_GOT_11_X:
274 case fixup_Hexagon_DTPREL_32_6_X:
275 case fixup_Hexagon_DTPREL_16_X:
276 case fixup_Hexagon_DTPREL_11_X:
277 case fixup_Hexagon_GD_GOT_32_6_X:
278 case fixup_Hexagon_GD_GOT_16_X:
279 case fixup_Hexagon_GD_GOT_11_X:
280 case fixup_Hexagon_LD_GOT_32_6_X:
281 case fixup_Hexagon_LD_GOT_16_X:
282 case fixup_Hexagon_LD_GOT_11_X:
283 case fixup_Hexagon_IE_32_6_X:
284 case fixup_Hexagon_IE_16_X:
285 case fixup_Hexagon_IE_GOT_32_6_X:
286 case fixup_Hexagon_IE_GOT_16_X:
287 case fixup_Hexagon_IE_GOT_11_X:
288 case fixup_Hexagon_TPREL_32_6_X:
289 case fixup_Hexagon_TPREL_16_X:
290 case fixup_Hexagon_TPREL_11_X:
291 case fixup_Hexagon_32_PCREL:
292 case fixup_Hexagon_6_PCREL_X:
293 case fixup_Hexagon_23_REG:
294 // These relocations should always have a relocation recorded
295 IsResolved = false;
296 return;
297
298 case fixup_Hexagon_B22_PCREL:
299 //IsResolved = false;
300 break;
301
302 case fixup_Hexagon_B13_PCREL:
303 case fixup_Hexagon_B13_PCREL_X:
304 case fixup_Hexagon_B32_PCREL_X:
305 case fixup_Hexagon_B22_PCREL_X:
306 case fixup_Hexagon_B15_PCREL:
307 case fixup_Hexagon_B15_PCREL_X:
308 case fixup_Hexagon_B9_PCREL:
309 case fixup_Hexagon_B9_PCREL_X:
310 case fixup_Hexagon_B7_PCREL:
311 case fixup_Hexagon_B7_PCREL_X:
312 if (DisableFixup)
313 IsResolved = false;
314 break;
315
316 case FK_Data_1:
317 case FK_Data_2:
318 case FK_Data_4:
319 case FK_PCRel_4:
320 case fixup_Hexagon_32:
321 // Leave these relocations alone as they are used for EH.
322 return;
323 }
324 }
325
326 /// getFixupKindNumBytes - The number of bytes the fixup may change.
327 static unsigned getFixupKindNumBytes(unsigned Kind) {
328 switch (Kind) {
329 default:
330 return 0;
331
332 case FK_Data_1:
333 return 1;
334 case FK_Data_2:
335 return 2;
336 case FK_Data_4: // this later gets mapped to R_HEX_32
337 case FK_PCRel_4: // this later gets mapped to R_HEX_32_PCREL
338 case fixup_Hexagon_32:
339 case fixup_Hexagon_B32_PCREL_X:
340 case fixup_Hexagon_B22_PCREL:
341 case fixup_Hexagon_B22_PCREL_X:
342 case fixup_Hexagon_B15_PCREL:
343 case fixup_Hexagon_B15_PCREL_X:
344 case fixup_Hexagon_B13_PCREL:
345 case fixup_Hexagon_B13_PCREL_X:
346 case fixup_Hexagon_B9_PCREL:
347 case fixup_Hexagon_B9_PCREL_X:
348 case fixup_Hexagon_B7_PCREL:
349 case fixup_Hexagon_B7_PCREL_X:
350 return 4;
351 }
352 }
353
354 // Make up for left shift when encoding the operand.
355 static uint64_t adjustFixupValue(MCFixupKind Kind, uint64_t Value) {
356 switch((unsigned)Kind) {
357 default:
358 break;
359
360 case fixup_Hexagon_B7_PCREL:
361 case fixup_Hexagon_B9_PCREL:
362 case fixup_Hexagon_B13_PCREL:
363 case fixup_Hexagon_B15_PCREL:
364 case fixup_Hexagon_B22_PCREL:
365 Value >>= 2;
366 break;
367
368 case fixup_Hexagon_B7_PCREL_X:
369 case fixup_Hexagon_B9_PCREL_X:
370 case fixup_Hexagon_B13_PCREL_X:
371 case fixup_Hexagon_B15_PCREL_X:
372 case fixup_Hexagon_B22_PCREL_X:
373 Value &= 0x3f;
374 break;
375
376 case fixup_Hexagon_B32_PCREL_X:
377 Value >>= 6;
378 break;
379 }
380 return (Value);
381 }
382
383 void HandleFixupError(const int bits, const int align_bits,
384 const int64_t FixupValue, const char *fixupStr) const {
385 // Error: value 1124 out of range: -1024-1023 when resolving
386 // symbol in file xprtsock.S
387 const APInt IntMin = APInt::getSignedMinValue(bits+align_bits);
388 const APInt IntMax = APInt::getSignedMaxValue(bits+align_bits);
389 std::stringstream errStr;
390 errStr << "\nError: value " <<
391 FixupValue <<
392 " out of range: " <<
393 IntMin.getSExtValue() <<
394 "-" <<
395 IntMax.getSExtValue() <<
396 " when resolving " <<
397 fixupStr <<
398 " fixup\n";
399 llvm_unreachable(errStr.str().c_str());
400 }
401
402 /// ApplyFixup - Apply the \arg Value for given \arg Fixup into the provided
403 /// data fragment, at the offset specified by the fixup and following the
404 /// fixup kind as appropriate.
405 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Alex Bradbury866113c2017-04-05 10:16:14 +0000406 uint64_t FixupValue, bool IsPCRel,
407 MCContext &Ctx) const override {
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000408
409 // When FixupValue is 0 the relocation is external and there
410 // is nothing for us to do.
411 if (!FixupValue) return;
412
413 MCFixupKind Kind = Fixup.getKind();
414 uint64_t Value;
415 uint32_t InstMask;
416 uint32_t Reloc;
417
418 // LLVM gives us an encoded value, we have to convert it back
419 // to a real offset before we can use it.
420 uint32_t Offset = Fixup.getOffset();
421 unsigned NumBytes = getFixupKindNumBytes(Kind);
422 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
David Majnemere61e4bf2016-06-21 05:10:24 +0000423 char *InstAddr = Data + Offset;
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000424
425 Value = adjustFixupValue(Kind, FixupValue);
426 if(!Value)
427 return;
David Majnemere61e4bf2016-06-21 05:10:24 +0000428 int sValue = (int)Value;
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000429
430 switch((unsigned)Kind) {
431 default:
432 return;
433
434 case fixup_Hexagon_B7_PCREL:
435 if (!(isIntN(7, sValue)))
436 HandleFixupError(7, 2, (int64_t)FixupValue, "B7_PCREL");
437 case fixup_Hexagon_B7_PCREL_X:
438 InstMask = 0x00001f18; // Word32_B7
439 Reloc = (((Value >> 2) & 0x1f) << 8) | // Value 6-2 = Target 12-8
440 ((Value & 0x3) << 3); // Value 1-0 = Target 4-3
441 break;
442
443 case fixup_Hexagon_B9_PCREL:
444 if (!(isIntN(9, sValue)))
445 HandleFixupError(9, 2, (int64_t)FixupValue, "B9_PCREL");
446 case fixup_Hexagon_B9_PCREL_X:
447 InstMask = 0x003000fe; // Word32_B9
448 Reloc = (((Value >> 7) & 0x3) << 20) | // Value 8-7 = Target 21-20
449 ((Value & 0x7f) << 1); // Value 6-0 = Target 7-1
450 break;
451
452 // Since the existing branches that use this relocation cannot be
453 // extended, they should only be fixed up if the target is within range.
454 case fixup_Hexagon_B13_PCREL:
455 if (!(isIntN(13, sValue)))
456 HandleFixupError(13, 2, (int64_t)FixupValue, "B13_PCREL");
457 case fixup_Hexagon_B13_PCREL_X:
458 InstMask = 0x00202ffe; // Word32_B13
459 Reloc = (((Value >> 12) & 0x1) << 21) | // Value 12 = Target 21
460 (((Value >> 11) & 0x1) << 13) | // Value 11 = Target 13
461 ((Value & 0x7ff) << 1); // Value 10-0 = Target 11-1
462 break;
463
464 case fixup_Hexagon_B15_PCREL:
465 if (!(isIntN(15, sValue)))
466 HandleFixupError(15, 2, (int64_t)FixupValue, "B15_PCREL");
467 case fixup_Hexagon_B15_PCREL_X:
468 InstMask = 0x00df20fe; // Word32_B15
469 Reloc = (((Value >> 13) & 0x3) << 22) | // Value 14-13 = Target 23-22
470 (((Value >> 8) & 0x1f) << 16) | // Value 12-8 = Target 20-16
471 (((Value >> 7) & 0x1) << 13) | // Value 7 = Target 13
472 ((Value & 0x7f) << 1); // Value 6-0 = Target 7-1
473 break;
474
475 case fixup_Hexagon_B22_PCREL:
476 if (!(isIntN(22, sValue)))
477 HandleFixupError(22, 2, (int64_t)FixupValue, "B22_PCREL");
478 case fixup_Hexagon_B22_PCREL_X:
479 InstMask = 0x01ff3ffe; // Word32_B22
480 Reloc = (((Value >> 13) & 0x1ff) << 16) | // Value 21-13 = Target 24-16
481 ((Value & 0x1fff) << 1); // Value 12-0 = Target 13-1
482 break;
483
484 case fixup_Hexagon_B32_PCREL_X:
485 InstMask = 0x0fff3fff; // Word32_X26
486 Reloc = (((Value >> 14) & 0xfff) << 16) | // Value 25-14 = Target 27-16
487 (Value & 0x3fff); // Value 13-0 = Target 13-0
488 break;
489
490 case FK_Data_1:
491 case FK_Data_2:
492 case FK_Data_4:
493 case fixup_Hexagon_32:
494 InstMask = 0xffffffff; // Word32
495 Reloc = Value;
496 break;
497 }
498
499 DEBUG(dbgs() << "Name=" << getFixupKindInfo(Kind).Name << "(" <<
500 (unsigned)Kind << ")\n");
501 DEBUG(uint32_t OldData = 0;
502 for (unsigned i = 0; i < NumBytes; i++)
503 OldData |= (InstAddr[i] << (i * 8)) & (0xff << (i * 8));
504 dbgs() << "\tBValue=0x"; dbgs().write_hex(Value) <<
505 ": AValue=0x"; dbgs().write_hex(FixupValue) <<
506 ": Offset=" << Offset <<
507 ": Size=" << DataSize <<
508 ": OInst=0x"; dbgs().write_hex(OldData) <<
509 ": Reloc=0x"; dbgs().write_hex(Reloc););
510
511 // For each byte of the fragment that the fixup touches, mask in the
512 // bits from the fixup value. The Value has been "split up" into the
513 // appropriate bitfields above.
514 for (unsigned i = 0; i < NumBytes; i++){
515 InstAddr[i] &= uint8_t(~InstMask >> (i * 8)) & 0xff; // Clear reloc bits
516 InstAddr[i] |= uint8_t(Reloc >> (i * 8)) & 0xff; // Apply new reloc
517 }
518
519 DEBUG(uint32_t NewData = 0;
520 for (unsigned i = 0; i < NumBytes; i++)
521 NewData |= (InstAddr[i] << (i * 8)) & (0xff << (i * 8));
522 dbgs() << ": NInst=0x"; dbgs().write_hex(NewData) << "\n";);
Colin LeMahieu2c769202014-11-06 17:05:51 +0000523 }
524
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000525 bool isInstRelaxable(MCInst const &HMI) const {
526 const MCInstrDesc &MCID = HexagonMCInstrInfo::getDesc(*MCII, HMI);
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000527 bool Relaxable = false;
528 // Branches and loop-setup insns are handled as necessary by relaxation.
529 if (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeJ ||
Krzysztof Parzyszekf65b8f12017-02-02 15:03:30 +0000530 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeCJ &&
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000531 MCID.isBranch()) ||
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000532 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeNCJ &&
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000533 MCID.isBranch()) ||
534 (llvm::HexagonMCInstrInfo::getType(*MCII, HMI) == HexagonII::TypeCR &&
535 HMI.getOpcode() != Hexagon::C4_addipc))
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000536 if (HexagonMCInstrInfo::isExtendable(*MCII, HMI)) {
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000537 Relaxable = true;
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000538 MCOperand const &Operand =
539 HMI.getOperand(HexagonMCInstrInfo::getExtendableOp(*MCII, HMI));
540 if (HexagonMCInstrInfo::mustNotExtend(*Operand.getExpr()))
541 Relaxable = false;
542 }
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000543
544 return Relaxable;
545 }
546
547 /// MayNeedRelaxation - Check whether the given instruction may need
548 /// relaxation.
549 ///
550 /// \param Inst - The instruction to test.
Colin LeMahieub510fb32015-05-30 20:03:07 +0000551 bool mayNeedRelaxation(MCInst const &Inst) const override {
Colin LeMahieua3782da2016-04-27 21:37:44 +0000552 return true;
Colin LeMahieu2c769202014-11-06 17:05:51 +0000553 }
554
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000555 /// fixupNeedsRelaxation - Target specific predicate for whether a given
556 /// fixup requires the associated instruction to be relaxed.
557 bool fixupNeedsRelaxationAdvanced(const MCFixup &Fixup, bool Resolved,
558 uint64_t Value,
559 const MCRelaxableFragment *DF,
Colin LeMahieub510fb32015-05-30 20:03:07 +0000560 const MCAsmLayout &Layout) const override {
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000561 MCInst const &MCB = DF->getInst();
562 assert(HexagonMCInstrInfo::isBundle(MCB));
563
564 *RelaxTarget = nullptr;
565 MCInst &MCI = const_cast<MCInst &>(HexagonMCInstrInfo::instruction(
566 MCB, Fixup.getOffset() / HEXAGON_INSTR_SIZE));
Krzysztof Parzyszekb14f4fd2016-03-21 20:27:17 +0000567 bool Relaxable = isInstRelaxable(MCI);
568 if (Relaxable == false)
569 return false;
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000570 // If we cannot resolve the fixup value, it requires relaxation.
571 if (!Resolved) {
572 switch ((unsigned)Fixup.getKind()) {
573 case fixup_Hexagon_B22_PCREL:
Justin Bognerb03fd122016-08-17 05:10:15 +0000574 // GetFixupCount assumes B22 won't relax
575 LLVM_FALLTHROUGH;
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000576 default:
577 return false;
578 break;
579 case fixup_Hexagon_B13_PCREL:
580 case fixup_Hexagon_B15_PCREL:
581 case fixup_Hexagon_B9_PCREL:
582 case fixup_Hexagon_B7_PCREL: {
583 if (HexagonMCInstrInfo::bundleSize(MCB) < HEXAGON_PACKET_SIZE) {
584 ++relaxedCnt;
585 *RelaxTarget = &MCI;
Colin LeMahieu65548942015-11-13 21:45:50 +0000586 setExtender(Layout.getAssembler().getContext());
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000587 return true;
588 } else {
589 return false;
590 }
591 break;
592 }
593 }
594 }
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000595
596 MCFixupKind Kind = Fixup.getKind();
597 int64_t sValue = Value;
598 int64_t maxValue;
599
600 switch ((unsigned)Kind) {
601 case fixup_Hexagon_B7_PCREL:
602 maxValue = 1 << 8;
603 break;
604 case fixup_Hexagon_B9_PCREL:
605 maxValue = 1 << 10;
606 break;
607 case fixup_Hexagon_B15_PCREL:
608 maxValue = 1 << 16;
609 break;
610 case fixup_Hexagon_B22_PCREL:
611 maxValue = 1 << 23;
612 break;
613 default:
614 maxValue = INT64_MAX;
615 break;
616 }
617
618 bool isFarAway = -maxValue > sValue || sValue > maxValue - 1;
619
620 if (isFarAway) {
621 if (HexagonMCInstrInfo::bundleSize(MCB) < HEXAGON_PACKET_SIZE) {
622 ++relaxedCnt;
623 *RelaxTarget = &MCI;
Colin LeMahieu65548942015-11-13 21:45:50 +0000624 setExtender(Layout.getAssembler().getContext());
Colin LeMahieu86f218e2015-05-30 18:55:47 +0000625 return true;
626 }
627 }
628
629 return false;
630 }
631
632 /// Simple predicate for targets where !Resolved implies requiring relaxation
633 bool fixupNeedsRelaxation(const MCFixup &Fixup, uint64_t Value,
634 const MCRelaxableFragment *DF,
635 const MCAsmLayout &Layout) const override {
636 llvm_unreachable("Handled by fixupNeedsRelaxationAdvanced");
Colin LeMahieu2c769202014-11-06 17:05:51 +0000637 }
638
Nirav Dave86030622016-07-11 14:23:53 +0000639 void relaxInstruction(const MCInst &Inst, const MCSubtargetInfo &STI,
640 MCInst &Res) const override {
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000641 assert(HexagonMCInstrInfo::isBundle(Inst) &&
642 "Hexagon relaxInstruction only works on bundles");
643
Colin LeMahieuf0af6e52015-11-13 17:42:46 +0000644 Res = HexagonMCInstrInfo::createBundle();
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000645 // Copy the results into the bundle.
646 bool Update = false;
647 for (auto &I : HexagonMCInstrInfo::bundleInstructions(Inst)) {
648 MCInst &CrntHMI = const_cast<MCInst &>(*I.getInst());
649
650 // if immediate extender needed, add it in
651 if (*RelaxTarget == &CrntHMI) {
652 Update = true;
653 assert((HexagonMCInstrInfo::bundleSize(Res) < HEXAGON_PACKET_SIZE) &&
654 "No room to insert extender for relaxation");
655
Colin LeMahieu65548942015-11-13 21:45:50 +0000656 MCInst *HMIx = takeExtender();
657 *HMIx = HexagonMCInstrInfo::deriveExtender(
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000658 *MCII, CrntHMI,
Colin LeMahieu65548942015-11-13 21:45:50 +0000659 HexagonMCInstrInfo::getExtendableOperand(*MCII, CrntHMI));
Colin LeMahieu8bb168b2015-11-13 01:12:25 +0000660 Res.addOperand(MCOperand::createInst(HMIx));
661 *RelaxTarget = nullptr;
662 }
663 // now copy over the original instruction(the one we may have extended)
664 Res.addOperand(MCOperand::createInst(I.getInst()));
665 }
666 (void)Update;
667 assert(Update && "Didn't find relaxation target");
Colin LeMahieu2c769202014-11-06 17:05:51 +0000668 }
669
Colin LeMahieu1e9d1d72015-06-10 16:52:32 +0000670 bool writeNopData(uint64_t Count,
671 MCObjectWriter * OW) const override {
672 static const uint32_t Nopcode = 0x7f000000, // Hard-coded NOP.
673 ParseIn = 0x00004000, // In packet parse-bits.
674 ParseEnd = 0x0000c000; // End of packet parse-bits.
675
676 while(Count % HEXAGON_INSTR_SIZE) {
677 DEBUG(dbgs() << "Alignment not a multiple of the instruction size:" <<
678 Count % HEXAGON_INSTR_SIZE << "/" << HEXAGON_INSTR_SIZE << "\n");
679 --Count;
680 OW->write8(0);
681 }
682
683 while(Count) {
684 Count -= HEXAGON_INSTR_SIZE;
685 // Close the packet whenever a multiple of the maximum packet size remains
686 uint32_t ParseBits = (Count % (HEXAGON_PACKET_SIZE * HEXAGON_INSTR_SIZE))?
687 ParseIn: ParseEnd;
688 OW->write32(Nopcode | ParseBits);
689 }
Colin LeMahieu2c769202014-11-06 17:05:51 +0000690 return true;
691 }
Colin LeMahieua3782da2016-04-27 21:37:44 +0000692
693 void finishLayout(MCAssembler const &Asm,
694 MCAsmLayout &Layout) const override {
695 for (auto I : Layout.getSectionOrder()) {
696 auto &Fragments = I->getFragmentList();
697 for (auto &J : Fragments) {
698 switch (J.getKind()) {
699 default:
700 break;
701 case MCFragment::FT_Align: {
702 auto Size = Asm.computeFragmentSize(Layout, J);
703 for (auto K = J.getIterator();
704 K != Fragments.begin() && Size >= HEXAGON_PACKET_SIZE;) {
705 --K;
706 switch (K->getKind()) {
707 default:
708 break;
709 case MCFragment::FT_Align: {
710 // Don't pad before other alignments
711 Size = 0;
712 break;
713 }
714 case MCFragment::FT_Relaxable: {
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +0000715 MCContext &Context = Asm.getContext();
Colin LeMahieua3782da2016-04-27 21:37:44 +0000716 auto &RF = cast<MCRelaxableFragment>(*K);
717 auto &Inst = const_cast<MCInst &>(RF.getInst());
718 while (Size > 0 && HexagonMCInstrInfo::bundleSize(Inst) < 4) {
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +0000719 MCInst *Nop = new (Context) MCInst;
Colin LeMahieua3782da2016-04-27 21:37:44 +0000720 Nop->setOpcode(Hexagon::A2_nop);
721 Inst.addOperand(MCOperand::createInst(Nop));
722 Size -= 4;
723 if (!HexagonMCChecker(
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +0000724 Context, *MCII, RF.getSubtargetInfo(), Inst,
725 *Context.getRegisterInfo(), false)
726 .check()) {
Colin LeMahieua3782da2016-04-27 21:37:44 +0000727 Inst.erase(Inst.end() - 1);
728 Size = 0;
729 }
730 }
Krzysztof Parzyszeke12d1e72017-05-01 19:41:43 +0000731 bool Error = HexagonMCShuffle(Context, true, *MCII,
732 RF.getSubtargetInfo(), Inst);
Colin LeMahieua3782da2016-04-27 21:37:44 +0000733 //assert(!Error);
734 (void)Error;
735 ReplaceInstruction(Asm.getEmitter(), RF, Inst);
736 Layout.invalidateFragmentsFrom(&RF);
737 Size = 0; // Only look back one instruction
738 break;
739 }
740 }
741 }
742 }
743 }
744 }
745 }
746 }
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000747}; // class HexagonAsmBackend
Colin LeMahieu2c769202014-11-06 17:05:51 +0000748
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000749} // namespace
750
751// MCAsmBackend
752MCAsmBackend *llvm::createHexagonAsmBackend(Target const &T,
Colin LeMahieu2c769202014-11-06 17:05:51 +0000753 MCRegisterInfo const & /*MRI*/,
Joel Jones373d7d32016-07-25 17:18:28 +0000754 const Triple &TT, StringRef CPU,
755 const MCTargetOptions &Options) {
Daniel Sanders418caf52015-06-10 10:35:34 +0000756 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TT.getOS());
Krzysztof Parzyszek8cdfe8e2017-02-06 19:35:46 +0000757
758 StringRef CPUString = Hexagon_MC::selectHexagonCPU(TT, CPU);
759 return new HexagonAsmBackend(T, TT, OSABI, CPUString);
Colin LeMahieu2c769202014-11-06 17:05:51 +0000760}