blob: 0761dfe49edd8a35df3c2bff296493773baccadf [file] [log] [blame]
Eugene Zelenko60433b62017-10-05 00:33:50 +00001//===- llvm/lib/Target/X86/X86CallLowering.cpp - Call lowering ------------===//
Zvi Rackover76dbf262016-11-15 06:34:33 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Zvi Rackover76dbf262016-11-15 06:34:33 +00006//
7//===----------------------------------------------------------------------===//
Eugene Zelenko60433b62017-10-05 00:33:50 +00008//
Zvi Rackover76dbf262016-11-15 06:34:33 +00009/// \file
10/// This file implements the lowering of LLVM calls to machine code calls for
11/// GlobalISel.
Eugene Zelenko60433b62017-10-05 00:33:50 +000012//
Zvi Rackover76dbf262016-11-15 06:34:33 +000013//===----------------------------------------------------------------------===//
14
15#include "X86CallLowering.h"
Igor Breger8a924be2017-03-23 12:13:29 +000016#include "X86CallingConv.h"
Zvi Rackover76dbf262016-11-15 06:34:33 +000017#include "X86ISelLowering.h"
18#include "X86InstrInfo.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000019#include "X86RegisterInfo.h"
20#include "X86Subtarget.h"
21#include "llvm/ADT/ArrayRef.h"
22#include "llvm/ADT/SmallVector.h"
Igor Breger9d5571a2017-07-05 06:24:13 +000023#include "llvm/CodeGen/Analysis.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000024#include "llvm/CodeGen/CallingConvLower.h"
Zvi Rackover76dbf262016-11-15 06:34:33 +000025#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Igor Breger88a3d5c2017-08-20 09:25:22 +000026#include "llvm/CodeGen/GlobalISel/Utils.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000027#include "llvm/CodeGen/LowLevelType.h"
28#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineMemOperand.h"
33#include "llvm/CodeGen/MachineOperand.h"
Igor Breger9ea154d2017-01-29 08:35:42 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000035#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000036#include "llvm/CodeGen/TargetSubtargetInfo.h"
Craig Topper2fa14362018-03-29 17:21:10 +000037#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000038#include "llvm/IR/Attributes.h"
39#include "llvm/IR/DataLayout.h"
40#include "llvm/IR/Function.h"
41#include "llvm/IR/Value.h"
42#include "llvm/MC/MCRegisterInfo.h"
43#include "llvm/Support/LowLevelTypeImpl.h"
David Blaikie13e77db2018-03-23 23:58:25 +000044#include "llvm/Support/MachineValueType.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000045#include <cassert>
46#include <cstdint>
Zvi Rackover76dbf262016-11-15 06:34:33 +000047
48using namespace llvm;
49
Zvi Rackover76dbf262016-11-15 06:34:33 +000050X86CallLowering::X86CallLowering(const X86TargetLowering &TLI)
51 : CallLowering(&TLI) {}
52
Igor Breger9d5571a2017-07-05 06:24:13 +000053bool X86CallLowering::splitToValueTypes(const ArgInfo &OrigArg,
Igor Breger5c31a4c2017-02-06 08:37:41 +000054 SmallVectorImpl<ArgInfo> &SplitArgs,
55 const DataLayout &DL,
56 MachineRegisterInfo &MRI,
57 SplitArgTy PerformArgSplit) const {
Igor Breger5c31a4c2017-02-06 08:37:41 +000058 const X86TargetLowering &TLI = *getTLI<X86TargetLowering>();
59 LLVMContext &Context = OrigArg.Ty->getContext();
Igor Breger9d5571a2017-07-05 06:24:13 +000060
61 SmallVector<EVT, 4> SplitVTs;
62 SmallVector<uint64_t, 4> Offsets;
63 ComputeValueVTs(TLI, DL, OrigArg.Ty, SplitVTs, &Offsets, 0);
Diana Picus69ce1c132019-06-27 08:50:53 +000064 assert(OrigArg.Regs.size() == 1 && "Can't handle multple regs yet");
Igor Breger9d5571a2017-07-05 06:24:13 +000065
Alexander Ivchenko49168f62018-08-02 08:33:31 +000066 if (OrigArg.Ty->isVoidTy())
67 return true;
Igor Breger9d5571a2017-07-05 06:24:13 +000068
69 EVT VT = SplitVTs[0];
Igor Breger5c31a4c2017-02-06 08:37:41 +000070 unsigned NumParts = TLI.getNumRegisters(Context, VT);
71
72 if (NumParts == 1) {
Igor Bregera8ba5722017-03-23 15:25:57 +000073 // replace the original type ( pointer -> GPR ).
Diana Picus69ce1c132019-06-27 08:50:53 +000074 SplitArgs.emplace_back(OrigArg.Regs[0], VT.getTypeForEVT(Context),
Igor Bregera8ba5722017-03-23 15:25:57 +000075 OrigArg.Flags, OrigArg.IsFixed);
Igor Breger9d5571a2017-07-05 06:24:13 +000076 return true;
Igor Breger5c31a4c2017-02-06 08:37:41 +000077 }
78
Matt Arsenaulte3a676e2019-06-24 15:50:29 +000079 SmallVector<Register, 8> SplitRegs;
Igor Breger5c31a4c2017-02-06 08:37:41 +000080
81 EVT PartVT = TLI.getRegisterType(Context, VT);
82 Type *PartTy = PartVT.getTypeForEVT(Context);
83
84 for (unsigned i = 0; i < NumParts; ++i) {
Daniel Sanders52b4ce72017-03-07 23:20:35 +000085 ArgInfo Info =
86 ArgInfo{MRI.createGenericVirtualRegister(getLLTForType(*PartTy, DL)),
87 PartTy, OrigArg.Flags};
Igor Breger5c31a4c2017-02-06 08:37:41 +000088 SplitArgs.push_back(Info);
Diana Picus69ce1c132019-06-27 08:50:53 +000089 SplitRegs.push_back(Info.Regs[0]);
Igor Breger5c31a4c2017-02-06 08:37:41 +000090 }
Igor Breger87aafa02017-04-24 17:05:52 +000091
92 PerformArgSplit(SplitRegs);
Igor Breger9d5571a2017-07-05 06:24:13 +000093 return true;
Igor Breger5c31a4c2017-02-06 08:37:41 +000094}
95
96namespace {
Eugene Zelenko60433b62017-10-05 00:33:50 +000097
Igor Breger88a3d5c2017-08-20 09:25:22 +000098struct OutgoingValueHandler : public CallLowering::ValueHandler {
99 OutgoingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
100 MachineInstrBuilder &MIB, CCAssignFn *AssignFn)
Eugene Zelenko60433b62017-10-05 00:33:50 +0000101 : ValueHandler(MIRBuilder, MRI, AssignFn), MIB(MIB),
Igor Breger88a3d5c2017-08-20 09:25:22 +0000102 DL(MIRBuilder.getMF().getDataLayout()),
Eugene Zelenko60433b62017-10-05 00:33:50 +0000103 STI(MIRBuilder.getMF().getSubtarget<X86Subtarget>()) {}
Igor Breger5c31a4c2017-02-06 08:37:41 +0000104
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000105 Register getStackAddress(uint64_t Size, int64_t Offset,
Igor Breger5c31a4c2017-02-06 08:37:41 +0000106 MachinePointerInfo &MPO) override {
Igor Breger88a3d5c2017-08-20 09:25:22 +0000107 LLT p0 = LLT::pointer(0, DL.getPointerSizeInBits(0));
108 LLT SType = LLT::scalar(DL.getPointerSizeInBits(0));
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000109 Register SPReg = MRI.createGenericVirtualRegister(p0);
Igor Breger88a3d5c2017-08-20 09:25:22 +0000110 MIRBuilder.buildCopy(SPReg, STI.getRegisterInfo()->getStackRegister());
111
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000112 Register OffsetReg = MRI.createGenericVirtualRegister(SType);
Igor Breger88a3d5c2017-08-20 09:25:22 +0000113 MIRBuilder.buildConstant(OffsetReg, Offset);
114
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000115 Register AddrReg = MRI.createGenericVirtualRegister(p0);
Igor Breger88a3d5c2017-08-20 09:25:22 +0000116 MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg);
117
118 MPO = MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset);
119 return AddrReg;
Igor Breger5c31a4c2017-02-06 08:37:41 +0000120 }
121
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000122 void assignValueToReg(Register ValVReg, Register PhysReg,
Igor Breger5c31a4c2017-02-06 08:37:41 +0000123 CCValAssign &VA) override {
124 MIB.addUse(PhysReg, RegState::Implicit);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000125
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000126 Register ExtReg;
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000127 // If we are copying the value to a physical register with the
128 // size larger than the size of the value itself - build AnyExt
129 // to the size of the register first and only then do the copy.
130 // The example of that would be copying from s32 to xmm0, for which
131 // case ValVT == LocVT == MVT::f32. If LocSize and ValSize are not equal
132 // we expect normal extendRegister mechanism to work.
133 unsigned PhysRegSize =
134 MRI.getTargetRegisterInfo()->getRegSizeInBits(PhysReg, MRI);
135 unsigned ValSize = VA.getValVT().getSizeInBits();
136 unsigned LocSize = VA.getLocVT().getSizeInBits();
137 if (PhysRegSize > ValSize && LocSize == ValSize) {
138 assert((PhysRegSize == 128 || PhysRegSize == 80) && "We expect that to be 128 bit");
139 auto MIB = MIRBuilder.buildAnyExt(LLT::scalar(PhysRegSize), ValVReg);
140 ExtReg = MIB->getOperand(0).getReg();
141 } else
142 ExtReg = extendRegister(ValVReg, VA);
143
Igor Breger5c31a4c2017-02-06 08:37:41 +0000144 MIRBuilder.buildCopy(PhysReg, ExtReg);
145 }
146
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000147 void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size,
Igor Breger5c31a4c2017-02-06 08:37:41 +0000148 MachinePointerInfo &MPO, CCValAssign &VA) override {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000149 Register ExtReg = extendRegister(ValVReg, VA);
Igor Breger88a3d5c2017-08-20 09:25:22 +0000150 auto MMO = MIRBuilder.getMF().getMachineMemOperand(
151 MPO, MachineMemOperand::MOStore, VA.getLocVT().getStoreSize(),
Matt Arsenault2a645982019-01-31 01:38:47 +0000152 /* Alignment */ 1);
Igor Breger88a3d5c2017-08-20 09:25:22 +0000153 MIRBuilder.buildStore(ExtReg, Addr, *MMO);
Igor Breger5c31a4c2017-02-06 08:37:41 +0000154 }
155
Igor Breger88a3d5c2017-08-20 09:25:22 +0000156 bool assignArg(unsigned ValNo, MVT ValVT, MVT LocVT,
157 CCValAssign::LocInfo LocInfo,
158 const CallLowering::ArgInfo &Info, CCState &State) override {
Igor Breger88a3d5c2017-08-20 09:25:22 +0000159 bool Res = AssignFn(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State);
160 StackSize = State.getNextStackOffset();
Igor Breger36d447d2017-08-30 15:10:15 +0000161
162 static const MCPhysReg XMMArgRegs[] = {X86::XMM0, X86::XMM1, X86::XMM2,
163 X86::XMM3, X86::XMM4, X86::XMM5,
164 X86::XMM6, X86::XMM7};
165 if (!Info.IsFixed)
166 NumXMMRegs = State.getFirstUnallocated(XMMArgRegs);
167
Igor Breger88a3d5c2017-08-20 09:25:22 +0000168 return Res;
169 }
170
171 uint64_t getStackSize() { return StackSize; }
Igor Breger36d447d2017-08-30 15:10:15 +0000172 uint64_t getNumXmmRegs() { return NumXMMRegs; }
Igor Breger88a3d5c2017-08-20 09:25:22 +0000173
174protected:
Igor Breger5c31a4c2017-02-06 08:37:41 +0000175 MachineInstrBuilder &MIB;
Eugene Zelenko60433b62017-10-05 00:33:50 +0000176 uint64_t StackSize = 0;
Igor Breger88a3d5c2017-08-20 09:25:22 +0000177 const DataLayout &DL;
178 const X86Subtarget &STI;
Eugene Zelenko60433b62017-10-05 00:33:50 +0000179 unsigned NumXMMRegs = 0;
Igor Breger5c31a4c2017-02-06 08:37:41 +0000180};
Eugene Zelenko60433b62017-10-05 00:33:50 +0000181
182} // end anonymous namespace
Igor Breger5c31a4c2017-02-06 08:37:41 +0000183
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000184bool X86CallLowering::lowerReturn(
185 MachineIRBuilder &MIRBuilder, const Value *Val,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000186 ArrayRef<Register> VRegs) const {
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000187 assert(((Val && !VRegs.empty()) || (!Val && VRegs.empty())) &&
188 "Return value without a vreg");
Igor Breger5c31a4c2017-02-06 08:37:41 +0000189 auto MIB = MIRBuilder.buildInstrNoInsert(X86::RET).addImm(0);
Zvi Rackover76dbf262016-11-15 06:34:33 +0000190
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000191 if (!VRegs.empty()) {
Igor Breger5c31a4c2017-02-06 08:37:41 +0000192 MachineFunction &MF = MIRBuilder.getMF();
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000193 const Function &F = MF.getFunction();
Igor Breger5c31a4c2017-02-06 08:37:41 +0000194 MachineRegisterInfo &MRI = MF.getRegInfo();
195 auto &DL = MF.getDataLayout();
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000196 LLVMContext &Ctx = Val->getType()->getContext();
197 const X86TargetLowering &TLI = *getTLI<X86TargetLowering>();
Igor Breger5c31a4c2017-02-06 08:37:41 +0000198
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000199 SmallVector<EVT, 4> SplitEVTs;
200 ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs);
201 assert(VRegs.size() == SplitEVTs.size() &&
202 "For each split Type there should be exactly one VReg.");
Igor Breger5c31a4c2017-02-06 08:37:41 +0000203
204 SmallVector<ArgInfo, 8> SplitArgs;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000205 for (unsigned i = 0; i < SplitEVTs.size(); ++i) {
206 ArgInfo CurArgInfo = ArgInfo{VRegs[i], SplitEVTs[i].getTypeForEVT(Ctx)};
207 setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F);
208 if (!splitToValueTypes(CurArgInfo, SplitArgs, DL, MRI,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000209 [&](ArrayRef<Register> Regs) {
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000210 MIRBuilder.buildUnmerge(Regs, VRegs[i]);
211 }))
212 return false;
213 }
Igor Breger5c31a4c2017-02-06 08:37:41 +0000214
Igor Breger88a3d5c2017-08-20 09:25:22 +0000215 OutgoingValueHandler Handler(MIRBuilder, MRI, MIB, RetCC_X86);
Igor Breger8a924be2017-03-23 12:13:29 +0000216 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
Igor Breger5c31a4c2017-02-06 08:37:41 +0000217 return false;
218 }
219
220 MIRBuilder.insertInstr(MIB);
Zvi Rackover76dbf262016-11-15 06:34:33 +0000221 return true;
222}
223
Igor Breger9ea154d2017-01-29 08:35:42 +0000224namespace {
Eugene Zelenko60433b62017-10-05 00:33:50 +0000225
Igor Breger88a3d5c2017-08-20 09:25:22 +0000226struct IncomingValueHandler : public CallLowering::ValueHandler {
227 IncomingValueHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
228 CCAssignFn *AssignFn)
229 : ValueHandler(MIRBuilder, MRI, AssignFn),
230 DL(MIRBuilder.getMF().getDataLayout()) {}
Igor Breger9ea154d2017-01-29 08:35:42 +0000231
Amara Emersonbc1172d2019-08-05 23:05:28 +0000232 bool isIncomingArgumentHandler() const override { return true; }
Amara Emerson2b523f82019-04-09 21:22:33 +0000233
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000234 Register getStackAddress(uint64_t Size, int64_t Offset,
Igor Breger9ea154d2017-01-29 08:35:42 +0000235 MachinePointerInfo &MPO) override {
Igor Breger9ea154d2017-01-29 08:35:42 +0000236 auto &MFI = MIRBuilder.getMF().getFrameInfo();
237 int FI = MFI.CreateFixedObject(Size, Offset, true);
238 MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI);
239
Igor Breger8a924be2017-03-23 12:13:29 +0000240 unsigned AddrReg = MRI.createGenericVirtualRegister(
241 LLT::pointer(0, DL.getPointerSizeInBits(0)));
Igor Breger9ea154d2017-01-29 08:35:42 +0000242 MIRBuilder.buildFrameIndex(AddrReg, FI);
243 return AddrReg;
244 }
245
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000246 void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size,
Igor Breger9ea154d2017-01-29 08:35:42 +0000247 MachinePointerInfo &MPO, CCValAssign &VA) override {
Igor Breger9ea154d2017-01-29 08:35:42 +0000248 auto MMO = MIRBuilder.getMF().getMachineMemOperand(
249 MPO, MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant, Size,
Matt Arsenault2a645982019-01-31 01:38:47 +0000250 1);
Igor Breger9ea154d2017-01-29 08:35:42 +0000251 MIRBuilder.buildLoad(ValVReg, Addr, *MMO);
252 }
253
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000254 void assignValueToReg(Register ValVReg, Register PhysReg,
Aditya Nandakumarc3bfc812017-10-09 20:07:43 +0000255 CCValAssign &VA) override {
256 markPhysRegUsed(PhysReg);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000257
Aditya Nandakumarc3bfc812017-10-09 20:07:43 +0000258 switch (VA.getLocInfo()) {
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000259 default: {
260 // If we are copying the value from a physical register with the
261 // size larger than the size of the value itself - build the copy
262 // of the phys reg first and then build the truncation of that copy.
263 // The example of that would be copying from xmm0 to s32, for which
264 // case ValVT == LocVT == MVT::f32. If LocSize and ValSize are not equal
265 // we expect this to be handled in SExt/ZExt/AExt case.
266 unsigned PhysRegSize =
267 MRI.getTargetRegisterInfo()->getRegSizeInBits(PhysReg, MRI);
268 unsigned ValSize = VA.getValVT().getSizeInBits();
269 unsigned LocSize = VA.getLocVT().getSizeInBits();
270 if (PhysRegSize > ValSize && LocSize == ValSize) {
271 auto Copy = MIRBuilder.buildCopy(LLT::scalar(PhysRegSize), PhysReg);
272 MIRBuilder.buildTrunc(ValVReg, Copy);
273 return;
274 }
275
Aditya Nandakumarc3bfc812017-10-09 20:07:43 +0000276 MIRBuilder.buildCopy(ValVReg, PhysReg);
277 break;
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000278 }
Aditya Nandakumarc3bfc812017-10-09 20:07:43 +0000279 case CCValAssign::LocInfo::SExt:
280 case CCValAssign::LocInfo::ZExt:
281 case CCValAssign::LocInfo::AExt: {
282 auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg);
283 MIRBuilder.buildTrunc(ValVReg, Copy);
284 break;
285 }
286 }
287 }
288
289 /// How the physical register gets marked varies between formal
290 /// parameters (it's a basic-block live-in), and a call instruction
291 /// (it's an implicit-def of the BL).
292 virtual void markPhysRegUsed(unsigned PhysReg) = 0;
293
Igor Breger88a3d5c2017-08-20 09:25:22 +0000294protected:
295 const DataLayout &DL;
296};
297
298struct FormalArgHandler : public IncomingValueHandler {
299 FormalArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
300 CCAssignFn *AssignFn)
301 : IncomingValueHandler(MIRBuilder, MRI, AssignFn) {}
302
Aditya Nandakumarc3bfc812017-10-09 20:07:43 +0000303 void markPhysRegUsed(unsigned PhysReg) override {
Tim Northover522fb7e2019-08-02 14:09:49 +0000304 MIRBuilder.getMRI()->addLiveIn(PhysReg);
Igor Breger9ea154d2017-01-29 08:35:42 +0000305 MIRBuilder.getMBB().addLiveIn(PhysReg);
Igor Breger9ea154d2017-01-29 08:35:42 +0000306 }
Igor Breger9ea154d2017-01-29 08:35:42 +0000307};
Igor Breger88a3d5c2017-08-20 09:25:22 +0000308
309struct CallReturnHandler : public IncomingValueHandler {
310 CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
311 CCAssignFn *AssignFn, MachineInstrBuilder &MIB)
312 : IncomingValueHandler(MIRBuilder, MRI, AssignFn), MIB(MIB) {}
313
Aditya Nandakumarc3bfc812017-10-09 20:07:43 +0000314 void markPhysRegUsed(unsigned PhysReg) override {
Igor Breger88a3d5c2017-08-20 09:25:22 +0000315 MIB.addDef(PhysReg, RegState::Implicit);
Igor Breger88a3d5c2017-08-20 09:25:22 +0000316 }
317
318protected:
319 MachineInstrBuilder &MIB;
320};
321
Eugene Zelenko60433b62017-10-05 00:33:50 +0000322} // end anonymous namespace
Igor Breger9ea154d2017-01-29 08:35:42 +0000323
Diana Picusc3dbe232019-06-27 08:54:17 +0000324bool X86CallLowering::lowerFormalArguments(
325 MachineIRBuilder &MIRBuilder, const Function &F,
326 ArrayRef<ArrayRef<Register>> VRegs) const {
Igor Breger9ea154d2017-01-29 08:35:42 +0000327 if (F.arg_empty())
328 return true;
329
Igor Breger8a924be2017-03-23 12:13:29 +0000330 // TODO: handle variadic function
Igor Breger9ea154d2017-01-29 08:35:42 +0000331 if (F.isVarArg())
332 return false;
333
Igor Breger5c31a4c2017-02-06 08:37:41 +0000334 MachineFunction &MF = MIRBuilder.getMF();
335 MachineRegisterInfo &MRI = MF.getRegInfo();
336 auto DL = MF.getDataLayout();
Igor Breger9ea154d2017-01-29 08:35:42 +0000337
Igor Breger5c31a4c2017-02-06 08:37:41 +0000338 SmallVector<ArgInfo, 8> SplitArgs;
Igor Breger9ea154d2017-01-29 08:35:42 +0000339 unsigned Idx = 0;
Reid Kleckner45707d42017-03-16 22:59:15 +0000340 for (auto &Arg : F.args()) {
Igor Breger0c979d42017-07-05 11:40:35 +0000341
342 // TODO: handle not simple cases.
343 if (Arg.hasAttribute(Attribute::ByVal) ||
344 Arg.hasAttribute(Attribute::InReg) ||
345 Arg.hasAttribute(Attribute::StructRet) ||
346 Arg.hasAttribute(Attribute::SwiftSelf) ||
347 Arg.hasAttribute(Attribute::SwiftError) ||
Diana Picusc3dbe232019-06-27 08:54:17 +0000348 Arg.hasAttribute(Attribute::Nest) || VRegs[Idx].size() > 1)
Igor Breger0c979d42017-07-05 11:40:35 +0000349 return false;
350
Igor Breger5c31a4c2017-02-06 08:37:41 +0000351 ArgInfo OrigArg(VRegs[Idx], Arg.getType());
Igor Breger0c979d42017-07-05 11:40:35 +0000352 setArgFlags(OrigArg, Idx + AttributeList::FirstArgIndex, DL, F);
Igor Breger9d5571a2017-07-05 06:24:13 +0000353 if (!splitToValueTypes(OrigArg, SplitArgs, DL, MRI,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000354 [&](ArrayRef<Register> Regs) {
Diana Picusc3dbe232019-06-27 08:54:17 +0000355 MIRBuilder.buildMerge(VRegs[Idx][0], Regs);
Igor Breger9d5571a2017-07-05 06:24:13 +0000356 }))
357 return false;
Igor Breger9ea154d2017-01-29 08:35:42 +0000358 Idx++;
359 }
360
Igor Breger5c31a4c2017-02-06 08:37:41 +0000361 MachineBasicBlock &MBB = MIRBuilder.getMBB();
362 if (!MBB.empty())
Igor Breger8a924be2017-03-23 12:13:29 +0000363 MIRBuilder.setInstr(*MBB.begin());
Igor Breger5c31a4c2017-02-06 08:37:41 +0000364
Igor Breger88a3d5c2017-08-20 09:25:22 +0000365 FormalArgHandler Handler(MIRBuilder, MRI, CC_X86);
Igor Breger5c31a4c2017-02-06 08:37:41 +0000366 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
367 return false;
368
369 // Move back to the end of the basic block.
370 MIRBuilder.setMBB(MBB);
371
372 return true;
Zvi Rackover76dbf262016-11-15 06:34:33 +0000373}
Igor Breger88a3d5c2017-08-20 09:25:22 +0000374
375bool X86CallLowering::lowerCall(MachineIRBuilder &MIRBuilder,
Tim Northovere1a5f662019-08-09 08:26:38 +0000376 CallLoweringInfo &Info) const {
Igor Breger88a3d5c2017-08-20 09:25:22 +0000377 MachineFunction &MF = MIRBuilder.getMF();
Matthias Braunf1caa282017-12-15 22:22:58 +0000378 const Function &F = MF.getFunction();
Igor Breger88a3d5c2017-08-20 09:25:22 +0000379 MachineRegisterInfo &MRI = MF.getRegInfo();
380 auto &DL = F.getParent()->getDataLayout();
381 const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
382 const TargetInstrInfo &TII = *STI.getInstrInfo();
383 auto TRI = STI.getRegisterInfo();
384
385 // Handle only Linux C, X86_64_SysV calling conventions for now.
Tim Northovere1a5f662019-08-09 08:26:38 +0000386 if (!STI.isTargetLinux() || !(Info.CallConv == CallingConv::C ||
387 Info.CallConv == CallingConv::X86_64_SysV))
Igor Breger88a3d5c2017-08-20 09:25:22 +0000388 return false;
389
390 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
391 auto CallSeqStart = MIRBuilder.buildInstr(AdjStackDown);
392
393 // Create a temporarily-floating call instruction so we can add the implicit
394 // uses of arg registers.
395 bool Is64Bit = STI.is64Bit();
Tim Northovere1a5f662019-08-09 08:26:38 +0000396 unsigned CallOpc = Info.Callee.isReg()
Igor Breger88a3d5c2017-08-20 09:25:22 +0000397 ? (Is64Bit ? X86::CALL64r : X86::CALL32r)
398 : (Is64Bit ? X86::CALL64pcrel32 : X86::CALLpcrel32);
399
Tim Northovere1a5f662019-08-09 08:26:38 +0000400 auto MIB = MIRBuilder.buildInstrNoInsert(CallOpc)
401 .add(Info.Callee)
402 .addRegMask(TRI->getCallPreservedMask(MF, Info.CallConv));
Igor Breger88a3d5c2017-08-20 09:25:22 +0000403
404 SmallVector<ArgInfo, 8> SplitArgs;
Tim Northovere1a5f662019-08-09 08:26:38 +0000405 for (const auto &OrigArg : Info.OrigArgs) {
Igor Breger1b5e3d32017-08-21 08:59:59 +0000406
407 // TODO: handle not simple cases.
408 if (OrigArg.Flags.isByVal())
409 return false;
410
Diana Picus43fb5ae2019-06-27 09:18:03 +0000411 if (OrigArg.Regs.size() > 1)
412 return false;
413
Igor Breger88a3d5c2017-08-20 09:25:22 +0000414 if (!splitToValueTypes(OrigArg, SplitArgs, DL, MRI,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000415 [&](ArrayRef<Register> Regs) {
Diana Picus69ce1c132019-06-27 08:50:53 +0000416 MIRBuilder.buildUnmerge(Regs, OrigArg.Regs[0]);
Igor Breger88a3d5c2017-08-20 09:25:22 +0000417 }))
418 return false;
419 }
420 // Do the actual argument marshalling.
421 OutgoingValueHandler Handler(MIRBuilder, MRI, MIB, CC_X86);
422 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
423 return false;
424
Tim Northovere1a5f662019-08-09 08:26:38 +0000425 bool IsFixed = Info.OrigArgs.empty() ? true : Info.OrigArgs.back().IsFixed;
426 if (STI.is64Bit() && !IsFixed && !STI.isCallingConvWin64(Info.CallConv)) {
Igor Breger36d447d2017-08-30 15:10:15 +0000427 // From AMD64 ABI document:
428 // For calls that may call functions that use varargs or stdargs
429 // (prototype-less calls or calls to functions containing ellipsis (...) in
430 // the declaration) %al is used as hidden argument to specify the number
431 // of SSE registers used. The contents of %al do not need to match exactly
432 // the number of registers, but must be an ubound on the number of SSE
433 // registers used and is in the range 0 - 8 inclusive.
434
435 MIRBuilder.buildInstr(X86::MOV8ri)
436 .addDef(X86::AL)
437 .addImm(Handler.getNumXmmRegs());
438 MIB.addUse(X86::AL, RegState::Implicit);
439 }
440
Igor Breger88a3d5c2017-08-20 09:25:22 +0000441 // Now we can add the actual call instruction to the correct basic block.
442 MIRBuilder.insertInstr(MIB);
443
444 // If Callee is a reg, since it is used by a target specific
445 // instruction, it must have a register class matching the
446 // constraint of that instruction.
Tim Northovere1a5f662019-08-09 08:26:38 +0000447 if (Info.Callee.isReg())
Igor Breger88a3d5c2017-08-20 09:25:22 +0000448 MIB->getOperand(0).setReg(constrainOperandRegClass(
449 MF, *TRI, MRI, *MF.getSubtarget().getInstrInfo(),
Tim Northovere1a5f662019-08-09 08:26:38 +0000450 *MF.getSubtarget().getRegBankInfo(), *MIB, MIB->getDesc(), Info.Callee,
451 0));
Igor Breger88a3d5c2017-08-20 09:25:22 +0000452
453 // Finally we can copy the returned value back into its virtual-register. In
454 // symmetry with the arguments, the physical register must be an
455 // implicit-define of the call instruction.
456
Tim Northovere1a5f662019-08-09 08:26:38 +0000457 if (!Info.OrigRet.Ty->isVoidTy()) {
458 if (Info.OrigRet.Regs.size() > 1)
Diana Picus81389962019-06-27 09:15:53 +0000459 return false;
Diana Picus69ce1c132019-06-27 08:50:53 +0000460
Igor Breger88a3d5c2017-08-20 09:25:22 +0000461 SplitArgs.clear();
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000462 SmallVector<Register, 8> NewRegs;
Igor Breger88a3d5c2017-08-20 09:25:22 +0000463
Tim Northovere1a5f662019-08-09 08:26:38 +0000464 if (!splitToValueTypes(Info.OrigRet, SplitArgs, DL, MRI,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000465 [&](ArrayRef<Register> Regs) {
Igor Breger88a3d5c2017-08-20 09:25:22 +0000466 NewRegs.assign(Regs.begin(), Regs.end());
467 }))
468 return false;
469
470 CallReturnHandler Handler(MIRBuilder, MRI, RetCC_X86, MIB);
471 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
472 return false;
473
474 if (!NewRegs.empty())
Tim Northovere1a5f662019-08-09 08:26:38 +0000475 MIRBuilder.buildMerge(Info.OrigRet.Regs[0], NewRegs);
Igor Breger88a3d5c2017-08-20 09:25:22 +0000476 }
477
478 CallSeqStart.addImm(Handler.getStackSize())
479 .addImm(0 /* see getFrameTotalSize */)
480 .addImm(0 /* see getFrameAdjustment */);
481
482 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
483 MIRBuilder.buildInstr(AdjStackUp)
484 .addImm(Handler.getStackSize())
485 .addImm(0 /* NumBytesForCalleeToPop */);
486
487 return true;
488}