blob: 2d80a193b03ad5ed6fe208230d38ce80e20d800e [file] [log] [blame]
Diana Picus22274932016-11-11 08:27:37 +00001//===- ARMInstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Diana Picus22274932016-11-11 08:27:37 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the InstructionSelector class for ARM.
10/// \todo This should be generated by TableGen.
11//===----------------------------------------------------------------------===//
12
Diana Picus22274932016-11-11 08:27:37 +000013#include "ARMRegisterBankInfo.h"
14#include "ARMSubtarget.h"
15#include "ARMTargetMachine.h"
Diana Picus674888d2017-04-28 09:10:38 +000016#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
David Blaikie62651302017-10-26 23:39:54 +000017#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Diana Picus930e6ec2017-08-03 09:14:59 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Diana Picus812caee2016-12-16 12:54:46 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Diana Picus22274932016-11-11 08:27:37 +000020#include "llvm/Support/Debug.h"
21
22#define DEBUG_TYPE "arm-isel"
23
24using namespace llvm;
25
Diana Picus674888d2017-04-28 09:10:38 +000026namespace {
Diana Picus8abcbbb2017-05-02 09:40:49 +000027
28#define GET_GLOBALISEL_PREDICATE_BITSET
29#include "ARMGenGlobalISel.inc"
30#undef GET_GLOBALISEL_PREDICATE_BITSET
31
Diana Picus674888d2017-04-28 09:10:38 +000032class ARMInstructionSelector : public InstructionSelector {
33public:
Diana Picus8abcbbb2017-05-02 09:40:49 +000034 ARMInstructionSelector(const ARMBaseTargetMachine &TM, const ARMSubtarget &STI,
Diana Picus674888d2017-04-28 09:10:38 +000035 const ARMRegisterBankInfo &RBI);
36
Daniel Sandersf76f3152017-11-16 00:46:35 +000037 bool select(MachineInstr &I, CodeGenCoverage &CoverageInfo) const override;
David Blaikie62651302017-10-26 23:39:54 +000038 static const char *getName() { return DEBUG_TYPE; }
Diana Picus674888d2017-04-28 09:10:38 +000039
40private:
Daniel Sandersf76f3152017-11-16 00:46:35 +000041 bool selectImpl(MachineInstr &I, CodeGenCoverage &CoverageInfo) const;
Diana Picus8abcbbb2017-05-02 09:40:49 +000042
Diana Picus995746d2017-07-12 10:31:16 +000043 struct CmpConstants;
44 struct InsertInfo;
Diana Picus5b916532017-07-07 08:39:04 +000045
Diana Picus995746d2017-07-12 10:31:16 +000046 bool selectCmp(CmpConstants Helper, MachineInstrBuilder &MIB,
47 MachineRegisterInfo &MRI) const;
Diana Picus621894a2017-06-19 09:40:51 +000048
Diana Picus995746d2017-07-12 10:31:16 +000049 // Helper for inserting a comparison sequence that sets \p ResReg to either 1
50 // if \p LHSReg and \p RHSReg are in the relationship defined by \p Cond, or
51 // \p PrevRes otherwise. In essence, it computes PrevRes OR (LHS Cond RHS).
52 bool insertComparison(CmpConstants Helper, InsertInfo I, unsigned ResReg,
53 ARMCC::CondCodes Cond, unsigned LHSReg, unsigned RHSReg,
54 unsigned PrevRes) const;
55
56 // Set \p DestReg to \p Constant.
57 void putConstant(InsertInfo I, unsigned DestReg, unsigned Constant) const;
58
Diana Picus930e6ec2017-08-03 09:14:59 +000059 bool selectGlobal(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const;
Diana Picus995746d2017-07-12 10:31:16 +000060 bool selectSelect(MachineInstrBuilder &MIB, MachineRegisterInfo &MRI) const;
Diana Picuse393bc72017-10-06 15:39:16 +000061 bool selectShift(unsigned ShiftOpc, MachineInstrBuilder &MIB) const;
Diana Picus995746d2017-07-12 10:31:16 +000062
63 // Check if the types match and both operands have the expected size and
64 // register bank.
65 bool validOpRegPair(MachineRegisterInfo &MRI, unsigned LHS, unsigned RHS,
66 unsigned ExpectedSize, unsigned ExpectedRegBankID) const;
67
68 // Check if the register has the expected size and register bank.
69 bool validReg(MachineRegisterInfo &MRI, unsigned Reg, unsigned ExpectedSize,
70 unsigned ExpectedRegBankID) const;
Diana Picus7145d222017-06-27 09:19:51 +000071
Diana Picus674888d2017-04-28 09:10:38 +000072 const ARMBaseInstrInfo &TII;
73 const ARMBaseRegisterInfo &TRI;
Diana Picus8abcbbb2017-05-02 09:40:49 +000074 const ARMBaseTargetMachine &TM;
Diana Picus674888d2017-04-28 09:10:38 +000075 const ARMRegisterBankInfo &RBI;
Diana Picus8abcbbb2017-05-02 09:40:49 +000076 const ARMSubtarget &STI;
77
Diana Picus813af0d2018-12-14 12:37:24 +000078 // Store the opcodes that we might need, so we don't have to check what kind
79 // of subtarget (ARM vs Thumb) we have all the time.
80 struct OpcodeCache {
81 unsigned ZEXT16;
82 unsigned SEXT16;
83
84 unsigned ZEXT8;
85 unsigned SEXT8;
86
87 // Used for implementing ZEXT/SEXT from i1
88 unsigned AND;
89 unsigned RSB;
90
91 unsigned STORE32;
92 unsigned LOAD32;
93
94 unsigned STORE16;
95 unsigned LOAD16;
96
97 unsigned STORE8;
98 unsigned LOAD8;
99
100 OpcodeCache(const ARMSubtarget &STI);
101 } const Opcodes;
102
103 // Select the opcode for simple extensions (that translate to a single SXT/UXT
104 // instruction). Extension operations more complicated than that should not
105 // invoke this. Returns the original opcode if it doesn't know how to select a
106 // better one.
107 unsigned selectSimpleExtOpc(unsigned Opc, unsigned Size) const;
108
109 // Select the opcode for simple loads and stores. Returns the original opcode
110 // if it doesn't know how to select a better one.
111 unsigned selectLoadStoreOpCode(unsigned Opc, unsigned RegBank,
112 unsigned Size) const;
113
Diana Picus8abcbbb2017-05-02 09:40:49 +0000114#define GET_GLOBALISEL_PREDICATES_DECL
115#include "ARMGenGlobalISel.inc"
116#undef GET_GLOBALISEL_PREDICATES_DECL
117
118// We declare the temporaries used by selectImpl() in the class to minimize the
119// cost of constructing placeholder values.
120#define GET_GLOBALISEL_TEMPORARIES_DECL
121#include "ARMGenGlobalISel.inc"
122#undef GET_GLOBALISEL_TEMPORARIES_DECL
Diana Picus674888d2017-04-28 09:10:38 +0000123};
124} // end anonymous namespace
125
126namespace llvm {
127InstructionSelector *
Diana Picus8abcbbb2017-05-02 09:40:49 +0000128createARMInstructionSelector(const ARMBaseTargetMachine &TM,
129 const ARMSubtarget &STI,
Diana Picus674888d2017-04-28 09:10:38 +0000130 const ARMRegisterBankInfo &RBI) {
Diana Picus8abcbbb2017-05-02 09:40:49 +0000131 return new ARMInstructionSelector(TM, STI, RBI);
Diana Picus674888d2017-04-28 09:10:38 +0000132}
133}
134
Daniel Sanders8e82af22017-07-27 11:03:45 +0000135const unsigned zero_reg = 0;
Diana Picus8abcbbb2017-05-02 09:40:49 +0000136
137#define GET_GLOBALISEL_IMPL
138#include "ARMGenGlobalISel.inc"
139#undef GET_GLOBALISEL_IMPL
140
141ARMInstructionSelector::ARMInstructionSelector(const ARMBaseTargetMachine &TM,
142 const ARMSubtarget &STI,
Diana Picus22274932016-11-11 08:27:37 +0000143 const ARMRegisterBankInfo &RBI)
Diana Picus895c6aa2016-11-15 16:42:10 +0000144 : InstructionSelector(), TII(*STI.getInstrInfo()),
Diana Picus813af0d2018-12-14 12:37:24 +0000145 TRI(*STI.getRegisterInfo()), TM(TM), RBI(RBI), STI(STI), Opcodes(STI),
Diana Picus8abcbbb2017-05-02 09:40:49 +0000146#define GET_GLOBALISEL_PREDICATES_INIT
147#include "ARMGenGlobalISel.inc"
148#undef GET_GLOBALISEL_PREDICATES_INIT
149#define GET_GLOBALISEL_TEMPORARIES_INIT
150#include "ARMGenGlobalISel.inc"
151#undef GET_GLOBALISEL_TEMPORARIES_INIT
152{
153}
Diana Picus22274932016-11-11 08:27:37 +0000154
Diana Picus865f7fe2018-01-04 13:09:25 +0000155static const TargetRegisterClass *guessRegClass(unsigned Reg,
156 MachineRegisterInfo &MRI,
157 const TargetRegisterInfo &TRI,
158 const RegisterBankInfo &RBI) {
159 const RegisterBank *RegBank = RBI.getRegBank(Reg, MRI, TRI);
160 assert(RegBank && "Can't get reg bank for virtual register");
161
162 const unsigned Size = MRI.getType(Reg).getSizeInBits();
163 assert((RegBank->getID() == ARM::GPRRegBankID ||
164 RegBank->getID() == ARM::FPRRegBankID) &&
165 "Unsupported reg bank");
166
167 if (RegBank->getID() == ARM::FPRRegBankID) {
168 if (Size == 32)
169 return &ARM::SPRRegClass;
170 else if (Size == 64)
171 return &ARM::DPRRegClass;
Roman Tereshine79d6562018-05-23 02:59:31 +0000172 else if (Size == 128)
173 return &ARM::QPRRegClass;
Diana Picus865f7fe2018-01-04 13:09:25 +0000174 else
175 llvm_unreachable("Unsupported destination size");
176 }
177
178 return &ARM::GPRRegClass;
179}
180
Diana Picus812caee2016-12-16 12:54:46 +0000181static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII,
182 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
183 const RegisterBankInfo &RBI) {
184 unsigned DstReg = I.getOperand(0).getReg();
185 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
186 return true;
187
Diana Picus865f7fe2018-01-04 13:09:25 +0000188 const TargetRegisterClass *RC = guessRegClass(DstReg, MRI, TRI, RBI);
Diana Picus4fa83c02017-02-08 13:23:04 +0000189
Diana Picus812caee2016-12-16 12:54:46 +0000190 // No need to constrain SrcReg. It will get constrained when
191 // we hit another of its uses or its defs.
192 // Copies do not have constraints.
193 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000194 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
195 << " operand\n");
Diana Picus812caee2016-12-16 12:54:46 +0000196 return false;
197 }
198 return true;
199}
200
Diana Picus0b4190a2017-06-07 12:35:05 +0000201static bool selectMergeValues(MachineInstrBuilder &MIB,
202 const ARMBaseInstrInfo &TII,
203 MachineRegisterInfo &MRI,
204 const TargetRegisterInfo &TRI,
205 const RegisterBankInfo &RBI) {
206 assert(TII.getSubtarget().hasVFP2() && "Can't select merge without VFP");
Diana Picusb1701e02017-02-16 12:19:57 +0000207
Diana Picus0b4190a2017-06-07 12:35:05 +0000208 // We only support G_MERGE_VALUES as a way to stick together two scalar GPRs
Diana Picusb1701e02017-02-16 12:19:57 +0000209 // into one DPR.
210 unsigned VReg0 = MIB->getOperand(0).getReg();
211 (void)VReg0;
212 assert(MRI.getType(VReg0).getSizeInBits() == 64 &&
213 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::FPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000214 "Unsupported operand for G_MERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000215 unsigned VReg1 = MIB->getOperand(1).getReg();
216 (void)VReg1;
217 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
218 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000219 "Unsupported operand for G_MERGE_VALUES");
220 unsigned VReg2 = MIB->getOperand(2).getReg();
Diana Picusb1701e02017-02-16 12:19:57 +0000221 (void)VReg2;
222 assert(MRI.getType(VReg2).getSizeInBits() == 32 &&
223 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000224 "Unsupported operand for G_MERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000225
226 MIB->setDesc(TII.get(ARM::VMOVDRR));
227 MIB.add(predOps(ARMCC::AL));
228
229 return true;
230}
231
Diana Picus0b4190a2017-06-07 12:35:05 +0000232static bool selectUnmergeValues(MachineInstrBuilder &MIB,
233 const ARMBaseInstrInfo &TII,
234 MachineRegisterInfo &MRI,
235 const TargetRegisterInfo &TRI,
236 const RegisterBankInfo &RBI) {
237 assert(TII.getSubtarget().hasVFP2() && "Can't select unmerge without VFP");
Diana Picusb1701e02017-02-16 12:19:57 +0000238
Diana Picus0b4190a2017-06-07 12:35:05 +0000239 // We only support G_UNMERGE_VALUES as a way to break up one DPR into two
240 // GPRs.
Diana Picusb1701e02017-02-16 12:19:57 +0000241 unsigned VReg0 = MIB->getOperand(0).getReg();
242 (void)VReg0;
243 assert(MRI.getType(VReg0).getSizeInBits() == 32 &&
244 RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::GPRRegBankID &&
Diana Picus0b4190a2017-06-07 12:35:05 +0000245 "Unsupported operand for G_UNMERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000246 unsigned VReg1 = MIB->getOperand(1).getReg();
247 (void)VReg1;
Diana Picus0b4190a2017-06-07 12:35:05 +0000248 assert(MRI.getType(VReg1).getSizeInBits() == 32 &&
249 RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID &&
250 "Unsupported operand for G_UNMERGE_VALUES");
251 unsigned VReg2 = MIB->getOperand(2).getReg();
252 (void)VReg2;
253 assert(MRI.getType(VReg2).getSizeInBits() == 64 &&
254 RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::FPRRegBankID &&
255 "Unsupported operand for G_UNMERGE_VALUES");
Diana Picusb1701e02017-02-16 12:19:57 +0000256
Diana Picus0b4190a2017-06-07 12:35:05 +0000257 MIB->setDesc(TII.get(ARM::VMOVRRD));
Diana Picusb1701e02017-02-16 12:19:57 +0000258 MIB.add(predOps(ARMCC::AL));
259
260 return true;
261}
262
Diana Picus813af0d2018-12-14 12:37:24 +0000263ARMInstructionSelector::OpcodeCache::OpcodeCache(const ARMSubtarget &STI) {
264 bool isThumb = STI.isThumb();
265
266 using namespace TargetOpcode;
267
268#define STORE_OPCODE(VAR, OPC) VAR = isThumb ? ARM::t2##OPC : ARM::OPC
269 STORE_OPCODE(SEXT16, SXTH);
270 STORE_OPCODE(ZEXT16, UXTH);
271
272 STORE_OPCODE(SEXT8, SXTB);
273 STORE_OPCODE(ZEXT8, UXTB);
274
275 STORE_OPCODE(AND, ANDri);
276 STORE_OPCODE(RSB, RSBri);
277
278 STORE_OPCODE(STORE32, STRi12);
279 STORE_OPCODE(LOAD32, LDRi12);
280
281 // LDRH/STRH are special...
282 STORE16 = isThumb ? ARM::t2STRHi12 : ARM::STRH;
283 LOAD16 = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
284
285 STORE_OPCODE(STORE8, STRBi12);
286 STORE_OPCODE(LOAD8, LDRBi12);
287#undef MAP_OPCODE
288}
289
290unsigned ARMInstructionSelector::selectSimpleExtOpc(unsigned Opc,
291 unsigned Size) const {
Diana Picus8b6c6be2017-01-25 08:10:40 +0000292 using namespace TargetOpcode;
293
Diana Picuse8368782017-02-17 13:44:19 +0000294 if (Size != 8 && Size != 16)
295 return Opc;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000296
297 if (Opc == G_SEXT)
Diana Picus813af0d2018-12-14 12:37:24 +0000298 return Size == 8 ? Opcodes.SEXT8 : Opcodes.SEXT16;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000299
300 if (Opc == G_ZEXT)
Diana Picus813af0d2018-12-14 12:37:24 +0000301 return Size == 8 ? Opcodes.ZEXT8 : Opcodes.ZEXT16;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000302
Diana Picuse8368782017-02-17 13:44:19 +0000303 return Opc;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000304}
305
Diana Picus813af0d2018-12-14 12:37:24 +0000306unsigned ARMInstructionSelector::selectLoadStoreOpCode(unsigned Opc,
307 unsigned RegBank,
308 unsigned Size) const {
Diana Picus3b99c642017-02-24 14:01:27 +0000309 bool isStore = Opc == TargetOpcode::G_STORE;
310
Diana Picus1540b062017-02-16 14:10:50 +0000311 if (RegBank == ARM::GPRRegBankID) {
312 switch (Size) {
313 case 1:
314 case 8:
Diana Picus813af0d2018-12-14 12:37:24 +0000315 return isStore ? Opcodes.STORE8 : Opcodes.LOAD8;
Diana Picus1540b062017-02-16 14:10:50 +0000316 case 16:
Diana Picus813af0d2018-12-14 12:37:24 +0000317 return isStore ? Opcodes.STORE16 : Opcodes.LOAD16;
Diana Picus1540b062017-02-16 14:10:50 +0000318 case 32:
Diana Picus813af0d2018-12-14 12:37:24 +0000319 return isStore ? Opcodes.STORE32 : Opcodes.LOAD32;
Diana Picuse8368782017-02-17 13:44:19 +0000320 default:
Diana Picus3b99c642017-02-24 14:01:27 +0000321 return Opc;
Diana Picus1540b062017-02-16 14:10:50 +0000322 }
Diana Picus1540b062017-02-16 14:10:50 +0000323 }
324
Diana Picuse8368782017-02-17 13:44:19 +0000325 if (RegBank == ARM::FPRRegBankID) {
326 switch (Size) {
327 case 32:
Diana Picus3b99c642017-02-24 14:01:27 +0000328 return isStore ? ARM::VSTRS : ARM::VLDRS;
Diana Picuse8368782017-02-17 13:44:19 +0000329 case 64:
Diana Picus3b99c642017-02-24 14:01:27 +0000330 return isStore ? ARM::VSTRD : ARM::VLDRD;
Diana Picuse8368782017-02-17 13:44:19 +0000331 default:
Diana Picus3b99c642017-02-24 14:01:27 +0000332 return Opc;
Diana Picuse8368782017-02-17 13:44:19 +0000333 }
Diana Picus278c7222017-01-26 09:20:47 +0000334 }
335
Diana Picus3b99c642017-02-24 14:01:27 +0000336 return Opc;
Diana Picus278c7222017-01-26 09:20:47 +0000337}
338
Diana Picus5b916532017-07-07 08:39:04 +0000339// When lowering comparisons, we sometimes need to perform two compares instead
340// of just one. Get the condition codes for both comparisons. If only one is
341// needed, the second member of the pair is ARMCC::AL.
342static std::pair<ARMCC::CondCodes, ARMCC::CondCodes>
343getComparePreds(CmpInst::Predicate Pred) {
344 std::pair<ARMCC::CondCodes, ARMCC::CondCodes> Preds = {ARMCC::AL, ARMCC::AL};
Diana Picus621894a2017-06-19 09:40:51 +0000345 switch (Pred) {
Diana Picus621894a2017-06-19 09:40:51 +0000346 case CmpInst::FCMP_ONE:
Diana Picus5b916532017-07-07 08:39:04 +0000347 Preds = {ARMCC::GT, ARMCC::MI};
348 break;
Diana Picus621894a2017-06-19 09:40:51 +0000349 case CmpInst::FCMP_UEQ:
Diana Picus5b916532017-07-07 08:39:04 +0000350 Preds = {ARMCC::EQ, ARMCC::VS};
351 break;
Diana Picus621894a2017-06-19 09:40:51 +0000352 case CmpInst::ICMP_EQ:
353 case CmpInst::FCMP_OEQ:
Diana Picus5b916532017-07-07 08:39:04 +0000354 Preds.first = ARMCC::EQ;
355 break;
Diana Picus621894a2017-06-19 09:40:51 +0000356 case CmpInst::ICMP_SGT:
357 case CmpInst::FCMP_OGT:
Diana Picus5b916532017-07-07 08:39:04 +0000358 Preds.first = ARMCC::GT;
359 break;
Diana Picus621894a2017-06-19 09:40:51 +0000360 case CmpInst::ICMP_SGE:
361 case CmpInst::FCMP_OGE:
Diana Picus5b916532017-07-07 08:39:04 +0000362 Preds.first = ARMCC::GE;
363 break;
Diana Picus621894a2017-06-19 09:40:51 +0000364 case CmpInst::ICMP_UGT:
365 case CmpInst::FCMP_UGT:
Diana Picus5b916532017-07-07 08:39:04 +0000366 Preds.first = ARMCC::HI;
367 break;
Diana Picus621894a2017-06-19 09:40:51 +0000368 case CmpInst::FCMP_OLT:
Diana Picus5b916532017-07-07 08:39:04 +0000369 Preds.first = ARMCC::MI;
370 break;
Diana Picus621894a2017-06-19 09:40:51 +0000371 case CmpInst::ICMP_ULE:
372 case CmpInst::FCMP_OLE:
Diana Picus5b916532017-07-07 08:39:04 +0000373 Preds.first = ARMCC::LS;
374 break;
Diana Picus621894a2017-06-19 09:40:51 +0000375 case CmpInst::FCMP_ORD:
Diana Picus5b916532017-07-07 08:39:04 +0000376 Preds.first = ARMCC::VC;
377 break;
Diana Picus621894a2017-06-19 09:40:51 +0000378 case CmpInst::FCMP_UNO:
Diana Picus5b916532017-07-07 08:39:04 +0000379 Preds.first = ARMCC::VS;
380 break;
Diana Picus621894a2017-06-19 09:40:51 +0000381 case CmpInst::FCMP_UGE:
Diana Picus5b916532017-07-07 08:39:04 +0000382 Preds.first = ARMCC::PL;
383 break;
Diana Picus621894a2017-06-19 09:40:51 +0000384 case CmpInst::ICMP_SLT:
385 case CmpInst::FCMP_ULT:
Diana Picus5b916532017-07-07 08:39:04 +0000386 Preds.first = ARMCC::LT;
387 break;
Diana Picus621894a2017-06-19 09:40:51 +0000388 case CmpInst::ICMP_SLE:
389 case CmpInst::FCMP_ULE:
Diana Picus5b916532017-07-07 08:39:04 +0000390 Preds.first = ARMCC::LE;
391 break;
Diana Picus621894a2017-06-19 09:40:51 +0000392 case CmpInst::FCMP_UNE:
393 case CmpInst::ICMP_NE:
Diana Picus5b916532017-07-07 08:39:04 +0000394 Preds.first = ARMCC::NE;
395 break;
Diana Picus621894a2017-06-19 09:40:51 +0000396 case CmpInst::ICMP_UGE:
Diana Picus5b916532017-07-07 08:39:04 +0000397 Preds.first = ARMCC::HS;
398 break;
Diana Picus621894a2017-06-19 09:40:51 +0000399 case CmpInst::ICMP_ULT:
Diana Picus5b916532017-07-07 08:39:04 +0000400 Preds.first = ARMCC::LO;
401 break;
402 default:
403 break;
Diana Picus621894a2017-06-19 09:40:51 +0000404 }
Diana Picus5b916532017-07-07 08:39:04 +0000405 assert(Preds.first != ARMCC::AL && "No comparisons needed?");
406 return Preds;
Diana Picus621894a2017-06-19 09:40:51 +0000407}
408
Diana Picus995746d2017-07-12 10:31:16 +0000409struct ARMInstructionSelector::CmpConstants {
410 CmpConstants(unsigned CmpOpcode, unsigned FlagsOpcode, unsigned OpRegBank,
411 unsigned OpSize)
412 : ComparisonOpcode(CmpOpcode), ReadFlagsOpcode(FlagsOpcode),
413 OperandRegBankID(OpRegBank), OperandSize(OpSize) {}
Diana Picus621894a2017-06-19 09:40:51 +0000414
Diana Picus5b916532017-07-07 08:39:04 +0000415 // The opcode used for performing the comparison.
Diana Picus995746d2017-07-12 10:31:16 +0000416 const unsigned ComparisonOpcode;
Diana Picus621894a2017-06-19 09:40:51 +0000417
Diana Picus5b916532017-07-07 08:39:04 +0000418 // The opcode used for reading the flags set by the comparison. May be
419 // ARM::INSTRUCTION_LIST_END if we don't need to read the flags.
Diana Picus995746d2017-07-12 10:31:16 +0000420 const unsigned ReadFlagsOpcode;
Diana Picus5b916532017-07-07 08:39:04 +0000421
422 // The assumed register bank ID for the operands.
Diana Picus995746d2017-07-12 10:31:16 +0000423 const unsigned OperandRegBankID;
Diana Picus5b916532017-07-07 08:39:04 +0000424
Diana Picus21014df2017-07-12 09:01:54 +0000425 // The assumed size in bits for the operands.
Diana Picus995746d2017-07-12 10:31:16 +0000426 const unsigned OperandSize;
Diana Picus5b916532017-07-07 08:39:04 +0000427};
428
Diana Picus995746d2017-07-12 10:31:16 +0000429struct ARMInstructionSelector::InsertInfo {
430 InsertInfo(MachineInstrBuilder &MIB)
431 : MBB(*MIB->getParent()), InsertBefore(std::next(MIB->getIterator())),
432 DbgLoc(MIB->getDebugLoc()) {}
Diana Picus5b916532017-07-07 08:39:04 +0000433
Diana Picus995746d2017-07-12 10:31:16 +0000434 MachineBasicBlock &MBB;
435 const MachineBasicBlock::instr_iterator InsertBefore;
436 const DebugLoc &DbgLoc;
437};
Diana Picus5b916532017-07-07 08:39:04 +0000438
Diana Picus995746d2017-07-12 10:31:16 +0000439void ARMInstructionSelector::putConstant(InsertInfo I, unsigned DestReg,
440 unsigned Constant) const {
441 (void)BuildMI(I.MBB, I.InsertBefore, I.DbgLoc, TII.get(ARM::MOVi))
442 .addDef(DestReg)
443 .addImm(Constant)
444 .add(predOps(ARMCC::AL))
445 .add(condCodeOp());
446}
Diana Picus21014df2017-07-12 09:01:54 +0000447
Diana Picus995746d2017-07-12 10:31:16 +0000448bool ARMInstructionSelector::validOpRegPair(MachineRegisterInfo &MRI,
449 unsigned LHSReg, unsigned RHSReg,
450 unsigned ExpectedSize,
451 unsigned ExpectedRegBankID) const {
452 return MRI.getType(LHSReg) == MRI.getType(RHSReg) &&
453 validReg(MRI, LHSReg, ExpectedSize, ExpectedRegBankID) &&
454 validReg(MRI, RHSReg, ExpectedSize, ExpectedRegBankID);
455}
Diana Picus5b916532017-07-07 08:39:04 +0000456
Diana Picus995746d2017-07-12 10:31:16 +0000457bool ARMInstructionSelector::validReg(MachineRegisterInfo &MRI, unsigned Reg,
458 unsigned ExpectedSize,
459 unsigned ExpectedRegBankID) const {
460 if (MRI.getType(Reg).getSizeInBits() != ExpectedSize) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000461 LLVM_DEBUG(dbgs() << "Unexpected size for register");
Diana Picus995746d2017-07-12 10:31:16 +0000462 return false;
463 }
464
465 if (RBI.getRegBank(Reg, MRI, TRI)->getID() != ExpectedRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000466 LLVM_DEBUG(dbgs() << "Unexpected register bank for register");
Diana Picus995746d2017-07-12 10:31:16 +0000467 return false;
468 }
469
470 return true;
471}
472
473bool ARMInstructionSelector::selectCmp(CmpConstants Helper,
474 MachineInstrBuilder &MIB,
475 MachineRegisterInfo &MRI) const {
476 const InsertInfo I(MIB);
Diana Picus5b916532017-07-07 08:39:04 +0000477
Diana Picus621894a2017-06-19 09:40:51 +0000478 auto ResReg = MIB->getOperand(0).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000479 if (!validReg(MRI, ResReg, 1, ARM::GPRRegBankID))
Diana Picus5b916532017-07-07 08:39:04 +0000480 return false;
481
Diana Picus621894a2017-06-19 09:40:51 +0000482 auto Cond =
483 static_cast<CmpInst::Predicate>(MIB->getOperand(1).getPredicate());
Diana Picus5b916532017-07-07 08:39:04 +0000484 if (Cond == CmpInst::FCMP_TRUE || Cond == CmpInst::FCMP_FALSE) {
Diana Picus995746d2017-07-12 10:31:16 +0000485 putConstant(I, ResReg, Cond == CmpInst::FCMP_TRUE ? 1 : 0);
Diana Picus5b916532017-07-07 08:39:04 +0000486 MIB->eraseFromParent();
487 return true;
488 }
489
490 auto LHSReg = MIB->getOperand(2).getReg();
491 auto RHSReg = MIB->getOperand(3).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000492 if (!validOpRegPair(MRI, LHSReg, RHSReg, Helper.OperandSize,
493 Helper.OperandRegBankID))
Diana Picus621894a2017-06-19 09:40:51 +0000494 return false;
495
Diana Picus5b916532017-07-07 08:39:04 +0000496 auto ARMConds = getComparePreds(Cond);
Diana Picus995746d2017-07-12 10:31:16 +0000497 auto ZeroReg = MRI.createVirtualRegister(&ARM::GPRRegClass);
498 putConstant(I, ZeroReg, 0);
Diana Picus5b916532017-07-07 08:39:04 +0000499
500 if (ARMConds.second == ARMCC::AL) {
501 // Simple case, we only need one comparison and we're done.
Diana Picus995746d2017-07-12 10:31:16 +0000502 if (!insertComparison(Helper, I, ResReg, ARMConds.first, LHSReg, RHSReg,
503 ZeroReg))
Diana Picus5b916532017-07-07 08:39:04 +0000504 return false;
505 } else {
506 // Not so simple, we need two successive comparisons.
507 auto IntermediateRes = MRI.createVirtualRegister(&ARM::GPRRegClass);
Diana Picus995746d2017-07-12 10:31:16 +0000508 if (!insertComparison(Helper, I, IntermediateRes, ARMConds.first, LHSReg,
509 RHSReg, ZeroReg))
Diana Picus5b916532017-07-07 08:39:04 +0000510 return false;
Diana Picus995746d2017-07-12 10:31:16 +0000511 if (!insertComparison(Helper, I, ResReg, ARMConds.second, LHSReg, RHSReg,
512 IntermediateRes))
Diana Picus5b916532017-07-07 08:39:04 +0000513 return false;
514 }
Diana Picus621894a2017-06-19 09:40:51 +0000515
516 MIB->eraseFromParent();
517 return true;
518}
519
Diana Picus995746d2017-07-12 10:31:16 +0000520bool ARMInstructionSelector::insertComparison(CmpConstants Helper, InsertInfo I,
521 unsigned ResReg,
522 ARMCC::CondCodes Cond,
523 unsigned LHSReg, unsigned RHSReg,
524 unsigned PrevRes) const {
525 // Perform the comparison.
526 auto CmpI =
527 BuildMI(I.MBB, I.InsertBefore, I.DbgLoc, TII.get(Helper.ComparisonOpcode))
528 .addUse(LHSReg)
529 .addUse(RHSReg)
530 .add(predOps(ARMCC::AL));
531 if (!constrainSelectedInstRegOperands(*CmpI, TII, TRI, RBI))
532 return false;
533
534 // Read the comparison flags (if necessary).
535 if (Helper.ReadFlagsOpcode != ARM::INSTRUCTION_LIST_END) {
536 auto ReadI = BuildMI(I.MBB, I.InsertBefore, I.DbgLoc,
537 TII.get(Helper.ReadFlagsOpcode))
538 .add(predOps(ARMCC::AL));
539 if (!constrainSelectedInstRegOperands(*ReadI, TII, TRI, RBI))
540 return false;
541 }
542
543 // Select either 1 or the previous result based on the value of the flags.
544 auto Mov1I = BuildMI(I.MBB, I.InsertBefore, I.DbgLoc, TII.get(ARM::MOVCCi))
545 .addDef(ResReg)
546 .addUse(PrevRes)
547 .addImm(1)
548 .add(predOps(Cond, ARM::CPSR));
549 if (!constrainSelectedInstRegOperands(*Mov1I, TII, TRI, RBI))
550 return false;
551
552 return true;
553}
554
Diana Picus930e6ec2017-08-03 09:14:59 +0000555bool ARMInstructionSelector::selectGlobal(MachineInstrBuilder &MIB,
556 MachineRegisterInfo &MRI) const {
Diana Picusabb08862017-09-05 07:57:41 +0000557 if ((STI.isROPI() || STI.isRWPI()) && !STI.isTargetELF()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000558 LLVM_DEBUG(dbgs() << "ROPI and RWPI only supported for ELF\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000559 return false;
560 }
Diana Picus930e6ec2017-08-03 09:14:59 +0000561
562 auto GV = MIB->getOperand(1).getGlobal();
563 if (GV->isThreadLocal()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000564 LLVM_DEBUG(dbgs() << "TLS variables not supported yet\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000565 return false;
566 }
567
568 auto &MBB = *MIB->getParent();
569 auto &MF = *MBB.getParent();
570
Diana Picusac154732017-09-05 08:22:47 +0000571 bool UseMovt = STI.useMovt(MF);
Diana Picus930e6ec2017-08-03 09:14:59 +0000572
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000573 unsigned Size = TM.getPointerSize(0);
Diana Picusc9f29c62017-08-29 09:47:55 +0000574 unsigned Alignment = 4;
Diana Picusabb08862017-09-05 07:57:41 +0000575
576 auto addOpsForConstantPoolLoad = [&MF, Alignment,
577 Size](MachineInstrBuilder &MIB,
578 const GlobalValue *GV, bool IsSBREL) {
579 assert(MIB->getOpcode() == ARM::LDRi12 && "Unsupported instruction");
580 auto ConstPool = MF.getConstantPool();
581 auto CPIndex =
582 // For SB relative entries we need a target-specific constant pool.
583 // Otherwise, just use a regular constant pool entry.
584 IsSBREL
585 ? ConstPool->getConstantPoolIndex(
586 ARMConstantPoolConstant::Create(GV, ARMCP::SBREL), Alignment)
587 : ConstPool->getConstantPoolIndex(GV, Alignment);
588 MIB.addConstantPoolIndex(CPIndex, /*Offset*/ 0, /*TargetFlags*/ 0)
589 .addMemOperand(
590 MF.getMachineMemOperand(MachinePointerInfo::getConstantPool(MF),
591 MachineMemOperand::MOLoad, Size, Alignment))
592 .addImm(0)
593 .add(predOps(ARMCC::AL));
594 };
595
Diana Picusc9f29c62017-08-29 09:47:55 +0000596 if (TM.isPositionIndependent()) {
Diana Picusac154732017-09-05 08:22:47 +0000597 bool Indirect = STI.isGVIndirectSymbol(GV);
Diana Picusc9f29c62017-08-29 09:47:55 +0000598 // FIXME: Taking advantage of MOVT for ELF is pretty involved, so we don't
599 // support it yet. See PR28229.
600 unsigned Opc =
Diana Picusac154732017-09-05 08:22:47 +0000601 UseMovt && !STI.isTargetELF()
Diana Picusc9f29c62017-08-29 09:47:55 +0000602 ? (Indirect ? ARM::MOV_ga_pcrel_ldr : ARM::MOV_ga_pcrel)
603 : (Indirect ? ARM::LDRLIT_ga_pcrel_ldr : ARM::LDRLIT_ga_pcrel);
604 MIB->setDesc(TII.get(Opc));
605
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000606 int TargetFlags = ARMII::MO_NO_FLAG;
Diana Picusac154732017-09-05 08:22:47 +0000607 if (STI.isTargetDarwin())
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000608 TargetFlags |= ARMII::MO_NONLAZY;
609 if (STI.isGVInGOT(GV))
610 TargetFlags |= ARMII::MO_GOT;
611 MIB->getOperand(1).setTargetFlags(TargetFlags);
Diana Picusc9f29c62017-08-29 09:47:55 +0000612
613 if (Indirect)
614 MIB.addMemOperand(MF.getMachineMemOperand(
615 MachinePointerInfo::getGOT(MF), MachineMemOperand::MOLoad,
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000616 TM.getProgramPointerSize(), Alignment));
Diana Picusc9f29c62017-08-29 09:47:55 +0000617
Diana Picusac154732017-09-05 08:22:47 +0000618 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
Diana Picusc9f29c62017-08-29 09:47:55 +0000619 }
620
Diana Picusf95979112017-09-01 11:13:39 +0000621 bool isReadOnly = STI.getTargetLowering()->isReadOnly(GV);
622 if (STI.isROPI() && isReadOnly) {
623 unsigned Opc = UseMovt ? ARM::MOV_ga_pcrel : ARM::LDRLIT_ga_pcrel;
624 MIB->setDesc(TII.get(Opc));
625 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
626 }
Diana Picusabb08862017-09-05 07:57:41 +0000627 if (STI.isRWPI() && !isReadOnly) {
628 auto Offset = MRI.createVirtualRegister(&ARM::GPRRegClass);
629 MachineInstrBuilder OffsetMIB;
630 if (UseMovt) {
631 OffsetMIB = BuildMI(MBB, *MIB, MIB->getDebugLoc(),
632 TII.get(ARM::MOVi32imm), Offset);
633 OffsetMIB.addGlobalAddress(GV, /*Offset*/ 0, ARMII::MO_SBREL);
634 } else {
635 // Load the offset from the constant pool.
636 OffsetMIB =
637 BuildMI(MBB, *MIB, MIB->getDebugLoc(), TII.get(ARM::LDRi12), Offset);
638 addOpsForConstantPoolLoad(OffsetMIB, GV, /*IsSBREL*/ true);
639 }
640 if (!constrainSelectedInstRegOperands(*OffsetMIB, TII, TRI, RBI))
641 return false;
642
643 // Add the offset to the SB register.
644 MIB->setDesc(TII.get(ARM::ADDrr));
645 MIB->RemoveOperand(1);
646 MIB.addReg(ARM::R9) // FIXME: don't hardcode R9
647 .addReg(Offset)
648 .add(predOps(ARMCC::AL))
649 .add(condCodeOp());
650
651 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
652 }
Diana Picusf95979112017-09-01 11:13:39 +0000653
Diana Picusac154732017-09-05 08:22:47 +0000654 if (STI.isTargetELF()) {
Diana Picus930e6ec2017-08-03 09:14:59 +0000655 if (UseMovt) {
656 MIB->setDesc(TII.get(ARM::MOVi32imm));
657 } else {
658 // Load the global's address from the constant pool.
659 MIB->setDesc(TII.get(ARM::LDRi12));
660 MIB->RemoveOperand(1);
Diana Picusabb08862017-09-05 07:57:41 +0000661 addOpsForConstantPoolLoad(MIB, GV, /*IsSBREL*/ false);
Diana Picus930e6ec2017-08-03 09:14:59 +0000662 }
Diana Picusac154732017-09-05 08:22:47 +0000663 } else if (STI.isTargetMachO()) {
Diana Picus930e6ec2017-08-03 09:14:59 +0000664 if (UseMovt)
665 MIB->setDesc(TII.get(ARM::MOVi32imm));
666 else
667 MIB->setDesc(TII.get(ARM::LDRLIT_ga_abs));
668 } else {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000669 LLVM_DEBUG(dbgs() << "Object format not supported yet\n");
Diana Picus930e6ec2017-08-03 09:14:59 +0000670 return false;
671 }
672
673 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
674}
675
Diana Picus7145d222017-06-27 09:19:51 +0000676bool ARMInstructionSelector::selectSelect(MachineInstrBuilder &MIB,
Diana Picus995746d2017-07-12 10:31:16 +0000677 MachineRegisterInfo &MRI) const {
Diana Picus7145d222017-06-27 09:19:51 +0000678 auto &MBB = *MIB->getParent();
679 auto InsertBefore = std::next(MIB->getIterator());
Diana Picus77367372017-07-07 08:53:27 +0000680 auto &DbgLoc = MIB->getDebugLoc();
Diana Picus7145d222017-06-27 09:19:51 +0000681
682 // Compare the condition to 0.
683 auto CondReg = MIB->getOperand(1).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000684 assert(validReg(MRI, CondReg, 1, ARM::GPRRegBankID) &&
Diana Picus7145d222017-06-27 09:19:51 +0000685 "Unsupported types for select operation");
Diana Picus77367372017-07-07 08:53:27 +0000686 auto CmpI = BuildMI(MBB, InsertBefore, DbgLoc, TII.get(ARM::CMPri))
Diana Picus7145d222017-06-27 09:19:51 +0000687 .addUse(CondReg)
688 .addImm(0)
689 .add(predOps(ARMCC::AL));
690 if (!constrainSelectedInstRegOperands(*CmpI, TII, TRI, RBI))
691 return false;
692
693 // Move a value into the result register based on the result of the
694 // comparison.
695 auto ResReg = MIB->getOperand(0).getReg();
696 auto TrueReg = MIB->getOperand(2).getReg();
697 auto FalseReg = MIB->getOperand(3).getReg();
Diana Picus995746d2017-07-12 10:31:16 +0000698 assert(validOpRegPair(MRI, ResReg, TrueReg, 32, ARM::GPRRegBankID) &&
699 validOpRegPair(MRI, TrueReg, FalseReg, 32, ARM::GPRRegBankID) &&
Diana Picus7145d222017-06-27 09:19:51 +0000700 "Unsupported types for select operation");
Diana Picus77367372017-07-07 08:53:27 +0000701 auto Mov1I = BuildMI(MBB, InsertBefore, DbgLoc, TII.get(ARM::MOVCCr))
Diana Picus7145d222017-06-27 09:19:51 +0000702 .addDef(ResReg)
703 .addUse(TrueReg)
704 .addUse(FalseReg)
705 .add(predOps(ARMCC::EQ, ARM::CPSR));
706 if (!constrainSelectedInstRegOperands(*Mov1I, TII, TRI, RBI))
707 return false;
708
709 MIB->eraseFromParent();
710 return true;
711}
712
Diana Picuse393bc72017-10-06 15:39:16 +0000713bool ARMInstructionSelector::selectShift(unsigned ShiftOpc,
714 MachineInstrBuilder &MIB) const {
715 MIB->setDesc(TII.get(ARM::MOVsr));
716 MIB.addImm(ShiftOpc);
717 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
718 return constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
719}
720
Daniel Sandersf76f3152017-11-16 00:46:35 +0000721bool ARMInstructionSelector::select(MachineInstr &I,
722 CodeGenCoverage &CoverageInfo) const {
Diana Picus812caee2016-12-16 12:54:46 +0000723 assert(I.getParent() && "Instruction should be in a basic block!");
724 assert(I.getParent()->getParent() && "Instruction should be in a function!");
725
726 auto &MBB = *I.getParent();
727 auto &MF = *MBB.getParent();
728 auto &MRI = MF.getRegInfo();
729
730 if (!isPreISelGenericOpcode(I.getOpcode())) {
731 if (I.isCopy())
732 return selectCopy(I, TII, MRI, TRI, RBI);
733
734 return true;
735 }
736
Diana Picus68773852017-12-22 11:09:18 +0000737 using namespace TargetOpcode;
Diana Picus68773852017-12-22 11:09:18 +0000738
Daniel Sandersf76f3152017-11-16 00:46:35 +0000739 if (selectImpl(I, CoverageInfo))
Diana Picus8abcbbb2017-05-02 09:40:49 +0000740 return true;
741
Diana Picus519807f2016-12-19 11:26:31 +0000742 MachineInstrBuilder MIB{MF, I};
Diana Picusd83df5d2017-01-25 08:47:40 +0000743 bool isSExt = false;
Diana Picus519807f2016-12-19 11:26:31 +0000744
Diana Picus519807f2016-12-19 11:26:31 +0000745 switch (I.getOpcode()) {
Diana Picus8b6c6be2017-01-25 08:10:40 +0000746 case G_SEXT:
Diana Picusd83df5d2017-01-25 08:47:40 +0000747 isSExt = true;
748 LLVM_FALLTHROUGH;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000749 case G_ZEXT: {
750 LLT DstTy = MRI.getType(I.getOperand(0).getReg());
751 // FIXME: Smaller destination sizes coming soon!
752 if (DstTy.getSizeInBits() != 32) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000753 LLVM_DEBUG(dbgs() << "Unsupported destination size for extension");
Diana Picus8b6c6be2017-01-25 08:10:40 +0000754 return false;
755 }
756
757 LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
758 unsigned SrcSize = SrcTy.getSizeInBits();
759 switch (SrcSize) {
Diana Picusd83df5d2017-01-25 08:47:40 +0000760 case 1: {
761 // ZExt boils down to & 0x1; for SExt we also subtract that from 0
Diana Picus813af0d2018-12-14 12:37:24 +0000762 I.setDesc(TII.get(Opcodes.AND));
Diana Picusd83df5d2017-01-25 08:47:40 +0000763 MIB.addImm(1).add(predOps(ARMCC::AL)).add(condCodeOp());
764
765 if (isSExt) {
766 unsigned SExtResult = I.getOperand(0).getReg();
767
768 // Use a new virtual register for the result of the AND
769 unsigned AndResult = MRI.createVirtualRegister(&ARM::GPRRegClass);
770 I.getOperand(0).setReg(AndResult);
771
772 auto InsertBefore = std::next(I.getIterator());
Diana Picus813af0d2018-12-14 12:37:24 +0000773 auto SubI =
774 BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(Opcodes.RSB))
775 .addDef(SExtResult)
776 .addUse(AndResult)
777 .addImm(0)
778 .add(predOps(ARMCC::AL))
779 .add(condCodeOp());
Diana Picusd83df5d2017-01-25 08:47:40 +0000780 if (!constrainSelectedInstRegOperands(*SubI, TII, TRI, RBI))
781 return false;
782 }
783 break;
784 }
Diana Picus8b6c6be2017-01-25 08:10:40 +0000785 case 8:
786 case 16: {
Diana Picus813af0d2018-12-14 12:37:24 +0000787 unsigned NewOpc = selectSimpleExtOpc(I.getOpcode(), SrcSize);
Diana Picuse8368782017-02-17 13:44:19 +0000788 if (NewOpc == I.getOpcode())
789 return false;
Diana Picus8b6c6be2017-01-25 08:10:40 +0000790 I.setDesc(TII.get(NewOpc));
791 MIB.addImm(0).add(predOps(ARMCC::AL));
792 break;
793 }
794 default:
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000795 LLVM_DEBUG(dbgs() << "Unsupported source size for extension");
Diana Picus8b6c6be2017-01-25 08:10:40 +0000796 return false;
797 }
798 break;
799 }
Diana Picus657bfd32017-05-11 08:28:31 +0000800 case G_ANYEXT:
Diana Picus64a33432017-04-21 13:16:50 +0000801 case G_TRUNC: {
802 // The high bits are undefined, so there's nothing special to do, just
803 // treat it as a copy.
804 auto SrcReg = I.getOperand(1).getReg();
805 auto DstReg = I.getOperand(0).getReg();
806
807 const auto &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
808 const auto &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
809
Diana Picus75ce8522017-12-20 11:27:10 +0000810 if (SrcRegBank.getID() == ARM::FPRRegBankID) {
811 // This should only happen in the obscure case where we have put a 64-bit
812 // integer into a D register. Get it out of there and keep only the
813 // interesting part.
814 assert(I.getOpcode() == G_TRUNC && "Unsupported operand for G_ANYEXT");
815 assert(DstRegBank.getID() == ARM::GPRRegBankID &&
816 "Unsupported combination of register banks");
817 assert(MRI.getType(SrcReg).getSizeInBits() == 64 && "Unsupported size");
818 assert(MRI.getType(DstReg).getSizeInBits() <= 32 && "Unsupported size");
819
820 unsigned IgnoredBits = MRI.createVirtualRegister(&ARM::GPRRegClass);
821 auto InsertBefore = std::next(I.getIterator());
822 auto MovI =
823 BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(ARM::VMOVRRD))
824 .addDef(DstReg)
825 .addDef(IgnoredBits)
826 .addUse(SrcReg)
827 .add(predOps(ARMCC::AL));
828 if (!constrainSelectedInstRegOperands(*MovI, TII, TRI, RBI))
829 return false;
830
831 MIB->eraseFromParent();
832 return true;
833 }
834
Diana Picus64a33432017-04-21 13:16:50 +0000835 if (SrcRegBank.getID() != DstRegBank.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000836 LLVM_DEBUG(
837 dbgs() << "G_TRUNC/G_ANYEXT operands on different register banks\n");
Diana Picus64a33432017-04-21 13:16:50 +0000838 return false;
839 }
840
841 if (SrcRegBank.getID() != ARM::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000842 LLVM_DEBUG(dbgs() << "G_TRUNC/G_ANYEXT on non-GPR not supported yet\n");
Diana Picus64a33432017-04-21 13:16:50 +0000843 return false;
844 }
845
846 I.setDesc(TII.get(COPY));
847 return selectCopy(I, TII, MRI, TRI, RBI);
848 }
Diana Picus37ae9f62018-01-04 10:54:57 +0000849 case G_CONSTANT: {
850 if (!MRI.getType(I.getOperand(0).getReg()).isPointer()) {
851 // Non-pointer constants should be handled by TableGen.
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000852 LLVM_DEBUG(dbgs() << "Unsupported constant type\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000853 return false;
854 }
855
856 auto &Val = I.getOperand(1);
857 if (Val.isCImm()) {
858 if (!Val.getCImm()->isZero()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000859 LLVM_DEBUG(dbgs() << "Unsupported pointer constant value\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000860 return false;
861 }
862 Val.ChangeToImmediate(0);
863 } else {
864 assert(Val.isImm() && "Unexpected operand for G_CONSTANT");
865 if (Val.getImm() != 0) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000866 LLVM_DEBUG(dbgs() << "Unsupported pointer constant value\n");
Diana Picus37ae9f62018-01-04 10:54:57 +0000867 return false;
868 }
869 }
870
871 I.setDesc(TII.get(ARM::MOVi));
872 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
873 break;
874 }
Diana Picus28a6d0e2017-12-22 13:05:51 +0000875 case G_INTTOPTR:
876 case G_PTRTOINT: {
877 auto SrcReg = I.getOperand(1).getReg();
878 auto DstReg = I.getOperand(0).getReg();
879
880 const auto &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
881 const auto &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
882
883 if (SrcRegBank.getID() != DstRegBank.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000884 LLVM_DEBUG(
885 dbgs()
886 << "G_INTTOPTR/G_PTRTOINT operands on different register banks\n");
Diana Picus28a6d0e2017-12-22 13:05:51 +0000887 return false;
888 }
889
890 if (SrcRegBank.getID() != ARM::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000891 LLVM_DEBUG(
892 dbgs() << "G_INTTOPTR/G_PTRTOINT on non-GPR not supported yet\n");
Diana Picus28a6d0e2017-12-22 13:05:51 +0000893 return false;
894 }
895
896 I.setDesc(TII.get(COPY));
897 return selectCopy(I, TII, MRI, TRI, RBI);
898 }
Diana Picus7145d222017-06-27 09:19:51 +0000899 case G_SELECT:
Diana Picus995746d2017-07-12 10:31:16 +0000900 return selectSelect(MIB, MRI);
901 case G_ICMP: {
902 CmpConstants Helper(ARM::CMPrr, ARM::INSTRUCTION_LIST_END,
903 ARM::GPRRegBankID, 32);
904 return selectCmp(Helper, MIB, MRI);
905 }
Diana Picus21014df2017-07-12 09:01:54 +0000906 case G_FCMP: {
Diana Picusac154732017-09-05 08:22:47 +0000907 assert(STI.hasVFP2() && "Can't select fcmp without VFP");
Diana Picus21014df2017-07-12 09:01:54 +0000908
909 unsigned OpReg = I.getOperand(2).getReg();
910 unsigned Size = MRI.getType(OpReg).getSizeInBits();
Diana Picus995746d2017-07-12 10:31:16 +0000911
Diana Picusac154732017-09-05 08:22:47 +0000912 if (Size == 64 && STI.isFPOnlySP()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000913 LLVM_DEBUG(dbgs() << "Subtarget only supports single precision");
Diana Picus995746d2017-07-12 10:31:16 +0000914 return false;
915 }
916 if (Size != 32 && Size != 64) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000917 LLVM_DEBUG(dbgs() << "Unsupported size for G_FCMP operand");
Diana Picus995746d2017-07-12 10:31:16 +0000918 return false;
Diana Picus21014df2017-07-12 09:01:54 +0000919 }
920
Diana Picus995746d2017-07-12 10:31:16 +0000921 CmpConstants Helper(Size == 32 ? ARM::VCMPS : ARM::VCMPD, ARM::FMSTAT,
922 ARM::FPRRegBankID, Size);
923 return selectCmp(Helper, MIB, MRI);
Diana Picus21014df2017-07-12 09:01:54 +0000924 }
Diana Picuse393bc72017-10-06 15:39:16 +0000925 case G_LSHR:
926 return selectShift(ARM_AM::ShiftOpc::lsr, MIB);
927 case G_ASHR:
928 return selectShift(ARM_AM::ShiftOpc::asr, MIB);
929 case G_SHL: {
930 return selectShift(ARM_AM::ShiftOpc::lsl, MIB);
931 }
Diana Picus9d070942017-02-28 10:14:38 +0000932 case G_GEP:
Diana Picuse24b1042019-02-05 10:21:37 +0000933 I.setDesc(TII.get(STI.isThumb2() ? ARM::t2ADDrr : ARM::ADDrr));
Diana Picus8a73f552017-01-13 10:18:01 +0000934 MIB.add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +0000935 break;
936 case G_FRAME_INDEX:
937 // Add 0 to the given frame index and hope it will eventually be folded into
938 // the user(s).
939 I.setDesc(TII.get(ARM::ADDri));
Diana Picus8a73f552017-01-13 10:18:01 +0000940 MIB.addImm(0).add(predOps(ARMCC::AL)).add(condCodeOp());
Diana Picus519807f2016-12-19 11:26:31 +0000941 break;
Diana Picus930e6ec2017-08-03 09:14:59 +0000942 case G_GLOBAL_VALUE:
943 return selectGlobal(MIB, MRI);
Diana Picus3b99c642017-02-24 14:01:27 +0000944 case G_STORE:
Diana Picus278c7222017-01-26 09:20:47 +0000945 case G_LOAD: {
Daniel Sanders3c1c4c02017-12-05 05:52:07 +0000946 const auto &MemOp = **I.memoperands_begin();
947 if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000948 LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n");
Daniel Sanders3c1c4c02017-12-05 05:52:07 +0000949 return false;
950 }
951
Diana Picus1540b062017-02-16 14:10:50 +0000952 unsigned Reg = I.getOperand(0).getReg();
953 unsigned RegBank = RBI.getRegBank(Reg, MRI, TRI)->getID();
954
955 LLT ValTy = MRI.getType(Reg);
Diana Picus278c7222017-01-26 09:20:47 +0000956 const auto ValSize = ValTy.getSizeInBits();
957
Diana Picusac154732017-09-05 08:22:47 +0000958 assert((ValSize != 64 || STI.hasVFP2()) &&
Diana Picus3b99c642017-02-24 14:01:27 +0000959 "Don't know how to load/store 64-bit value without VFP");
Diana Picus1540b062017-02-16 14:10:50 +0000960
Diana Picus813af0d2018-12-14 12:37:24 +0000961 const auto NewOpc = selectLoadStoreOpCode(I.getOpcode(), RegBank, ValSize);
Diana Picus3b99c642017-02-24 14:01:27 +0000962 if (NewOpc == G_LOAD || NewOpc == G_STORE)
Diana Picuse8368782017-02-17 13:44:19 +0000963 return false;
964
Diana Picus278c7222017-01-26 09:20:47 +0000965 I.setDesc(TII.get(NewOpc));
966
Diana Picus3b99c642017-02-24 14:01:27 +0000967 if (NewOpc == ARM::LDRH || NewOpc == ARM::STRH)
Diana Picus278c7222017-01-26 09:20:47 +0000968 // LDRH has a funny addressing mode (there's already a FIXME for it).
969 MIB.addReg(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000970 MIB.addImm(0).add(predOps(ARMCC::AL));
Diana Picus519807f2016-12-19 11:26:31 +0000971 break;
Diana Picus278c7222017-01-26 09:20:47 +0000972 }
Diana Picus0b4190a2017-06-07 12:35:05 +0000973 case G_MERGE_VALUES: {
974 if (!selectMergeValues(MIB, TII, MRI, TRI, RBI))
Diana Picusb1701e02017-02-16 12:19:57 +0000975 return false;
976 break;
977 }
Diana Picus0b4190a2017-06-07 12:35:05 +0000978 case G_UNMERGE_VALUES: {
979 if (!selectUnmergeValues(MIB, TII, MRI, TRI, RBI))
Diana Picusb1701e02017-02-16 12:19:57 +0000980 return false;
981 break;
982 }
Diana Picus87a70672017-07-14 09:46:06 +0000983 case G_BRCOND: {
984 if (!validReg(MRI, I.getOperand(0).getReg(), 1, ARM::GPRRegBankID)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000985 LLVM_DEBUG(dbgs() << "Unsupported condition register for G_BRCOND");
Diana Picus87a70672017-07-14 09:46:06 +0000986 return false;
987 }
988
989 // Set the flags.
990 auto Test = BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(ARM::TSTri))
991 .addReg(I.getOperand(0).getReg())
992 .addImm(1)
993 .add(predOps(ARMCC::AL));
994 if (!constrainSelectedInstRegOperands(*Test, TII, TRI, RBI))
995 return false;
996
997 // Branch conditionally.
998 auto Branch = BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(ARM::Bcc))
999 .add(I.getOperand(1))
Diana Picus863b5b02017-11-29 14:20:06 +00001000 .add(predOps(ARMCC::NE, ARM::CPSR));
Diana Picus87a70672017-07-14 09:46:06 +00001001 if (!constrainSelectedInstRegOperands(*Branch, TII, TRI, RBI))
1002 return false;
1003 I.eraseFromParent();
1004 return true;
1005 }
Diana Picus865f7fe2018-01-04 13:09:25 +00001006 case G_PHI: {
1007 I.setDesc(TII.get(PHI));
1008
1009 unsigned DstReg = I.getOperand(0).getReg();
1010 const TargetRegisterClass *RC = guessRegClass(DstReg, MRI, TRI, RBI);
1011 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
1012 break;
1013 }
1014
1015 return true;
1016 }
Diana Picus519807f2016-12-19 11:26:31 +00001017 default:
1018 return false;
Diana Picus812caee2016-12-16 12:54:46 +00001019 }
1020
Diana Picus519807f2016-12-19 11:26:31 +00001021 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
Diana Picus22274932016-11-11 08:27:37 +00001022}