blob: 3aeb6f6f23eaa9758f11209ad8ebb0dac4546682 [file] [log] [blame]
Ulrich Weigand640192d2013-05-03 19:49:39 +00001//===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/PPCMCTargetDesc.h"
Ulrich Weigand96e65782013-06-20 16:23:52 +000011#include "MCTargetDesc/PPCMCExpr.h"
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +000012#include "PPCTargetStreamer.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000013#include "llvm/ADT/STLExtras.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000014#include "llvm/ADT/SmallString.h"
15#include "llvm/ADT/SmallVector.h"
16#include "llvm/ADT/StringSwitch.h"
17#include "llvm/ADT/Twine.h"
Ulrich Weigandbb686102014-07-20 23:06:03 +000018#include "llvm/MC/MCContext.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCParser/MCAsmLexer.h"
23#include "llvm/MC/MCParser/MCAsmParser.h"
24#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
25#include "llvm/MC/MCRegisterInfo.h"
26#include "llvm/MC/MCStreamer.h"
27#include "llvm/MC/MCSubtargetInfo.h"
28#include "llvm/MC/MCTargetAsmParser.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000029#include "llvm/Support/SourceMgr.h"
30#include "llvm/Support/TargetRegistry.h"
31#include "llvm/Support/raw_ostream.h"
32
33using namespace llvm;
34
Craig Topperf7df7222014-12-18 05:02:14 +000035static const MCPhysReg RRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000036 PPC::R0, PPC::R1, PPC::R2, PPC::R3,
37 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
38 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
39 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
40 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
41 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
42 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
43 PPC::R28, PPC::R29, PPC::R30, PPC::R31
44};
Craig Topperf7df7222014-12-18 05:02:14 +000045static const MCPhysReg RRegsNoR0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000046 PPC::ZERO,
47 PPC::R1, PPC::R2, PPC::R3,
48 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
49 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
50 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
51 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
52 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
53 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
54 PPC::R28, PPC::R29, PPC::R30, PPC::R31
55};
Craig Topperf7df7222014-12-18 05:02:14 +000056static const MCPhysReg XRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000057 PPC::X0, PPC::X1, PPC::X2, PPC::X3,
58 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
59 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
60 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
61 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
62 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
63 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
64 PPC::X28, PPC::X29, PPC::X30, PPC::X31
65};
Craig Topperf7df7222014-12-18 05:02:14 +000066static const MCPhysReg XRegsNoX0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000067 PPC::ZERO8,
68 PPC::X1, PPC::X2, PPC::X3,
69 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
70 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
71 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
72 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
73 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
74 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
75 PPC::X28, PPC::X29, PPC::X30, PPC::X31
76};
Craig Topperf7df7222014-12-18 05:02:14 +000077static const MCPhysReg FRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000078 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
79 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
80 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
81 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
82 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
83 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
84 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
85 PPC::F28, PPC::F29, PPC::F30, PPC::F31
86};
Craig Topperf7df7222014-12-18 05:02:14 +000087static const MCPhysReg VRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000088 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
89 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
90 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
91 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
92 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
93 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
94 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
95 PPC::V28, PPC::V29, PPC::V30, PPC::V31
96};
Craig Topperf7df7222014-12-18 05:02:14 +000097static const MCPhysReg VSRegs[64] = {
Hal Finkel27774d92014-03-13 07:58:58 +000098 PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3,
99 PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7,
100 PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11,
101 PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15,
102 PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19,
103 PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23,
104 PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27,
105 PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31,
106
107 PPC::VSH0, PPC::VSH1, PPC::VSH2, PPC::VSH3,
108 PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7,
109 PPC::VSH8, PPC::VSH9, PPC::VSH10, PPC::VSH11,
110 PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15,
111 PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19,
112 PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23,
113 PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27,
114 PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31
115};
Craig Topperf7df7222014-12-18 05:02:14 +0000116static const MCPhysReg VSFRegs[64] = {
Hal Finkel19be5062014-03-29 05:29:01 +0000117 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
118 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
119 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
120 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
121 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
122 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
123 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
124 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
125
126 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
127 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
128 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
129 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
130 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
131 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
132 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
133 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
134};
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000135static const MCPhysReg VSSRegs[64] = {
136 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
137 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
138 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
139 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
140 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
141 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
142 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
143 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
144
145 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
146 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
147 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
148 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
149 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
150 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
151 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
152 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
153};
Hal Finkelc93a9a22015-02-25 01:06:45 +0000154static unsigned QFRegs[32] = {
155 PPC::QF0, PPC::QF1, PPC::QF2, PPC::QF3,
156 PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7,
157 PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11,
158 PPC::QF12, PPC::QF13, PPC::QF14, PPC::QF15,
159 PPC::QF16, PPC::QF17, PPC::QF18, PPC::QF19,
160 PPC::QF20, PPC::QF21, PPC::QF22, PPC::QF23,
161 PPC::QF24, PPC::QF25, PPC::QF26, PPC::QF27,
162 PPC::QF28, PPC::QF29, PPC::QF30, PPC::QF31
163};
Craig Topperf7df7222014-12-18 05:02:14 +0000164static const MCPhysReg CRBITRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000165 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
166 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
167 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
168 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
169 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
170 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
171 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
172 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
173};
Craig Topperf7df7222014-12-18 05:02:14 +0000174static const MCPhysReg CRRegs[8] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000175 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
176 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
177};
178
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000179// Evaluate an expression containing condition register
180// or condition register field symbols. Returns positive
181// value on success, or -1 on error.
182static int64_t
183EvaluateCRExpr(const MCExpr *E) {
184 switch (E->getKind()) {
185 case MCExpr::Target:
186 return -1;
187
188 case MCExpr::Constant: {
189 int64_t Res = cast<MCConstantExpr>(E)->getValue();
190 return Res < 0 ? -1 : Res;
191 }
192
193 case MCExpr::SymbolRef: {
194 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
195 StringRef Name = SRE->getSymbol().getName();
196
197 if (Name == "lt") return 0;
198 if (Name == "gt") return 1;
199 if (Name == "eq") return 2;
200 if (Name == "so") return 3;
201 if (Name == "un") return 3;
202
203 if (Name == "cr0") return 0;
204 if (Name == "cr1") return 1;
205 if (Name == "cr2") return 2;
206 if (Name == "cr3") return 3;
207 if (Name == "cr4") return 4;
208 if (Name == "cr5") return 5;
209 if (Name == "cr6") return 6;
210 if (Name == "cr7") return 7;
211
212 return -1;
213 }
214
215 case MCExpr::Unary:
216 return -1;
217
218 case MCExpr::Binary: {
219 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
220 int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
221 int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
222 int64_t Res;
223
224 if (LHSVal < 0 || RHSVal < 0)
225 return -1;
226
227 switch (BE->getOpcode()) {
228 default: return -1;
229 case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
230 case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
231 }
232
233 return Res < 0 ? -1 : Res;
234 }
235 }
236
237 llvm_unreachable("Invalid expression kind!");
238}
239
Craig Topperf7df7222014-12-18 05:02:14 +0000240namespace {
241
Ulrich Weigand640192d2013-05-03 19:49:39 +0000242struct PPCOperand;
243
244class PPCAsmParser : public MCTargetAsmParser {
245 MCSubtargetInfo &STI;
Hal Finkel0096dbd2013-09-12 14:40:06 +0000246 const MCInstrInfo &MII;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000247 bool IsPPC64;
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000248 bool IsDarwin;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000249
Rafael Espindola961d4692014-11-11 05:18:41 +0000250 void Warning(SMLoc L, const Twine &Msg) { getParser().Warning(L, Msg); }
251 bool Error(SMLoc L, const Twine &Msg) { return getParser().Error(L, Msg); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000252
253 bool isPPC64() const { return IsPPC64; }
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000254 bool isDarwin() const { return IsDarwin; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000255
256 bool MatchRegisterName(const AsmToken &Tok,
257 unsigned &RegNo, int64_t &IntVal);
258
Craig Topper0d3fa922014-04-29 07:57:37 +0000259 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000260
Ulrich Weigand96e65782013-06-20 16:23:52 +0000261 const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
262 PPCMCExpr::VariantKind &Variant);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +0000263 const MCExpr *FixupVariantKind(const MCExpr *E);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000264 bool ParseExpression(const MCExpr *&EVal);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000265 bool ParseDarwinExpression(const MCExpr *&EVal);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000266
David Blaikie960ea3f2014-06-08 16:18:35 +0000267 bool ParseOperand(OperandVector &Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000268
269 bool ParseDirectiveWord(unsigned Size, SMLoc L);
270 bool ParseDirectiveTC(unsigned Size, SMLoc L);
Ulrich Weigand55daa772013-07-09 10:00:34 +0000271 bool ParseDirectiveMachine(SMLoc L);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000272 bool ParseDarwinDirectiveMachine(SMLoc L);
Ulrich Weigand0daa5162014-07-20 22:56:57 +0000273 bool ParseDirectiveAbiVersion(SMLoc L);
Ulrich Weigandbb686102014-07-20 23:06:03 +0000274 bool ParseDirectiveLocalEntry(SMLoc L);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000275
276 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000277 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000278 uint64_t &ErrorInfo,
Craig Topper0d3fa922014-04-29 07:57:37 +0000279 bool MatchingInlineAsm) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000280
David Blaikie960ea3f2014-06-08 16:18:35 +0000281 void ProcessInstruction(MCInst &Inst, const OperandVector &Ops);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000282
Ulrich Weigand640192d2013-05-03 19:49:39 +0000283 /// @name Auto-generated Match Functions
284 /// {
285
286#define GET_ASSEMBLER_HEADER
287#include "PPCGenAsmMatcher.inc"
288
289 /// }
290
291
292public:
David Blaikie9f380a32015-03-16 18:06:57 +0000293 PPCAsmParser(MCSubtargetInfo &STI, MCAsmParser &, const MCInstrInfo &MII,
294 const MCTargetOptions &Options)
295 : MCTargetAsmParser(), STI(STI), MII(MII) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000296 // Check for 64-bit vs. 32-bit pointer mode.
297 Triple TheTriple(STI.getTargetTriple());
Bill Schmidt0a9170d2013-07-26 01:35:43 +0000298 IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
299 TheTriple.getArch() == Triple::ppc64le);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000300 IsDarwin = TheTriple.isMacOSX();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000301 // Initialize the set of available features.
302 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
303 }
304
David Blaikie960ea3f2014-06-08 16:18:35 +0000305 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
306 SMLoc NameLoc, OperandVector &Operands) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000307
Craig Topper0d3fa922014-04-29 07:57:37 +0000308 bool ParseDirective(AsmToken DirectiveID) override;
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000309
David Blaikie960ea3f2014-06-08 16:18:35 +0000310 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topper0d3fa922014-04-29 07:57:37 +0000311 unsigned Kind) override;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +0000312
Craig Topper0d3fa922014-04-29 07:57:37 +0000313 const MCExpr *applyModifierToExpr(const MCExpr *E,
314 MCSymbolRefExpr::VariantKind,
315 MCContext &Ctx) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000316};
317
318/// PPCOperand - Instances of this class represent a parsed PowerPC machine
319/// instruction.
320struct PPCOperand : public MCParsedAsmOperand {
321 enum KindTy {
322 Token,
323 Immediate,
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000324 ContextImmediate,
Ulrich Weigand5b427592013-07-05 12:22:36 +0000325 Expression,
326 TLSRegister
Ulrich Weigand640192d2013-05-03 19:49:39 +0000327 } Kind;
328
329 SMLoc StartLoc, EndLoc;
330 bool IsPPC64;
331
332 struct TokOp {
333 const char *Data;
334 unsigned Length;
335 };
336
337 struct ImmOp {
338 int64_t Val;
339 };
340
341 struct ExprOp {
342 const MCExpr *Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000343 int64_t CRVal; // Cached result of EvaluateCRExpr(Val)
Ulrich Weigand640192d2013-05-03 19:49:39 +0000344 };
345
Ulrich Weigand5b427592013-07-05 12:22:36 +0000346 struct TLSRegOp {
347 const MCSymbolRefExpr *Sym;
348 };
349
Ulrich Weigand640192d2013-05-03 19:49:39 +0000350 union {
351 struct TokOp Tok;
352 struct ImmOp Imm;
353 struct ExprOp Expr;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000354 struct TLSRegOp TLSReg;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000355 };
356
357 PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
358public:
359 PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
360 Kind = o.Kind;
361 StartLoc = o.StartLoc;
362 EndLoc = o.EndLoc;
363 IsPPC64 = o.IsPPC64;
364 switch (Kind) {
365 case Token:
366 Tok = o.Tok;
367 break;
368 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000369 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000370 Imm = o.Imm;
371 break;
372 case Expression:
373 Expr = o.Expr;
374 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000375 case TLSRegister:
376 TLSReg = o.TLSReg;
377 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000378 }
379 }
380
381 /// getStartLoc - Get the location of the first token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000382 SMLoc getStartLoc() const override { return StartLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000383
384 /// getEndLoc - Get the location of the last token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000385 SMLoc getEndLoc() const override { return EndLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000386
387 /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
388 bool isPPC64() const { return IsPPC64; }
389
390 int64_t getImm() const {
391 assert(Kind == Immediate && "Invalid access!");
392 return Imm.Val;
393 }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000394 int64_t getImmS16Context() const {
395 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
396 if (Kind == Immediate)
397 return Imm.Val;
398 return static_cast<int16_t>(Imm.Val);
399 }
400 int64_t getImmU16Context() const {
401 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
402 return Imm.Val;
403 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000404
405 const MCExpr *getExpr() const {
406 assert(Kind == Expression && "Invalid access!");
407 return Expr.Val;
408 }
409
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000410 int64_t getExprCRVal() const {
411 assert(Kind == Expression && "Invalid access!");
412 return Expr.CRVal;
413 }
414
Ulrich Weigand5b427592013-07-05 12:22:36 +0000415 const MCExpr *getTLSReg() const {
416 assert(Kind == TLSRegister && "Invalid access!");
417 return TLSReg.Sym;
418 }
419
Craig Topper0d3fa922014-04-29 07:57:37 +0000420 unsigned getReg() const override {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000421 assert(isRegNumber() && "Invalid access!");
422 return (unsigned) Imm.Val;
423 }
424
Hal Finkel27774d92014-03-13 07:58:58 +0000425 unsigned getVSReg() const {
426 assert(isVSRegNumber() && "Invalid access!");
427 return (unsigned) Imm.Val;
428 }
429
Ulrich Weigand640192d2013-05-03 19:49:39 +0000430 unsigned getCCReg() const {
431 assert(isCCRegNumber() && "Invalid access!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000432 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
433 }
434
435 unsigned getCRBit() const {
436 assert(isCRBitNumber() && "Invalid access!");
437 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000438 }
439
440 unsigned getCRBitMask() const {
441 assert(isCRBitMask() && "Invalid access!");
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000442 return 7 - countTrailingZeros<uint64_t>(Imm.Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000443 }
444
Craig Topper0d3fa922014-04-29 07:57:37 +0000445 bool isToken() const override { return Kind == Token; }
446 bool isImm() const override { return Kind == Immediate || Kind == Expression; }
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000447 bool isU1Imm() const { return Kind == Immediate && isUInt<1>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000448 bool isU2Imm() const { return Kind == Immediate && isUInt<2>(getImm()); }
Kit Barton535e69d2015-03-25 19:36:23 +0000449 bool isU3Imm() const { return Kind == Immediate && isUInt<3>(getImm()); }
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000450 bool isU4Imm() const { return Kind == Immediate && isUInt<4>(getImm()); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000451 bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
452 bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
453 bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000454 bool isU6ImmX2() const { return Kind == Immediate &&
455 isUInt<6>(getImm()) &&
456 (getImm() & 1) == 0; }
457 bool isU7ImmX4() const { return Kind == Immediate &&
458 isUInt<7>(getImm()) &&
459 (getImm() & 3) == 0; }
460 bool isU8ImmX8() const { return Kind == Immediate &&
461 isUInt<8>(getImm()) &&
462 (getImm() & 7) == 0; }
Hal Finkelc93a9a22015-02-25 01:06:45 +0000463 bool isU12Imm() const { return Kind == Immediate && isUInt<12>(getImm()); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000464 bool isU16Imm() const {
465 switch (Kind) {
466 case Expression:
467 return true;
468 case Immediate:
469 case ContextImmediate:
470 return isUInt<16>(getImmU16Context());
471 default:
472 return false;
473 }
474 }
475 bool isS16Imm() const {
476 switch (Kind) {
477 case Expression:
478 return true;
479 case Immediate:
480 case ContextImmediate:
481 return isInt<16>(getImmS16Context());
482 default:
483 return false;
484 }
485 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000486 bool isS16ImmX4() const { return Kind == Expression ||
487 (Kind == Immediate && isInt<16>(getImm()) &&
488 (getImm() & 3) == 0); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000489 bool isS17Imm() const {
490 switch (Kind) {
491 case Expression:
492 return true;
493 case Immediate:
494 case ContextImmediate:
495 return isInt<17>(getImmS16Context());
496 default:
497 return false;
498 }
499 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000500 bool isTLSReg() const { return Kind == TLSRegister; }
Joerg Sonnenbergereb9d13f2014-08-08 20:57:58 +0000501 bool isDirectBr() const {
502 if (Kind == Expression)
503 return true;
504 if (Kind != Immediate)
505 return false;
506 // Operand must be 64-bit aligned, signed 27-bit immediate.
507 if ((getImm() & 3) != 0)
508 return false;
509 if (isInt<26>(getImm()))
510 return true;
511 if (!IsPPC64) {
512 // In 32-bit mode, large 32-bit quantities wrap around.
513 if (isUInt<32>(getImm()) && isInt<26>(static_cast<int32_t>(getImm())))
514 return true;
515 }
516 return false;
517 }
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000518 bool isCondBr() const { return Kind == Expression ||
519 (Kind == Immediate && isInt<16>(getImm()) &&
520 (getImm() & 3) == 0); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000521 bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000522 bool isVSRegNumber() const { return Kind == Immediate && isUInt<6>(getImm()); }
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000523 bool isCCRegNumber() const { return (Kind == Expression
524 && isUInt<3>(getExprCRVal())) ||
525 (Kind == Immediate
526 && isUInt<3>(getImm())); }
527 bool isCRBitNumber() const { return (Kind == Expression
528 && isUInt<5>(getExprCRVal())) ||
529 (Kind == Immediate
530 && isUInt<5>(getImm())); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000531 bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
532 isPowerOf2_32(getImm()); }
Craig Topper0d3fa922014-04-29 07:57:37 +0000533 bool isMem() const override { return false; }
534 bool isReg() const override { return false; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000535
536 void addRegOperands(MCInst &Inst, unsigned N) const {
537 llvm_unreachable("addRegOperands");
538 }
539
540 void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
541 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000542 Inst.addOperand(MCOperand::createReg(RRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000543 }
544
545 void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
546 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000547 Inst.addOperand(MCOperand::createReg(RRegsNoR0[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000548 }
549
550 void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
551 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000552 Inst.addOperand(MCOperand::createReg(XRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000553 }
554
555 void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
556 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000557 Inst.addOperand(MCOperand::createReg(XRegsNoX0[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000558 }
559
560 void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
561 if (isPPC64())
562 addRegG8RCOperands(Inst, N);
563 else
564 addRegGPRCOperands(Inst, N);
565 }
566
567 void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
568 if (isPPC64())
569 addRegG8RCNoX0Operands(Inst, N);
570 else
571 addRegGPRCNoR0Operands(Inst, N);
572 }
573
574 void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
575 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000576 Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000577 }
578
579 void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
580 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000581 Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000582 }
583
584 void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
585 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000586 Inst.addOperand(MCOperand::createReg(VRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000587 }
588
Hal Finkel27774d92014-03-13 07:58:58 +0000589 void addRegVSRCOperands(MCInst &Inst, unsigned N) const {
590 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000591 Inst.addOperand(MCOperand::createReg(VSRegs[getVSReg()]));
Hal Finkel27774d92014-03-13 07:58:58 +0000592 }
593
Hal Finkel19be5062014-03-29 05:29:01 +0000594 void addRegVSFRCOperands(MCInst &Inst, unsigned N) const {
595 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000596 Inst.addOperand(MCOperand::createReg(VSFRegs[getVSReg()]));
Hal Finkel19be5062014-03-29 05:29:01 +0000597 }
598
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000599 void addRegVSSRCOperands(MCInst &Inst, unsigned N) const {
600 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000601 Inst.addOperand(MCOperand::createReg(VSSRegs[getVSReg()]));
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000602 }
603
Hal Finkelc93a9a22015-02-25 01:06:45 +0000604 void addRegQFRCOperands(MCInst &Inst, unsigned N) const {
605 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000606 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000607 }
608
609 void addRegQSRCOperands(MCInst &Inst, unsigned N) const {
610 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000611 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000612 }
613
614 void addRegQBRCOperands(MCInst &Inst, unsigned N) const {
615 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000616 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000617 }
618
Ulrich Weigand640192d2013-05-03 19:49:39 +0000619 void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
620 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000621 Inst.addOperand(MCOperand::createReg(CRBITRegs[getCRBit()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000622 }
623
624 void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
625 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000626 Inst.addOperand(MCOperand::createReg(CRRegs[getCCReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000627 }
628
629 void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
630 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000631 Inst.addOperand(MCOperand::createReg(CRRegs[getCRBitMask()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000632 }
633
634 void addImmOperands(MCInst &Inst, unsigned N) const {
635 assert(N == 1 && "Invalid number of operands!");
636 if (Kind == Immediate)
Jim Grosbache9119e42015-05-13 18:37:00 +0000637 Inst.addOperand(MCOperand::createImm(getImm()));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000638 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000639 Inst.addOperand(MCOperand::createExpr(getExpr()));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000640 }
641
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000642 void addS16ImmOperands(MCInst &Inst, unsigned N) const {
643 assert(N == 1 && "Invalid number of operands!");
644 switch (Kind) {
645 case Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000646 Inst.addOperand(MCOperand::createImm(getImm()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000647 break;
648 case ContextImmediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000649 Inst.addOperand(MCOperand::createImm(getImmS16Context()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000650 break;
651 default:
Jim Grosbache9119e42015-05-13 18:37:00 +0000652 Inst.addOperand(MCOperand::createExpr(getExpr()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000653 break;
654 }
655 }
656
657 void addU16ImmOperands(MCInst &Inst, unsigned N) const {
658 assert(N == 1 && "Invalid number of operands!");
659 switch (Kind) {
660 case Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000661 Inst.addOperand(MCOperand::createImm(getImm()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000662 break;
663 case ContextImmediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000664 Inst.addOperand(MCOperand::createImm(getImmU16Context()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000665 break;
666 default:
Jim Grosbache9119e42015-05-13 18:37:00 +0000667 Inst.addOperand(MCOperand::createExpr(getExpr()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000668 break;
669 }
670 }
671
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000672 void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
673 assert(N == 1 && "Invalid number of operands!");
674 if (Kind == Immediate)
Jim Grosbache9119e42015-05-13 18:37:00 +0000675 Inst.addOperand(MCOperand::createImm(getImm() / 4));
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000676 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000677 Inst.addOperand(MCOperand::createExpr(getExpr()));
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000678 }
679
Ulrich Weigand5b427592013-07-05 12:22:36 +0000680 void addTLSRegOperands(MCInst &Inst, unsigned N) const {
681 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000682 Inst.addOperand(MCOperand::createExpr(getTLSReg()));
Ulrich Weigand5b427592013-07-05 12:22:36 +0000683 }
684
Ulrich Weigand640192d2013-05-03 19:49:39 +0000685 StringRef getToken() const {
686 assert(Kind == Token && "Invalid access!");
687 return StringRef(Tok.Data, Tok.Length);
688 }
689
Craig Topper0d3fa922014-04-29 07:57:37 +0000690 void print(raw_ostream &OS) const override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000691
David Blaikie960ea3f2014-06-08 16:18:35 +0000692 static std::unique_ptr<PPCOperand> CreateToken(StringRef Str, SMLoc S,
693 bool IsPPC64) {
694 auto Op = make_unique<PPCOperand>(Token);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000695 Op->Tok.Data = Str.data();
696 Op->Tok.Length = Str.size();
697 Op->StartLoc = S;
698 Op->EndLoc = S;
699 Op->IsPPC64 = IsPPC64;
700 return Op;
701 }
702
David Blaikie960ea3f2014-06-08 16:18:35 +0000703 static std::unique_ptr<PPCOperand>
704 CreateTokenWithStringCopy(StringRef Str, SMLoc S, bool IsPPC64) {
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000705 // Allocate extra memory for the string and copy it.
David Blaikie960ea3f2014-06-08 16:18:35 +0000706 // FIXME: This is incorrect, Operands are owned by unique_ptr with a default
707 // deleter which will destroy them by simply using "delete", not correctly
708 // calling operator delete on this extra memory after calling the dtor
709 // explicitly.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000710 void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
David Blaikie960ea3f2014-06-08 16:18:35 +0000711 std::unique_ptr<PPCOperand> Op(new (Mem) PPCOperand(Token));
Benjamin Kramer769989c2014-08-15 11:05:45 +0000712 Op->Tok.Data = reinterpret_cast<const char *>(Op.get() + 1);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000713 Op->Tok.Length = Str.size();
Benjamin Kramer769989c2014-08-15 11:05:45 +0000714 std::memcpy(const_cast<char *>(Op->Tok.Data), Str.data(), Str.size());
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000715 Op->StartLoc = S;
716 Op->EndLoc = S;
717 Op->IsPPC64 = IsPPC64;
718 return Op;
719 }
720
David Blaikie960ea3f2014-06-08 16:18:35 +0000721 static std::unique_ptr<PPCOperand> CreateImm(int64_t Val, SMLoc S, SMLoc E,
722 bool IsPPC64) {
723 auto Op = make_unique<PPCOperand>(Immediate);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000724 Op->Imm.Val = Val;
725 Op->StartLoc = S;
726 Op->EndLoc = E;
727 Op->IsPPC64 = IsPPC64;
728 return Op;
729 }
730
David Blaikie960ea3f2014-06-08 16:18:35 +0000731 static std::unique_ptr<PPCOperand> CreateExpr(const MCExpr *Val, SMLoc S,
732 SMLoc E, bool IsPPC64) {
733 auto Op = make_unique<PPCOperand>(Expression);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000734 Op->Expr.Val = Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000735 Op->Expr.CRVal = EvaluateCRExpr(Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000736 Op->StartLoc = S;
737 Op->EndLoc = E;
738 Op->IsPPC64 = IsPPC64;
739 return Op;
740 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000741
David Blaikie960ea3f2014-06-08 16:18:35 +0000742 static std::unique_ptr<PPCOperand>
743 CreateTLSReg(const MCSymbolRefExpr *Sym, SMLoc S, SMLoc E, bool IsPPC64) {
744 auto Op = make_unique<PPCOperand>(TLSRegister);
Ulrich Weigand5b427592013-07-05 12:22:36 +0000745 Op->TLSReg.Sym = Sym;
746 Op->StartLoc = S;
747 Op->EndLoc = E;
748 Op->IsPPC64 = IsPPC64;
749 return Op;
750 }
751
David Blaikie960ea3f2014-06-08 16:18:35 +0000752 static std::unique_ptr<PPCOperand>
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000753 CreateContextImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
754 auto Op = make_unique<PPCOperand>(ContextImmediate);
755 Op->Imm.Val = Val;
756 Op->StartLoc = S;
757 Op->EndLoc = E;
758 Op->IsPPC64 = IsPPC64;
759 return Op;
760 }
761
762 static std::unique_ptr<PPCOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +0000763 CreateFromMCExpr(const MCExpr *Val, SMLoc S, SMLoc E, bool IsPPC64) {
Ulrich Weigand5b427592013-07-05 12:22:36 +0000764 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
765 return CreateImm(CE->getValue(), S, E, IsPPC64);
766
767 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
768 if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
769 return CreateTLSReg(SRE, S, E, IsPPC64);
770
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000771 if (const PPCMCExpr *TE = dyn_cast<PPCMCExpr>(Val)) {
772 int64_t Res;
773 if (TE->EvaluateAsConstant(Res))
774 return CreateContextImm(Res, S, E, IsPPC64);
775 }
776
Ulrich Weigand5b427592013-07-05 12:22:36 +0000777 return CreateExpr(Val, S, E, IsPPC64);
778 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000779};
780
781} // end anonymous namespace.
782
783void PPCOperand::print(raw_ostream &OS) const {
784 switch (Kind) {
785 case Token:
786 OS << "'" << getToken() << "'";
787 break;
788 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000789 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000790 OS << getImm();
791 break;
792 case Expression:
793 getExpr()->print(OS);
794 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000795 case TLSRegister:
796 getTLSReg()->print(OS);
797 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000798 }
799}
800
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000801static void
802addNegOperand(MCInst &Inst, MCOperand &Op, MCContext &Ctx) {
803 if (Op.isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +0000804 Inst.addOperand(MCOperand::createImm(-Op.getImm()));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000805 return;
806 }
807 const MCExpr *Expr = Op.getExpr();
808 if (const MCUnaryExpr *UnExpr = dyn_cast<MCUnaryExpr>(Expr)) {
809 if (UnExpr->getOpcode() == MCUnaryExpr::Minus) {
Jim Grosbache9119e42015-05-13 18:37:00 +0000810 Inst.addOperand(MCOperand::createExpr(UnExpr->getSubExpr()));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000811 return;
812 }
813 } else if (const MCBinaryExpr *BinExpr = dyn_cast<MCBinaryExpr>(Expr)) {
814 if (BinExpr->getOpcode() == MCBinaryExpr::Sub) {
815 const MCExpr *NE = MCBinaryExpr::CreateSub(BinExpr->getRHS(),
816 BinExpr->getLHS(), Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000817 Inst.addOperand(MCOperand::createExpr(NE));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000818 return;
819 }
820 }
Jim Grosbache9119e42015-05-13 18:37:00 +0000821 Inst.addOperand(MCOperand::createExpr(MCUnaryExpr::CreateMinus(Expr, Ctx)));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000822}
823
David Blaikie960ea3f2014-06-08 16:18:35 +0000824void PPCAsmParser::ProcessInstruction(MCInst &Inst,
825 const OperandVector &Operands) {
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000826 int Opcode = Inst.getOpcode();
827 switch (Opcode) {
Hal Finkelfefcfff2015-04-23 22:47:57 +0000828 case PPC::DCBTx:
829 case PPC::DCBTT:
830 case PPC::DCBTSTx:
831 case PPC::DCBTSTT: {
832 MCInst TmpInst;
833 TmpInst.setOpcode((Opcode == PPC::DCBTx || Opcode == PPC::DCBTT) ?
834 PPC::DCBT : PPC::DCBTST);
Jim Grosbache9119e42015-05-13 18:37:00 +0000835 TmpInst.addOperand(MCOperand::createImm(
Hal Finkelfefcfff2015-04-23 22:47:57 +0000836 (Opcode == PPC::DCBTx || Opcode == PPC::DCBTSTx) ? 0 : 16));
837 TmpInst.addOperand(Inst.getOperand(0));
838 TmpInst.addOperand(Inst.getOperand(1));
839 Inst = TmpInst;
840 break;
841 }
842 case PPC::DCBTCT:
843 case PPC::DCBTDS: {
844 MCInst TmpInst;
845 TmpInst.setOpcode(PPC::DCBT);
846 TmpInst.addOperand(Inst.getOperand(2));
847 TmpInst.addOperand(Inst.getOperand(0));
848 TmpInst.addOperand(Inst.getOperand(1));
849 Inst = TmpInst;
850 break;
851 }
852 case PPC::DCBTSTCT:
853 case PPC::DCBTSTDS: {
854 MCInst TmpInst;
855 TmpInst.setOpcode(PPC::DCBTST);
856 TmpInst.addOperand(Inst.getOperand(2));
857 TmpInst.addOperand(Inst.getOperand(0));
858 TmpInst.addOperand(Inst.getOperand(1));
859 Inst = TmpInst;
860 break;
861 }
Ulrich Weigand6ca71572013-06-24 18:08:03 +0000862 case PPC::LAx: {
863 MCInst TmpInst;
864 TmpInst.setOpcode(PPC::LA);
865 TmpInst.addOperand(Inst.getOperand(0));
866 TmpInst.addOperand(Inst.getOperand(2));
867 TmpInst.addOperand(Inst.getOperand(1));
868 Inst = TmpInst;
869 break;
870 }
Ulrich Weigand4069e242013-06-25 13:16:48 +0000871 case PPC::SUBI: {
872 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000873 TmpInst.setOpcode(PPC::ADDI);
874 TmpInst.addOperand(Inst.getOperand(0));
875 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000876 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000877 Inst = TmpInst;
878 break;
879 }
880 case PPC::SUBIS: {
881 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000882 TmpInst.setOpcode(PPC::ADDIS);
883 TmpInst.addOperand(Inst.getOperand(0));
884 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000885 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000886 Inst = TmpInst;
887 break;
888 }
889 case PPC::SUBIC: {
890 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000891 TmpInst.setOpcode(PPC::ADDIC);
892 TmpInst.addOperand(Inst.getOperand(0));
893 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000894 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000895 Inst = TmpInst;
896 break;
897 }
898 case PPC::SUBICo: {
899 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000900 TmpInst.setOpcode(PPC::ADDICo);
901 TmpInst.addOperand(Inst.getOperand(0));
902 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000903 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000904 Inst = TmpInst;
905 break;
906 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000907 case PPC::EXTLWI:
908 case PPC::EXTLWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000909 MCInst TmpInst;
910 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000911 int64_t B = Inst.getOperand(3).getImm();
912 TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
913 TmpInst.addOperand(Inst.getOperand(0));
914 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000915 TmpInst.addOperand(MCOperand::createImm(B));
916 TmpInst.addOperand(MCOperand::createImm(0));
917 TmpInst.addOperand(MCOperand::createImm(N - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000918 Inst = TmpInst;
919 break;
920 }
921 case PPC::EXTRWI:
922 case PPC::EXTRWIo: {
923 MCInst TmpInst;
924 int64_t N = Inst.getOperand(2).getImm();
925 int64_t B = Inst.getOperand(3).getImm();
926 TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
927 TmpInst.addOperand(Inst.getOperand(0));
928 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000929 TmpInst.addOperand(MCOperand::createImm(B + N));
930 TmpInst.addOperand(MCOperand::createImm(32 - N));
931 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000932 Inst = TmpInst;
933 break;
934 }
935 case PPC::INSLWI:
936 case PPC::INSLWIo: {
937 MCInst TmpInst;
938 int64_t N = Inst.getOperand(2).getImm();
939 int64_t B = Inst.getOperand(3).getImm();
940 TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
941 TmpInst.addOperand(Inst.getOperand(0));
942 TmpInst.addOperand(Inst.getOperand(0));
943 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000944 TmpInst.addOperand(MCOperand::createImm(32 - B));
945 TmpInst.addOperand(MCOperand::createImm(B));
946 TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000947 Inst = TmpInst;
948 break;
949 }
950 case PPC::INSRWI:
951 case PPC::INSRWIo: {
952 MCInst TmpInst;
953 int64_t N = Inst.getOperand(2).getImm();
954 int64_t B = Inst.getOperand(3).getImm();
955 TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
956 TmpInst.addOperand(Inst.getOperand(0));
957 TmpInst.addOperand(Inst.getOperand(0));
958 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000959 TmpInst.addOperand(MCOperand::createImm(32 - (B + N)));
960 TmpInst.addOperand(MCOperand::createImm(B));
961 TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000962 Inst = TmpInst;
963 break;
964 }
965 case PPC::ROTRWI:
966 case PPC::ROTRWIo: {
967 MCInst TmpInst;
968 int64_t N = Inst.getOperand(2).getImm();
969 TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
970 TmpInst.addOperand(Inst.getOperand(0));
971 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000972 TmpInst.addOperand(MCOperand::createImm(32 - N));
973 TmpInst.addOperand(MCOperand::createImm(0));
974 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000975 Inst = TmpInst;
976 break;
977 }
978 case PPC::SLWI:
979 case PPC::SLWIo: {
980 MCInst TmpInst;
981 int64_t N = Inst.getOperand(2).getImm();
982 TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000983 TmpInst.addOperand(Inst.getOperand(0));
984 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000985 TmpInst.addOperand(MCOperand::createImm(N));
986 TmpInst.addOperand(MCOperand::createImm(0));
987 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandd8394902013-05-03 19:50:27 +0000988 Inst = TmpInst;
989 break;
990 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000991 case PPC::SRWI:
992 case PPC::SRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000993 MCInst TmpInst;
994 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000995 TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000996 TmpInst.addOperand(Inst.getOperand(0));
997 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000998 TmpInst.addOperand(MCOperand::createImm(32 - N));
999 TmpInst.addOperand(MCOperand::createImm(N));
1000 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001001 Inst = TmpInst;
1002 break;
1003 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001004 case PPC::CLRRWI:
1005 case PPC::CLRRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001006 MCInst TmpInst;
1007 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001008 TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
1009 TmpInst.addOperand(Inst.getOperand(0));
1010 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001011 TmpInst.addOperand(MCOperand::createImm(0));
1012 TmpInst.addOperand(MCOperand::createImm(0));
1013 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001014 Inst = TmpInst;
1015 break;
1016 }
1017 case PPC::CLRLSLWI:
1018 case PPC::CLRLSLWIo: {
1019 MCInst TmpInst;
1020 int64_t B = Inst.getOperand(2).getImm();
1021 int64_t N = Inst.getOperand(3).getImm();
1022 TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
1023 TmpInst.addOperand(Inst.getOperand(0));
1024 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001025 TmpInst.addOperand(MCOperand::createImm(N));
1026 TmpInst.addOperand(MCOperand::createImm(B - N));
1027 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001028 Inst = TmpInst;
1029 break;
1030 }
1031 case PPC::EXTLDI:
1032 case PPC::EXTLDIo: {
1033 MCInst TmpInst;
1034 int64_t N = Inst.getOperand(2).getImm();
1035 int64_t B = Inst.getOperand(3).getImm();
1036 TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
1037 TmpInst.addOperand(Inst.getOperand(0));
1038 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001039 TmpInst.addOperand(MCOperand::createImm(B));
1040 TmpInst.addOperand(MCOperand::createImm(N - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001041 Inst = TmpInst;
1042 break;
1043 }
1044 case PPC::EXTRDI:
1045 case PPC::EXTRDIo: {
1046 MCInst TmpInst;
1047 int64_t N = Inst.getOperand(2).getImm();
1048 int64_t B = Inst.getOperand(3).getImm();
1049 TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
1050 TmpInst.addOperand(Inst.getOperand(0));
1051 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001052 TmpInst.addOperand(MCOperand::createImm(B + N));
1053 TmpInst.addOperand(MCOperand::createImm(64 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001054 Inst = TmpInst;
1055 break;
1056 }
1057 case PPC::INSRDI:
1058 case PPC::INSRDIo: {
1059 MCInst TmpInst;
1060 int64_t N = Inst.getOperand(2).getImm();
1061 int64_t B = Inst.getOperand(3).getImm();
1062 TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
1063 TmpInst.addOperand(Inst.getOperand(0));
1064 TmpInst.addOperand(Inst.getOperand(0));
1065 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001066 TmpInst.addOperand(MCOperand::createImm(64 - (B + N)));
1067 TmpInst.addOperand(MCOperand::createImm(B));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001068 Inst = TmpInst;
1069 break;
1070 }
1071 case PPC::ROTRDI:
1072 case PPC::ROTRDIo: {
1073 MCInst TmpInst;
1074 int64_t N = Inst.getOperand(2).getImm();
1075 TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
1076 TmpInst.addOperand(Inst.getOperand(0));
1077 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001078 TmpInst.addOperand(MCOperand::createImm(64 - N));
1079 TmpInst.addOperand(MCOperand::createImm(0));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001080 Inst = TmpInst;
1081 break;
1082 }
1083 case PPC::SLDI:
1084 case PPC::SLDIo: {
1085 MCInst TmpInst;
1086 int64_t N = Inst.getOperand(2).getImm();
1087 TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001088 TmpInst.addOperand(Inst.getOperand(0));
1089 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001090 TmpInst.addOperand(MCOperand::createImm(N));
1091 TmpInst.addOperand(MCOperand::createImm(63 - N));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001092 Inst = TmpInst;
1093 break;
1094 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001095 case PPC::SRDI:
1096 case PPC::SRDIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001097 MCInst TmpInst;
1098 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001099 TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001100 TmpInst.addOperand(Inst.getOperand(0));
1101 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001102 TmpInst.addOperand(MCOperand::createImm(64 - N));
1103 TmpInst.addOperand(MCOperand::createImm(N));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001104 Inst = TmpInst;
1105 break;
1106 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001107 case PPC::CLRRDI:
1108 case PPC::CLRRDIo: {
1109 MCInst TmpInst;
1110 int64_t N = Inst.getOperand(2).getImm();
1111 TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
1112 TmpInst.addOperand(Inst.getOperand(0));
1113 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001114 TmpInst.addOperand(MCOperand::createImm(0));
1115 TmpInst.addOperand(MCOperand::createImm(63 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001116 Inst = TmpInst;
1117 break;
1118 }
1119 case PPC::CLRLSLDI:
1120 case PPC::CLRLSLDIo: {
1121 MCInst TmpInst;
1122 int64_t B = Inst.getOperand(2).getImm();
1123 int64_t N = Inst.getOperand(3).getImm();
1124 TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
1125 TmpInst.addOperand(Inst.getOperand(0));
1126 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001127 TmpInst.addOperand(MCOperand::createImm(N));
1128 TmpInst.addOperand(MCOperand::createImm(B - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001129 Inst = TmpInst;
1130 break;
1131 }
Hal Finkel6e9110a2015-03-28 19:42:41 +00001132 case PPC::RLWINMbm:
1133 case PPC::RLWINMobm: {
1134 unsigned MB, ME;
1135 int64_t BM = Inst.getOperand(3).getImm();
1136 if (!isRunOfOnes(BM, MB, ME))
1137 break;
1138
1139 MCInst TmpInst;
1140 TmpInst.setOpcode(Opcode == PPC::RLWINMbm ? PPC::RLWINM : PPC::RLWINMo);
1141 TmpInst.addOperand(Inst.getOperand(0));
1142 TmpInst.addOperand(Inst.getOperand(1));
1143 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001144 TmpInst.addOperand(MCOperand::createImm(MB));
1145 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001146 Inst = TmpInst;
1147 break;
1148 }
1149 case PPC::RLWIMIbm:
1150 case PPC::RLWIMIobm: {
1151 unsigned MB, ME;
1152 int64_t BM = Inst.getOperand(3).getImm();
1153 if (!isRunOfOnes(BM, MB, ME))
1154 break;
1155
1156 MCInst TmpInst;
1157 TmpInst.setOpcode(Opcode == PPC::RLWIMIbm ? PPC::RLWIMI : PPC::RLWIMIo);
1158 TmpInst.addOperand(Inst.getOperand(0));
1159 TmpInst.addOperand(Inst.getOperand(0)); // The tied operand.
1160 TmpInst.addOperand(Inst.getOperand(1));
1161 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001162 TmpInst.addOperand(MCOperand::createImm(MB));
1163 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001164 Inst = TmpInst;
1165 break;
1166 }
1167 case PPC::RLWNMbm:
1168 case PPC::RLWNMobm: {
1169 unsigned MB, ME;
1170 int64_t BM = Inst.getOperand(3).getImm();
1171 if (!isRunOfOnes(BM, MB, ME))
1172 break;
1173
1174 MCInst TmpInst;
1175 TmpInst.setOpcode(Opcode == PPC::RLWNMbm ? PPC::RLWNM : PPC::RLWNMo);
1176 TmpInst.addOperand(Inst.getOperand(0));
1177 TmpInst.addOperand(Inst.getOperand(1));
1178 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001179 TmpInst.addOperand(MCOperand::createImm(MB));
1180 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001181 Inst = TmpInst;
1182 break;
1183 }
Ulrich Weigandd8394902013-05-03 19:50:27 +00001184 }
1185}
1186
David Blaikie960ea3f2014-06-08 16:18:35 +00001187bool PPCAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1188 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00001189 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00001190 bool MatchingInlineAsm) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001191 MCInst Inst;
1192
1193 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001194 case Match_Success:
Ulrich Weigandd8394902013-05-03 19:50:27 +00001195 // Post-process instructions (typically extended mnemonics)
1196 ProcessInstruction(Inst, Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001197 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00001198 Out.EmitInstruction(Inst, STI);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001199 return false;
1200 case Match_MissingFeature:
1201 return Error(IDLoc, "instruction use requires an option to be enabled");
1202 case Match_MnemonicFail:
Craig Topper589ceee2015-01-03 08:16:34 +00001203 return Error(IDLoc, "unrecognized instruction mnemonic");
Ulrich Weigand640192d2013-05-03 19:49:39 +00001204 case Match_InvalidOperand: {
1205 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00001206 if (ErrorInfo != ~0ULL) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001207 if (ErrorInfo >= Operands.size())
1208 return Error(IDLoc, "too few operands for instruction");
1209
David Blaikie960ea3f2014-06-08 16:18:35 +00001210 ErrorLoc = ((PPCOperand &)*Operands[ErrorInfo]).getStartLoc();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001211 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
1212 }
1213
1214 return Error(ErrorLoc, "invalid operand for instruction");
1215 }
1216 }
1217
1218 llvm_unreachable("Implement any new match types added!");
1219}
1220
1221bool PPCAsmParser::
1222MatchRegisterName(const AsmToken &Tok, unsigned &RegNo, int64_t &IntVal) {
1223 if (Tok.is(AsmToken::Identifier)) {
Ulrich Weigand509c2402013-05-06 11:16:57 +00001224 StringRef Name = Tok.getString();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001225
Ulrich Weigand509c2402013-05-06 11:16:57 +00001226 if (Name.equals_lower("lr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001227 RegNo = isPPC64()? PPC::LR8 : PPC::LR;
1228 IntVal = 8;
1229 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +00001230 } else if (Name.equals_lower("ctr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001231 RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
1232 IntVal = 9;
1233 return false;
Hal Finkel52727c62013-07-02 03:39:34 +00001234 } else if (Name.equals_lower("vrsave")) {
1235 RegNo = PPC::VRSAVE;
1236 IntVal = 256;
1237 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001238 } else if (Name.startswith_lower("r") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001239 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1240 RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
1241 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001242 } else if (Name.startswith_lower("f") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001243 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1244 RegNo = FRegs[IntVal];
1245 return false;
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001246 } else if (Name.startswith_lower("vs") &&
1247 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 64) {
1248 RegNo = VSRegs[IntVal];
1249 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001250 } else if (Name.startswith_lower("v") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001251 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1252 RegNo = VRegs[IntVal];
1253 return false;
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001254 } else if (Name.startswith_lower("q") &&
1255 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1256 RegNo = QFRegs[IntVal];
1257 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001258 } else if (Name.startswith_lower("cr") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001259 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
1260 RegNo = CRRegs[IntVal];
1261 return false;
1262 }
1263 }
1264
1265 return true;
1266}
1267
1268bool PPCAsmParser::
1269ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001270 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001271 const AsmToken &Tok = Parser.getTok();
1272 StartLoc = Tok.getLoc();
1273 EndLoc = Tok.getEndLoc();
1274 RegNo = 0;
1275 int64_t IntVal;
1276
1277 if (!MatchRegisterName(Tok, RegNo, IntVal)) {
1278 Parser.Lex(); // Eat identifier token.
1279 return false;
1280 }
1281
1282 return Error(StartLoc, "invalid register name");
1283}
1284
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +00001285/// Extract \code @l/@ha \endcode modifier from expression. Recursively scan
Ulrich Weigande67c5652013-06-21 14:42:49 +00001286/// the expression and check for VK_PPC_LO/HI/HA
Ulrich Weigand96e65782013-06-20 16:23:52 +00001287/// symbol variants. If all symbols with modifier use the same
1288/// variant, return the corresponding PPCMCExpr::VariantKind,
1289/// and a modified expression using the default symbol variant.
1290/// Otherwise, return NULL.
1291const MCExpr *PPCAsmParser::
1292ExtractModifierFromExpr(const MCExpr *E,
1293 PPCMCExpr::VariantKind &Variant) {
1294 MCContext &Context = getParser().getContext();
1295 Variant = PPCMCExpr::VK_PPC_None;
1296
1297 switch (E->getKind()) {
1298 case MCExpr::Target:
1299 case MCExpr::Constant:
Craig Topper062a2ba2014-04-25 05:30:21 +00001300 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001301
1302 case MCExpr::SymbolRef: {
1303 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1304
1305 switch (SRE->getKind()) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001306 case MCSymbolRefExpr::VK_PPC_LO:
1307 Variant = PPCMCExpr::VK_PPC_LO;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001308 break;
Ulrich Weigande67c5652013-06-21 14:42:49 +00001309 case MCSymbolRefExpr::VK_PPC_HI:
1310 Variant = PPCMCExpr::VK_PPC_HI;
1311 break;
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001312 case MCSymbolRefExpr::VK_PPC_HA:
1313 Variant = PPCMCExpr::VK_PPC_HA;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001314 break;
Ulrich Weigande9126f52013-06-21 14:43:42 +00001315 case MCSymbolRefExpr::VK_PPC_HIGHER:
1316 Variant = PPCMCExpr::VK_PPC_HIGHER;
1317 break;
1318 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1319 Variant = PPCMCExpr::VK_PPC_HIGHERA;
1320 break;
1321 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1322 Variant = PPCMCExpr::VK_PPC_HIGHEST;
1323 break;
1324 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1325 Variant = PPCMCExpr::VK_PPC_HIGHESTA;
1326 break;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001327 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001328 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001329 }
1330
1331 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Context);
1332 }
1333
1334 case MCExpr::Unary: {
1335 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1336 const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1337 if (!Sub)
Craig Topper062a2ba2014-04-25 05:30:21 +00001338 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001339 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1340 }
1341
1342 case MCExpr::Binary: {
1343 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1344 PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1345 const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1346 const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1347
1348 if (!LHS && !RHS)
Craig Topper062a2ba2014-04-25 05:30:21 +00001349 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001350
1351 if (!LHS) LHS = BE->getLHS();
1352 if (!RHS) RHS = BE->getRHS();
1353
1354 if (LHSVariant == PPCMCExpr::VK_PPC_None)
1355 Variant = RHSVariant;
1356 else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1357 Variant = LHSVariant;
1358 else if (LHSVariant == RHSVariant)
1359 Variant = LHSVariant;
1360 else
Craig Topper062a2ba2014-04-25 05:30:21 +00001361 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001362
1363 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1364 }
1365 }
1366
1367 llvm_unreachable("Invalid expression kind!");
1368}
1369
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001370/// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1371/// them by VK_PPC_TLSGD/VK_PPC_TLSLD. This is necessary to avoid having
1372/// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1373/// FIXME: This is a hack.
1374const MCExpr *PPCAsmParser::
1375FixupVariantKind(const MCExpr *E) {
1376 MCContext &Context = getParser().getContext();
1377
1378 switch (E->getKind()) {
1379 case MCExpr::Target:
1380 case MCExpr::Constant:
1381 return E;
1382
1383 case MCExpr::SymbolRef: {
1384 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1385 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1386
1387 switch (SRE->getKind()) {
1388 case MCSymbolRefExpr::VK_TLSGD:
1389 Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1390 break;
1391 case MCSymbolRefExpr::VK_TLSLD:
1392 Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1393 break;
1394 default:
1395 return E;
1396 }
1397 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, Context);
1398 }
1399
1400 case MCExpr::Unary: {
1401 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1402 const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1403 if (Sub == UE->getSubExpr())
1404 return E;
1405 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1406 }
1407
1408 case MCExpr::Binary: {
1409 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1410 const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1411 const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1412 if (LHS == BE->getLHS() && RHS == BE->getRHS())
1413 return E;
1414 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1415 }
1416 }
1417
1418 llvm_unreachable("Invalid expression kind!");
1419}
1420
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001421/// ParseExpression. This differs from the default "parseExpression" in that
1422/// it handles modifiers.
Ulrich Weigand96e65782013-06-20 16:23:52 +00001423bool PPCAsmParser::
1424ParseExpression(const MCExpr *&EVal) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001425
1426 if (isDarwin())
1427 return ParseDarwinExpression(EVal);
1428
1429 // (ELF Platforms)
1430 // Handle \code @l/@ha \endcode
Ulrich Weigand96e65782013-06-20 16:23:52 +00001431 if (getParser().parseExpression(EVal))
1432 return true;
1433
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001434 EVal = FixupVariantKind(EVal);
1435
Ulrich Weigand96e65782013-06-20 16:23:52 +00001436 PPCMCExpr::VariantKind Variant;
1437 const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1438 if (E)
Ulrich Weigand266db7f2013-07-08 20:20:51 +00001439 EVal = PPCMCExpr::Create(Variant, E, false, getParser().getContext());
Ulrich Weigand96e65782013-06-20 16:23:52 +00001440
1441 return false;
1442}
1443
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001444/// ParseDarwinExpression. (MachO Platforms)
1445/// This differs from the default "parseExpression" in that it handles detection
1446/// of the \code hi16(), ha16() and lo16() \endcode modifiers. At present,
1447/// parseExpression() doesn't recognise the modifiers when in the Darwin/MachO
1448/// syntax form so it is done here. TODO: Determine if there is merit in arranging
1449/// for this to be done at a higher level.
1450bool PPCAsmParser::
1451ParseDarwinExpression(const MCExpr *&EVal) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001452 MCAsmParser &Parser = getParser();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001453 PPCMCExpr::VariantKind Variant = PPCMCExpr::VK_PPC_None;
1454 switch (getLexer().getKind()) {
1455 default:
1456 break;
1457 case AsmToken::Identifier:
1458 // Compiler-generated Darwin identifiers begin with L,l,_ or "; thus
1459 // something starting with any other char should be part of the
1460 // asm syntax. If handwritten asm includes an identifier like lo16,
1461 // then all bets are off - but no-one would do that, right?
1462 StringRef poss = Parser.getTok().getString();
1463 if (poss.equals_lower("lo16")) {
1464 Variant = PPCMCExpr::VK_PPC_LO;
1465 } else if (poss.equals_lower("hi16")) {
1466 Variant = PPCMCExpr::VK_PPC_HI;
1467 } else if (poss.equals_lower("ha16")) {
1468 Variant = PPCMCExpr::VK_PPC_HA;
1469 }
1470 if (Variant != PPCMCExpr::VK_PPC_None) {
1471 Parser.Lex(); // Eat the xx16
1472 if (getLexer().isNot(AsmToken::LParen))
1473 return Error(Parser.getTok().getLoc(), "expected '('");
1474 Parser.Lex(); // Eat the '('
1475 }
1476 break;
1477 }
1478
1479 if (getParser().parseExpression(EVal))
1480 return true;
1481
1482 if (Variant != PPCMCExpr::VK_PPC_None) {
1483 if (getLexer().isNot(AsmToken::RParen))
1484 return Error(Parser.getTok().getLoc(), "expected ')'");
1485 Parser.Lex(); // Eat the ')'
1486 EVal = PPCMCExpr::Create(Variant, EVal, false, getParser().getContext());
1487 }
1488 return false;
1489}
1490
1491/// ParseOperand
1492/// This handles registers in the form 'NN', '%rNN' for ELF platforms and
1493/// rNN for MachO.
David Blaikie960ea3f2014-06-08 16:18:35 +00001494bool PPCAsmParser::ParseOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001495 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001496 SMLoc S = Parser.getTok().getLoc();
1497 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1498 const MCExpr *EVal;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001499
1500 // Attempt to parse the next token as an immediate
1501 switch (getLexer().getKind()) {
1502 // Special handling for register names. These are interpreted
1503 // as immediates corresponding to the register number.
1504 case AsmToken::Percent:
1505 Parser.Lex(); // Eat the '%'.
1506 unsigned RegNo;
1507 int64_t IntVal;
1508 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1509 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001510 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001511 return false;
1512 }
1513 return Error(S, "invalid register name");
1514
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001515 case AsmToken::Identifier:
1516 // Note that non-register-name identifiers from the compiler will begin
1517 // with '_', 'L'/'l' or '"'. Of course, handwritten asm could include
1518 // identifiers like r31foo - so we fall through in the event that parsing
1519 // a register name fails.
1520 if (isDarwin()) {
1521 unsigned RegNo;
1522 int64_t IntVal;
1523 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1524 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001525 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001526 return false;
1527 }
1528 }
1529 // Fall-through to process non-register-name identifiers as expression.
Ulrich Weigand640192d2013-05-03 19:49:39 +00001530 // All other expressions
1531 case AsmToken::LParen:
1532 case AsmToken::Plus:
1533 case AsmToken::Minus:
1534 case AsmToken::Integer:
Ulrich Weigand640192d2013-05-03 19:49:39 +00001535 case AsmToken::Dot:
1536 case AsmToken::Dollar:
Roman Divackya26f9a62014-03-12 19:25:57 +00001537 case AsmToken::Exclaim:
1538 case AsmToken::Tilde:
Ulrich Weigand96e65782013-06-20 16:23:52 +00001539 if (!ParseExpression(EVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001540 break;
1541 /* fall through */
1542 default:
1543 return Error(S, "unknown operand");
1544 }
1545
Ulrich Weigand640192d2013-05-03 19:49:39 +00001546 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +00001547 Operands.push_back(PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001548
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001549 // Check whether this is a TLS call expression
1550 bool TLSCall = false;
1551 if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1552 TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1553
1554 if (TLSCall && getLexer().is(AsmToken::LParen)) {
1555 const MCExpr *TLSSym;
1556
1557 Parser.Lex(); // Eat the '('.
1558 S = Parser.getTok().getLoc();
1559 if (ParseExpression(TLSSym))
1560 return Error(S, "invalid TLS call expression");
1561 if (getLexer().isNot(AsmToken::RParen))
1562 return Error(Parser.getTok().getLoc(), "missing ')'");
1563 E = Parser.getTok().getLoc();
1564 Parser.Lex(); // Eat the ')'.
1565
David Blaikie960ea3f2014-06-08 16:18:35 +00001566 Operands.push_back(PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64()));
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001567 }
1568
1569 // Otherwise, check for D-form memory operands
1570 if (!TLSCall && getLexer().is(AsmToken::LParen)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001571 Parser.Lex(); // Eat the '('.
1572 S = Parser.getTok().getLoc();
1573
1574 int64_t IntVal;
1575 switch (getLexer().getKind()) {
1576 case AsmToken::Percent:
1577 Parser.Lex(); // Eat the '%'.
1578 unsigned RegNo;
1579 if (MatchRegisterName(Parser.getTok(), RegNo, IntVal))
1580 return Error(S, "invalid register name");
1581 Parser.Lex(); // Eat the identifier token.
1582 break;
1583
1584 case AsmToken::Integer:
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001585 if (!isDarwin()) {
1586 if (getParser().parseAbsoluteExpression(IntVal) ||
Ulrich Weigand640192d2013-05-03 19:49:39 +00001587 IntVal < 0 || IntVal > 31)
1588 return Error(S, "invalid register number");
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001589 } else {
1590 return Error(S, "unexpected integer value");
1591 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001592 break;
1593
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001594 case AsmToken::Identifier:
1595 if (isDarwin()) {
1596 unsigned RegNo;
1597 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1598 Parser.Lex(); // Eat the identifier token.
1599 break;
1600 }
1601 }
1602 // Fall-through..
1603
Ulrich Weigand640192d2013-05-03 19:49:39 +00001604 default:
1605 return Error(S, "invalid memory operand");
1606 }
1607
1608 if (getLexer().isNot(AsmToken::RParen))
1609 return Error(Parser.getTok().getLoc(), "missing ')'");
1610 E = Parser.getTok().getLoc();
1611 Parser.Lex(); // Eat the ')'.
1612
David Blaikie960ea3f2014-06-08 16:18:35 +00001613 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001614 }
1615
1616 return false;
1617}
1618
1619/// Parse an instruction mnemonic followed by its operands.
David Blaikie960ea3f2014-06-08 16:18:35 +00001620bool PPCAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
1621 SMLoc NameLoc, OperandVector &Operands) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001622 // The first operand is the token for the instruction name.
Ulrich Weigand86247b62013-06-24 16:52:04 +00001623 // If the next character is a '+' or '-', we need to add it to the
1624 // instruction name, to match what TableGen is doing.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001625 std::string NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001626 if (getLexer().is(AsmToken::Plus)) {
1627 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001628 NewOpcode = Name;
1629 NewOpcode += '+';
1630 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001631 }
1632 if (getLexer().is(AsmToken::Minus)) {
1633 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001634 NewOpcode = Name;
1635 NewOpcode += '-';
1636 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001637 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001638 // If the instruction ends in a '.', we need to create a separate
1639 // token for it, to match what TableGen is doing.
1640 size_t Dot = Name.find('.');
1641 StringRef Mnemonic = Name.slice(0, Dot);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001642 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1643 Operands.push_back(
1644 PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1645 else
1646 Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001647 if (Dot != StringRef::npos) {
1648 SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1649 StringRef DotStr = Name.slice(Dot, StringRef::npos);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001650 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1651 Operands.push_back(
1652 PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1653 else
1654 Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001655 }
1656
1657 // If there are no more operands then finish
1658 if (getLexer().is(AsmToken::EndOfStatement))
1659 return false;
1660
1661 // Parse the first operand
1662 if (ParseOperand(Operands))
1663 return true;
1664
1665 while (getLexer().isNot(AsmToken::EndOfStatement) &&
1666 getLexer().is(AsmToken::Comma)) {
1667 // Consume the comma token
1668 getLexer().Lex();
1669
1670 // Parse the next operand
1671 if (ParseOperand(Operands))
1672 return true;
1673 }
1674
Hal Finkelfefcfff2015-04-23 22:47:57 +00001675 // We'll now deal with an unfortunate special case: the syntax for the dcbt
1676 // and dcbtst instructions differs for server vs. embedded cores.
1677 // The syntax for dcbt is:
1678 // dcbt ra, rb, th [server]
1679 // dcbt th, ra, rb [embedded]
1680 // where th can be omitted when it is 0. dcbtst is the same. We take the
1681 // server form to be the default, so swap the operands if we're parsing for
1682 // an embedded core (they'll be swapped again upon printing).
Michael Kupersteinc3434b32015-05-13 10:28:46 +00001683 if ((STI.getFeatureBits() & PPC::FeatureBookE) != 0 &&
Hal Finkelfefcfff2015-04-23 22:47:57 +00001684 Operands.size() == 4 &&
1685 (Name == "dcbt" || Name == "dcbtst")) {
1686 std::swap(Operands[1], Operands[3]);
1687 std::swap(Operands[2], Operands[1]);
1688 }
1689
Ulrich Weigand640192d2013-05-03 19:49:39 +00001690 return false;
1691}
1692
1693/// ParseDirective parses the PPC specific directives
1694bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1695 StringRef IDVal = DirectiveID.getIdentifier();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001696 if (!isDarwin()) {
1697 if (IDVal == ".word")
1698 return ParseDirectiveWord(2, DirectiveID.getLoc());
1699 if (IDVal == ".llong")
1700 return ParseDirectiveWord(8, DirectiveID.getLoc());
1701 if (IDVal == ".tc")
1702 return ParseDirectiveTC(isPPC64()? 8 : 4, DirectiveID.getLoc());
1703 if (IDVal == ".machine")
1704 return ParseDirectiveMachine(DirectiveID.getLoc());
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001705 if (IDVal == ".abiversion")
1706 return ParseDirectiveAbiVersion(DirectiveID.getLoc());
Ulrich Weigandbb686102014-07-20 23:06:03 +00001707 if (IDVal == ".localentry")
1708 return ParseDirectiveLocalEntry(DirectiveID.getLoc());
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001709 } else {
1710 if (IDVal == ".machine")
1711 return ParseDarwinDirectiveMachine(DirectiveID.getLoc());
1712 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001713 return true;
1714}
1715
1716/// ParseDirectiveWord
1717/// ::= .word [ expression (, expression)* ]
1718bool PPCAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001719 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001720 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1721 for (;;) {
1722 const MCExpr *Value;
1723 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001724 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001725
1726 getParser().getStreamer().EmitValue(Value, Size);
1727
1728 if (getLexer().is(AsmToken::EndOfStatement))
1729 break;
1730
1731 if (getLexer().isNot(AsmToken::Comma))
1732 return Error(L, "unexpected token in directive");
1733 Parser.Lex();
1734 }
1735 }
1736
1737 Parser.Lex();
1738 return false;
1739}
1740
1741/// ParseDirectiveTC
1742/// ::= .tc [ symbol (, expression)* ]
1743bool PPCAsmParser::ParseDirectiveTC(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001744 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001745 // Skip TC symbol, which is only used with XCOFF.
1746 while (getLexer().isNot(AsmToken::EndOfStatement)
1747 && getLexer().isNot(AsmToken::Comma))
1748 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001749 if (getLexer().isNot(AsmToken::Comma)) {
1750 Error(L, "unexpected token in directive");
1751 return false;
1752 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001753 Parser.Lex();
1754
1755 // Align to word size.
1756 getParser().getStreamer().EmitValueToAlignment(Size);
1757
1758 // Emit expressions.
1759 return ParseDirectiveWord(Size, L);
1760}
1761
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001762/// ParseDirectiveMachine (ELF platforms)
Ulrich Weigand55daa772013-07-09 10:00:34 +00001763/// ::= .machine [ cpu | "push" | "pop" ]
1764bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001765 MCAsmParser &Parser = getParser();
Ulrich Weigand55daa772013-07-09 10:00:34 +00001766 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001767 getLexer().isNot(AsmToken::String)) {
1768 Error(L, "unexpected token in directive");
1769 return false;
1770 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001771
1772 StringRef CPU = Parser.getTok().getIdentifier();
1773 Parser.Lex();
1774
1775 // FIXME: Right now, the parser always allows any available
1776 // instruction, so the .machine directive is not useful.
1777 // Implement ".machine any" (by doing nothing) for the benefit
1778 // of existing assembler code. Likewise, we can then implement
1779 // ".machine push" and ".machine pop" as no-op.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001780 if (CPU != "any" && CPU != "push" && CPU != "pop") {
1781 Error(L, "unrecognized machine type");
1782 return false;
1783 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001784
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001785 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1786 Error(L, "unexpected token in directive");
1787 return false;
1788 }
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +00001789 PPCTargetStreamer &TStreamer =
1790 *static_cast<PPCTargetStreamer *>(
1791 getParser().getStreamer().getTargetStreamer());
1792 TStreamer.emitMachine(CPU);
Ulrich Weigand55daa772013-07-09 10:00:34 +00001793
1794 return false;
1795}
1796
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001797/// ParseDarwinDirectiveMachine (Mach-o platforms)
1798/// ::= .machine cpu-identifier
1799bool PPCAsmParser::ParseDarwinDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001800 MCAsmParser &Parser = getParser();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001801 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001802 getLexer().isNot(AsmToken::String)) {
1803 Error(L, "unexpected token in directive");
1804 return false;
1805 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001806
1807 StringRef CPU = Parser.getTok().getIdentifier();
1808 Parser.Lex();
1809
1810 // FIXME: this is only the 'default' set of cpu variants.
1811 // However we don't act on this information at present, this is simply
1812 // allowing parsing to proceed with minimal sanity checking.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001813 if (CPU != "ppc7400" && CPU != "ppc" && CPU != "ppc64") {
1814 Error(L, "unrecognized cpu type");
1815 return false;
1816 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001817
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001818 if (isPPC64() && (CPU == "ppc7400" || CPU == "ppc")) {
1819 Error(L, "wrong cpu type specified for 64bit");
1820 return false;
1821 }
1822 if (!isPPC64() && CPU == "ppc64") {
1823 Error(L, "wrong cpu type specified for 32bit");
1824 return false;
1825 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001826
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001827 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1828 Error(L, "unexpected token in directive");
1829 return false;
1830 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001831
1832 return false;
1833}
1834
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001835/// ParseDirectiveAbiVersion
1836/// ::= .abiversion constant-expression
1837bool PPCAsmParser::ParseDirectiveAbiVersion(SMLoc L) {
1838 int64_t AbiVersion;
1839 if (getParser().parseAbsoluteExpression(AbiVersion)){
1840 Error(L, "expected constant expression");
1841 return false;
1842 }
1843 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1844 Error(L, "unexpected token in directive");
1845 return false;
1846 }
1847
1848 PPCTargetStreamer &TStreamer =
1849 *static_cast<PPCTargetStreamer *>(
1850 getParser().getStreamer().getTargetStreamer());
1851 TStreamer.emitAbiVersion(AbiVersion);
1852
1853 return false;
1854}
1855
Ulrich Weigandbb686102014-07-20 23:06:03 +00001856/// ParseDirectiveLocalEntry
1857/// ::= .localentry symbol, expression
1858bool PPCAsmParser::ParseDirectiveLocalEntry(SMLoc L) {
1859 StringRef Name;
1860 if (getParser().parseIdentifier(Name)) {
1861 Error(L, "expected identifier in directive");
1862 return false;
1863 }
Jim Grosbach6f482002015-05-18 18:43:14 +00001864 MCSymbol *Sym = getContext().getOrCreateSymbol(Name);
Ulrich Weigandbb686102014-07-20 23:06:03 +00001865
1866 if (getLexer().isNot(AsmToken::Comma)) {
1867 Error(L, "unexpected token in directive");
1868 return false;
1869 }
1870 Lex();
1871
1872 const MCExpr *Expr;
1873 if (getParser().parseExpression(Expr)) {
1874 Error(L, "expected expression");
1875 return false;
1876 }
1877
1878 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1879 Error(L, "unexpected token in directive");
1880 return false;
1881 }
1882
1883 PPCTargetStreamer &TStreamer =
1884 *static_cast<PPCTargetStreamer *>(
1885 getParser().getStreamer().getTargetStreamer());
1886 TStreamer.emitLocalEntry(Sym, Expr);
1887
1888 return false;
1889}
1890
1891
1892
Ulrich Weigand640192d2013-05-03 19:49:39 +00001893/// Force static initialization.
1894extern "C" void LLVMInitializePowerPCAsmParser() {
1895 RegisterMCAsmParser<PPCAsmParser> A(ThePPC32Target);
1896 RegisterMCAsmParser<PPCAsmParser> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +00001897 RegisterMCAsmParser<PPCAsmParser> C(ThePPC64LETarget);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001898}
1899
1900#define GET_REGISTER_MATCHER
1901#define GET_MATCHER_IMPLEMENTATION
1902#include "PPCGenAsmMatcher.inc"
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001903
1904// Define this matcher function after the auto-generated include so we
1905// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00001906unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001907 unsigned Kind) {
1908 // If the kind is a token for a literal immediate, check if our asm
1909 // operand matches. This is for InstAliases which have a fixed-value
1910 // immediate in the syntax.
1911 int64_t ImmVal;
1912 switch (Kind) {
1913 case MCK_0: ImmVal = 0; break;
1914 case MCK_1: ImmVal = 1; break;
Roman Divacky62cb6352013-09-12 17:50:54 +00001915 case MCK_2: ImmVal = 2; break;
1916 case MCK_3: ImmVal = 3; break;
Joerg Sonnenbergerdda8e782014-07-30 09:24:37 +00001917 case MCK_4: ImmVal = 4; break;
1918 case MCK_5: ImmVal = 5; break;
1919 case MCK_6: ImmVal = 6; break;
1920 case MCK_7: ImmVal = 7; break;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001921 default: return Match_InvalidOperand;
1922 }
1923
David Blaikie960ea3f2014-06-08 16:18:35 +00001924 PPCOperand &Op = static_cast<PPCOperand &>(AsmOp);
1925 if (Op.isImm() && Op.getImm() == ImmVal)
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001926 return Match_Success;
1927
1928 return Match_InvalidOperand;
1929}
1930
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001931const MCExpr *
1932PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1933 MCSymbolRefExpr::VariantKind Variant,
1934 MCContext &Ctx) {
1935 switch (Variant) {
1936 case MCSymbolRefExpr::VK_PPC_LO:
1937 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
1938 case MCSymbolRefExpr::VK_PPC_HI:
1939 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
1940 case MCSymbolRefExpr::VK_PPC_HA:
1941 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
1942 case MCSymbolRefExpr::VK_PPC_HIGHER:
1943 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
1944 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1945 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
1946 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1947 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
1948 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1949 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
1950 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001951 return nullptr;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001952 }
1953}