blob: 9001fbaa894da40c35948977f31f1a78e6d93da9 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrMMX.td - Describe the MMX Instruction Set --*- tablegen -*-===//
Eric Christopherd91dcee2009-08-10 22:37:37 +00002//
Evan Cheng6e595b92006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopherd91dcee2009-08-10 22:37:37 +00007//
Evan Cheng6e595b92006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
Dale Johannesen5f4a6f22010-09-09 01:02:39 +000014// All instructions that use MMX should be in this file, even if they also use
15// SSE.
16//
Evan Cheng6e595b92006-02-21 19:13:53 +000017//===----------------------------------------------------------------------===//
18
Bill Wendlingbbd25982007-03-06 18:53:42 +000019//===----------------------------------------------------------------------===//
Bill Wendling6092ce22007-03-08 22:09:11 +000020// MMX Multiclasses
21//===----------------------------------------------------------------------===//
22
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000023let Sched = WriteVecALU in {
Preston Gurd09de6ae2012-05-11 14:27:12 +000024def MMX_INTALU_ITINS : OpndItins<
25 IIC_MMX_ALU_RR, IIC_MMX_ALU_RM
26>;
27
28def MMX_INTALUQ_ITINS : OpndItins<
29 IIC_MMX_ALUQ_RR, IIC_MMX_ALUQ_RM
30>;
31
32def MMX_PHADDSUBW : OpndItins<
33 IIC_MMX_PHADDSUBW_RR, IIC_MMX_PHADDSUBW_RM
34>;
35
36def MMX_PHADDSUBD : OpndItins<
37 IIC_MMX_PHADDSUBD_RR, IIC_MMX_PHADDSUBD_RM
38>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000039}
Preston Gurd09de6ae2012-05-11 14:27:12 +000040
Quentin Colombet33ea1682014-08-06 00:22:39 +000041let Sched = WriteVecLogic in
42def MMX_INTALU_ITINS_VECLOGICSCHED : OpndItins<
43 IIC_MMX_ALU_RR, IIC_MMX_ALU_RM
44>;
45
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000046let Sched = WriteVecIMul in
Preston Gurd09de6ae2012-05-11 14:27:12 +000047def MMX_PMUL_ITINS : OpndItins<
48 IIC_MMX_PMUL, IIC_MMX_PMUL
49>;
50
Quentin Colombet33ea1682014-08-06 00:22:39 +000051let Sched = WriteVecIMul in {
Preston Gurd09de6ae2012-05-11 14:27:12 +000052def MMX_PSADBW_ITINS : OpndItins<
53 IIC_MMX_PSADBW, IIC_MMX_PSADBW
54>;
55
56def MMX_MISC_FUNC_ITINS : OpndItins<
57 IIC_MMX_MISC_FUNC_MEM, IIC_MMX_MISC_FUNC_REG
58>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000059}
Preston Gurd09de6ae2012-05-11 14:27:12 +000060
61def MMX_SHIFT_ITINS : ShiftOpndItins<
62 IIC_MMX_SHIFT_RR, IIC_MMX_SHIFT_RM, IIC_MMX_SHIFT_RI
63>;
64
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000065let Sched = WriteShuffle in {
Preston Gurd09de6ae2012-05-11 14:27:12 +000066def MMX_UNPCK_H_ITINS : OpndItins<
67 IIC_MMX_UNPCK_H_RR, IIC_MMX_UNPCK_H_RM
68>;
69
70def MMX_UNPCK_L_ITINS : OpndItins<
71 IIC_MMX_UNPCK_L, IIC_MMX_UNPCK_L
72>;
73
74def MMX_PCK_ITINS : OpndItins<
75 IIC_MMX_PCK_RR, IIC_MMX_PCK_RM
76>;
77
78def MMX_PSHUF_ITINS : OpndItins<
79 IIC_MMX_PSHUF, IIC_MMX_PSHUF
80>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000081} // Sched
Preston Gurd09de6ae2012-05-11 14:27:12 +000082
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000083let Sched = WriteCvtF2I in {
Preston Gurd09de6ae2012-05-11 14:27:12 +000084def MMX_CVT_PD_ITINS : OpndItins<
85 IIC_MMX_CVT_PD_RR, IIC_MMX_CVT_PD_RM
86>;
87
88def MMX_CVT_PS_ITINS : OpndItins<
89 IIC_MMX_CVT_PS_RR, IIC_MMX_CVT_PS_RM
90>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +000091}
Preston Gurd09de6ae2012-05-11 14:27:12 +000092
Eric Christopherd91dcee2009-08-10 22:37:37 +000093let Constraints = "$src1 = $dst" in {
Dale Johannesendd224d22010-09-30 23:57:10 +000094 // MMXI_binop_rm_int - Simple MMX binary operator based on intrinsic.
Dale Johannesen4dae0172010-09-08 20:54:00 +000095 // When this is cleaned up, remove the FIXME from X86RecognizableInstr.cpp.
96 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Preston Gurd09de6ae2012-05-11 14:27:12 +000097 OpndItins itins, bit Commutable = 0> {
Dale Johannesen605acfe2010-09-07 18:10:56 +000098 def irr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
99 (ins VR64:$src1, VR64:$src2),
100 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000101 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))], itins.rr>,
102 Sched<[itins.Sched]> {
Dale Johannesen605acfe2010-09-07 18:10:56 +0000103 let isCommutable = Commutable;
104 }
105 def irm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
106 (ins VR64:$src1, i64mem:$src2),
107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
108 [(set VR64:$dst, (IntId VR64:$src1,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000109 (bitconvert (load_mmx addr:$src2))))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000110 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Dale Johannesen605acfe2010-09-07 18:10:56 +0000111 }
112
Bill Wendlingd551a182007-03-22 18:42:45 +0000113 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Chengcdf22f22008-05-03 00:52:09 +0000114 string OpcodeStr, Intrinsic IntId,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000115 Intrinsic IntId2, ShiftOpndItins itins> {
Evan Cheng92b44882008-03-21 00:40:09 +0000116 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
117 (ins VR64:$src1, VR64:$src2),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000118 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000119 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))], itins.rr>,
120 Sched<[WriteVecShift]>;
Evan Cheng92b44882008-03-21 00:40:09 +0000121 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
122 (ins VR64:$src1, i64mem:$src2),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000123 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingd551a182007-03-22 18:42:45 +0000124 [(set VR64:$dst, (IntId VR64:$src1,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000125 (bitconvert (load_mmx addr:$src2))))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000126 itins.rm>, Sched<[WriteVecShiftLd, ReadAfterLd]>;
Evan Cheng92b44882008-03-21 00:40:09 +0000127 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
128 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000129 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000130 [(set VR64:$dst, (IntId2 VR64:$src1, (i32 imm:$src2)))], itins.ri>,
131 Sched<[WriteVecShift]>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000132 }
Bill Wendling6092ce22007-03-08 22:09:11 +0000133}
134
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000135/// Unary MMX instructions requiring SSSE3.
136multiclass SS3I_unop_rm_int_mm<bits<8> opc, string OpcodeStr,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000137 Intrinsic IntId64, OpndItins itins> {
Michael Liaobbd10792012-08-30 16:54:46 +0000138 def rr64 : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Craig Toppereb8f9e92012-01-10 06:30:56 +0000139 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000140 [(set VR64:$dst, (IntId64 VR64:$src))], itins.rr>,
141 Sched<[itins.Sched]>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000142
Michael Liaobbd10792012-08-30 16:54:46 +0000143 def rm64 : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Craig Toppereb8f9e92012-01-10 06:30:56 +0000144 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
145 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000146 (IntId64 (bitconvert (memopmmx addr:$src))))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000147 itins.rm>, Sched<[itins.Sched.Folded]>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000148}
149
150/// Binary MMX instructions requiring SSSE3.
151let ImmT = NoImm, Constraints = "$src1 = $dst" in {
152multiclass SS3I_binop_rm_int_mm<bits<8> opc, string OpcodeStr,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000153 Intrinsic IntId64, OpndItins itins> {
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000154 let isCommutable = 0 in
Michael Liaobbd10792012-08-30 16:54:46 +0000155 def rr64 : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000156 (ins VR64:$src1, VR64:$src2),
157 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000158 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))], itins.rr>,
159 Sched<[itins.Sched]>;
Michael Liaobbd10792012-08-30 16:54:46 +0000160 def rm64 : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000161 (ins VR64:$src1, i64mem:$src2),
162 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
163 [(set VR64:$dst,
164 (IntId64 VR64:$src1,
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000165 (bitconvert (memopmmx addr:$src2))))], itins.rm>,
166 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000167}
168}
169
170/// PALIGN MMX instructions (require SSSE3).
171multiclass ssse3_palign_mm<string asm, Intrinsic IntId> {
Michael Liaobbd10792012-08-30 16:54:46 +0000172 def R64irr : MMXSS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000173 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
174 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Quentin Colombet33ea1682014-08-06 00:22:39 +0000175 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2, (i8 imm:$src3)))]>,
176 Sched<[WriteShuffle]>;
Michael Liaobbd10792012-08-30 16:54:46 +0000177 def R64irm : MMXSS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000178 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
179 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
180 [(set VR64:$dst, (IntId VR64:$src1,
Quentin Colombet33ea1682014-08-06 00:22:39 +0000181 (bitconvert (load_mmx addr:$src2)), (i8 imm:$src3)))]>,
182 Sched<[WriteShuffleLd, ReadAfterLd]>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000183}
184
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000185multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
186 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000187 string asm, OpndItins itins, Domain d> {
Michael Liaobbd10792012-08-30 16:54:46 +0000188 def irr : MMXPI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000189 [(set DstRC:$dst, (Int SrcRC:$src))], itins.rr, d>,
190 Sched<[itins.Sched]>;
Michael Liaobbd10792012-08-30 16:54:46 +0000191 def irm : MMXPI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000192 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], itins.rm, d>,
193 Sched<[itins.Sched.Folded]>;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000194}
195
196multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
197 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
198 PatFrag ld_frag, string asm, Domain d> {
Benjamin Kramerb2893192013-06-14 09:31:41 +0000199 def irr : MMXPI<opc, MRMSrcReg, (outs DstRC:$dst),
200 (ins DstRC:$src1, SrcRC:$src2), asm,
201 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))],
Quentin Colombet0233d492014-08-07 00:20:44 +0000202 NoItinerary, d>, Sched<[WriteCvtI2F]>;
Benjamin Kramerb2893192013-06-14 09:31:41 +0000203 def irm : MMXPI<opc, MRMSrcMem, (outs DstRC:$dst),
204 (ins DstRC:$src1, x86memop:$src2), asm,
205 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))],
Quentin Colombet0233d492014-08-07 00:20:44 +0000206 NoItinerary, d>, Sched<[WriteCvtI2FLd]>;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000207}
208
Bill Wendling6092ce22007-03-08 22:09:11 +0000209//===----------------------------------------------------------------------===//
Chris Lattnerb44b2022010-10-03 18:42:30 +0000210// MMX EMMS Instruction
Bill Wendlingbbd25982007-03-06 18:53:42 +0000211//===----------------------------------------------------------------------===//
212
Eric Christopherd91dcee2009-08-10 22:37:37 +0000213def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms",
Preston Gurd3fe264d2013-09-13 19:23:28 +0000214 [(int_x86_mmx_emms)], IIC_MMX_EMMS>;
Bill Wendlingbbd25982007-03-06 18:53:42 +0000215
216//===----------------------------------------------------------------------===//
217// MMX Scalar Instructions
218//===----------------------------------------------------------------------===//
Bill Wendlingb1c86b42007-03-05 23:09:45 +0000219
Bill Wendlingac5b6502007-04-03 23:48:32 +0000220// Data Transfer Instructions
Evan Cheng94b5a802007-07-19 01:14:50 +0000221def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Cheng6200c222008-02-18 23:04:32 +0000222 "movd\t{$src, $dst|$dst, $src}",
Sean Callanan04d8cb72009-12-18 00:01:26 +0000223 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000224 (x86mmx (scalar_to_vector GR32:$src)))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000225 IIC_MMX_MOV_MM_RM>, Sched<[WriteMove]>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000226let canFoldAsLoad = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000227def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Cheng6200c222008-02-18 23:04:32 +0000228 "movd\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000229 [(set VR64:$dst,
230 (x86mmx (scalar_to_vector (loadi32 addr:$src))))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000231 IIC_MMX_MOV_MM_RM>, Sched<[WriteLoad]>;
Eric Christopherd91dcee2009-08-10 22:37:37 +0000232let mayStore = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000233def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000234 "movd\t{$src, $dst|$dst, $src}", [], IIC_MMX_MOV_MM_RM>,
235 Sched<[WriteStore]>;
Manman Renacb8bec2012-10-30 22:15:38 +0000236
237// Low word of MMX to GPR.
238def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
239 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
240def MMX_MOVD64grr : MMXI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR64:$src),
241 "movd\t{$src, $dst|$dst, $src}",
242 [(set GR32:$dst,
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000243 (MMX_X86movd2w (x86mmx VR64:$src)))],
244 IIC_MMX_MOV_REG_MM>, Sched<[WriteMove]>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000245
Evan Cheng94b5a802007-07-19 01:14:50 +0000246def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000247 "movd\t{$src, $dst|$dst, $src}",
Craig Toppera9847292013-10-08 06:30:39 +0000248 [(set VR64:$dst, (bitconvert GR64:$src))],
249 IIC_MMX_MOV_MM_RM>, Sched<[WriteMove]>;
Bill Wendling30532442007-07-04 00:19:54 +0000250
Rafael Espindola70e98162009-08-03 05:21:05 +0000251// These are 64 bit moves, but since the OS X assembler doesn't
252// recognize a register-register movq, we write them as
253// movd.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000254let SchedRW = [WriteMove] in {
Rafael Espindola7bdf4c22009-08-03 03:27:05 +0000255def MMX_MOVD64from64rr : MMXRI<0x7E, MRMDestReg,
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000256 (outs GR64:$dst), (ins VR64:$src),
Dale Johannesendd224d22010-09-30 23:57:10 +0000257 "movd\t{$src, $dst|$dst, $src}",
258 [(set GR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000259 (bitconvert VR64:$src))], IIC_MMX_MOV_REG_MM>;
Dan Gohman01a5d362008-04-15 23:55:07 +0000260let neverHasSideEffects = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000261def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000262 "movq\t{$src, $dst|$dst, $src}", [],
263 IIC_MMX_MOVQ_RR>;
Craig Topper0a9bf4c2014-04-17 06:33:45 +0000264let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
265def MMX_MOVQ64rr_REV : MMXI<0x7F, MRMDestReg, (outs VR64:$dst), (ins VR64:$src),
266 "movq\t{$src, $dst|$dst, $src}", [],
267 IIC_MMX_MOVQ_RR>;
268}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000269} // SchedRW
270
271let SchedRW = [WriteLoad] in {
Dale Johannesendd224d22010-09-30 23:57:10 +0000272let canFoldAsLoad = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000273def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000274 "movq\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000275 [(set VR64:$dst, (load_mmx addr:$src))],
276 IIC_MMX_MOVQ_RM>;
Quentin Colombet04f7b742014-04-23 19:30:26 +0000277} // SchedRW
278let SchedRW = [WriteStore] in
Evan Cheng94b5a802007-07-19 01:14:50 +0000279def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000280 "movq\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000281 [(store (x86mmx VR64:$src), addr:$dst)],
282 IIC_MMX_MOVQ_RM>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000283
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000284let SchedRW = [WriteMove] in {
Michael Liaobbd10792012-08-30 16:54:46 +0000285def MMX_MOVDQ2Qrr : MMXSDIi8<0xD6, MRMSrcReg, (outs VR64:$dst),
286 (ins VR128:$src), "movdq2q\t{$src, $dst|$dst, $src}",
287 [(set VR64:$dst,
288 (x86mmx (bitconvert
289 (i64 (vector_extract (v2i64 VR128:$src),
290 (iPTR 0))))))],
291 IIC_MMX_MOVQ_RR>;
Bill Wendling5c7f25632007-04-24 21:18:37 +0000292
Michael Liaobbd10792012-08-30 16:54:46 +0000293def MMX_MOVQ2DQrr : MMXS2SIi8<0xD6, MRMSrcReg, (outs VR128:$dst),
294 (ins VR64:$src), "movq2dq\t{$src, $dst|$dst, $src}",
295 [(set VR128:$dst,
296 (v2i64
297 (scalar_to_vector
298 (i64 (bitconvert (x86mmx VR64:$src))))))],
299 IIC_MMX_MOVQ_RR>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000300
Craig Toppera5f628c2013-10-09 04:54:21 +0000301let isCodeGenOnly = 1, hasSideEffects = 1 in {
Michael Liaobbd10792012-08-30 16:54:46 +0000302def MMX_MOVQ2FR64rr: MMXS2SIi8<0xD6, MRMSrcReg, (outs FR64:$dst),
303 (ins VR64:$src), "movq2dq\t{$src, $dst|$dst, $src}",
304 [], IIC_MMX_MOVQ_RR>;
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000305
Michael Liaobbd10792012-08-30 16:54:46 +0000306def MMX_MOVFR642Qrr: MMXSDIi8<0xD6, MRMSrcReg, (outs VR64:$dst),
307 (ins FR64:$src), "movdq2q\t{$src, $dst|$dst, $src}",
308 [], IIC_MMX_MOVQ_RR>;
Craig Toppera5f628c2013-10-09 04:54:21 +0000309}
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000310} // SchedRW
Stuart Hastings24b63f12010-04-23 19:03:32 +0000311
Evan Cheng94b5a802007-07-19 01:14:50 +0000312def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000313 "movntq\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000314 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000315 IIC_MMX_MOVQ_RM>, Sched<[WriteStore]>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000316
Craig Toppera5f628c2013-10-09 04:54:21 +0000317let Predicates = [HasMMX] in {
318 let AddedComplexity = 15 in
319 // movd to MMX register zero-extends
320 def : Pat<(x86mmx (X86vzmovl (x86mmx (scalar_to_vector GR32:$src)))),
321 (MMX_MOVD64rr GR32:$src)>;
322 let AddedComplexity = 20 in
323 def : Pat<(x86mmx (X86vzmovl (x86mmx (scalar_to_vector (loadi32 addr:$src))))),
324 (MMX_MOVD64rm addr:$src)>;
325}
Bill Wendlingac5b6502007-04-03 23:48:32 +0000326
Bill Wendling6092ce22007-03-08 22:09:11 +0000327// Arithmetic Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000328defm MMX_PABSB : SS3I_unop_rm_int_mm<0x1C, "pabsb", int_x86_ssse3_pabs_b,
329 MMX_INTALU_ITINS>;
330defm MMX_PABSW : SS3I_unop_rm_int_mm<0x1D, "pabsw", int_x86_ssse3_pabs_w,
331 MMX_INTALU_ITINS>;
332defm MMX_PABSD : SS3I_unop_rm_int_mm<0x1E, "pabsd", int_x86_ssse3_pabs_d,
333 MMX_INTALU_ITINS>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000334// -- Addition
Preston Gurd09de6ae2012-05-11 14:27:12 +0000335defm MMX_PADDB : MMXI_binop_rm_int<0xFC, "paddb", int_x86_mmx_padd_b,
336 MMX_INTALU_ITINS, 1>;
337defm MMX_PADDW : MMXI_binop_rm_int<0xFD, "paddw", int_x86_mmx_padd_w,
338 MMX_INTALU_ITINS, 1>;
339defm MMX_PADDD : MMXI_binop_rm_int<0xFE, "paddd", int_x86_mmx_padd_d,
340 MMX_INTALU_ITINS, 1>;
341defm MMX_PADDQ : MMXI_binop_rm_int<0xD4, "paddq", int_x86_mmx_padd_q,
342 MMX_INTALUQ_ITINS, 1>;
343defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b,
344 MMX_INTALU_ITINS, 1>;
345defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w,
346 MMX_INTALU_ITINS, 1>;
Bill Wendling6092ce22007-03-08 22:09:11 +0000347
Preston Gurd09de6ae2012-05-11 14:27:12 +0000348defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b,
349 MMX_INTALU_ITINS, 1>;
350defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w,
351 MMX_INTALU_ITINS, 1>;
Bill Wendling6092ce22007-03-08 22:09:11 +0000352
Preston Gurd09de6ae2012-05-11 14:27:12 +0000353defm MMX_PHADDW : SS3I_binop_rm_int_mm<0x01, "phaddw", int_x86_ssse3_phadd_w,
354 MMX_PHADDSUBW>;
355defm MMX_PHADD : SS3I_binop_rm_int_mm<0x02, "phaddd", int_x86_ssse3_phadd_d,
356 MMX_PHADDSUBD>;
357defm MMX_PHADDSW : SS3I_binop_rm_int_mm<0x03, "phaddsw",int_x86_ssse3_phadd_sw,
358 MMX_PHADDSUBW>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000359
360
Bill Wendling999c77f2007-03-27 21:20:36 +0000361// -- Subtraction
Preston Gurd09de6ae2012-05-11 14:27:12 +0000362defm MMX_PSUBB : MMXI_binop_rm_int<0xF8, "psubb", int_x86_mmx_psub_b,
363 MMX_INTALU_ITINS>;
364defm MMX_PSUBW : MMXI_binop_rm_int<0xF9, "psubw", int_x86_mmx_psub_w,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000365 MMX_INTALU_ITINS>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000366defm MMX_PSUBD : MMXI_binop_rm_int<0xFA, "psubd", int_x86_mmx_psub_d,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000367 MMX_INTALU_ITINS>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000368defm MMX_PSUBQ : MMXI_binop_rm_int<0xFB, "psubq", int_x86_mmx_psub_q,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000369 MMX_INTALUQ_ITINS>;
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000370
Preston Gurd09de6ae2012-05-11 14:27:12 +0000371defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000372 MMX_INTALU_ITINS>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000373defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000374 MMX_INTALU_ITINS>;
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000375
Preston Gurd09de6ae2012-05-11 14:27:12 +0000376defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000377 MMX_INTALU_ITINS>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000378defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w,
Eric Christopherb27cd8b2013-05-14 18:33:40 +0000379 MMX_INTALU_ITINS>;
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000380
Preston Gurd09de6ae2012-05-11 14:27:12 +0000381defm MMX_PHSUBW : SS3I_binop_rm_int_mm<0x05, "phsubw", int_x86_ssse3_phsub_w,
382 MMX_PHADDSUBW>;
383defm MMX_PHSUBD : SS3I_binop_rm_int_mm<0x06, "phsubd", int_x86_ssse3_phsub_d,
384 MMX_PHADDSUBD>;
385defm MMX_PHSUBSW : SS3I_binop_rm_int_mm<0x07, "phsubsw",int_x86_ssse3_phsub_sw,
386 MMX_PHADDSUBW>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000387
Bill Wendling999c77f2007-03-27 21:20:36 +0000388// -- Multiplication
Preston Gurd09de6ae2012-05-11 14:27:12 +0000389defm MMX_PMULLW : MMXI_binop_rm_int<0xD5, "pmullw", int_x86_mmx_pmull_w,
390 MMX_PMUL_ITINS, 1>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000391
Preston Gurd09de6ae2012-05-11 14:27:12 +0000392defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w,
393 MMX_PMUL_ITINS, 1>;
394defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w,
395 MMX_PMUL_ITINS, 1>;
396defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq,
397 MMX_PMUL_ITINS, 1>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000398let isCommutable = 1 in
Dale Johannesendd224d22010-09-30 23:57:10 +0000399defm MMX_PMULHRSW : SS3I_binop_rm_int_mm<0x0B, "pmulhrsw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000400 int_x86_ssse3_pmul_hr_sw, MMX_PMUL_ITINS>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000401
402// -- Miscellanea
Preston Gurd09de6ae2012-05-11 14:27:12 +0000403defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd,
404 MMX_PMUL_ITINS, 1>;
Bill Wendlinge3103412007-03-15 21:24:36 +0000405
Dale Johannesendd224d22010-09-30 23:57:10 +0000406defm MMX_PMADDUBSW : SS3I_binop_rm_int_mm<0x04, "pmaddubsw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000407 int_x86_ssse3_pmadd_ub_sw, MMX_PMUL_ITINS>;
408defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b,
409 MMX_MISC_FUNC_ITINS, 1>;
410defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w,
411 MMX_MISC_FUNC_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000412
Preston Gurd09de6ae2012-05-11 14:27:12 +0000413defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b,
414 MMX_MISC_FUNC_ITINS, 1>;
415defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w,
416 MMX_MISC_FUNC_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000417
Preston Gurd09de6ae2012-05-11 14:27:12 +0000418defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b,
419 MMX_MISC_FUNC_ITINS, 1>;
420defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w,
421 MMX_MISC_FUNC_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000422
Preston Gurd09de6ae2012-05-11 14:27:12 +0000423defm MMX_PSADBW : MMXI_binop_rm_int<0xF6, "psadbw", int_x86_mmx_psad_bw,
424 MMX_PSADBW_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000425
Preston Gurd09de6ae2012-05-11 14:27:12 +0000426defm MMX_PSIGNB : SS3I_binop_rm_int_mm<0x08, "psignb", int_x86_ssse3_psign_b,
427 MMX_MISC_FUNC_ITINS>;
428defm MMX_PSIGNW : SS3I_binop_rm_int_mm<0x09, "psignw", int_x86_ssse3_psign_w,
429 MMX_MISC_FUNC_ITINS>;
430defm MMX_PSIGND : SS3I_binop_rm_int_mm<0x0A, "psignd", int_x86_ssse3_psign_d,
431 MMX_MISC_FUNC_ITINS>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000432let Constraints = "$src1 = $dst" in
433 defm MMX_PALIGN : ssse3_palign_mm<"palignr", int_x86_mmx_palignr_b>;
434
Bill Wendling144b8bb2007-03-16 09:44:46 +0000435// Logical Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000436defm MMX_PAND : MMXI_binop_rm_int<0xDB, "pand", int_x86_mmx_pand,
Quentin Colombet33ea1682014-08-06 00:22:39 +0000437 MMX_INTALU_ITINS_VECLOGICSCHED, 1>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000438defm MMX_POR : MMXI_binop_rm_int<0xEB, "por" , int_x86_mmx_por,
Quentin Colombet33ea1682014-08-06 00:22:39 +0000439 MMX_INTALU_ITINS_VECLOGICSCHED, 1>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000440defm MMX_PXOR : MMXI_binop_rm_int<0xEF, "pxor", int_x86_mmx_pxor,
Quentin Colombet33ea1682014-08-06 00:22:39 +0000441 MMX_INTALU_ITINS_VECLOGICSCHED, 1>;
Preston Gurd09de6ae2012-05-11 14:27:12 +0000442defm MMX_PANDN : MMXI_binop_rm_int<0xDF, "pandn", int_x86_mmx_pandn,
Quentin Colombet33ea1682014-08-06 00:22:39 +0000443 MMX_INTALU_ITINS_VECLOGICSCHED>;
Bill Wendling144b8bb2007-03-16 09:44:46 +0000444
Bill Wendlingd551a182007-03-22 18:42:45 +0000445// Shift Instructions
446defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000447 int_x86_mmx_psrl_w, int_x86_mmx_psrli_w,
448 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000449defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000450 int_x86_mmx_psrl_d, int_x86_mmx_psrli_d,
451 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000452defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000453 int_x86_mmx_psrl_q, int_x86_mmx_psrli_q,
454 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000455
456defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000457 int_x86_mmx_psll_w, int_x86_mmx_pslli_w,
458 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000459defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000460 int_x86_mmx_psll_d, int_x86_mmx_pslli_d,
461 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000462defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000463 int_x86_mmx_psll_q, int_x86_mmx_pslli_q,
464 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000465
466defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000467 int_x86_mmx_psra_w, int_x86_mmx_psrai_w,
468 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000469defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000470 int_x86_mmx_psra_d, int_x86_mmx_psrai_d,
471 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000472
Bill Wendling999c77f2007-03-27 21:20:36 +0000473// Comparison Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000474defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b,
475 MMX_INTALU_ITINS>;
476defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w,
477 MMX_INTALU_ITINS>;
478defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d,
479 MMX_INTALU_ITINS>;
Bill Wendling6dff51a2007-03-27 20:22:40 +0000480
Preston Gurd09de6ae2012-05-11 14:27:12 +0000481defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b,
482 MMX_INTALU_ITINS>;
483defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w,
484 MMX_INTALU_ITINS>;
485defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d,
486 MMX_INTALU_ITINS>;
Bill Wendling6dff51a2007-03-27 20:22:40 +0000487
Bill Wendling999c77f2007-03-27 21:20:36 +0000488// -- Unpack Instructions
Dale Johannesen4dae0172010-09-08 20:54:00 +0000489defm MMX_PUNPCKHBW : MMXI_binop_rm_int<0x68, "punpckhbw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000490 int_x86_mmx_punpckhbw,
491 MMX_UNPCK_H_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000492defm MMX_PUNPCKHWD : MMXI_binop_rm_int<0x69, "punpckhwd",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000493 int_x86_mmx_punpckhwd,
494 MMX_UNPCK_H_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000495defm MMX_PUNPCKHDQ : MMXI_binop_rm_int<0x6A, "punpckhdq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000496 int_x86_mmx_punpckhdq,
497 MMX_UNPCK_H_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000498defm MMX_PUNPCKLBW : MMXI_binop_rm_int<0x60, "punpcklbw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000499 int_x86_mmx_punpcklbw,
500 MMX_UNPCK_L_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000501defm MMX_PUNPCKLWD : MMXI_binop_rm_int<0x61, "punpcklwd",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000502 int_x86_mmx_punpcklwd,
503 MMX_UNPCK_L_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000504defm MMX_PUNPCKLDQ : MMXI_binop_rm_int<0x62, "punpckldq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000505 int_x86_mmx_punpckldq,
506 MMX_UNPCK_L_ITINS>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000507
508// -- Pack Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000509defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb,
510 MMX_PCK_ITINS>;
511defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw,
512 MMX_PCK_ITINS>;
513defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb,
514 MMX_PCK_ITINS>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000515
Bill Wendling5c7f25632007-04-24 21:18:37 +0000516// -- Shuffle Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000517defm MMX_PSHUFB : SS3I_binop_rm_int_mm<0x00, "pshufb", int_x86_ssse3_pshuf_b,
518 MMX_PSHUF_ITINS>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000519
Chris Lattner4756bbe2010-10-02 21:32:15 +0000520def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Chris Lattnerd3593c32010-10-03 19:09:13 +0000521 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Chris Lattner4756bbe2010-10-02 21:32:15 +0000522 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
523 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000524 (int_x86_sse_pshuf_w VR64:$src1, imm:$src2))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000525 IIC_MMX_PSHUF>, Sched<[WriteShuffle]>;
Chris Lattner4756bbe2010-10-02 21:32:15 +0000526def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Chris Lattnerd3593c32010-10-03 19:09:13 +0000527 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Chris Lattner4756bbe2010-10-02 21:32:15 +0000528 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
529 [(set VR64:$dst,
Bill Wendling402e5482010-10-04 20:24:01 +0000530 (int_x86_sse_pshuf_w (load_mmx addr:$src1),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000531 imm:$src2))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000532 IIC_MMX_PSHUF>, Sched<[WriteShuffleLd]>;
Chris Lattner4756bbe2010-10-02 21:32:15 +0000533
534
535
536
Bill Wendlingac5b6502007-04-03 23:48:32 +0000537// -- Conversion Instructions
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000538defm MMX_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
539 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
Craig Topper5ccb6172014-02-18 00:21:49 +0000540 MMX_CVT_PS_ITINS, SSEPackedSingle>, PS;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000541defm MMX_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
542 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
Craig Topperae11aed2014-01-14 07:41:20 +0000543 MMX_CVT_PD_ITINS, SSEPackedDouble>, PD;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000544defm MMX_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
545 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
Craig Topper5ccb6172014-02-18 00:21:49 +0000546 MMX_CVT_PS_ITINS, SSEPackedSingle>, PS;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000547defm MMX_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
548 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
Craig Topperae11aed2014-01-14 07:41:20 +0000549 MMX_CVT_PD_ITINS, SSEPackedDouble>, PD;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000550defm MMX_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
551 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
Craig Topperae11aed2014-01-14 07:41:20 +0000552 MMX_CVT_PD_ITINS, SSEPackedDouble>, PD;
Dale Johannesend79bb122010-09-08 19:15:38 +0000553let Constraints = "$src1 = $dst" in {
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000554 defm MMX_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
555 int_x86_sse_cvtpi2ps,
556 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +0000557 SSEPackedSingle>, PS;
Dale Johannesend79bb122010-09-08 19:15:38 +0000558}
Evan Cheng09a95622006-04-11 06:57:30 +0000559
Bill Wendlingac5b6502007-04-03 23:48:32 +0000560// Extract / Insert
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000561def MMX_PEXTRWirri: MMXIi8<0xC5, MRMSrcReg,
Craig Toppera422b092013-10-14 04:55:01 +0000562 (outs GR32orGR64:$dst), (ins VR64:$src1, i32i8imm:$src2),
563 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
564 [(set GR32orGR64:$dst, (int_x86_mmx_pextr_w VR64:$src1,
565 (iPTR imm:$src2)))],
566 IIC_MMX_PEXTR>, Sched<[WriteShuffle]>;
Eric Christopherd91dcee2009-08-10 22:37:37 +0000567let Constraints = "$src1 = $dst" in {
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000568 def MMX_PINSRWirri : MMXIi8<0xC4, MRMSrcReg,
569 (outs VR64:$dst),
Craig Toppera422b092013-10-14 04:55:01 +0000570 (ins VR64:$src1, GR32orGR64:$src2, i32i8imm:$src3),
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000571 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
572 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
Craig Toppera422b092013-10-14 04:55:01 +0000573 GR32orGR64:$src2, (iPTR imm:$src3)))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000574 IIC_MMX_PINSRW>, Sched<[WriteShuffle]>;
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000575
576 def MMX_PINSRWirmi : MMXIi8<0xC4, MRMSrcMem,
577 (outs VR64:$dst),
578 (ins VR64:$src1, i16mem:$src2, i32i8imm:$src3),
579 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
580 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
581 (i32 (anyext (loadi16 addr:$src2))),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000582 (iPTR imm:$src3)))],
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000583 IIC_MMX_PINSRW>, Sched<[WriteShuffleLd, ReadAfterLd]>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000584}
585
Dale Johannesendd224d22010-09-30 23:57:10 +0000586// Mask creation
Craig Toppera422b092013-10-14 04:55:01 +0000587def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32orGR64:$dst),
588 (ins VR64:$src),
Dale Johannesendd224d22010-09-30 23:57:10 +0000589 "pmovmskb\t{$src, $dst|$dst, $src}",
Craig Toppera422b092013-10-14 04:55:01 +0000590 [(set GR32orGR64:$dst,
Dale Johannesendd224d22010-09-30 23:57:10 +0000591 (int_x86_mmx_pmovmskb VR64:$src))]>;
592
593
Dale Johannesendd224d22010-09-30 23:57:10 +0000594// Low word of XMM to MMX.
595def MMX_X86movdq2q : SDNode<"X86ISD::MOVDQ2Q", SDTypeProfile<1, 1,
596 [SDTCisVT<0, x86mmx>, SDTCisVT<1, v2i64>]>>;
597
598def : Pat<(x86mmx (MMX_X86movdq2q VR128:$src)),
599 (x86mmx (MMX_MOVDQ2Qrr VR128:$src))>;
600
601def : Pat<(x86mmx (MMX_X86movdq2q (loadv2i64 addr:$src))),
602 (x86mmx (MMX_MOVQ64rm addr:$src))>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000603
604// Misc.
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000605let SchedRW = [WriteShuffle] in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000606let Uses = [EDI] in
Craig Topperbc749db2013-10-09 02:18:34 +0000607def MMX_MASKMOVQ : MMXI32<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
608 "maskmovq\t{$mask, $src|$src, $mask}",
609 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)],
610 IIC_MMX_MASKMOV>;
Anton Korobeynikov31099512008-08-23 15:53:19 +0000611let Uses = [RDI] in
Bill Wendlingf6e8f6b2009-06-23 19:52:59 +0000612def MMX_MASKMOVQ64: MMXI64<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Anton Korobeynikov31099512008-08-23 15:53:19 +0000613 "maskmovq\t{$mask, $src|$src, $mask}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000614 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)],
615 IIC_MMX_MASKMOV>;
Jakob Stoklund Olesen267dd942013-03-26 18:24:20 +0000616}
Bill Wendlingbbd25982007-03-06 18:53:42 +0000617
Bill Wendling30532442007-07-04 00:19:54 +0000618// 64-bit bit convert.
Michael Liaobbd10792012-08-30 16:54:46 +0000619let Predicates = [HasSSE2] in {
Dale Johannesendd224d22010-09-30 23:57:10 +0000620def : Pat<(x86mmx (bitconvert (i64 GR64:$src))),
Bill Wendling30532442007-07-04 00:19:54 +0000621 (MMX_MOVD64to64rr GR64:$src)>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000622def : Pat<(i64 (bitconvert (x86mmx VR64:$src))),
Dan Gohman01a5d362008-04-15 23:55:07 +0000623 (MMX_MOVD64from64rr VR64:$src)>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000624def : Pat<(f64 (bitconvert (x86mmx VR64:$src))),
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000625 (MMX_MOVQ2FR64rr VR64:$src)>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000626def : Pat<(x86mmx (bitconvert (f64 FR64:$src))),
Stuart Hastings24b63f12010-04-23 19:03:32 +0000627 (MMX_MOVFR642Qrr FR64:$src)>;
Michael Liaobbd10792012-08-30 16:54:46 +0000628}
Bill Wendling30532442007-07-04 00:19:54 +0000629
Evan Cheng1339e722008-12-03 19:38:05 +0000630