Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMSubtarget.cpp - ARM Subtarget Information ----------------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Evan Cheng | 0d639a2 | 2011-07-01 21:01:15 +0000 | [diff] [blame] | 10 | // This file implements the ARM specific subclass of TargetSubtargetInfo. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMSubtarget.h" |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 15 | #include "ARMFrameLowering.h" |
| 16 | #include "ARMISelLowering.h" |
| 17 | #include "ARMInstrInfo.h" |
Chandler Carruth | d990388 | 2015-01-14 11:23:27 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 19 | #include "ARMSelectionDAGInfo.h" |
| 20 | #include "ARMSubtarget.h" |
Eric Christopher | 661f2d1 | 2014-12-18 02:20:58 +0000 | [diff] [blame] | 21 | #include "ARMTargetMachine.h" |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 22 | #include "Thumb1FrameLowering.h" |
| 23 | #include "Thumb1InstrInfo.h" |
| 24 | #include "Thumb2InstrInfo.h" |
Rafael Espindola | eece113 | 2016-05-27 22:41:51 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/Analysis.h" |
Chandler Carruth | d990388 | 2015-01-14 11:23:27 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Bill Wendling | 5a92eec | 2013-02-15 22:41:25 +0000 | [diff] [blame] | 27 | #include "llvm/IR/Attributes.h" |
Bill Wendling | 5a92eec | 2013-02-15 22:41:25 +0000 | [diff] [blame] | 28 | #include "llvm/IR/Function.h" |
Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 29 | #include "llvm/IR/GlobalValue.h" |
Tim Northover | 747ae9a | 2015-11-18 21:10:39 +0000 | [diff] [blame] | 30 | #include "llvm/MC/MCAsmInfo.h" |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetInstrInfo.h" |
Renato Golin | b4dd6c5 | 2013-03-21 18:47:47 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetOptions.h" |
Chris Bieneman | 03695ab | 2014-07-15 17:18:41 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetRegisterInfo.h" |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 35 | |
Chandler Carruth | d174b72 | 2014-04-22 02:03:14 +0000 | [diff] [blame] | 36 | using namespace llvm; |
| 37 | |
Chandler Carruth | e96dd89 | 2014-04-21 22:55:11 +0000 | [diff] [blame] | 38 | #define DEBUG_TYPE "arm-subtarget" |
| 39 | |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 40 | #define GET_SUBTARGETINFO_TARGET_DESC |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 41 | #define GET_SUBTARGETINFO_CTOR |
Evan Cheng | c9c090d | 2011-07-01 22:36:09 +0000 | [diff] [blame] | 42 | #include "ARMGenSubtargetInfo.inc" |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 43 | |
Bob Wilson | 4582530 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 44 | static cl::opt<bool> |
Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 45 | UseFusedMulOps("arm-use-mulops", |
| 46 | cl::init(true), cl::Hidden); |
| 47 | |
Weiming Zhao | 0da5cc0 | 2013-11-13 18:29:49 +0000 | [diff] [blame] | 48 | enum ITMode { |
| 49 | DefaultIT, |
| 50 | RestrictedIT, |
| 51 | NoRestrictedIT |
| 52 | }; |
| 53 | |
| 54 | static cl::opt<ITMode> |
| 55 | IT(cl::desc("IT block support"), cl::Hidden, cl::init(DefaultIT), |
| 56 | cl::ZeroOrMore, |
| 57 | cl::values(clEnumValN(DefaultIT, "arm-default-it", |
| 58 | "Generate IT block based on arch"), |
| 59 | clEnumValN(RestrictedIT, "arm-restrict-it", |
| 60 | "Disallow deprecated IT based on ARMv8"), |
| 61 | clEnumValN(NoRestrictedIT, "arm-no-restrict-it", |
| 62 | "Allow IT blocks based on ARMv7"), |
| 63 | clEnumValEnd)); |
| 64 | |
Oliver Stannard | f2ed5c6 | 2015-09-23 09:19:54 +0000 | [diff] [blame] | 65 | /// ForceFastISel - Use the fast-isel, even for subtargets where it is not |
| 66 | /// currently supported (for testing only). |
| 67 | static cl::opt<bool> |
| 68 | ForceFastISel("arm-force-fast-isel", |
| 69 | cl::init(false), cl::Hidden); |
| 70 | |
Eric Christopher | a47f680 | 2014-06-13 00:20:35 +0000 | [diff] [blame] | 71 | /// initializeSubtargetDependencies - Initializes using a CPU and feature string |
| 72 | /// so that we can use initializer lists for subtarget initialization. |
| 73 | ARMSubtarget &ARMSubtarget::initializeSubtargetDependencies(StringRef CPU, |
| 74 | StringRef FS) { |
| 75 | initializeEnvironment(); |
Eric Christopher | b68e253 | 2014-09-03 20:36:31 +0000 | [diff] [blame] | 76 | initSubtargetFeatures(CPU, FS); |
Eric Christopher | a47f680 | 2014-06-13 00:20:35 +0000 | [diff] [blame] | 77 | return *this; |
| 78 | } |
| 79 | |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 80 | ARMFrameLowering *ARMSubtarget::initializeFrameLowering(StringRef CPU, |
| 81 | StringRef FS) { |
| 82 | ARMSubtarget &STI = initializeSubtargetDependencies(CPU, FS); |
| 83 | if (STI.isThumb1Only()) |
| 84 | return (ARMFrameLowering *)new Thumb1FrameLowering(STI); |
| 85 | |
| 86 | return new ARMFrameLowering(STI); |
| 87 | } |
| 88 | |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 89 | ARMSubtarget::ARMSubtarget(const Triple &TT, const std::string &CPU, |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 90 | const std::string &FS, |
| 91 | const ARMBaseTargetMachine &TM, bool IsLittle) |
Diana Picus | eb1068a | 2016-06-27 13:06:10 +0000 | [diff] [blame^] | 92 | : ARMGenSubtargetInfo(TT, CPU, FS), UseMulOps(UseFusedMulOps), |
| 93 | CPUString(CPU), IsLittle(IsLittle), TargetTriple(TT), Options(TM.Options), |
| 94 | TM(TM), FrameLowering(initializeFrameLowering(CPU, FS)), |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 95 | // At this point initializeSubtargetDependencies has been called so |
| 96 | // we can query directly. |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 97 | InstrInfo(isThumb1Only() |
| 98 | ? (ARMBaseInstrInfo *)new Thumb1InstrInfo(*this) |
| 99 | : !isThumb() |
| 100 | ? (ARMBaseInstrInfo *)new ARMInstrInfo(*this) |
| 101 | : (ARMBaseInstrInfo *)new Thumb2InstrInfo(*this)), |
Eric Christopher | 1889fdc | 2015-01-29 00:19:39 +0000 | [diff] [blame] | 102 | TLInfo(TM, *this) {} |
Bill Wendling | 5a92eec | 2013-02-15 22:41:25 +0000 | [diff] [blame] | 103 | |
Bill Wendling | 61375d8 | 2013-02-16 01:36:26 +0000 | [diff] [blame] | 104 | void ARMSubtarget::initializeEnvironment() { |
Tim Northover | 747ae9a | 2015-11-18 21:10:39 +0000 | [diff] [blame] | 105 | // MCAsmInfo isn't always present (e.g. in opt) so we can't initialize this |
| 106 | // directly from it, but we can try to make sure they're consistent when both |
| 107 | // available. |
Tim Northover | 042a6c1 | 2016-01-27 19:32:29 +0000 | [diff] [blame] | 108 | UseSjLjEH = isTargetDarwin() && !isTargetWatchABI(); |
Tim Northover | 747ae9a | 2015-11-18 21:10:39 +0000 | [diff] [blame] | 109 | assert((!TM.getMCAsmInfo() || |
| 110 | (TM.getMCAsmInfo()->getExceptionHandlingType() == |
| 111 | ExceptionHandling::SjLj) == UseSjLjEH) && |
| 112 | "inconsistent sjlj choice between CodeGen and MC"); |
Bill Wendling | 61375d8 | 2013-02-16 01:36:26 +0000 | [diff] [blame] | 113 | } |
| 114 | |
Eric Christopher | b68e253 | 2014-09-03 20:36:31 +0000 | [diff] [blame] | 115 | void ARMSubtarget::initSubtargetFeatures(StringRef CPU, StringRef FS) { |
Tilmann Scheller | 63872ce | 2013-09-02 17:09:01 +0000 | [diff] [blame] | 116 | if (CPUString.empty()) { |
Tim Northover | e0ccdc6 | 2015-10-28 22:46:43 +0000 | [diff] [blame] | 117 | CPUString = "generic"; |
| 118 | |
| 119 | if (isTargetDarwin()) { |
| 120 | StringRef ArchName = TargetTriple.getArchName(); |
| 121 | if (ArchName.endswith("v7s")) |
| 122 | // Default to the Swift CPU when targeting armv7s/thumbv7s. |
| 123 | CPUString = "swift"; |
| 124 | else if (ArchName.endswith("v7k")) |
| 125 | // Default to the Cortex-a7 CPU when targeting armv7k/thumbv7k. |
| 126 | // ARMv7k does not use SjLj exception handling. |
| 127 | CPUString = "cortex-a7"; |
| 128 | } |
Tilmann Scheller | 63872ce | 2013-09-02 17:09:01 +0000 | [diff] [blame] | 129 | } |
Evan Cheng | ec415ef | 2009-03-08 04:02:49 +0000 | [diff] [blame] | 130 | |
Evan Cheng | 0b33a32 | 2011-06-30 02:12:44 +0000 | [diff] [blame] | 131 | // Insert the architecture feature derived from the target triple into the |
| 132 | // feature string. This is important for setting features that are implied |
| 133 | // based on the architecture version. |
Daniel Sanders | 50f1723 | 2015-09-15 16:17:27 +0000 | [diff] [blame] | 134 | std::string ArchFS = ARM_MC::ParseARMTriple(TargetTriple, CPUString); |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 135 | if (!FS.empty()) { |
| 136 | if (!ArchFS.empty()) |
Yaron Keren | 075759a | 2015-03-30 15:42:36 +0000 | [diff] [blame] | 137 | ArchFS = (Twine(ArchFS) + "," + FS).str(); |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 138 | else |
| 139 | ArchFS = FS; |
| 140 | } |
Evan Cheng | 1a72add6 | 2011-07-07 07:07:08 +0000 | [diff] [blame] | 141 | ParseSubtargetFeatures(CPUString, ArchFS); |
Evan Cheng | 2bd6536 | 2011-07-07 00:08:19 +0000 | [diff] [blame] | 142 | |
Joerg Sonnenberger | 002a147 | 2013-12-13 11:16:00 +0000 | [diff] [blame] | 143 | // FIXME: This used enable V6T2 support implicitly for Thumb2 mode. |
| 144 | // Assert this for now to make the change obvious. |
| 145 | assert(hasV6T2Ops() || !hasThumb2()); |
Bob Wilson | d0046ca | 2010-11-09 22:50:47 +0000 | [diff] [blame] | 146 | |
Andrew Trick | 352abc1 | 2012-08-08 02:44:16 +0000 | [diff] [blame] | 147 | // Keep a pointer to static instruction cost data for the specified CPU. |
| 148 | SchedModel = getSchedModelForCPU(CPUString); |
| 149 | |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 150 | // Initialize scheduling itinerary for the specified CPU. |
| 151 | InstrItins = getInstrItineraryForCPU(CPUString); |
| 152 | |
Saleem Abdulrasool | cd13082 | 2014-04-02 20:32:05 +0000 | [diff] [blame] | 153 | // FIXME: this is invalid for WindowsCE |
Eric Christopher | 1971c35 | 2014-12-18 02:08:45 +0000 | [diff] [blame] | 154 | if (isTargetWindows()) |
Saleem Abdulrasool | cd13082 | 2014-04-02 20:32:05 +0000 | [diff] [blame] | 155 | NoARM = true; |
Saleem Abdulrasool | cd13082 | 2014-04-02 20:32:05 +0000 | [diff] [blame] | 156 | |
Lauro Ramos Venancio | 048e16ff | 2007-02-13 19:52:28 +0000 | [diff] [blame] | 157 | if (isAAPCS_ABI()) |
| 158 | stackAlignment = 8; |
Tim Northover | e0ccdc6 | 2015-10-28 22:46:43 +0000 | [diff] [blame] | 159 | if (isTargetNaCl() || isAAPCS16_ABI()) |
Mark Seaborn | be266aa | 2014-02-16 18:59:48 +0000 | [diff] [blame] | 160 | stackAlignment = 16; |
Lauro Ramos Venancio | 048e16ff | 2007-02-13 19:52:28 +0000 | [diff] [blame] | 161 | |
Artyom Skrobov | ad8a063 | 2015-09-28 09:44:11 +0000 | [diff] [blame] | 162 | // FIXME: Completely disable sibcall for Thumb1 since ThumbRegisterInfo:: |
| 163 | // emitEpilogue is not ready for them. Thumb tail calls also use t2B, as |
| 164 | // the Thumb1 16-bit unconditional branch doesn't have sufficient relocation |
| 165 | // support in the assembler and linker to be used. This would need to be |
| 166 | // fixed to fully support tail calls in Thumb1. |
| 167 | // |
| 168 | // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take |
| 169 | // LR. This means if we need to reload LR, it takes an extra instructions, |
| 170 | // which outweighs the value of the tail call; but here we don't know yet |
| 171 | // whether LR is going to be used. Probably the right approach is to |
| 172 | // generate the tail call here and turn it back into CALL/RET in |
| 173 | // emitEpilogue if LR is used. |
| 174 | |
| 175 | // Thumb1 PIC calls to external symbols use BX, so they can be tail calls, |
| 176 | // but we need to make sure there are enough registers; the only valid |
| 177 | // registers are the 4 used for parameters. We don't currently do this |
| 178 | // case. |
| 179 | |
Bradley Smith | a118910 | 2016-01-15 10:26:17 +0000 | [diff] [blame] | 180 | SupportsTailCall = !isThumb() || hasV8MBaselineOps(); |
Artyom Skrobov | ad8a063 | 2015-09-28 09:44:11 +0000 | [diff] [blame] | 181 | |
| 182 | if (isTargetMachO() && isTargetIOS() && getTargetTriple().isOSVersionLT(5, 0)) |
| 183 | SupportsTailCall = false; |
David Goodwin | 9a051a5 | 2009-10-01 21:46:35 +0000 | [diff] [blame] | 184 | |
Weiming Zhao | 0da5cc0 | 2013-11-13 18:29:49 +0000 | [diff] [blame] | 185 | switch (IT) { |
| 186 | case DefaultIT: |
Alexander Kornienko | fb37cfa | 2015-04-14 15:32:58 +0000 | [diff] [blame] | 187 | RestrictIT = hasV8Ops(); |
Weiming Zhao | 0da5cc0 | 2013-11-13 18:29:49 +0000 | [diff] [blame] | 188 | break; |
| 189 | case RestrictedIT: |
| 190 | RestrictIT = true; |
| 191 | break; |
| 192 | case NoRestrictedIT: |
| 193 | RestrictIT = false; |
| 194 | break; |
| 195 | } |
| 196 | |
Renato Golin | b4dd6c5 | 2013-03-21 18:47:47 +0000 | [diff] [blame] | 197 | // NEON f32 ops are non-IEEE 754 compliant. Darwin is ok with it by default. |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 198 | const FeatureBitset &Bits = getFeatureBits(); |
| 199 | if ((Bits[ARM::ProcA5] || Bits[ARM::ProcA8]) && // Where this matters |
Renato Golin | b4dd6c5 | 2013-03-21 18:47:47 +0000 | [diff] [blame] | 200 | (Options.UnsafeFPMath || isTargetDarwin())) |
| 201 | UseNEONForSinglePrecisionFP = true; |
Diana Picus | 92423ce | 2016-06-27 09:08:23 +0000 | [diff] [blame] | 202 | |
| 203 | // FIXME: Teach TableGen to deal with these instead of doing it manually here. |
| 204 | switch (ARMProcFamily) { |
| 205 | case Others: |
| 206 | case CortexA5: |
| 207 | break; |
| 208 | case CortexA7: |
| 209 | LdStMultipleTiming = DoubleIssue; |
| 210 | break; |
| 211 | case CortexA8: |
| 212 | LdStMultipleTiming = DoubleIssue; |
| 213 | break; |
| 214 | case CortexA9: |
| 215 | LdStMultipleTiming = DoubleIssueCheckUnalignedAccess; |
| 216 | PreISelOperandLatencyAdjustment = 1; |
| 217 | break; |
| 218 | case CortexA12: |
| 219 | break; |
| 220 | case CortexA15: |
| 221 | MaxInterleaveFactor = 2; |
| 222 | PreISelOperandLatencyAdjustment = 1; |
| 223 | break; |
| 224 | case CortexA17: |
| 225 | case CortexA32: |
| 226 | case CortexA35: |
| 227 | case CortexA53: |
| 228 | case CortexA57: |
| 229 | case CortexA72: |
| 230 | case CortexA73: |
| 231 | case CortexR4: |
| 232 | case CortexR4F: |
| 233 | case CortexR5: |
| 234 | case CortexR7: |
| 235 | case CortexM3: |
| 236 | case ExynosM1: |
| 237 | break; |
| 238 | case Krait: |
| 239 | PreISelOperandLatencyAdjustment = 1; |
| 240 | break; |
| 241 | case Swift: |
| 242 | MaxInterleaveFactor = 2; |
| 243 | LdStMultipleTiming = SingleIssuePlusExtras; |
| 244 | PreISelOperandLatencyAdjustment = 1; |
| 245 | break; |
| 246 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 247 | } |
Evan Cheng | 43b9ca6 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 248 | |
Eric Christopher | 661f2d1 | 2014-12-18 02:20:58 +0000 | [diff] [blame] | 249 | bool ARMSubtarget::isAPCS_ABI() const { |
| 250 | assert(TM.TargetABI != ARMBaseTargetMachine::ARM_ABI_UNKNOWN); |
| 251 | return TM.TargetABI == ARMBaseTargetMachine::ARM_ABI_APCS; |
| 252 | } |
| 253 | bool ARMSubtarget::isAAPCS_ABI() const { |
| 254 | assert(TM.TargetABI != ARMBaseTargetMachine::ARM_ABI_UNKNOWN); |
Tim Northover | e0ccdc6 | 2015-10-28 22:46:43 +0000 | [diff] [blame] | 255 | return TM.TargetABI == ARMBaseTargetMachine::ARM_ABI_AAPCS || |
| 256 | TM.TargetABI == ARMBaseTargetMachine::ARM_ABI_AAPCS16; |
Eric Christopher | 661f2d1 | 2014-12-18 02:20:58 +0000 | [diff] [blame] | 257 | } |
Tim Northover | e0ccdc6 | 2015-10-28 22:46:43 +0000 | [diff] [blame] | 258 | bool ARMSubtarget::isAAPCS16_ABI() const { |
| 259 | assert(TM.TargetABI != ARMBaseTargetMachine::ARM_ABI_UNKNOWN); |
| 260 | return TM.TargetABI == ARMBaseTargetMachine::ARM_ABI_AAPCS16; |
| 261 | } |
| 262 | |
Rafael Espindola | eece113 | 2016-05-27 22:41:51 +0000 | [diff] [blame] | 263 | /// true if the GV will be accessed via an indirect symbol. |
Evan Cheng | 1b38952 | 2009-09-03 07:04:02 +0000 | [diff] [blame] | 264 | bool |
Dan Gohman | bcaf681 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 265 | ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV, |
| 266 | Reloc::Model RelocM) const { |
Rafael Espindola | eece113 | 2016-05-27 22:41:51 +0000 | [diff] [blame] | 267 | if (!shouldAssumeDSOLocal(RelocM, TargetTriple, *GV->getParent(), GV)) |
Evan Cheng | 1b38952 | 2009-09-03 07:04:02 +0000 | [diff] [blame] | 268 | return true; |
Peter Collingbourne | 6a9d177 | 2015-07-05 20:52:35 +0000 | [diff] [blame] | 269 | |
Rafael Espindola | eece113 | 2016-05-27 22:41:51 +0000 | [diff] [blame] | 270 | // 32 bit macho has no relocation for a-b if a is undefined, even if b is in |
| 271 | // the section that is being relocated. This means we have to use o load even |
| 272 | // for GVs that are known to be local to the dso. |
| 273 | if (isTargetDarwin() && RelocM == Reloc::PIC_ && |
| 274 | (GV->isDeclarationForLinker() || GV->hasCommonLinkage())) |
| 275 | return true; |
Evan Cheng | 1b38952 | 2009-09-03 07:04:02 +0000 | [diff] [blame] | 276 | |
| 277 | return false; |
Evan Cheng | 43b9ca6 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 278 | } |
David Goodwin | 0d412c2 | 2009-11-10 00:48:55 +0000 | [diff] [blame] | 279 | |
Owen Anderson | a3181e2 | 2010-09-28 21:57:50 +0000 | [diff] [blame] | 280 | unsigned ARMSubtarget::getMispredictionPenalty() const { |
Pete Cooper | 1175945 | 2014-09-02 17:43:54 +0000 | [diff] [blame] | 281 | return SchedModel.MispredictPenalty; |
Owen Anderson | a3181e2 | 2010-09-28 21:57:50 +0000 | [diff] [blame] | 282 | } |
| 283 | |
Bob Wilson | e7dde0c | 2013-11-03 06:14:38 +0000 | [diff] [blame] | 284 | bool ARMSubtarget::hasSinCos() const { |
Tim Northover | 8b40366 | 2015-10-28 22:51:16 +0000 | [diff] [blame] | 285 | return isTargetWatchOS() || |
| 286 | (isTargetIOS() && !getTargetTriple().isOSVersionLT(7, 0)); |
Bob Wilson | e7dde0c | 2013-11-03 06:14:38 +0000 | [diff] [blame] | 287 | } |
| 288 | |
Matthias Braun | 9e85980 | 2015-07-17 23:18:30 +0000 | [diff] [blame] | 289 | bool ARMSubtarget::enableMachineScheduler() const { |
| 290 | // Enable the MachineScheduler before register allocation for out-of-order |
| 291 | // architectures where we do not use the PostRA scheduler anymore (for now |
| 292 | // restricted to swift). |
| 293 | return getSchedModel().isOutOfOrder() && isSwift(); |
| 294 | } |
| 295 | |
Sanjay Patel | a2f658d | 2014-07-15 22:39:58 +0000 | [diff] [blame] | 296 | // This overrides the PostRAScheduler bit in the SchedModel for any CPU. |
Matthias Braun | 39a2afc | 2015-06-13 03:42:16 +0000 | [diff] [blame] | 297 | bool ARMSubtarget::enablePostRAScheduler() const { |
Matthias Braun | 9e85980 | 2015-07-17 23:18:30 +0000 | [diff] [blame] | 298 | // No need for PostRA scheduling on out of order CPUs (for now restricted to |
| 299 | // swift). |
| 300 | if (getSchedModel().isOutOfOrder() && isSwift()) |
| 301 | return false; |
Sanjay Patel | a2f658d | 2014-07-15 22:39:58 +0000 | [diff] [blame] | 302 | return (!isThumb() || hasThumb2()); |
Andrew Trick | 8d2ee37 | 2014-06-04 07:06:27 +0000 | [diff] [blame] | 303 | } |
| 304 | |
Robin Morisset | 59c23cd | 2014-08-21 21:50:01 +0000 | [diff] [blame] | 305 | bool ARMSubtarget::enableAtomicExpand() const { |
Bradley Smith | 433c22e | 2016-01-15 10:26:51 +0000 | [diff] [blame] | 306 | return hasAnyDataBarrier() && (!isThumb() || hasV8MBaselineOps()); |
Eric Christopher | c40e5ed | 2014-06-19 21:03:04 +0000 | [diff] [blame] | 307 | } |
| 308 | |
Tim Northover | 910dde7 | 2015-08-03 17:20:10 +0000 | [diff] [blame] | 309 | bool ARMSubtarget::useStride4VFPs(const MachineFunction &MF) const { |
Tim Northover | f8e47e4 | 2015-10-28 22:56:36 +0000 | [diff] [blame] | 310 | // For general targets, the prologue can grow when VFPs are allocated with |
| 311 | // stride 4 (more vpush instructions). But WatchOS uses a compact unwind |
| 312 | // format which it's more important to get right. |
Tim Northover | 042a6c1 | 2016-01-27 19:32:29 +0000 | [diff] [blame] | 313 | return isTargetWatchABI() || (isSwift() && !MF.getFunction()->optForMinSize()); |
Tim Northover | 910dde7 | 2015-08-03 17:20:10 +0000 | [diff] [blame] | 314 | } |
| 315 | |
Eric Christopher | c1058df | 2014-07-04 01:55:26 +0000 | [diff] [blame] | 316 | bool ARMSubtarget::useMovt(const MachineFunction &MF) const { |
| 317 | // NOTE Windows on ARM needs to use mov.w/mov.t pairs to materialise 32-bit |
| 318 | // immediates as it is inherently position independent, and may be out of |
| 319 | // range otherwise. |
Bradley Smith | d9a99ce | 2016-01-15 10:25:14 +0000 | [diff] [blame] | 320 | return !NoMovt && hasV8MBaselineOps() && |
Sanjay Patel | 924879a | 2015-08-04 15:49:57 +0000 | [diff] [blame] | 321 | (isTargetWindows() || !MF.getFunction()->optForMinSize()); |
Eric Christopher | c1058df | 2014-07-04 01:55:26 +0000 | [diff] [blame] | 322 | } |
Akira Hatanaka | ddf76aa | 2015-05-23 01:14:08 +0000 | [diff] [blame] | 323 | |
| 324 | bool ARMSubtarget::useFastISel() const { |
Oliver Stannard | f2ed5c6 | 2015-09-23 09:19:54 +0000 | [diff] [blame] | 325 | // Enable fast-isel for any target, for testing only. |
| 326 | if (ForceFastISel) |
| 327 | return true; |
| 328 | |
Eric Christopher | a835956 | 2015-09-18 20:08:18 +0000 | [diff] [blame] | 329 | // Limit fast-isel to the targets that are or have been tested. |
| 330 | if (!hasV6Ops()) |
| 331 | return false; |
| 332 | |
Akira Hatanaka | ddf76aa | 2015-05-23 01:14:08 +0000 | [diff] [blame] | 333 | // Thumb2 support on iOS; ARM support on iOS, Linux and NaCl. |
| 334 | return TM.Options.EnableFastISel && |
| 335 | ((isTargetMachO() && !isThumb1Only()) || |
| 336 | (isTargetLinux() && !isThumb()) || (isTargetNaCl() && !isThumb())); |
| 337 | } |