blob: 4ef08eb1130dfbd12b262fbb0a3a8c83b90a7489 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrAltivec.td - The PowerPC Altivec Extension -*- tablegen -*-===//
2//
Chris Lattner2a85fa12006-03-25 07:51:43 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner2a85fa12006-03-25 07:51:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the Altivec extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Altivec transformation functions and pattern fragments.
16//
17
Chris Lattner1c85e342010-03-28 08:00:23 +000018// Since we canonicalize buildvectors to v16i8, all vnots "-1" operands will be
19// of that type.
20def vnot_ppc : PatFrag<(ops node:$in),
21 (xor node:$in, (bitconvert (v16i8 immAllOnesV)))>;
Chris Lattnere8b83b42006-04-06 17:23:16 +000022
Nate Begeman8d6d4b92009-04-27 18:41:29 +000023def vpkuhum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
24 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000025 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000026}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000027def vpkuwum_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
28 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000029 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 0, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000030}]>;
31def vpkuhum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
32 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000033 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Nate Begeman8d6d4b92009-04-27 18:41:29 +000034}]>;
35def vpkuwum_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
36 (vector_shuffle node:$lhs, node:$rhs), [{
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000037 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 1, *CurDAG);
Chris Lattnera4bbfae2006-04-06 22:28:36 +000038}]>;
39
Ulrich Weigandcc9909b2014-08-04 13:53:40 +000040// These fragments are provided for little-endian, where the inputs must be
41// swapped for correct semantics.
42def vpkuhum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
43 (vector_shuffle node:$lhs, node:$rhs), [{
44 return PPC::isVPKUHUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
45}]>;
46def vpkuwum_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
47 (vector_shuffle node:$lhs, node:$rhs), [{
48 return PPC::isVPKUWUMShuffleMask(cast<ShuffleVectorSDNode>(N), 2, *CurDAG);
49}]>;
Chris Lattnera4bbfae2006-04-06 22:28:36 +000050
Nate Begeman8d6d4b92009-04-27 18:41:29 +000051def vmrglb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000052 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000053 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000054}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000055def vmrglh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000056 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000057 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000058}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000059def vmrglw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000060 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000061 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000062}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000063def vmrghb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000064 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000065 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000066}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000067def vmrghh_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000068 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000069 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 0, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +000070}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000071def vmrghw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000072 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000073 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 0, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000074}]>;
75
Nate Begeman8d6d4b92009-04-27 18:41:29 +000076
77def vmrglb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
Chris Lattnerdac58bd02010-03-08 18:44:04 +000078 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000079 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000080}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000081def vmrglh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
82 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000083 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000084}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000085def vmrglw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
86 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000087 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000088}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000089def vmrghb_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
90 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000091 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000092}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000093def vmrghh_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
94 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000095 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 1, *CurDAG);
Chris Lattnerf38e0332006-04-06 22:02:42 +000096}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +000097def vmrghw_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
98 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +000099 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 1, *CurDAG);
100}]>;
101
102
103// These fragments are provided for little-endian, where the inputs must be
104// swapped for correct semantics.
105def vmrglb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
106 (vector_shuffle (v16i8 node:$lhs), node:$rhs), [{
107 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
108}]>;
109def vmrglh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
110 (vector_shuffle node:$lhs, node:$rhs), [{
111 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
112}]>;
113def vmrglw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
114 (vector_shuffle node:$lhs, node:$rhs), [{
115 return PPC::isVMRGLShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
116}]>;
117def vmrghb_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
118 (vector_shuffle node:$lhs, node:$rhs), [{
119 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 1, 2, *CurDAG);
120}]>;
121def vmrghh_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
122 (vector_shuffle node:$lhs, node:$rhs), [{
123 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 2, 2, *CurDAG);
124}]>;
125def vmrghw_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
126 (vector_shuffle node:$lhs, node:$rhs), [{
127 return PPC::isVMRGHShuffleMask(cast<ShuffleVectorSDNode>(N), 4, 2, *CurDAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000128}]>;
129
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000130
131def VSLDOI_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000132 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 0, *CurDAG));
Chris Lattner1d338192006-04-06 18:26:28 +0000133}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000134def vsldoi_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
135 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000136 return PPC::isVSLDOIShuffleMask(N, 0, *CurDAG) != -1;
Chris Lattner1d338192006-04-06 18:26:28 +0000137}], VSLDOI_get_imm>;
138
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000139
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000140/// VSLDOI_unary* - These are used to match vsldoi(X,X), which is turned into
Chris Lattner1d338192006-04-06 18:26:28 +0000141/// vector_shuffle(X,undef,mask) by the dag combiner.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000142def VSLDOI_unary_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000143 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 1, *CurDAG));
Chris Lattner1d338192006-04-06 18:26:28 +0000144}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000145def vsldoi_unary_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
146 (vector_shuffle node:$lhs, node:$rhs), [{
Bill Schmidt42a69362014-08-05 20:47:25 +0000147 return PPC::isVSLDOIShuffleMask(N, 1, *CurDAG) != -1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000148}], VSLDOI_unary_get_imm>;
Chris Lattner1d338192006-04-06 18:26:28 +0000149
150
Bill Schmidt42a69362014-08-05 20:47:25 +0000151/// VSLDOI_swapped* - These fragments are provided for little-endian, where
152/// the inputs must be swapped for correct semantics.
153def VSLDOI_swapped_get_imm : SDNodeXForm<vector_shuffle, [{
154 return getI32Imm(PPC::isVSLDOIShuffleMask(N, 2, *CurDAG));
155}]>;
156def vsldoi_swapped_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
157 (vector_shuffle node:$lhs, node:$rhs), [{
158 return PPC::isVSLDOIShuffleMask(N, 2, *CurDAG) != -1;
159}], VSLDOI_get_imm>;
160
161
Chris Lattner95c7adc2006-04-04 17:25:31 +0000162// VSPLT*_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000163def VSPLTB_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000164 return getI32Imm(PPC::getVSPLTImmediate(N, 1, *CurDAG));
Chris Lattner2a85fa12006-03-25 07:51:43 +0000165}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000166def vspltb_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
167 (vector_shuffle node:$lhs, node:$rhs), [{
168 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 1);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000169}], VSPLTB_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000170def VSPLTH_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000171 return getI32Imm(PPC::getVSPLTImmediate(N, 2, *CurDAG));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000172}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000173def vsplth_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
174 (vector_shuffle node:$lhs, node:$rhs), [{
175 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 2);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000176}], VSPLTH_get_imm>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000177def VSPLTW_get_imm : SDNodeXForm<vector_shuffle, [{
Bill Schmidtf910a062014-06-10 14:35:01 +0000178 return getI32Imm(PPC::getVSPLTImmediate(N, 4, *CurDAG));
Chris Lattner95c7adc2006-04-04 17:25:31 +0000179}]>;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000180def vspltw_shuffle : PatFrag<(ops node:$lhs, node:$rhs),
181 (vector_shuffle node:$lhs, node:$rhs), [{
182 return PPC::isSplatShuffleMask(cast<ShuffleVectorSDNode>(N), 4);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000183}], VSPLTW_get_imm>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000184
Chris Lattner2a85fa12006-03-25 07:51:43 +0000185
186// VSPLTISB_get_imm xform function: convert build_vector to VSPLTISB imm.
187def VSPLTISB_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000188 return PPC::get_VSPLTI_elt(N, 1, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000189}]>;
190def vecspltisb : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000191 return PPC::get_VSPLTI_elt(N, 1, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000192}], VSPLTISB_get_imm>;
193
194// VSPLTISH_get_imm xform function: convert build_vector to VSPLTISH imm.
195def VSPLTISH_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000196 return PPC::get_VSPLTI_elt(N, 2, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000197}]>;
198def vecspltish : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000199 return PPC::get_VSPLTI_elt(N, 2, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000200}], VSPLTISH_get_imm>;
201
202// VSPLTISW_get_imm xform function: convert build_vector to VSPLTISW imm.
203def VSPLTISW_get_imm : SDNodeXForm<build_vector, [{
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000204 return PPC::get_VSPLTI_elt(N, 4, *CurDAG);
Chris Lattner2a85fa12006-03-25 07:51:43 +0000205}]>;
206def vecspltisw : PatLeaf<(build_vector), [{
Gabor Greiff304a7a2008-08-28 21:40:38 +0000207 return PPC::get_VSPLTI_elt(N, 4, *CurDAG).getNode() != 0;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000208}], VSPLTISW_get_imm>;
209
Chris Lattner2a85fa12006-03-25 07:51:43 +0000210//===----------------------------------------------------------------------===//
Chris Lattnera23158f2006-03-30 23:21:27 +0000211// Helpers for defining instructions that directly correspond to intrinsics.
212
Bill Schmidt74b2e722013-03-28 19:27:24 +0000213// VA1a_Int_Ty - A VAForm_1a intrinsic definition of specific type.
214class VA1a_Int_Ty<bits<6> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000215 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000216 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000217 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB, Ty:$vC))]>;
218
219// VA1a_Int_Ty2 - A VAForm_1a intrinsic definition where the type of the
220// inputs doesn't match the type of the output.
221class VA1a_Int_Ty2<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
222 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000223 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000224 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000225 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB, InTy:$vC))]>;
226
227// VA1a_Int_Ty3 - A VAForm_1a intrinsic definition where there are two
228// input types and an output type.
229class VA1a_Int_Ty3<bits<6> xo, string opc, Intrinsic IntID, ValueType OutTy,
230 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000231 : VAForm_1a<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, vrrc:$vC),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000232 !strconcat(opc, " $vD, $vA, $vB, $vC"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000233 [(set OutTy:$vD,
234 (IntID In1Ty:$vA, In1Ty:$vB, In2Ty:$vC))]>;
235
Bill Schmidt74b2e722013-03-28 19:27:24 +0000236// VX1_Int_Ty - A VXForm_1 intrinsic definition of specific type.
237class VX1_Int_Ty<bits<11> xo, string opc, Intrinsic IntID, ValueType Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000238 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000239 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000240 [(set Ty:$vD, (IntID Ty:$vA, Ty:$vB))]>;
241
242// VX1_Int_Ty2 - A VXForm_1 intrinsic definition where the type of the
243// inputs doesn't match the type of the output.
244class VX1_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
245 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000246 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000247 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000248 [(set OutTy:$vD, (IntID InTy:$vA, InTy:$vB))]>;
249
250// VX1_Int_Ty3 - A VXForm_1 intrinsic definition where there are two
251// input types and an output type.
252class VX1_Int_Ty3<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
253 ValueType In1Ty, ValueType In2Ty>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000254 : VXForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000255 !strconcat(opc, " $vD, $vA, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000256 [(set OutTy:$vD, (IntID In1Ty:$vA, In2Ty:$vB))]>;
257
Bill Schmidt74b2e722013-03-28 19:27:24 +0000258// VX2_Int_SP - A VXForm_2 intrinsic definition of vector single-precision type.
259class VX2_Int_SP<bits<11> xo, string opc, Intrinsic IntID>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000260 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000261 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000262 [(set v4f32:$vD, (IntID v4f32:$vB))]>;
263
264// VX2_Int_Ty2 - A VXForm_2 intrinsic definition where the type of the
265// inputs doesn't match the type of the output.
266class VX2_Int_Ty2<bits<11> xo, string opc, Intrinsic IntID, ValueType OutTy,
267 ValueType InTy>
Ulrich Weigand136ac222013-04-26 16:53:15 +0000268 : VXForm_2<xo, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000269 !strconcat(opc, " $vD, $vB"), IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000270 [(set OutTy:$vD, (IntID InTy:$vB))]>;
271
Chris Lattnera23158f2006-03-30 23:21:27 +0000272//===----------------------------------------------------------------------===//
Chris Lattner2a85fa12006-03-25 07:51:43 +0000273// Instruction Definitions.
274
Eric Christopher1b8e7632014-05-22 01:07:24 +0000275def HasAltivec : Predicate<"PPCSubTarget->hasAltivec()">;
Hal Finkelb0fac422013-03-15 13:21:21 +0000276let Predicates = [HasAltivec] in {
277
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000278def DSS : DSS_Form<0, 822, (outs), (ins u5imm:$STRM),
279 "dss $STRM", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dss imm:$STRM)]>,
280 Deprecated<DeprecatedDST> {
281 let A = 0;
282 let B = 0;
283}
284
285def DSSALL : DSS_Form<1, 822, (outs), (ins),
286 "dssall", IIC_LdStLoad /*FIXME*/, [(int_ppc_altivec_dssall)]>,
287 Deprecated<DeprecatedDST> {
288 let STRM = 0;
289 let A = 0;
290 let B = 0;
291}
292
293def DST : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
294 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
295 [(int_ppc_altivec_dst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000296 Deprecated<DeprecatedDST>;
Bill Wendlingb9bf8122007-09-05 04:05:20 +0000297
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000298def DSTT : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
299 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
300 [(int_ppc_altivec_dstt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000301 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000302
303def DSTST : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
304 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
305 [(int_ppc_altivec_dstst i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000306 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000307
308def DSTSTT : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, gprc:$rA, gprc:$rB),
309 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
310 [(int_ppc_altivec_dststt i32:$rA, i32:$rB, imm:$STRM)]>,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000311 Deprecated<DeprecatedDST>;
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +0000312
313let isCodeGenOnly = 1 in {
314 // The very same instructions as above, but formally matching 64bit registers.
315 def DST64 : DSS_Form<0, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
316 "dst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
317 [(int_ppc_altivec_dst i64:$rA, i32:$rB, imm:$STRM)]>,
318 Deprecated<DeprecatedDST>;
319
320 def DSTT64 : DSS_Form<1, 342, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
321 "dstt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
322 [(int_ppc_altivec_dstt i64:$rA, i32:$rB, imm:$STRM)]>,
323 Deprecated<DeprecatedDST>;
324
325 def DSTST64 : DSS_Form<0, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
326 "dstst $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
327 [(int_ppc_altivec_dstst i64:$rA, i32:$rB,
328 imm:$STRM)]>,
329 Deprecated<DeprecatedDST>;
330
331 def DSTSTT64 : DSS_Form<1, 374, (outs), (ins u5imm:$STRM, g8rc:$rA, gprc:$rB),
332 "dststt $rA, $rB, $STRM", IIC_LdStLoad /*FIXME*/,
333 [(int_ppc_altivec_dststt i64:$rA, i32:$rB,
334 imm:$STRM)]>,
335 Deprecated<DeprecatedDST>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000336}
Chris Lattnerc94d9322006-04-05 22:27:14 +0000337
Ulrich Weigand136ac222013-04-26 16:53:15 +0000338def MFVSCR : VXForm_4<1540, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000339 "mfvscr $vD", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000340 [(set v8i16:$vD, (int_ppc_altivec_mfvscr))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000341def MTVSCR : VXForm_5<1604, (outs), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000342 "mtvscr $vB", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000343 [(int_ppc_altivec_mtvscr v4i32:$vB)]>;
Chris Lattner5a528e52006-04-05 00:03:57 +0000344
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000345let canFoldAsLoad = 1, PPC970_Unit = 2 in { // Loads.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000346def LVEBX: XForm_1<31, 7, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000347 "lvebx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000348 [(set v16i8:$vD, (int_ppc_altivec_lvebx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000349def LVEHX: XForm_1<31, 39, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000350 "lvehx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000351 [(set v8i16:$vD, (int_ppc_altivec_lvehx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000352def LVEWX: XForm_1<31, 71, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000353 "lvewx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000354 [(set v4i32:$vD, (int_ppc_altivec_lvewx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000355def LVX : XForm_1<31, 103, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000356 "lvx $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000357 [(set v4i32:$vD, (int_ppc_altivec_lvx xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000358def LVXL : XForm_1<31, 359, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000359 "lvxl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000360 [(set v4i32:$vD, (int_ppc_altivec_lvxl xoaddr:$src))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000361}
362
Ulrich Weigand136ac222013-04-26 16:53:15 +0000363def LVSL : XForm_1<31, 6, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000364 "lvsl $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000365 [(set v16i8:$vD, (int_ppc_altivec_lvsl xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000366 PPC970_Unit_LSU;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000367def LVSR : XForm_1<31, 38, (outs vrrc:$vD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000368 "lvsr $vD, $src", IIC_LdStLoad,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000369 [(set v16i8:$vD, (int_ppc_altivec_lvsr xoaddr:$src))]>,
Chris Lattner551d3a12006-03-30 23:07:36 +0000370 PPC970_Unit_LSU;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000371
Chris Lattnere20f3802008-01-06 05:53:26 +0000372let PPC970_Unit = 2 in { // Stores.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000373def STVEBX: XForm_8<31, 135, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000374 "stvebx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000375 [(int_ppc_altivec_stvebx v16i8:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000376def STVEHX: XForm_8<31, 167, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000377 "stvehx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000378 [(int_ppc_altivec_stvehx v8i16:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000379def STVEWX: XForm_8<31, 199, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000380 "stvewx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000381 [(int_ppc_altivec_stvewx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000382def STVX : XForm_8<31, 231, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000383 "stvx $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000384 [(int_ppc_altivec_stvx v4i32:$rS, xoaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000385def STVXL : XForm_8<31, 487, (outs), (ins vrrc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000386 "stvxl $rS, $dst", IIC_LdStStore,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000387 [(int_ppc_altivec_stvxl v4i32:$rS, xoaddr:$dst)]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000388}
389
390let PPC970_Unit = 5 in { // VALU Operations.
391// VA-Form instructions. 3-input AltiVec ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000392let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000393def VMADDFP : VAForm_1<46, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000394 "vmaddfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000395 [(set v4f32:$vD,
396 (fma v4f32:$vA, v4f32:$vC, v4f32:$vB))]>;
Hal Finkel0c6d2192013-04-03 14:40:16 +0000397
398// FIXME: The fma+fneg pattern won't match because fneg is not legal.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000399def VNMSUBFP: VAForm_1<47, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vC, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000400 "vnmsubfp $vD, $vA, $vC, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000401 [(set v4f32:$vD, (fneg (fma v4f32:$vA, v4f32:$vC,
Hal Finkele01d3212014-03-24 15:07:28 +0000402 (fneg v4f32:$vB))))]>;
Chris Lattner575352a2006-04-05 00:49:48 +0000403
Bill Schmidt74b2e722013-03-28 19:27:24 +0000404def VMHADDSHS : VA1a_Int_Ty<32, "vmhaddshs", int_ppc_altivec_vmhaddshs, v8i16>;
405def VMHRADDSHS : VA1a_Int_Ty<33, "vmhraddshs", int_ppc_altivec_vmhraddshs,
406 v8i16>;
407def VMLADDUHM : VA1a_Int_Ty<34, "vmladduhm", int_ppc_altivec_vmladduhm, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000408} // isCommutable
Bill Schmidt74b2e722013-03-28 19:27:24 +0000409
410def VPERM : VA1a_Int_Ty3<43, "vperm", int_ppc_altivec_vperm,
411 v4i32, v4i32, v16i8>;
412def VSEL : VA1a_Int_Ty<42, "vsel", int_ppc_altivec_vsel, v4i32>;
Chris Lattnere7fd4b02006-03-31 20:00:35 +0000413
Chris Lattner1d338192006-04-06 18:26:28 +0000414// Shuffles.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000415def VSLDOI : VAForm_2<44, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000416 "vsldoi $vD, $vA, $vB, $SH", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000417 [(set v16i8:$vD,
418 (vsldoi_shuffle:$SH v16i8:$vA, v16i8:$vB))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000419
420// VX-Form instructions. AltiVec arithmetic ops.
Hal Finkele01d3212014-03-24 15:07:28 +0000421let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000422def VADDFP : VXForm_1<10, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000423 "vaddfp $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000424 [(set v4f32:$vD, (fadd v4f32:$vA, v4f32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000425
Ulrich Weigand136ac222013-04-26 16:53:15 +0000426def VADDUBM : VXForm_1<0, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000427 "vaddubm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000428 [(set v16i8:$vD, (add v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000429def VADDUHM : VXForm_1<64, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000430 "vadduhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000431 [(set v8i16:$vD, (add v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000432def VADDUWM : VXForm_1<128, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000433 "vadduwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000434 [(set v4i32:$vD, (add v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000435
Bill Schmidt74b2e722013-03-28 19:27:24 +0000436def VADDCUW : VX1_Int_Ty<384, "vaddcuw", int_ppc_altivec_vaddcuw, v4i32>;
437def VADDSBS : VX1_Int_Ty<768, "vaddsbs", int_ppc_altivec_vaddsbs, v16i8>;
438def VADDSHS : VX1_Int_Ty<832, "vaddshs", int_ppc_altivec_vaddshs, v8i16>;
439def VADDSWS : VX1_Int_Ty<896, "vaddsws", int_ppc_altivec_vaddsws, v4i32>;
440def VADDUBS : VX1_Int_Ty<512, "vaddubs", int_ppc_altivec_vaddubs, v16i8>;
441def VADDUHS : VX1_Int_Ty<576, "vadduhs", int_ppc_altivec_vadduhs, v8i16>;
442def VADDUWS : VX1_Int_Ty<640, "vadduws", int_ppc_altivec_vadduws, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000443} // isCommutable
444
445let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000446def VAND : VXForm_1<1028, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000447 "vand $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000448 [(set v4i32:$vD, (and v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000449def VANDC : VXForm_1<1092, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000450 "vandc $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000451 [(set v4i32:$vD, (and v4i32:$vA,
452 (vnot_ppc v4i32:$vB)))]>;
Chris Lattnerb3617be2006-03-25 22:16:05 +0000453
Ulrich Weigand136ac222013-04-26 16:53:15 +0000454def VCFSX : VXForm_1<842, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000455 "vcfsx $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000456 [(set v4f32:$vD,
457 (int_ppc_altivec_vcfsx v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000458def VCFUX : VXForm_1<778, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000459 "vcfux $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000460 [(set v4f32:$vD,
461 (int_ppc_altivec_vcfux v4i32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000462def VCTSXS : VXForm_1<970, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000463 "vctsxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000464 [(set v4i32:$vD,
465 (int_ppc_altivec_vctsxs v4f32:$vB, imm:$UIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000466def VCTUXS : VXForm_1<906, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000467 "vctuxs $vD, $vB, $UIMM", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000468 [(set v4i32:$vD,
469 (int_ppc_altivec_vctuxs v4f32:$vB, imm:$UIMM))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000470
471// Defines with the UIM field set to 0 for floating-point
472// to integer (fp_to_sint/fp_to_uint) conversions and integer
473// to floating-point (sint_to_fp/uint_to_fp) conversions.
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000474let isCodeGenOnly = 1, VA = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000475def VCFSX_0 : VXForm_1<842, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000476 "vcfsx $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000477 [(set v4f32:$vD,
478 (int_ppc_altivec_vcfsx v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000479def VCTUXS_0 : VXForm_1<906, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000480 "vctuxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000481 [(set v4i32:$vD,
482 (int_ppc_altivec_vctuxs v4f32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000483def VCFUX_0 : VXForm_1<778, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000484 "vcfux $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000485 [(set v4f32:$vD,
486 (int_ppc_altivec_vcfux v4i32:$vB, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000487def VCTSXS_0 : VXForm_1<970, (outs vrrc:$vD), (ins vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000488 "vctsxs $vD, $vB, 0", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000489 [(set v4i32:$vD,
490 (int_ppc_altivec_vctsxs v4f32:$vB, 0))]>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000491}
Bill Schmidt74b2e722013-03-28 19:27:24 +0000492def VEXPTEFP : VX2_Int_SP<394, "vexptefp", int_ppc_altivec_vexptefp>;
493def VLOGEFP : VX2_Int_SP<458, "vlogefp", int_ppc_altivec_vlogefp>;
Chris Lattnerff77dc02006-03-31 22:41:56 +0000494
Hal Finkele01d3212014-03-24 15:07:28 +0000495let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000496def VAVGSB : VX1_Int_Ty<1282, "vavgsb", int_ppc_altivec_vavgsb, v16i8>;
497def VAVGSH : VX1_Int_Ty<1346, "vavgsh", int_ppc_altivec_vavgsh, v8i16>;
498def VAVGSW : VX1_Int_Ty<1410, "vavgsw", int_ppc_altivec_vavgsw, v4i32>;
499def VAVGUB : VX1_Int_Ty<1026, "vavgub", int_ppc_altivec_vavgub, v16i8>;
500def VAVGUH : VX1_Int_Ty<1090, "vavguh", int_ppc_altivec_vavguh, v8i16>;
501def VAVGUW : VX1_Int_Ty<1154, "vavguw", int_ppc_altivec_vavguw, v4i32>;
Chris Lattner96338b62006-04-04 23:14:00 +0000502
Bill Schmidt74b2e722013-03-28 19:27:24 +0000503def VMAXFP : VX1_Int_Ty<1034, "vmaxfp", int_ppc_altivec_vmaxfp, v4f32>;
504def VMAXSB : VX1_Int_Ty< 258, "vmaxsb", int_ppc_altivec_vmaxsb, v16i8>;
505def VMAXSH : VX1_Int_Ty< 322, "vmaxsh", int_ppc_altivec_vmaxsh, v8i16>;
506def VMAXSW : VX1_Int_Ty< 386, "vmaxsw", int_ppc_altivec_vmaxsw, v4i32>;
507def VMAXUB : VX1_Int_Ty< 2, "vmaxub", int_ppc_altivec_vmaxub, v16i8>;
508def VMAXUH : VX1_Int_Ty< 66, "vmaxuh", int_ppc_altivec_vmaxuh, v8i16>;
509def VMAXUW : VX1_Int_Ty< 130, "vmaxuw", int_ppc_altivec_vmaxuw, v4i32>;
510def VMINFP : VX1_Int_Ty<1098, "vminfp", int_ppc_altivec_vminfp, v4f32>;
511def VMINSB : VX1_Int_Ty< 770, "vminsb", int_ppc_altivec_vminsb, v16i8>;
512def VMINSH : VX1_Int_Ty< 834, "vminsh", int_ppc_altivec_vminsh, v8i16>;
513def VMINSW : VX1_Int_Ty< 898, "vminsw", int_ppc_altivec_vminsw, v4i32>;
514def VMINUB : VX1_Int_Ty< 514, "vminub", int_ppc_altivec_vminub, v16i8>;
515def VMINUH : VX1_Int_Ty< 578, "vminuh", int_ppc_altivec_vminuh, v8i16>;
516def VMINUW : VX1_Int_Ty< 642, "vminuw", int_ppc_altivec_vminuw, v4i32>;
Hal Finkele01d3212014-03-24 15:07:28 +0000517} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000518
Ulrich Weigand136ac222013-04-26 16:53:15 +0000519def VMRGHB : VXForm_1< 12, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000520 "vmrghb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000521 [(set v16i8:$vD, (vmrghb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000522def VMRGHH : VXForm_1< 76, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000523 "vmrghh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000524 [(set v16i8:$vD, (vmrghh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000525def VMRGHW : VXForm_1<140, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000526 "vmrghw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000527 [(set v16i8:$vD, (vmrghw_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000528def VMRGLB : VXForm_1<268, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000529 "vmrglb $vD, $vA, $vB", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000530 [(set v16i8:$vD, (vmrglb_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000531def VMRGLH : VXForm_1<332, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000532 "vmrglh $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000533 [(set v16i8:$vD, (vmrglh_shuffle v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000534def VMRGLW : VXForm_1<396, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000535 "vmrglw $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000536 [(set v16i8:$vD, (vmrglw_shuffle v16i8:$vA, v16i8:$vB))]>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000537
Bill Schmidt74b2e722013-03-28 19:27:24 +0000538def VMSUMMBM : VA1a_Int_Ty3<37, "vmsummbm", int_ppc_altivec_vmsummbm,
539 v4i32, v16i8, v4i32>;
540def VMSUMSHM : VA1a_Int_Ty3<40, "vmsumshm", int_ppc_altivec_vmsumshm,
541 v4i32, v8i16, v4i32>;
542def VMSUMSHS : VA1a_Int_Ty3<41, "vmsumshs", int_ppc_altivec_vmsumshs,
543 v4i32, v8i16, v4i32>;
544def VMSUMUBM : VA1a_Int_Ty3<36, "vmsumubm", int_ppc_altivec_vmsumubm,
545 v4i32, v16i8, v4i32>;
546def VMSUMUHM : VA1a_Int_Ty3<38, "vmsumuhm", int_ppc_altivec_vmsumuhm,
547 v4i32, v8i16, v4i32>;
548def VMSUMUHS : VA1a_Int_Ty3<39, "vmsumuhs", int_ppc_altivec_vmsumuhs,
549 v4i32, v8i16, v4i32>;
Chris Lattnerc4e3ead2006-03-30 23:39:06 +0000550
Hal Finkele01d3212014-03-24 15:07:28 +0000551let isCommutable = 1 in {
Bill Schmidt74b2e722013-03-28 19:27:24 +0000552def VMULESB : VX1_Int_Ty2<776, "vmulesb", int_ppc_altivec_vmulesb,
553 v8i16, v16i8>;
554def VMULESH : VX1_Int_Ty2<840, "vmulesh", int_ppc_altivec_vmulesh,
555 v4i32, v8i16>;
556def VMULEUB : VX1_Int_Ty2<520, "vmuleub", int_ppc_altivec_vmuleub,
557 v8i16, v16i8>;
558def VMULEUH : VX1_Int_Ty2<584, "vmuleuh", int_ppc_altivec_vmuleuh,
559 v4i32, v8i16>;
560def VMULOSB : VX1_Int_Ty2<264, "vmulosb", int_ppc_altivec_vmulosb,
561 v8i16, v16i8>;
562def VMULOSH : VX1_Int_Ty2<328, "vmulosh", int_ppc_altivec_vmulosh,
563 v4i32, v8i16>;
564def VMULOUB : VX1_Int_Ty2< 8, "vmuloub", int_ppc_altivec_vmuloub,
565 v8i16, v16i8>;
566def VMULOUH : VX1_Int_Ty2< 72, "vmulouh", int_ppc_altivec_vmulouh,
567 v4i32, v8i16>;
Hal Finkele01d3212014-03-24 15:07:28 +0000568} // isCommutable
Chris Lattner551d3a12006-03-30 23:07:36 +0000569
Bill Schmidt74b2e722013-03-28 19:27:24 +0000570def VREFP : VX2_Int_SP<266, "vrefp", int_ppc_altivec_vrefp>;
571def VRFIM : VX2_Int_SP<714, "vrfim", int_ppc_altivec_vrfim>;
572def VRFIN : VX2_Int_SP<522, "vrfin", int_ppc_altivec_vrfin>;
573def VRFIP : VX2_Int_SP<650, "vrfip", int_ppc_altivec_vrfip>;
574def VRFIZ : VX2_Int_SP<586, "vrfiz", int_ppc_altivec_vrfiz>;
575def VRSQRTEFP : VX2_Int_SP<330, "vrsqrtefp", int_ppc_altivec_vrsqrtefp>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000576
Ulrich Weigand551b0852013-04-26 15:39:57 +0000577def VSUBCUW : VX1_Int_Ty<1408, "vsubcuw", int_ppc_altivec_vsubcuw, v4i32>;
Chris Lattnera23158f2006-03-30 23:21:27 +0000578
Ulrich Weigand136ac222013-04-26 16:53:15 +0000579def VSUBFP : VXForm_1<74, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000580 "vsubfp $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000581 [(set v4f32:$vD, (fsub v4f32:$vA, v4f32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000582def VSUBUBM : VXForm_1<1024, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000583 "vsububm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000584 [(set v16i8:$vD, (sub v16i8:$vA, v16i8:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000585def VSUBUHM : VXForm_1<1088, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000586 "vsubuhm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000587 [(set v8i16:$vD, (sub v8i16:$vA, v8i16:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000588def VSUBUWM : VXForm_1<1152, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000589 "vsubuwm $vD, $vA, $vB", IIC_VecGeneral,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000590 [(set v4i32:$vD, (sub v4i32:$vA, v4i32:$vB))]>;
Chris Lattnerc6c88b22006-03-26 02:39:02 +0000591
Bill Schmidt74b2e722013-03-28 19:27:24 +0000592def VSUBSBS : VX1_Int_Ty<1792, "vsubsbs" , int_ppc_altivec_vsubsbs, v16i8>;
593def VSUBSHS : VX1_Int_Ty<1856, "vsubshs" , int_ppc_altivec_vsubshs, v8i16>;
594def VSUBSWS : VX1_Int_Ty<1920, "vsubsws" , int_ppc_altivec_vsubsws, v4i32>;
595def VSUBUBS : VX1_Int_Ty<1536, "vsububs" , int_ppc_altivec_vsububs, v16i8>;
596def VSUBUHS : VX1_Int_Ty<1600, "vsubuhs" , int_ppc_altivec_vsubuhs, v8i16>;
597def VSUBUWS : VX1_Int_Ty<1664, "vsubuws" , int_ppc_altivec_vsubuws, v4i32>;
598
599def VSUMSWS : VX1_Int_Ty<1928, "vsumsws" , int_ppc_altivec_vsumsws, v4i32>;
600def VSUM2SWS: VX1_Int_Ty<1672, "vsum2sws", int_ppc_altivec_vsum2sws, v4i32>;
601
Ulrich Weigand551b0852013-04-26 15:39:57 +0000602def VSUM4SBS: VX1_Int_Ty3<1800, "vsum4sbs", int_ppc_altivec_vsum4sbs,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000603 v4i32, v16i8, v4i32>;
604def VSUM4SHS: VX1_Int_Ty3<1608, "vsum4shs", int_ppc_altivec_vsum4shs,
605 v4i32, v8i16, v4i32>;
606def VSUM4UBS: VX1_Int_Ty3<1544, "vsum4ubs", int_ppc_altivec_vsum4ubs,
607 v4i32, v16i8, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000608
Ulrich Weigand136ac222013-04-26 16:53:15 +0000609def VNOR : VXForm_1<1284, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000610 "vnor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000611 [(set v4i32:$vD, (vnot_ppc (or v4i32:$vA,
612 v4i32:$vB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000613let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +0000614def VOR : VXForm_1<1156, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000615 "vor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000616 [(set v4i32:$vD, (or v4i32:$vA, v4i32:$vB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000617def VXOR : VXForm_1<1220, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000618 "vxor $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000619 [(set v4i32:$vD, (xor v4i32:$vA, v4i32:$vB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000620} // isCommutable
Chris Lattner2a85fa12006-03-25 07:51:43 +0000621
Bill Schmidt74b2e722013-03-28 19:27:24 +0000622def VRLB : VX1_Int_Ty< 4, "vrlb", int_ppc_altivec_vrlb, v16i8>;
623def VRLH : VX1_Int_Ty< 68, "vrlh", int_ppc_altivec_vrlh, v8i16>;
624def VRLW : VX1_Int_Ty< 132, "vrlw", int_ppc_altivec_vrlw, v4i32>;
Chris Lattner2f8e2b22006-04-05 01:16:22 +0000625
Bill Schmidt74b2e722013-03-28 19:27:24 +0000626def VSL : VX1_Int_Ty< 452, "vsl" , int_ppc_altivec_vsl, v4i32 >;
627def VSLO : VX1_Int_Ty<1036, "vslo", int_ppc_altivec_vslo, v4i32>;
628
629def VSLB : VX1_Int_Ty< 260, "vslb", int_ppc_altivec_vslb, v16i8>;
630def VSLH : VX1_Int_Ty< 324, "vslh", int_ppc_altivec_vslh, v8i16>;
631def VSLW : VX1_Int_Ty< 388, "vslw", int_ppc_altivec_vslw, v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000632
Ulrich Weigand136ac222013-04-26 16:53:15 +0000633def VSPLTB : VXForm_1<524, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000634 "vspltb $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000635 [(set v16i8:$vD,
636 (vspltb_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000637def VSPLTH : VXForm_1<588, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000638 "vsplth $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000639 [(set v16i8:$vD,
640 (vsplth_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000641def VSPLTW : VXForm_1<652, (outs vrrc:$vD), (ins u5imm:$UIMM, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000642 "vspltw $vD, $vB, $UIMM", IIC_VecPerm,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000643 [(set v16i8:$vD,
644 (vspltw_shuffle:$UIMM v16i8:$vB, (undef)))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000645
Bill Schmidt74b2e722013-03-28 19:27:24 +0000646def VSR : VX1_Int_Ty< 708, "vsr" , int_ppc_altivec_vsr, v4i32>;
647def VSRO : VX1_Int_Ty<1100, "vsro" , int_ppc_altivec_vsro, v4i32>;
648
649def VSRAB : VX1_Int_Ty< 772, "vsrab", int_ppc_altivec_vsrab, v16i8>;
650def VSRAH : VX1_Int_Ty< 836, "vsrah", int_ppc_altivec_vsrah, v8i16>;
651def VSRAW : VX1_Int_Ty< 900, "vsraw", int_ppc_altivec_vsraw, v4i32>;
652def VSRB : VX1_Int_Ty< 516, "vsrb" , int_ppc_altivec_vsrb , v16i8>;
653def VSRH : VX1_Int_Ty< 580, "vsrh" , int_ppc_altivec_vsrh , v8i16>;
654def VSRW : VX1_Int_Ty< 644, "vsrw" , int_ppc_altivec_vsrw , v4i32>;
Chris Lattner3710fca2006-03-28 02:29:37 +0000655
656
Ulrich Weigand136ac222013-04-26 16:53:15 +0000657def VSPLTISB : VXForm_3<780, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000658 "vspltisb $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000659 [(set v16i8:$vD, (v16i8 vecspltisb:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000660def VSPLTISH : VXForm_3<844, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000661 "vspltish $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000662 [(set v8i16:$vD, (v8i16 vecspltish:$SIMM))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000663def VSPLTISW : VXForm_3<908, (outs vrrc:$vD), (ins s5imm:$SIMM),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000664 "vspltisw $vD, $SIMM", IIC_VecPerm,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000665 [(set v4i32:$vD, (v4i32 vecspltisw:$SIMM))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000666
Chris Lattner551d3a12006-03-30 23:07:36 +0000667// Vector Pack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000668def VPKPX : VX1_Int_Ty2<782, "vpkpx", int_ppc_altivec_vpkpx,
669 v8i16, v4i32>;
670def VPKSHSS : VX1_Int_Ty2<398, "vpkshss", int_ppc_altivec_vpkshss,
671 v16i8, v8i16>;
672def VPKSHUS : VX1_Int_Ty2<270, "vpkshus", int_ppc_altivec_vpkshus,
673 v16i8, v8i16>;
674def VPKSWSS : VX1_Int_Ty2<462, "vpkswss", int_ppc_altivec_vpkswss,
675 v16i8, v4i32>;
676def VPKSWUS : VX1_Int_Ty2<334, "vpkswus", int_ppc_altivec_vpkswus,
677 v8i16, v4i32>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000678def VPKUHUM : VXForm_1<14, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000679 "vpkuhum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000680 [(set v16i8:$vD,
681 (vpkuhum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000682def VPKUHUS : VX1_Int_Ty2<142, "vpkuhus", int_ppc_altivec_vpkuhus,
683 v16i8, v8i16>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000684def VPKUWUM : VXForm_1<78, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000685 "vpkuwum $vD, $vA, $vB", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000686 [(set v16i8:$vD,
687 (vpkuwum_shuffle v16i8:$vA, v16i8:$vB))]>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000688def VPKUWUS : VX1_Int_Ty2<206, "vpkuwus", int_ppc_altivec_vpkuwus,
689 v8i16, v4i32>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000690
691// Vector Unpack.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000692def VUPKHPX : VX2_Int_Ty2<846, "vupkhpx", int_ppc_altivec_vupkhpx,
693 v4i32, v8i16>;
694def VUPKHSB : VX2_Int_Ty2<526, "vupkhsb", int_ppc_altivec_vupkhsb,
695 v8i16, v16i8>;
696def VUPKHSH : VX2_Int_Ty2<590, "vupkhsh", int_ppc_altivec_vupkhsh,
697 v4i32, v8i16>;
698def VUPKLPX : VX2_Int_Ty2<974, "vupklpx", int_ppc_altivec_vupklpx,
699 v4i32, v8i16>;
700def VUPKLSB : VX2_Int_Ty2<654, "vupklsb", int_ppc_altivec_vupklsb,
701 v8i16, v16i8>;
702def VUPKLSH : VX2_Int_Ty2<718, "vupklsh", int_ppc_altivec_vupklsh,
703 v4i32, v8i16>;
Chris Lattner551d3a12006-03-30 23:07:36 +0000704
Chris Lattner2a85fa12006-03-25 07:51:43 +0000705
Chris Lattner793cbcb2006-03-26 04:57:17 +0000706// Altivec Comparisons.
707
Chris Lattner45c70932006-03-31 05:32:57 +0000708class VCMP<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000709 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
710 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000711 [(set Ty:$vD, (Ty (PPCvcmp Ty:$vA, Ty:$vB, xo)))]>;
Chris Lattner45c70932006-03-31 05:32:57 +0000712class VCMPo<bits<10> xo, string asmstr, ValueType Ty>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000713 : VXRForm_1<xo, (outs vrrc:$vD), (ins vrrc:$vA, vrrc:$vB), asmstr,
714 IIC_VecFPCompare,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000715 [(set Ty:$vD, (Ty (PPCvcmp_o Ty:$vA, Ty:$vB, xo)))]> {
Chris Lattner95c7adc2006-04-04 17:25:31 +0000716 let Defs = [CR6];
717 let RC = 1;
718}
Chris Lattner45c70932006-03-31 05:32:57 +0000719
720// f32 element comparisons.0
721def VCMPBFP : VCMP <966, "vcmpbfp $vD, $vA, $vB" , v4f32>;
722def VCMPBFPo : VCMPo<966, "vcmpbfp. $vD, $vA, $vB" , v4f32>;
723def VCMPEQFP : VCMP <198, "vcmpeqfp $vD, $vA, $vB" , v4f32>;
724def VCMPEQFPo : VCMPo<198, "vcmpeqfp. $vD, $vA, $vB", v4f32>;
725def VCMPGEFP : VCMP <454, "vcmpgefp $vD, $vA, $vB" , v4f32>;
726def VCMPGEFPo : VCMPo<454, "vcmpgefp. $vD, $vA, $vB", v4f32>;
727def VCMPGTFP : VCMP <710, "vcmpgtfp $vD, $vA, $vB" , v4f32>;
728def VCMPGTFPo : VCMPo<710, "vcmpgtfp. $vD, $vA, $vB", v4f32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000729
730// i8 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000731def VCMPEQUB : VCMP < 6, "vcmpequb $vD, $vA, $vB" , v16i8>;
732def VCMPEQUBo : VCMPo< 6, "vcmpequb. $vD, $vA, $vB", v16i8>;
733def VCMPGTSB : VCMP <774, "vcmpgtsb $vD, $vA, $vB" , v16i8>;
734def VCMPGTSBo : VCMPo<774, "vcmpgtsb. $vD, $vA, $vB", v16i8>;
735def VCMPGTUB : VCMP <518, "vcmpgtub $vD, $vA, $vB" , v16i8>;
736def VCMPGTUBo : VCMPo<518, "vcmpgtub. $vD, $vA, $vB", v16i8>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000737
738// i16 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000739def VCMPEQUH : VCMP < 70, "vcmpequh $vD, $vA, $vB" , v8i16>;
740def VCMPEQUHo : VCMPo< 70, "vcmpequh. $vD, $vA, $vB", v8i16>;
741def VCMPGTSH : VCMP <838, "vcmpgtsh $vD, $vA, $vB" , v8i16>;
742def VCMPGTSHo : VCMPo<838, "vcmpgtsh. $vD, $vA, $vB", v8i16>;
743def VCMPGTUH : VCMP <582, "vcmpgtuh $vD, $vA, $vB" , v8i16>;
744def VCMPGTUHo : VCMPo<582, "vcmpgtuh. $vD, $vA, $vB", v8i16>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000745
746// i32 element comparisons.
Chris Lattner45c70932006-03-31 05:32:57 +0000747def VCMPEQUW : VCMP <134, "vcmpequw $vD, $vA, $vB" , v4i32>;
748def VCMPEQUWo : VCMPo<134, "vcmpequw. $vD, $vA, $vB", v4i32>;
749def VCMPGTSW : VCMP <902, "vcmpgtsw $vD, $vA, $vB" , v4i32>;
750def VCMPGTSWo : VCMPo<902, "vcmpgtsw. $vD, $vA, $vB", v4i32>;
751def VCMPGTUW : VCMP <646, "vcmpgtuw $vD, $vA, $vB" , v4i32>;
752def VCMPGTUWo : VCMPo<646, "vcmpgtuw. $vD, $vA, $vB", v4i32>;
Chris Lattner793cbcb2006-03-26 04:57:17 +0000753
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000754let isCodeGenOnly = 1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000755def V_SET0B : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000756 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000757 [(set v16i8:$vD, (v16i8 immAllZerosV))]>;
758def V_SET0H : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000759 "vxor $vD, $vD, $vD", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000760 [(set v8i16:$vD, (v8i16 immAllZerosV))]>;
761def V_SET0 : VXForm_setzero<1220, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000762 "vxor $vD, $vD, $vD", IIC_VecFP,
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000763 [(set v4i32:$vD, (v4i32 immAllZerosV))]>;
Hal Finkel47150812013-07-11 17:43:32 +0000764
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000765let IMM=-1 in {
Hal Finkel47150812013-07-11 17:43:32 +0000766def V_SETALLONESB : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000767 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000768 [(set v16i8:$vD, (v16i8 immAllOnesV))]>;
769def V_SETALLONESH : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000770 "vspltisw $vD, -1", IIC_VecFP,
Hal Finkel47150812013-07-11 17:43:32 +0000771 [(set v8i16:$vD, (v8i16 immAllOnesV))]>;
772def V_SETALLONES : VXForm_3<908, (outs vrrc:$vD), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000773 "vspltisw $vD, -1", IIC_VecFP,
Bill Schmidt74b2e722013-03-28 19:27:24 +0000774 [(set v4i32:$vD, (v4i32 immAllOnesV))]>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000775}
Ulrich Weigand9d2e2022013-07-03 12:51:09 +0000776}
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000777} // VALU Operations.
Chris Lattner2a85fa12006-03-25 07:51:43 +0000778
779//===----------------------------------------------------------------------===//
780// Additional Altivec Patterns
781//
782
Chris Lattner2a85fa12006-03-25 07:51:43 +0000783// Loads.
Chris Lattner868a75b2006-06-20 00:39:56 +0000784def : Pat<(v4i32 (load xoaddr:$src)), (LVX xoaddr:$src)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000785
786// Stores.
Bill Schmidt74b2e722013-03-28 19:27:24 +0000787def : Pat<(store v4i32:$rS, xoaddr:$dst),
788 (STVX $rS, xoaddr:$dst)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000789
790// Bit conversions.
791def : Pat<(v16i8 (bitconvert (v8i16 VRRC:$src))), (v16i8 VRRC:$src)>;
792def : Pat<(v16i8 (bitconvert (v4i32 VRRC:$src))), (v16i8 VRRC:$src)>;
793def : Pat<(v16i8 (bitconvert (v4f32 VRRC:$src))), (v16i8 VRRC:$src)>;
794
795def : Pat<(v8i16 (bitconvert (v16i8 VRRC:$src))), (v8i16 VRRC:$src)>;
796def : Pat<(v8i16 (bitconvert (v4i32 VRRC:$src))), (v8i16 VRRC:$src)>;
797def : Pat<(v8i16 (bitconvert (v4f32 VRRC:$src))), (v8i16 VRRC:$src)>;
798
799def : Pat<(v4i32 (bitconvert (v16i8 VRRC:$src))), (v4i32 VRRC:$src)>;
800def : Pat<(v4i32 (bitconvert (v8i16 VRRC:$src))), (v4i32 VRRC:$src)>;
801def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
802
803def : Pat<(v4f32 (bitconvert (v16i8 VRRC:$src))), (v4f32 VRRC:$src)>;
804def : Pat<(v4f32 (bitconvert (v8i16 VRRC:$src))), (v4f32 VRRC:$src)>;
805def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
806
Chris Lattner1d338192006-04-06 18:26:28 +0000807// Shuffles.
808
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000809// Match vsldoi(x,x), vpkuwum(x,x), vpkuhum(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000810def:Pat<(vsldoi_unary_shuffle:$in v16i8:$vA, undef),
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000811 (VSLDOI $vA, $vA, (VSLDOI_unary_get_imm $in))>;
Bill Schmidt74b2e722013-03-28 19:27:24 +0000812def:Pat<(vpkuwum_unary_shuffle v16i8:$vA, undef),
813 (VPKUWUM $vA, $vA)>;
814def:Pat<(vpkuhum_unary_shuffle v16i8:$vA, undef),
815 (VPKUHUM $vA, $vA)>;
Chris Lattner1d338192006-04-06 18:26:28 +0000816
Bill Schmidt42a69362014-08-05 20:47:25 +0000817// Match vsldoi(y,x), vpkuwum(y,x), vpkuhum(y,x), i.e., swapped operands.
818// These fragments are matched for little-endian, where the inputs must
819// be swapped for correct semantics.
820def:Pat<(vsldoi_swapped_shuffle:$in v16i8:$vA, v16i8:$vB),
821 (VSLDOI $vB, $vA, (VSLDOI_swapped_get_imm $in))>;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000822def:Pat<(vpkuwum_swapped_shuffle v16i8:$vA, v16i8:$vB),
823 (VPKUWUM $vB, $vA)>;
824def:Pat<(vpkuhum_swapped_shuffle v16i8:$vA, v16i8:$vB),
825 (VPKUHUM $vB, $vA)>;
826
Chris Lattnerf38e0332006-04-06 22:02:42 +0000827// Match vmrg*(x,x)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000828def:Pat<(vmrglb_unary_shuffle v16i8:$vA, undef),
829 (VMRGLB $vA, $vA)>;
830def:Pat<(vmrglh_unary_shuffle v16i8:$vA, undef),
831 (VMRGLH $vA, $vA)>;
832def:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef),
833 (VMRGLW $vA, $vA)>;
834def:Pat<(vmrghb_unary_shuffle v16i8:$vA, undef),
835 (VMRGHB $vA, $vA)>;
836def:Pat<(vmrghh_unary_shuffle v16i8:$vA, undef),
837 (VMRGHH $vA, $vA)>;
838def:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef),
839 (VMRGHW $vA, $vA)>;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000840
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000841// Match vmrg*(y,x), i.e., swapped operands. These fragments
842// are matched for little-endian, where the inputs must be
843// swapped for correct semantics.
844def:Pat<(vmrglb_swapped_shuffle v16i8:$vA, v16i8:$vB),
845 (VMRGLB $vB, $vA)>;
846def:Pat<(vmrglh_swapped_shuffle v16i8:$vA, v16i8:$vB),
847 (VMRGLH $vB, $vA)>;
848def:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB),
849 (VMRGLW $vB, $vA)>;
850def:Pat<(vmrghb_swapped_shuffle v16i8:$vA, v16i8:$vB),
851 (VMRGHB $vB, $vA)>;
852def:Pat<(vmrghh_swapped_shuffle v16i8:$vA, v16i8:$vB),
853 (VMRGHH $vB, $vA)>;
854def:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB),
855 (VMRGHW $vB, $vA)>;
856
Chris Lattnerb3617be2006-03-25 22:16:05 +0000857// Logical Operations
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000858def : Pat<(vnot_ppc v4i32:$vA), (VNOR $vA, $vA)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000859
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000860def : Pat<(vnot_ppc (or v4i32:$A, v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000861 (VNOR $A, $B)>;
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000862def : Pat<(and v4i32:$A, (vnot_ppc v4i32:$B)),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000863 (VANDC $A, $B)>;
Chris Lattner873202f2006-04-15 23:45:24 +0000864
Bill Schmidt74b2e722013-03-28 19:27:24 +0000865def : Pat<(fmul v4f32:$vA, v4f32:$vB),
866 (VMADDFP $vA, $vB,
Adhemerval Zanella812410f2012-11-30 13:05:44 +0000867 (v4i32 (VSLW (V_SETALLONES), (V_SETALLONES))))>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000868
869// Fused multiply add and multiply sub for packed float. These are represented
870// separately from the real instructions above, for operations that must have
871// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
Bill Schmidt74b2e722013-03-28 19:27:24 +0000872def : Pat<(PPCvmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
873 (VMADDFP $A, $B, $C)>;
874def : Pat<(PPCvnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
875 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000876
Bill Schmidt74b2e722013-03-28 19:27:24 +0000877def : Pat<(int_ppc_altivec_vmaddfp v4f32:$A, v4f32:$B, v4f32:$C),
878 (VMADDFP $A, $B, $C)>;
879def : Pat<(int_ppc_altivec_vnmsubfp v4f32:$A, v4f32:$B, v4f32:$C),
880 (VNMSUBFP $A, $B, $C)>;
Chris Lattner2a85fa12006-03-25 07:51:43 +0000881
Ulrich Weigand084ff8e2013-04-03 14:08:13 +0000882def : Pat<(PPCvperm v16i8:$vA, v16i8:$vB, v16i8:$vC),
Bill Schmidt74b2e722013-03-28 19:27:24 +0000883 (VPERM $vA, $vB, $vC)>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000884
Hal Finkel2e103312013-04-03 04:01:11 +0000885def : Pat<(PPCfre v4f32:$A), (VREFP $A)>;
886def : Pat<(PPCfrsqrte v4f32:$A), (VRSQRTEFP $A)>;
887
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000888// Vector shifts
Bill Schmidt74b2e722013-03-28 19:27:24 +0000889def : Pat<(v16i8 (shl v16i8:$vA, v16i8:$vB)),
890 (v16i8 (VSLB $vA, $vB))>;
891def : Pat<(v8i16 (shl v8i16:$vA, v8i16:$vB)),
892 (v8i16 (VSLH $vA, $vB))>;
893def : Pat<(v4i32 (shl v4i32:$vA, v4i32:$vB)),
894 (v4i32 (VSLW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000895
Bill Schmidt74b2e722013-03-28 19:27:24 +0000896def : Pat<(v16i8 (srl v16i8:$vA, v16i8:$vB)),
897 (v16i8 (VSRB $vA, $vB))>;
898def : Pat<(v8i16 (srl v8i16:$vA, v8i16:$vB)),
899 (v8i16 (VSRH $vA, $vB))>;
900def : Pat<(v4i32 (srl v4i32:$vA, v4i32:$vB)),
901 (v4i32 (VSRW $vA, $vB))>;
Eli Friedmanbe1bb0f2009-06-07 01:07:55 +0000902
Bill Schmidt74b2e722013-03-28 19:27:24 +0000903def : Pat<(v16i8 (sra v16i8:$vA, v16i8:$vB)),
904 (v16i8 (VSRAB $vA, $vB))>;
905def : Pat<(v8i16 (sra v8i16:$vA, v8i16:$vB)),
906 (v8i16 (VSRAH $vA, $vB))>;
907def : Pat<(v4i32 (sra v4i32:$vA, v4i32:$vB)),
908 (v4i32 (VSRAW $vA, $vB))>;
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000909
910// Float to integer and integer to float conversions
Bill Schmidt74b2e722013-03-28 19:27:24 +0000911def : Pat<(v4i32 (fp_to_sint v4f32:$vA)),
912 (VCTSXS_0 $vA)>;
913def : Pat<(v4i32 (fp_to_uint v4f32:$vA)),
914 (VCTUXS_0 $vA)>;
915def : Pat<(v4f32 (sint_to_fp v4i32:$vA)),
916 (VCFSX_0 $vA)>;
917def : Pat<(v4f32 (uint_to_fp v4i32:$vA)),
918 (VCFUX_0 $vA)>;
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000919
920// Floating-point rounding
Bill Schmidt74b2e722013-03-28 19:27:24 +0000921def : Pat<(v4f32 (ffloor v4f32:$vA)),
922 (VRFIM $vA)>;
923def : Pat<(v4f32 (fceil v4f32:$vA)),
924 (VRFIP $vA)>;
925def : Pat<(v4f32 (ftrunc v4f32:$vA)),
926 (VRFIZ $vA)>;
927def : Pat<(v4f32 (fnearbyint v4f32:$vA)),
928 (VRFIN $vA)>;
Hal Finkelb0fac422013-03-15 13:21:21 +0000929
930} // end HasAltivec
931